talitos.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_platform.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/io.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/rtnetlink.h>
  39. #include <linux/slab.h>
  40. #include <crypto/algapi.h>
  41. #include <crypto/aes.h>
  42. #include <crypto/des.h>
  43. #include <crypto/sha.h>
  44. #include <crypto/aead.h>
  45. #include <crypto/authenc.h>
  46. #include <crypto/skcipher.h>
  47. #include <crypto/hash.h>
  48. #include <crypto/internal/hash.h>
  49. #include <crypto/scatterwalk.h>
  50. #include "talitos.h"
  51. #define TALITOS_TIMEOUT 100000
  52. #define TALITOS_MAX_DATA_LEN 65535
  53. #define DESC_TYPE(desc_hdr) ((be32_to_cpu(desc_hdr) >> 3) & 0x1f)
  54. #define PRIMARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 28) & 0xf)
  55. #define SECONDARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 16) & 0xf)
  56. /* descriptor pointer entry */
  57. struct talitos_ptr {
  58. __be16 len; /* length */
  59. u8 j_extent; /* jump to sg link table and/or extent */
  60. u8 eptr; /* extended address */
  61. __be32 ptr; /* address */
  62. };
  63. /* descriptor */
  64. struct talitos_desc {
  65. __be32 hdr; /* header high bits */
  66. __be32 hdr_lo; /* header low bits */
  67. struct talitos_ptr ptr[7]; /* ptr/len pair array */
  68. };
  69. /**
  70. * talitos_request - descriptor submission request
  71. * @desc: descriptor pointer (kernel virtual)
  72. * @dma_desc: descriptor's physical bus address
  73. * @callback: whom to call when descriptor processing is done
  74. * @context: caller context (optional)
  75. */
  76. struct talitos_request {
  77. struct talitos_desc *desc;
  78. dma_addr_t dma_desc;
  79. void (*callback) (struct device *dev, struct talitos_desc *desc,
  80. void *context, int error);
  81. void *context;
  82. };
  83. /* per-channel fifo management */
  84. struct talitos_channel {
  85. /* request fifo */
  86. struct talitos_request *fifo;
  87. /* number of requests pending in channel h/w fifo */
  88. atomic_t submit_count ____cacheline_aligned;
  89. /* request submission (head) lock */
  90. spinlock_t head_lock ____cacheline_aligned;
  91. /* index to next free descriptor request */
  92. int head;
  93. /* request release (tail) lock */
  94. spinlock_t tail_lock ____cacheline_aligned;
  95. /* index to next in-progress/done descriptor request */
  96. int tail;
  97. };
  98. struct talitos_private {
  99. struct device *dev;
  100. struct of_device *ofdev;
  101. void __iomem *reg;
  102. int irq;
  103. /* SEC version geometry (from device tree node) */
  104. unsigned int num_channels;
  105. unsigned int chfifo_len;
  106. unsigned int exec_units;
  107. unsigned int desc_types;
  108. /* SEC Compatibility info */
  109. unsigned long features;
  110. /*
  111. * length of the request fifo
  112. * fifo_len is chfifo_len rounded up to next power of 2
  113. * so we can use bitwise ops to wrap
  114. */
  115. unsigned int fifo_len;
  116. struct talitos_channel *chan;
  117. /* next channel to be assigned next incoming descriptor */
  118. atomic_t last_chan ____cacheline_aligned;
  119. /* request callback tasklet */
  120. struct tasklet_struct done_task;
  121. /* list of registered algorithms */
  122. struct list_head alg_list;
  123. /* hwrng device */
  124. struct hwrng rng;
  125. };
  126. /* .features flag */
  127. #define TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT 0x00000001
  128. #define TALITOS_FTR_HW_AUTH_CHECK 0x00000002
  129. static void to_talitos_ptr(struct talitos_ptr *talitos_ptr, dma_addr_t dma_addr)
  130. {
  131. talitos_ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  132. talitos_ptr->eptr = cpu_to_be32(upper_32_bits(dma_addr));
  133. }
  134. /*
  135. * map virtual single (contiguous) pointer to h/w descriptor pointer
  136. */
  137. static void map_single_talitos_ptr(struct device *dev,
  138. struct talitos_ptr *talitos_ptr,
  139. unsigned short len, void *data,
  140. unsigned char extent,
  141. enum dma_data_direction dir)
  142. {
  143. dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
  144. talitos_ptr->len = cpu_to_be16(len);
  145. to_talitos_ptr(talitos_ptr, dma_addr);
  146. talitos_ptr->j_extent = extent;
  147. }
  148. /*
  149. * unmap bus single (contiguous) h/w descriptor pointer
  150. */
  151. static void unmap_single_talitos_ptr(struct device *dev,
  152. struct talitos_ptr *talitos_ptr,
  153. enum dma_data_direction dir)
  154. {
  155. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  156. be16_to_cpu(talitos_ptr->len), dir);
  157. }
  158. static int reset_channel(struct device *dev, int ch)
  159. {
  160. struct talitos_private *priv = dev_get_drvdata(dev);
  161. unsigned int timeout = TALITOS_TIMEOUT;
  162. setbits32(priv->reg + TALITOS_CCCR(ch), TALITOS_CCCR_RESET);
  163. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) & TALITOS_CCCR_RESET)
  164. && --timeout)
  165. cpu_relax();
  166. if (timeout == 0) {
  167. dev_err(dev, "failed to reset channel %d\n", ch);
  168. return -EIO;
  169. }
  170. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  171. setbits32(priv->reg + TALITOS_CCCR_LO(ch), TALITOS_CCCR_LO_EAE |
  172. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  173. /* and ICCR writeback, if available */
  174. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  175. setbits32(priv->reg + TALITOS_CCCR_LO(ch),
  176. TALITOS_CCCR_LO_IWSE);
  177. return 0;
  178. }
  179. static int reset_device(struct device *dev)
  180. {
  181. struct talitos_private *priv = dev_get_drvdata(dev);
  182. unsigned int timeout = TALITOS_TIMEOUT;
  183. setbits32(priv->reg + TALITOS_MCR, TALITOS_MCR_SWR);
  184. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  185. && --timeout)
  186. cpu_relax();
  187. if (timeout == 0) {
  188. dev_err(dev, "failed to reset device\n");
  189. return -EIO;
  190. }
  191. return 0;
  192. }
  193. /*
  194. * Reset and initialize the device
  195. */
  196. static int init_device(struct device *dev)
  197. {
  198. struct talitos_private *priv = dev_get_drvdata(dev);
  199. int ch, err;
  200. /*
  201. * Master reset
  202. * errata documentation: warning: certain SEC interrupts
  203. * are not fully cleared by writing the MCR:SWR bit,
  204. * set bit twice to completely reset
  205. */
  206. err = reset_device(dev);
  207. if (err)
  208. return err;
  209. err = reset_device(dev);
  210. if (err)
  211. return err;
  212. /* reset channels */
  213. for (ch = 0; ch < priv->num_channels; ch++) {
  214. err = reset_channel(dev, ch);
  215. if (err)
  216. return err;
  217. }
  218. /* enable channel done and error interrupts */
  219. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  220. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  221. /* disable integrity check error interrupts (use writeback instead) */
  222. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  223. setbits32(priv->reg + TALITOS_MDEUICR_LO,
  224. TALITOS_MDEUICR_LO_ICE);
  225. return 0;
  226. }
  227. /**
  228. * talitos_submit - submits a descriptor to the device for processing
  229. * @dev: the SEC device to be used
  230. * @desc: the descriptor to be processed by the device
  231. * @callback: whom to call when processing is complete
  232. * @context: a handle for use by caller (optional)
  233. *
  234. * desc must contain valid dma-mapped (bus physical) address pointers.
  235. * callback must check err and feedback in descriptor header
  236. * for device processing status.
  237. */
  238. static int talitos_submit(struct device *dev, struct talitos_desc *desc,
  239. void (*callback)(struct device *dev,
  240. struct talitos_desc *desc,
  241. void *context, int error),
  242. void *context)
  243. {
  244. struct talitos_private *priv = dev_get_drvdata(dev);
  245. struct talitos_request *request;
  246. unsigned long flags, ch;
  247. int head;
  248. /* select done notification */
  249. desc->hdr |= DESC_HDR_DONE_NOTIFY;
  250. /* emulate SEC's round-robin channel fifo polling scheme */
  251. ch = atomic_inc_return(&priv->last_chan) & (priv->num_channels - 1);
  252. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  253. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  254. /* h/w fifo is full */
  255. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  256. return -EAGAIN;
  257. }
  258. head = priv->chan[ch].head;
  259. request = &priv->chan[ch].fifo[head];
  260. /* map descriptor and save caller data */
  261. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  262. DMA_BIDIRECTIONAL);
  263. request->callback = callback;
  264. request->context = context;
  265. /* increment fifo head */
  266. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  267. smp_wmb();
  268. request->desc = desc;
  269. /* GO! */
  270. wmb();
  271. out_be32(priv->reg + TALITOS_FF(ch),
  272. cpu_to_be32(upper_32_bits(request->dma_desc)));
  273. out_be32(priv->reg + TALITOS_FF_LO(ch),
  274. cpu_to_be32(lower_32_bits(request->dma_desc)));
  275. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  276. return -EINPROGRESS;
  277. }
  278. /*
  279. * process what was done, notify callback of error if not
  280. */
  281. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  282. {
  283. struct talitos_private *priv = dev_get_drvdata(dev);
  284. struct talitos_request *request, saved_req;
  285. unsigned long flags;
  286. int tail, status;
  287. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  288. tail = priv->chan[ch].tail;
  289. while (priv->chan[ch].fifo[tail].desc) {
  290. request = &priv->chan[ch].fifo[tail];
  291. /* descriptors with their done bits set don't get the error */
  292. rmb();
  293. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  294. status = 0;
  295. else
  296. if (!error)
  297. break;
  298. else
  299. status = error;
  300. dma_unmap_single(dev, request->dma_desc,
  301. sizeof(struct talitos_desc),
  302. DMA_BIDIRECTIONAL);
  303. /* copy entries so we can call callback outside lock */
  304. saved_req.desc = request->desc;
  305. saved_req.callback = request->callback;
  306. saved_req.context = request->context;
  307. /* release request entry in fifo */
  308. smp_wmb();
  309. request->desc = NULL;
  310. /* increment fifo tail */
  311. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  312. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  313. atomic_dec(&priv->chan[ch].submit_count);
  314. saved_req.callback(dev, saved_req.desc, saved_req.context,
  315. status);
  316. /* channel may resume processing in single desc error case */
  317. if (error && !reset_ch && status == error)
  318. return;
  319. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  320. tail = priv->chan[ch].tail;
  321. }
  322. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  323. }
  324. /*
  325. * process completed requests for channels that have done status
  326. */
  327. static void talitos_done(unsigned long data)
  328. {
  329. struct device *dev = (struct device *)data;
  330. struct talitos_private *priv = dev_get_drvdata(dev);
  331. int ch;
  332. for (ch = 0; ch < priv->num_channels; ch++)
  333. flush_channel(dev, ch, 0, 0);
  334. /* At this point, all completed channels have been processed.
  335. * Unmask done interrupts for channels completed later on.
  336. */
  337. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  338. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  339. }
  340. /*
  341. * locate current (offending) descriptor
  342. */
  343. static struct talitos_desc *current_desc(struct device *dev, int ch)
  344. {
  345. struct talitos_private *priv = dev_get_drvdata(dev);
  346. int tail = priv->chan[ch].tail;
  347. dma_addr_t cur_desc;
  348. cur_desc = in_be32(priv->reg + TALITOS_CDPR_LO(ch));
  349. while (priv->chan[ch].fifo[tail].dma_desc != cur_desc) {
  350. tail = (tail + 1) & (priv->fifo_len - 1);
  351. if (tail == priv->chan[ch].tail) {
  352. dev_err(dev, "couldn't locate current descriptor\n");
  353. return NULL;
  354. }
  355. }
  356. return priv->chan[ch].fifo[tail].desc;
  357. }
  358. /*
  359. * user diagnostics; report root cause of error based on execution unit status
  360. */
  361. static void report_eu_error(struct device *dev, int ch,
  362. struct talitos_desc *desc)
  363. {
  364. struct talitos_private *priv = dev_get_drvdata(dev);
  365. int i;
  366. switch (desc->hdr & DESC_HDR_SEL0_MASK) {
  367. case DESC_HDR_SEL0_AFEU:
  368. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  369. in_be32(priv->reg + TALITOS_AFEUISR),
  370. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  371. break;
  372. case DESC_HDR_SEL0_DEU:
  373. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  374. in_be32(priv->reg + TALITOS_DEUISR),
  375. in_be32(priv->reg + TALITOS_DEUISR_LO));
  376. break;
  377. case DESC_HDR_SEL0_MDEUA:
  378. case DESC_HDR_SEL0_MDEUB:
  379. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  380. in_be32(priv->reg + TALITOS_MDEUISR),
  381. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  382. break;
  383. case DESC_HDR_SEL0_RNG:
  384. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  385. in_be32(priv->reg + TALITOS_RNGUISR),
  386. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  387. break;
  388. case DESC_HDR_SEL0_PKEU:
  389. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  390. in_be32(priv->reg + TALITOS_PKEUISR),
  391. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  392. break;
  393. case DESC_HDR_SEL0_AESU:
  394. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  395. in_be32(priv->reg + TALITOS_AESUISR),
  396. in_be32(priv->reg + TALITOS_AESUISR_LO));
  397. break;
  398. case DESC_HDR_SEL0_CRCU:
  399. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  400. in_be32(priv->reg + TALITOS_CRCUISR),
  401. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  402. break;
  403. case DESC_HDR_SEL0_KEU:
  404. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  405. in_be32(priv->reg + TALITOS_KEUISR),
  406. in_be32(priv->reg + TALITOS_KEUISR_LO));
  407. break;
  408. }
  409. switch (desc->hdr & DESC_HDR_SEL1_MASK) {
  410. case DESC_HDR_SEL1_MDEUA:
  411. case DESC_HDR_SEL1_MDEUB:
  412. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  413. in_be32(priv->reg + TALITOS_MDEUISR),
  414. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  415. break;
  416. case DESC_HDR_SEL1_CRCU:
  417. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  418. in_be32(priv->reg + TALITOS_CRCUISR),
  419. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  420. break;
  421. }
  422. for (i = 0; i < 8; i++)
  423. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  424. in_be32(priv->reg + TALITOS_DESCBUF(ch) + 8*i),
  425. in_be32(priv->reg + TALITOS_DESCBUF_LO(ch) + 8*i));
  426. }
  427. /*
  428. * recover from error interrupts
  429. */
  430. static void talitos_error(unsigned long data, u32 isr, u32 isr_lo)
  431. {
  432. struct device *dev = (struct device *)data;
  433. struct talitos_private *priv = dev_get_drvdata(dev);
  434. unsigned int timeout = TALITOS_TIMEOUT;
  435. int ch, error, reset_dev = 0, reset_ch = 0;
  436. u32 v, v_lo;
  437. for (ch = 0; ch < priv->num_channels; ch++) {
  438. /* skip channels without errors */
  439. if (!(isr & (1 << (ch * 2 + 1))))
  440. continue;
  441. error = -EINVAL;
  442. v = in_be32(priv->reg + TALITOS_CCPSR(ch));
  443. v_lo = in_be32(priv->reg + TALITOS_CCPSR_LO(ch));
  444. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  445. dev_err(dev, "double fetch fifo overflow error\n");
  446. error = -EAGAIN;
  447. reset_ch = 1;
  448. }
  449. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  450. /* h/w dropped descriptor */
  451. dev_err(dev, "single fetch fifo overflow error\n");
  452. error = -EAGAIN;
  453. }
  454. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  455. dev_err(dev, "master data transfer error\n");
  456. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  457. dev_err(dev, "s/g data length zero error\n");
  458. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  459. dev_err(dev, "fetch pointer zero error\n");
  460. if (v_lo & TALITOS_CCPSR_LO_IDH)
  461. dev_err(dev, "illegal descriptor header error\n");
  462. if (v_lo & TALITOS_CCPSR_LO_IEU)
  463. dev_err(dev, "invalid execution unit error\n");
  464. if (v_lo & TALITOS_CCPSR_LO_EU)
  465. report_eu_error(dev, ch, current_desc(dev, ch));
  466. if (v_lo & TALITOS_CCPSR_LO_GB)
  467. dev_err(dev, "gather boundary error\n");
  468. if (v_lo & TALITOS_CCPSR_LO_GRL)
  469. dev_err(dev, "gather return/length error\n");
  470. if (v_lo & TALITOS_CCPSR_LO_SB)
  471. dev_err(dev, "scatter boundary error\n");
  472. if (v_lo & TALITOS_CCPSR_LO_SRL)
  473. dev_err(dev, "scatter return/length error\n");
  474. flush_channel(dev, ch, error, reset_ch);
  475. if (reset_ch) {
  476. reset_channel(dev, ch);
  477. } else {
  478. setbits32(priv->reg + TALITOS_CCCR(ch),
  479. TALITOS_CCCR_CONT);
  480. setbits32(priv->reg + TALITOS_CCCR_LO(ch), 0);
  481. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) &
  482. TALITOS_CCCR_CONT) && --timeout)
  483. cpu_relax();
  484. if (timeout == 0) {
  485. dev_err(dev, "failed to restart channel %d\n",
  486. ch);
  487. reset_dev = 1;
  488. }
  489. }
  490. }
  491. if (reset_dev || isr & ~TALITOS_ISR_CHERR || isr_lo) {
  492. dev_err(dev, "done overflow, internal time out, or rngu error: "
  493. "ISR 0x%08x_%08x\n", isr, isr_lo);
  494. /* purge request queues */
  495. for (ch = 0; ch < priv->num_channels; ch++)
  496. flush_channel(dev, ch, -EIO, 1);
  497. /* reset and reinitialize the device */
  498. init_device(dev);
  499. }
  500. }
  501. static irqreturn_t talitos_interrupt(int irq, void *data)
  502. {
  503. struct device *dev = data;
  504. struct talitos_private *priv = dev_get_drvdata(dev);
  505. u32 isr, isr_lo;
  506. isr = in_be32(priv->reg + TALITOS_ISR);
  507. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO);
  508. /* Acknowledge interrupt */
  509. out_be32(priv->reg + TALITOS_ICR, isr);
  510. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo);
  511. if (unlikely((isr & ~TALITOS_ISR_CHDONE) || isr_lo))
  512. talitos_error((unsigned long)data, isr, isr_lo);
  513. else
  514. if (likely(isr & TALITOS_ISR_CHDONE)) {
  515. /* mask further done interrupts. */
  516. clrbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_DONE);
  517. /* done_task will unmask done interrupts at exit */
  518. tasklet_schedule(&priv->done_task);
  519. }
  520. return (isr || isr_lo) ? IRQ_HANDLED : IRQ_NONE;
  521. }
  522. /*
  523. * hwrng
  524. */
  525. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  526. {
  527. struct device *dev = (struct device *)rng->priv;
  528. struct talitos_private *priv = dev_get_drvdata(dev);
  529. u32 ofl;
  530. int i;
  531. for (i = 0; i < 20; i++) {
  532. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  533. TALITOS_RNGUSR_LO_OFL;
  534. if (ofl || !wait)
  535. break;
  536. udelay(10);
  537. }
  538. return !!ofl;
  539. }
  540. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  541. {
  542. struct device *dev = (struct device *)rng->priv;
  543. struct talitos_private *priv = dev_get_drvdata(dev);
  544. /* rng fifo requires 64-bit accesses */
  545. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  546. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  547. return sizeof(u32);
  548. }
  549. static int talitos_rng_init(struct hwrng *rng)
  550. {
  551. struct device *dev = (struct device *)rng->priv;
  552. struct talitos_private *priv = dev_get_drvdata(dev);
  553. unsigned int timeout = TALITOS_TIMEOUT;
  554. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  555. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  556. && --timeout)
  557. cpu_relax();
  558. if (timeout == 0) {
  559. dev_err(dev, "failed to reset rng hw\n");
  560. return -ENODEV;
  561. }
  562. /* start generating */
  563. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  564. return 0;
  565. }
  566. static int talitos_register_rng(struct device *dev)
  567. {
  568. struct talitos_private *priv = dev_get_drvdata(dev);
  569. priv->rng.name = dev_driver_string(dev),
  570. priv->rng.init = talitos_rng_init,
  571. priv->rng.data_present = talitos_rng_data_present,
  572. priv->rng.data_read = talitos_rng_data_read,
  573. priv->rng.priv = (unsigned long)dev;
  574. return hwrng_register(&priv->rng);
  575. }
  576. static void talitos_unregister_rng(struct device *dev)
  577. {
  578. struct talitos_private *priv = dev_get_drvdata(dev);
  579. hwrng_unregister(&priv->rng);
  580. }
  581. /*
  582. * crypto alg
  583. */
  584. #define TALITOS_CRA_PRIORITY 3000
  585. #define TALITOS_MAX_KEY_SIZE 64
  586. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  587. #define MD5_DIGEST_SIZE 16
  588. struct talitos_ctx {
  589. struct device *dev;
  590. __be32 desc_hdr_template;
  591. u8 key[TALITOS_MAX_KEY_SIZE];
  592. u8 iv[TALITOS_MAX_IV_LENGTH];
  593. unsigned int keylen;
  594. unsigned int enckeylen;
  595. unsigned int authkeylen;
  596. unsigned int authsize;
  597. };
  598. static int aead_setauthsize(struct crypto_aead *authenc,
  599. unsigned int authsize)
  600. {
  601. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  602. ctx->authsize = authsize;
  603. return 0;
  604. }
  605. static int aead_setkey(struct crypto_aead *authenc,
  606. const u8 *key, unsigned int keylen)
  607. {
  608. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  609. struct rtattr *rta = (void *)key;
  610. struct crypto_authenc_key_param *param;
  611. unsigned int authkeylen;
  612. unsigned int enckeylen;
  613. if (!RTA_OK(rta, keylen))
  614. goto badkey;
  615. if (rta->rta_type != CRYPTO_AUTHENC_KEYA_PARAM)
  616. goto badkey;
  617. if (RTA_PAYLOAD(rta) < sizeof(*param))
  618. goto badkey;
  619. param = RTA_DATA(rta);
  620. enckeylen = be32_to_cpu(param->enckeylen);
  621. key += RTA_ALIGN(rta->rta_len);
  622. keylen -= RTA_ALIGN(rta->rta_len);
  623. if (keylen < enckeylen)
  624. goto badkey;
  625. authkeylen = keylen - enckeylen;
  626. if (keylen > TALITOS_MAX_KEY_SIZE)
  627. goto badkey;
  628. memcpy(&ctx->key, key, keylen);
  629. ctx->keylen = keylen;
  630. ctx->enckeylen = enckeylen;
  631. ctx->authkeylen = authkeylen;
  632. return 0;
  633. badkey:
  634. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  635. return -EINVAL;
  636. }
  637. /*
  638. * talitos_edesc - s/w-extended descriptor
  639. * @src_nents: number of segments in input scatterlist
  640. * @dst_nents: number of segments in output scatterlist
  641. * @dma_len: length of dma mapped link_tbl space
  642. * @dma_link_tbl: bus physical address of link_tbl
  643. * @desc: h/w descriptor
  644. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  645. *
  646. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  647. * is greater than 1, an integrity check value is concatenated to the end
  648. * of link_tbl data
  649. */
  650. struct talitos_edesc {
  651. int src_nents;
  652. int dst_nents;
  653. int src_is_chained;
  654. int dst_is_chained;
  655. int dma_len;
  656. dma_addr_t dma_link_tbl;
  657. struct talitos_desc desc;
  658. struct talitos_ptr link_tbl[0];
  659. };
  660. static int talitos_map_sg(struct device *dev, struct scatterlist *sg,
  661. unsigned int nents, enum dma_data_direction dir,
  662. int chained)
  663. {
  664. if (unlikely(chained))
  665. while (sg) {
  666. dma_map_sg(dev, sg, 1, dir);
  667. sg = scatterwalk_sg_next(sg);
  668. }
  669. else
  670. dma_map_sg(dev, sg, nents, dir);
  671. return nents;
  672. }
  673. static void talitos_unmap_sg_chain(struct device *dev, struct scatterlist *sg,
  674. enum dma_data_direction dir)
  675. {
  676. while (sg) {
  677. dma_unmap_sg(dev, sg, 1, dir);
  678. sg = scatterwalk_sg_next(sg);
  679. }
  680. }
  681. static void talitos_sg_unmap(struct device *dev,
  682. struct talitos_edesc *edesc,
  683. struct scatterlist *src,
  684. struct scatterlist *dst)
  685. {
  686. unsigned int src_nents = edesc->src_nents ? : 1;
  687. unsigned int dst_nents = edesc->dst_nents ? : 1;
  688. if (src != dst) {
  689. if (edesc->src_is_chained)
  690. talitos_unmap_sg_chain(dev, src, DMA_TO_DEVICE);
  691. else
  692. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  693. if (edesc->dst_is_chained)
  694. talitos_unmap_sg_chain(dev, dst, DMA_FROM_DEVICE);
  695. else
  696. dma_unmap_sg(dev, dst, dst_nents, DMA_FROM_DEVICE);
  697. } else
  698. if (edesc->src_is_chained)
  699. talitos_unmap_sg_chain(dev, src, DMA_BIDIRECTIONAL);
  700. else
  701. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  702. }
  703. static void ipsec_esp_unmap(struct device *dev,
  704. struct talitos_edesc *edesc,
  705. struct aead_request *areq)
  706. {
  707. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  708. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  709. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  710. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  711. dma_unmap_sg(dev, areq->assoc, 1, DMA_TO_DEVICE);
  712. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  713. if (edesc->dma_len)
  714. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  715. DMA_BIDIRECTIONAL);
  716. }
  717. /*
  718. * ipsec_esp descriptor callbacks
  719. */
  720. static void ipsec_esp_encrypt_done(struct device *dev,
  721. struct talitos_desc *desc, void *context,
  722. int err)
  723. {
  724. struct aead_request *areq = context;
  725. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  726. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  727. struct talitos_edesc *edesc;
  728. struct scatterlist *sg;
  729. void *icvdata;
  730. edesc = container_of(desc, struct talitos_edesc, desc);
  731. ipsec_esp_unmap(dev, edesc, areq);
  732. /* copy the generated ICV to dst */
  733. if (edesc->dma_len) {
  734. icvdata = &edesc->link_tbl[edesc->src_nents +
  735. edesc->dst_nents + 2];
  736. sg = sg_last(areq->dst, edesc->dst_nents);
  737. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  738. icvdata, ctx->authsize);
  739. }
  740. kfree(edesc);
  741. aead_request_complete(areq, err);
  742. }
  743. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  744. struct talitos_desc *desc,
  745. void *context, int err)
  746. {
  747. struct aead_request *req = context;
  748. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  749. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  750. struct talitos_edesc *edesc;
  751. struct scatterlist *sg;
  752. void *icvdata;
  753. edesc = container_of(desc, struct talitos_edesc, desc);
  754. ipsec_esp_unmap(dev, edesc, req);
  755. if (!err) {
  756. /* auth check */
  757. if (edesc->dma_len)
  758. icvdata = &edesc->link_tbl[edesc->src_nents +
  759. edesc->dst_nents + 2];
  760. else
  761. icvdata = &edesc->link_tbl[0];
  762. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  763. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  764. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  765. }
  766. kfree(edesc);
  767. aead_request_complete(req, err);
  768. }
  769. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  770. struct talitos_desc *desc,
  771. void *context, int err)
  772. {
  773. struct aead_request *req = context;
  774. struct talitos_edesc *edesc;
  775. edesc = container_of(desc, struct talitos_edesc, desc);
  776. ipsec_esp_unmap(dev, edesc, req);
  777. /* check ICV auth status */
  778. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  779. DESC_HDR_LO_ICCR1_PASS))
  780. err = -EBADMSG;
  781. kfree(edesc);
  782. aead_request_complete(req, err);
  783. }
  784. /*
  785. * convert scatterlist to SEC h/w link table format
  786. * stop at cryptlen bytes
  787. */
  788. static int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  789. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  790. {
  791. int n_sg = sg_count;
  792. while (n_sg--) {
  793. to_talitos_ptr(link_tbl_ptr, sg_dma_address(sg));
  794. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  795. link_tbl_ptr->j_extent = 0;
  796. link_tbl_ptr++;
  797. cryptlen -= sg_dma_len(sg);
  798. sg = scatterwalk_sg_next(sg);
  799. }
  800. /* adjust (decrease) last one (or two) entry's len to cryptlen */
  801. link_tbl_ptr--;
  802. while (be16_to_cpu(link_tbl_ptr->len) <= (-cryptlen)) {
  803. /* Empty this entry, and move to previous one */
  804. cryptlen += be16_to_cpu(link_tbl_ptr->len);
  805. link_tbl_ptr->len = 0;
  806. sg_count--;
  807. link_tbl_ptr--;
  808. }
  809. link_tbl_ptr->len = cpu_to_be16(be16_to_cpu(link_tbl_ptr->len)
  810. + cryptlen);
  811. /* tag end of link table */
  812. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  813. return sg_count;
  814. }
  815. /*
  816. * fill in and submit ipsec_esp descriptor
  817. */
  818. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  819. u8 *giv, u64 seq,
  820. void (*callback) (struct device *dev,
  821. struct talitos_desc *desc,
  822. void *context, int error))
  823. {
  824. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  825. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  826. struct device *dev = ctx->dev;
  827. struct talitos_desc *desc = &edesc->desc;
  828. unsigned int cryptlen = areq->cryptlen;
  829. unsigned int authsize = ctx->authsize;
  830. unsigned int ivsize = crypto_aead_ivsize(aead);
  831. int sg_count, ret;
  832. int sg_link_tbl_len;
  833. /* hmac key */
  834. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  835. 0, DMA_TO_DEVICE);
  836. /* hmac data */
  837. map_single_talitos_ptr(dev, &desc->ptr[1], areq->assoclen + ivsize,
  838. sg_virt(areq->assoc), 0, DMA_TO_DEVICE);
  839. /* cipher iv */
  840. map_single_talitos_ptr(dev, &desc->ptr[2], ivsize, giv ?: areq->iv, 0,
  841. DMA_TO_DEVICE);
  842. /* cipher key */
  843. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  844. (char *)&ctx->key + ctx->authkeylen, 0,
  845. DMA_TO_DEVICE);
  846. /*
  847. * cipher in
  848. * map and adjust cipher len to aead request cryptlen.
  849. * extent is bytes of HMAC postpended to ciphertext,
  850. * typically 12 for ipsec
  851. */
  852. desc->ptr[4].len = cpu_to_be16(cryptlen);
  853. desc->ptr[4].j_extent = authsize;
  854. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  855. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  856. : DMA_TO_DEVICE,
  857. edesc->src_is_chained);
  858. if (sg_count == 1) {
  859. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->src));
  860. } else {
  861. sg_link_tbl_len = cryptlen;
  862. if (edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV)
  863. sg_link_tbl_len = cryptlen + authsize;
  864. sg_count = sg_to_link_tbl(areq->src, sg_count, sg_link_tbl_len,
  865. &edesc->link_tbl[0]);
  866. if (sg_count > 1) {
  867. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  868. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl);
  869. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  870. edesc->dma_len,
  871. DMA_BIDIRECTIONAL);
  872. } else {
  873. /* Only one segment now, so no link tbl needed */
  874. to_talitos_ptr(&desc->ptr[4],
  875. sg_dma_address(areq->src));
  876. }
  877. }
  878. /* cipher out */
  879. desc->ptr[5].len = cpu_to_be16(cryptlen);
  880. desc->ptr[5].j_extent = authsize;
  881. if (areq->src != areq->dst)
  882. sg_count = talitos_map_sg(dev, areq->dst,
  883. edesc->dst_nents ? : 1,
  884. DMA_FROM_DEVICE,
  885. edesc->dst_is_chained);
  886. if (sg_count == 1) {
  887. to_talitos_ptr(&desc->ptr[5], sg_dma_address(areq->dst));
  888. } else {
  889. struct talitos_ptr *link_tbl_ptr =
  890. &edesc->link_tbl[edesc->src_nents + 1];
  891. to_talitos_ptr(&desc->ptr[5], edesc->dma_link_tbl +
  892. (edesc->src_nents + 1) *
  893. sizeof(struct talitos_ptr));
  894. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  895. link_tbl_ptr);
  896. /* Add an entry to the link table for ICV data */
  897. link_tbl_ptr += sg_count - 1;
  898. link_tbl_ptr->j_extent = 0;
  899. sg_count++;
  900. link_tbl_ptr++;
  901. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  902. link_tbl_ptr->len = cpu_to_be16(authsize);
  903. /* icv data follows link tables */
  904. to_talitos_ptr(link_tbl_ptr, edesc->dma_link_tbl +
  905. (edesc->src_nents + edesc->dst_nents + 2) *
  906. sizeof(struct talitos_ptr));
  907. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  908. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  909. edesc->dma_len, DMA_BIDIRECTIONAL);
  910. }
  911. /* iv out */
  912. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  913. DMA_FROM_DEVICE);
  914. ret = talitos_submit(dev, desc, callback, areq);
  915. if (ret != -EINPROGRESS) {
  916. ipsec_esp_unmap(dev, edesc, areq);
  917. kfree(edesc);
  918. }
  919. return ret;
  920. }
  921. /*
  922. * derive number of elements in scatterlist
  923. */
  924. static int sg_count(struct scatterlist *sg_list, int nbytes, int *chained)
  925. {
  926. struct scatterlist *sg = sg_list;
  927. int sg_nents = 0;
  928. *chained = 0;
  929. while (nbytes > 0) {
  930. sg_nents++;
  931. nbytes -= sg->length;
  932. if (!sg_is_last(sg) && (sg + 1)->length == 0)
  933. *chained = 1;
  934. sg = scatterwalk_sg_next(sg);
  935. }
  936. return sg_nents;
  937. }
  938. /*
  939. * allocate and map the extended descriptor
  940. */
  941. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  942. struct scatterlist *src,
  943. struct scatterlist *dst,
  944. unsigned int cryptlen,
  945. unsigned int authsize,
  946. int icv_stashing,
  947. u32 cryptoflags)
  948. {
  949. struct talitos_edesc *edesc;
  950. int src_nents, dst_nents, alloc_len, dma_len;
  951. int src_chained, dst_chained = 0;
  952. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  953. GFP_ATOMIC;
  954. if (cryptlen + authsize > TALITOS_MAX_DATA_LEN) {
  955. dev_err(dev, "length exceeds h/w max limit\n");
  956. return ERR_PTR(-EINVAL);
  957. }
  958. src_nents = sg_count(src, cryptlen + authsize, &src_chained);
  959. src_nents = (src_nents == 1) ? 0 : src_nents;
  960. if (dst == src) {
  961. dst_nents = src_nents;
  962. } else {
  963. dst_nents = sg_count(dst, cryptlen + authsize, &dst_chained);
  964. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  965. }
  966. /*
  967. * allocate space for base edesc plus the link tables,
  968. * allowing for two separate entries for ICV and generated ICV (+ 2),
  969. * and the ICV data itself
  970. */
  971. alloc_len = sizeof(struct talitos_edesc);
  972. if (src_nents || dst_nents) {
  973. dma_len = (src_nents + dst_nents + 2) *
  974. sizeof(struct talitos_ptr) + authsize;
  975. alloc_len += dma_len;
  976. } else {
  977. dma_len = 0;
  978. alloc_len += icv_stashing ? authsize : 0;
  979. }
  980. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  981. if (!edesc) {
  982. dev_err(dev, "could not allocate edescriptor\n");
  983. return ERR_PTR(-ENOMEM);
  984. }
  985. edesc->src_nents = src_nents;
  986. edesc->dst_nents = dst_nents;
  987. edesc->src_is_chained = src_chained;
  988. edesc->dst_is_chained = dst_chained;
  989. edesc->dma_len = dma_len;
  990. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  991. edesc->dma_len, DMA_BIDIRECTIONAL);
  992. return edesc;
  993. }
  994. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq,
  995. int icv_stashing)
  996. {
  997. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  998. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  999. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
  1000. areq->cryptlen, ctx->authsize, icv_stashing,
  1001. areq->base.flags);
  1002. }
  1003. static int aead_encrypt(struct aead_request *req)
  1004. {
  1005. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1006. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1007. struct talitos_edesc *edesc;
  1008. /* allocate extended descriptor */
  1009. edesc = aead_edesc_alloc(req, 0);
  1010. if (IS_ERR(edesc))
  1011. return PTR_ERR(edesc);
  1012. /* set encrypt */
  1013. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1014. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_encrypt_done);
  1015. }
  1016. static int aead_decrypt(struct aead_request *req)
  1017. {
  1018. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1019. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1020. unsigned int authsize = ctx->authsize;
  1021. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1022. struct talitos_edesc *edesc;
  1023. struct scatterlist *sg;
  1024. void *icvdata;
  1025. req->cryptlen -= authsize;
  1026. /* allocate extended descriptor */
  1027. edesc = aead_edesc_alloc(req, 1);
  1028. if (IS_ERR(edesc))
  1029. return PTR_ERR(edesc);
  1030. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1031. ((!edesc->src_nents && !edesc->dst_nents) ||
  1032. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1033. /* decrypt and check the ICV */
  1034. edesc->desc.hdr = ctx->desc_hdr_template |
  1035. DESC_HDR_DIR_INBOUND |
  1036. DESC_HDR_MODE1_MDEU_CICV;
  1037. /* reset integrity check result bits */
  1038. edesc->desc.hdr_lo = 0;
  1039. return ipsec_esp(edesc, req, NULL, 0,
  1040. ipsec_esp_decrypt_hwauth_done);
  1041. }
  1042. /* Have to check the ICV with software */
  1043. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1044. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1045. if (edesc->dma_len)
  1046. icvdata = &edesc->link_tbl[edesc->src_nents +
  1047. edesc->dst_nents + 2];
  1048. else
  1049. icvdata = &edesc->link_tbl[0];
  1050. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1051. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  1052. ctx->authsize);
  1053. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_decrypt_swauth_done);
  1054. }
  1055. static int aead_givencrypt(struct aead_givcrypt_request *req)
  1056. {
  1057. struct aead_request *areq = &req->areq;
  1058. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1059. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1060. struct talitos_edesc *edesc;
  1061. /* allocate extended descriptor */
  1062. edesc = aead_edesc_alloc(areq, 0);
  1063. if (IS_ERR(edesc))
  1064. return PTR_ERR(edesc);
  1065. /* set encrypt */
  1066. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1067. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  1068. /* avoid consecutive packets going out with same IV */
  1069. *(__be64 *)req->giv ^= cpu_to_be64(req->seq);
  1070. return ipsec_esp(edesc, areq, req->giv, req->seq,
  1071. ipsec_esp_encrypt_done);
  1072. }
  1073. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1074. const u8 *key, unsigned int keylen)
  1075. {
  1076. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1077. struct ablkcipher_alg *alg = crypto_ablkcipher_alg(cipher);
  1078. if (keylen > TALITOS_MAX_KEY_SIZE)
  1079. goto badkey;
  1080. if (keylen < alg->min_keysize || keylen > alg->max_keysize)
  1081. goto badkey;
  1082. memcpy(&ctx->key, key, keylen);
  1083. ctx->keylen = keylen;
  1084. return 0;
  1085. badkey:
  1086. crypto_ablkcipher_set_flags(cipher, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1087. return -EINVAL;
  1088. }
  1089. static void common_nonsnoop_unmap(struct device *dev,
  1090. struct talitos_edesc *edesc,
  1091. struct ablkcipher_request *areq)
  1092. {
  1093. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1094. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  1095. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1096. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  1097. if (edesc->dma_len)
  1098. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1099. DMA_BIDIRECTIONAL);
  1100. }
  1101. static void ablkcipher_done(struct device *dev,
  1102. struct talitos_desc *desc, void *context,
  1103. int err)
  1104. {
  1105. struct ablkcipher_request *areq = context;
  1106. struct talitos_edesc *edesc;
  1107. edesc = container_of(desc, struct talitos_edesc, desc);
  1108. common_nonsnoop_unmap(dev, edesc, areq);
  1109. kfree(edesc);
  1110. areq->base.complete(&areq->base, err);
  1111. }
  1112. static int common_nonsnoop(struct talitos_edesc *edesc,
  1113. struct ablkcipher_request *areq,
  1114. u8 *giv,
  1115. void (*callback) (struct device *dev,
  1116. struct talitos_desc *desc,
  1117. void *context, int error))
  1118. {
  1119. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1120. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1121. struct device *dev = ctx->dev;
  1122. struct talitos_desc *desc = &edesc->desc;
  1123. unsigned int cryptlen = areq->nbytes;
  1124. unsigned int ivsize;
  1125. int sg_count, ret;
  1126. /* first DWORD empty */
  1127. desc->ptr[0].len = 0;
  1128. to_talitos_ptr(&desc->ptr[0], 0);
  1129. desc->ptr[0].j_extent = 0;
  1130. /* cipher iv */
  1131. ivsize = crypto_ablkcipher_ivsize(cipher);
  1132. map_single_talitos_ptr(dev, &desc->ptr[1], ivsize, giv ?: areq->info, 0,
  1133. DMA_TO_DEVICE);
  1134. /* cipher key */
  1135. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1136. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1137. /*
  1138. * cipher in
  1139. */
  1140. desc->ptr[3].len = cpu_to_be16(cryptlen);
  1141. desc->ptr[3].j_extent = 0;
  1142. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  1143. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  1144. : DMA_TO_DEVICE,
  1145. edesc->src_is_chained);
  1146. if (sg_count == 1) {
  1147. to_talitos_ptr(&desc->ptr[3], sg_dma_address(areq->src));
  1148. } else {
  1149. sg_count = sg_to_link_tbl(areq->src, sg_count, cryptlen,
  1150. &edesc->link_tbl[0]);
  1151. if (sg_count > 1) {
  1152. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1153. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1154. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1155. edesc->dma_len,
  1156. DMA_BIDIRECTIONAL);
  1157. } else {
  1158. /* Only one segment now, so no link tbl needed */
  1159. to_talitos_ptr(&desc->ptr[3],
  1160. sg_dma_address(areq->src));
  1161. }
  1162. }
  1163. /* cipher out */
  1164. desc->ptr[4].len = cpu_to_be16(cryptlen);
  1165. desc->ptr[4].j_extent = 0;
  1166. if (areq->src != areq->dst)
  1167. sg_count = talitos_map_sg(dev, areq->dst,
  1168. edesc->dst_nents ? : 1,
  1169. DMA_FROM_DEVICE,
  1170. edesc->dst_is_chained);
  1171. if (sg_count == 1) {
  1172. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->dst));
  1173. } else {
  1174. struct talitos_ptr *link_tbl_ptr =
  1175. &edesc->link_tbl[edesc->src_nents + 1];
  1176. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl +
  1177. (edesc->src_nents + 1) *
  1178. sizeof(struct talitos_ptr));
  1179. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1180. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  1181. link_tbl_ptr);
  1182. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  1183. edesc->dma_len, DMA_BIDIRECTIONAL);
  1184. }
  1185. /* iv out */
  1186. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv, 0,
  1187. DMA_FROM_DEVICE);
  1188. /* last DWORD empty */
  1189. desc->ptr[6].len = 0;
  1190. to_talitos_ptr(&desc->ptr[6], 0);
  1191. desc->ptr[6].j_extent = 0;
  1192. ret = talitos_submit(dev, desc, callback, areq);
  1193. if (ret != -EINPROGRESS) {
  1194. common_nonsnoop_unmap(dev, edesc, areq);
  1195. kfree(edesc);
  1196. }
  1197. return ret;
  1198. }
  1199. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1200. areq)
  1201. {
  1202. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1203. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1204. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst, areq->nbytes,
  1205. 0, 0, areq->base.flags);
  1206. }
  1207. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1208. {
  1209. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1210. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1211. struct talitos_edesc *edesc;
  1212. /* allocate extended descriptor */
  1213. edesc = ablkcipher_edesc_alloc(areq);
  1214. if (IS_ERR(edesc))
  1215. return PTR_ERR(edesc);
  1216. /* set encrypt */
  1217. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1218. return common_nonsnoop(edesc, areq, NULL, ablkcipher_done);
  1219. }
  1220. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1221. {
  1222. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1223. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1224. struct talitos_edesc *edesc;
  1225. /* allocate extended descriptor */
  1226. edesc = ablkcipher_edesc_alloc(areq);
  1227. if (IS_ERR(edesc))
  1228. return PTR_ERR(edesc);
  1229. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1230. return common_nonsnoop(edesc, areq, NULL, ablkcipher_done);
  1231. }
  1232. struct talitos_alg_template {
  1233. u32 type;
  1234. union {
  1235. struct crypto_alg crypto;
  1236. struct ahash_alg hash;
  1237. } alg;
  1238. __be32 desc_hdr_template;
  1239. };
  1240. static struct talitos_alg_template driver_algs[] = {
  1241. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1242. { .type = CRYPTO_ALG_TYPE_AEAD,
  1243. .alg.crypto = {
  1244. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1245. .cra_driver_name = "authenc-hmac-sha1-cbc-aes-talitos",
  1246. .cra_blocksize = AES_BLOCK_SIZE,
  1247. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1248. .cra_type = &crypto_aead_type,
  1249. .cra_aead = {
  1250. .setkey = aead_setkey,
  1251. .setauthsize = aead_setauthsize,
  1252. .encrypt = aead_encrypt,
  1253. .decrypt = aead_decrypt,
  1254. .givencrypt = aead_givencrypt,
  1255. .geniv = "<built-in>",
  1256. .ivsize = AES_BLOCK_SIZE,
  1257. .maxauthsize = SHA1_DIGEST_SIZE,
  1258. }
  1259. },
  1260. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1261. DESC_HDR_SEL0_AESU |
  1262. DESC_HDR_MODE0_AESU_CBC |
  1263. DESC_HDR_SEL1_MDEUA |
  1264. DESC_HDR_MODE1_MDEU_INIT |
  1265. DESC_HDR_MODE1_MDEU_PAD |
  1266. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1267. },
  1268. { .type = CRYPTO_ALG_TYPE_AEAD,
  1269. .alg.crypto = {
  1270. .cra_name = "authenc(hmac(sha1),cbc(des3_ede))",
  1271. .cra_driver_name = "authenc-hmac-sha1-cbc-3des-talitos",
  1272. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1273. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1274. .cra_type = &crypto_aead_type,
  1275. .cra_aead = {
  1276. .setkey = aead_setkey,
  1277. .setauthsize = aead_setauthsize,
  1278. .encrypt = aead_encrypt,
  1279. .decrypt = aead_decrypt,
  1280. .givencrypt = aead_givencrypt,
  1281. .geniv = "<built-in>",
  1282. .ivsize = DES3_EDE_BLOCK_SIZE,
  1283. .maxauthsize = SHA1_DIGEST_SIZE,
  1284. }
  1285. },
  1286. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1287. DESC_HDR_SEL0_DEU |
  1288. DESC_HDR_MODE0_DEU_CBC |
  1289. DESC_HDR_MODE0_DEU_3DES |
  1290. DESC_HDR_SEL1_MDEUA |
  1291. DESC_HDR_MODE1_MDEU_INIT |
  1292. DESC_HDR_MODE1_MDEU_PAD |
  1293. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1294. },
  1295. { .type = CRYPTO_ALG_TYPE_AEAD,
  1296. .alg.crypto = {
  1297. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1298. .cra_driver_name = "authenc-hmac-sha256-cbc-aes-talitos",
  1299. .cra_blocksize = AES_BLOCK_SIZE,
  1300. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1301. .cra_type = &crypto_aead_type,
  1302. .cra_aead = {
  1303. .setkey = aead_setkey,
  1304. .setauthsize = aead_setauthsize,
  1305. .encrypt = aead_encrypt,
  1306. .decrypt = aead_decrypt,
  1307. .givencrypt = aead_givencrypt,
  1308. .geniv = "<built-in>",
  1309. .ivsize = AES_BLOCK_SIZE,
  1310. .maxauthsize = SHA256_DIGEST_SIZE,
  1311. }
  1312. },
  1313. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1314. DESC_HDR_SEL0_AESU |
  1315. DESC_HDR_MODE0_AESU_CBC |
  1316. DESC_HDR_SEL1_MDEUA |
  1317. DESC_HDR_MODE1_MDEU_INIT |
  1318. DESC_HDR_MODE1_MDEU_PAD |
  1319. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1320. },
  1321. { .type = CRYPTO_ALG_TYPE_AEAD,
  1322. .alg.crypto = {
  1323. .cra_name = "authenc(hmac(sha256),cbc(des3_ede))",
  1324. .cra_driver_name = "authenc-hmac-sha256-cbc-3des-talitos",
  1325. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1326. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1327. .cra_type = &crypto_aead_type,
  1328. .cra_aead = {
  1329. .setkey = aead_setkey,
  1330. .setauthsize = aead_setauthsize,
  1331. .encrypt = aead_encrypt,
  1332. .decrypt = aead_decrypt,
  1333. .givencrypt = aead_givencrypt,
  1334. .geniv = "<built-in>",
  1335. .ivsize = DES3_EDE_BLOCK_SIZE,
  1336. .maxauthsize = SHA256_DIGEST_SIZE,
  1337. }
  1338. },
  1339. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1340. DESC_HDR_SEL0_DEU |
  1341. DESC_HDR_MODE0_DEU_CBC |
  1342. DESC_HDR_MODE0_DEU_3DES |
  1343. DESC_HDR_SEL1_MDEUA |
  1344. DESC_HDR_MODE1_MDEU_INIT |
  1345. DESC_HDR_MODE1_MDEU_PAD |
  1346. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1347. },
  1348. { .type = CRYPTO_ALG_TYPE_AEAD,
  1349. .alg.crypto = {
  1350. .cra_name = "authenc(hmac(md5),cbc(aes))",
  1351. .cra_driver_name = "authenc-hmac-md5-cbc-aes-talitos",
  1352. .cra_blocksize = AES_BLOCK_SIZE,
  1353. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1354. .cra_type = &crypto_aead_type,
  1355. .cra_aead = {
  1356. .setkey = aead_setkey,
  1357. .setauthsize = aead_setauthsize,
  1358. .encrypt = aead_encrypt,
  1359. .decrypt = aead_decrypt,
  1360. .givencrypt = aead_givencrypt,
  1361. .geniv = "<built-in>",
  1362. .ivsize = AES_BLOCK_SIZE,
  1363. .maxauthsize = MD5_DIGEST_SIZE,
  1364. }
  1365. },
  1366. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1367. DESC_HDR_SEL0_AESU |
  1368. DESC_HDR_MODE0_AESU_CBC |
  1369. DESC_HDR_SEL1_MDEUA |
  1370. DESC_HDR_MODE1_MDEU_INIT |
  1371. DESC_HDR_MODE1_MDEU_PAD |
  1372. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1373. },
  1374. { .type = CRYPTO_ALG_TYPE_AEAD,
  1375. .alg.crypto = {
  1376. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  1377. .cra_driver_name = "authenc-hmac-md5-cbc-3des-talitos",
  1378. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1379. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1380. .cra_type = &crypto_aead_type,
  1381. .cra_aead = {
  1382. .setkey = aead_setkey,
  1383. .setauthsize = aead_setauthsize,
  1384. .encrypt = aead_encrypt,
  1385. .decrypt = aead_decrypt,
  1386. .givencrypt = aead_givencrypt,
  1387. .geniv = "<built-in>",
  1388. .ivsize = DES3_EDE_BLOCK_SIZE,
  1389. .maxauthsize = MD5_DIGEST_SIZE,
  1390. }
  1391. },
  1392. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1393. DESC_HDR_SEL0_DEU |
  1394. DESC_HDR_MODE0_DEU_CBC |
  1395. DESC_HDR_MODE0_DEU_3DES |
  1396. DESC_HDR_SEL1_MDEUA |
  1397. DESC_HDR_MODE1_MDEU_INIT |
  1398. DESC_HDR_MODE1_MDEU_PAD |
  1399. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1400. },
  1401. /* ABLKCIPHER algorithms. */
  1402. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1403. .alg.crypto = {
  1404. .cra_name = "cbc(aes)",
  1405. .cra_driver_name = "cbc-aes-talitos",
  1406. .cra_blocksize = AES_BLOCK_SIZE,
  1407. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1408. CRYPTO_ALG_ASYNC,
  1409. .cra_type = &crypto_ablkcipher_type,
  1410. .cra_ablkcipher = {
  1411. .setkey = ablkcipher_setkey,
  1412. .encrypt = ablkcipher_encrypt,
  1413. .decrypt = ablkcipher_decrypt,
  1414. .geniv = "eseqiv",
  1415. .min_keysize = AES_MIN_KEY_SIZE,
  1416. .max_keysize = AES_MAX_KEY_SIZE,
  1417. .ivsize = AES_BLOCK_SIZE,
  1418. }
  1419. },
  1420. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1421. DESC_HDR_SEL0_AESU |
  1422. DESC_HDR_MODE0_AESU_CBC,
  1423. },
  1424. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1425. .alg.crypto = {
  1426. .cra_name = "cbc(des3_ede)",
  1427. .cra_driver_name = "cbc-3des-talitos",
  1428. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1429. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1430. CRYPTO_ALG_ASYNC,
  1431. .cra_type = &crypto_ablkcipher_type,
  1432. .cra_ablkcipher = {
  1433. .setkey = ablkcipher_setkey,
  1434. .encrypt = ablkcipher_encrypt,
  1435. .decrypt = ablkcipher_decrypt,
  1436. .geniv = "eseqiv",
  1437. .min_keysize = DES3_EDE_KEY_SIZE,
  1438. .max_keysize = DES3_EDE_KEY_SIZE,
  1439. .ivsize = DES3_EDE_BLOCK_SIZE,
  1440. }
  1441. },
  1442. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1443. DESC_HDR_SEL0_DEU |
  1444. DESC_HDR_MODE0_DEU_CBC |
  1445. DESC_HDR_MODE0_DEU_3DES,
  1446. }
  1447. };
  1448. struct talitos_crypto_alg {
  1449. struct list_head entry;
  1450. struct device *dev;
  1451. struct talitos_alg_template algt;
  1452. };
  1453. static int talitos_cra_init(struct crypto_tfm *tfm)
  1454. {
  1455. struct crypto_alg *alg = tfm->__crt_alg;
  1456. struct talitos_crypto_alg *talitos_alg;
  1457. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  1458. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  1459. algt.alg.crypto);
  1460. /* update context with ptr to dev */
  1461. ctx->dev = talitos_alg->dev;
  1462. /* copy descriptor header template value */
  1463. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  1464. /* random first IV */
  1465. get_random_bytes(ctx->iv, TALITOS_MAX_IV_LENGTH);
  1466. return 0;
  1467. }
  1468. /*
  1469. * given the alg's descriptor header template, determine whether descriptor
  1470. * type and primary/secondary execution units required match the hw
  1471. * capabilities description provided in the device tree node.
  1472. */
  1473. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  1474. {
  1475. struct talitos_private *priv = dev_get_drvdata(dev);
  1476. int ret;
  1477. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  1478. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  1479. if (SECONDARY_EU(desc_hdr_template))
  1480. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  1481. & priv->exec_units);
  1482. return ret;
  1483. }
  1484. static int talitos_remove(struct of_device *ofdev)
  1485. {
  1486. struct device *dev = &ofdev->dev;
  1487. struct talitos_private *priv = dev_get_drvdata(dev);
  1488. struct talitos_crypto_alg *t_alg, *n;
  1489. int i;
  1490. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  1491. switch (t_alg->algt.type) {
  1492. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  1493. case CRYPTO_ALG_TYPE_AEAD:
  1494. crypto_unregister_alg(&t_alg->algt.alg.crypto);
  1495. break;
  1496. case CRYPTO_ALG_TYPE_AHASH:
  1497. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  1498. break;
  1499. }
  1500. list_del(&t_alg->entry);
  1501. kfree(t_alg);
  1502. }
  1503. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  1504. talitos_unregister_rng(dev);
  1505. for (i = 0; i < priv->num_channels; i++)
  1506. if (priv->chan[i].fifo)
  1507. kfree(priv->chan[i].fifo);
  1508. kfree(priv->chan);
  1509. if (priv->irq != NO_IRQ) {
  1510. free_irq(priv->irq, dev);
  1511. irq_dispose_mapping(priv->irq);
  1512. }
  1513. tasklet_kill(&priv->done_task);
  1514. iounmap(priv->reg);
  1515. dev_set_drvdata(dev, NULL);
  1516. kfree(priv);
  1517. return 0;
  1518. }
  1519. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  1520. struct talitos_alg_template
  1521. *template)
  1522. {
  1523. struct talitos_crypto_alg *t_alg;
  1524. struct crypto_alg *alg;
  1525. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  1526. if (!t_alg)
  1527. return ERR_PTR(-ENOMEM);
  1528. t_alg->algt = *template;
  1529. switch (t_alg->algt.type) {
  1530. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  1531. case CRYPTO_ALG_TYPE_AEAD:
  1532. alg = &t_alg->algt.alg.crypto;
  1533. break;
  1534. case CRYPTO_ALG_TYPE_AHASH:
  1535. alg = &t_alg->algt.alg.hash.halg.base;
  1536. }
  1537. alg->cra_module = THIS_MODULE;
  1538. alg->cra_init = talitos_cra_init;
  1539. alg->cra_priority = TALITOS_CRA_PRIORITY;
  1540. alg->cra_alignmask = 0;
  1541. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  1542. t_alg->dev = dev;
  1543. return t_alg;
  1544. }
  1545. static int talitos_probe(struct of_device *ofdev,
  1546. const struct of_device_id *match)
  1547. {
  1548. struct device *dev = &ofdev->dev;
  1549. struct device_node *np = ofdev->node;
  1550. struct talitos_private *priv;
  1551. const unsigned int *prop;
  1552. int i, err;
  1553. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  1554. if (!priv)
  1555. return -ENOMEM;
  1556. dev_set_drvdata(dev, priv);
  1557. priv->ofdev = ofdev;
  1558. tasklet_init(&priv->done_task, talitos_done, (unsigned long)dev);
  1559. INIT_LIST_HEAD(&priv->alg_list);
  1560. priv->irq = irq_of_parse_and_map(np, 0);
  1561. if (priv->irq == NO_IRQ) {
  1562. dev_err(dev, "failed to map irq\n");
  1563. err = -EINVAL;
  1564. goto err_out;
  1565. }
  1566. /* get the irq line */
  1567. err = request_irq(priv->irq, talitos_interrupt, 0,
  1568. dev_driver_string(dev), dev);
  1569. if (err) {
  1570. dev_err(dev, "failed to request irq %d\n", priv->irq);
  1571. irq_dispose_mapping(priv->irq);
  1572. priv->irq = NO_IRQ;
  1573. goto err_out;
  1574. }
  1575. priv->reg = of_iomap(np, 0);
  1576. if (!priv->reg) {
  1577. dev_err(dev, "failed to of_iomap\n");
  1578. err = -ENOMEM;
  1579. goto err_out;
  1580. }
  1581. /* get SEC version capabilities from device tree */
  1582. prop = of_get_property(np, "fsl,num-channels", NULL);
  1583. if (prop)
  1584. priv->num_channels = *prop;
  1585. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  1586. if (prop)
  1587. priv->chfifo_len = *prop;
  1588. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  1589. if (prop)
  1590. priv->exec_units = *prop;
  1591. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  1592. if (prop)
  1593. priv->desc_types = *prop;
  1594. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  1595. !priv->exec_units || !priv->desc_types) {
  1596. dev_err(dev, "invalid property data in device tree node\n");
  1597. err = -EINVAL;
  1598. goto err_out;
  1599. }
  1600. if (of_device_is_compatible(np, "fsl,sec3.0"))
  1601. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  1602. if (of_device_is_compatible(np, "fsl,sec2.1"))
  1603. priv->features |= TALITOS_FTR_HW_AUTH_CHECK;
  1604. priv->chan = kzalloc(sizeof(struct talitos_channel) *
  1605. priv->num_channels, GFP_KERNEL);
  1606. if (!priv->chan) {
  1607. dev_err(dev, "failed to allocate channel management space\n");
  1608. err = -ENOMEM;
  1609. goto err_out;
  1610. }
  1611. for (i = 0; i < priv->num_channels; i++) {
  1612. spin_lock_init(&priv->chan[i].head_lock);
  1613. spin_lock_init(&priv->chan[i].tail_lock);
  1614. }
  1615. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  1616. for (i = 0; i < priv->num_channels; i++) {
  1617. priv->chan[i].fifo = kzalloc(sizeof(struct talitos_request) *
  1618. priv->fifo_len, GFP_KERNEL);
  1619. if (!priv->chan[i].fifo) {
  1620. dev_err(dev, "failed to allocate request fifo %d\n", i);
  1621. err = -ENOMEM;
  1622. goto err_out;
  1623. }
  1624. }
  1625. for (i = 0; i < priv->num_channels; i++)
  1626. atomic_set(&priv->chan[i].submit_count,
  1627. -(priv->chfifo_len - 1));
  1628. dma_set_mask(dev, DMA_BIT_MASK(36));
  1629. /* reset and initialize the h/w */
  1630. err = init_device(dev);
  1631. if (err) {
  1632. dev_err(dev, "failed to initialize device\n");
  1633. goto err_out;
  1634. }
  1635. /* register the RNG, if available */
  1636. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  1637. err = talitos_register_rng(dev);
  1638. if (err) {
  1639. dev_err(dev, "failed to register hwrng: %d\n", err);
  1640. goto err_out;
  1641. } else
  1642. dev_info(dev, "hwrng\n");
  1643. }
  1644. /* register crypto algorithms the device supports */
  1645. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  1646. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  1647. struct talitos_crypto_alg *t_alg;
  1648. char *name = NULL;
  1649. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  1650. if (IS_ERR(t_alg)) {
  1651. err = PTR_ERR(t_alg);
  1652. goto err_out;
  1653. }
  1654. switch (t_alg->algt.type) {
  1655. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  1656. case CRYPTO_ALG_TYPE_AEAD:
  1657. err = crypto_register_alg(
  1658. &t_alg->algt.alg.crypto);
  1659. name = t_alg->algt.alg.crypto.cra_driver_name;
  1660. break;
  1661. case CRYPTO_ALG_TYPE_AHASH:
  1662. err = crypto_register_ahash(
  1663. &t_alg->algt.alg.hash);
  1664. name =
  1665. t_alg->algt.alg.hash.halg.base.cra_driver_name;
  1666. break;
  1667. }
  1668. if (err) {
  1669. dev_err(dev, "%s alg registration failed\n",
  1670. name);
  1671. kfree(t_alg);
  1672. } else {
  1673. list_add_tail(&t_alg->entry, &priv->alg_list);
  1674. dev_info(dev, "%s\n", name);
  1675. }
  1676. }
  1677. }
  1678. return 0;
  1679. err_out:
  1680. talitos_remove(ofdev);
  1681. return err;
  1682. }
  1683. static const struct of_device_id talitos_match[] = {
  1684. {
  1685. .compatible = "fsl,sec2.0",
  1686. },
  1687. {},
  1688. };
  1689. MODULE_DEVICE_TABLE(of, talitos_match);
  1690. static struct of_platform_driver talitos_driver = {
  1691. .name = "talitos",
  1692. .match_table = talitos_match,
  1693. .probe = talitos_probe,
  1694. .remove = talitos_remove,
  1695. };
  1696. static int __init talitos_init(void)
  1697. {
  1698. return of_register_platform_driver(&talitos_driver);
  1699. }
  1700. module_init(talitos_init);
  1701. static void __exit talitos_exit(void)
  1702. {
  1703. of_unregister_platform_driver(&talitos_driver);
  1704. }
  1705. module_exit(talitos_exit);
  1706. MODULE_LICENSE("GPL");
  1707. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  1708. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");