intel_overlay.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530
  1. /*
  2. * Copyright © 2009
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Daniel Vetter <daniel@ffwll.ch>
  25. *
  26. * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "i915_drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_reg.h"
  33. #include "intel_drv.h"
  34. /* Limits for overlay size. According to intel doc, the real limits are:
  35. * Y width: 4095, UV width (planar): 2047, Y height: 2047,
  36. * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
  37. * the mininum of both. */
  38. #define IMAGE_MAX_WIDTH 2048
  39. #define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
  40. /* on 830 and 845 these large limits result in the card hanging */
  41. #define IMAGE_MAX_WIDTH_LEGACY 1024
  42. #define IMAGE_MAX_HEIGHT_LEGACY 1088
  43. /* overlay register definitions */
  44. /* OCMD register */
  45. #define OCMD_TILED_SURFACE (0x1<<19)
  46. #define OCMD_MIRROR_MASK (0x3<<17)
  47. #define OCMD_MIRROR_MODE (0x3<<17)
  48. #define OCMD_MIRROR_HORIZONTAL (0x1<<17)
  49. #define OCMD_MIRROR_VERTICAL (0x2<<17)
  50. #define OCMD_MIRROR_BOTH (0x3<<17)
  51. #define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
  52. #define OCMD_UV_SWAP (0x1<<14) /* YVYU */
  53. #define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
  54. #define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
  55. #define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
  56. #define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
  57. #define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
  58. #define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
  59. #define OCMD_YUV_422_PACKED (0x8<<10)
  60. #define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
  61. #define OCMD_YUV_420_PLANAR (0xc<<10)
  62. #define OCMD_YUV_422_PLANAR (0xd<<10)
  63. #define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
  64. #define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
  65. #define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
  66. #define OCMD_BUF_TYPE_MASK (0x1<<5)
  67. #define OCMD_BUF_TYPE_FRAME (0x0<<5)
  68. #define OCMD_BUF_TYPE_FIELD (0x1<<5)
  69. #define OCMD_TEST_MODE (0x1<<4)
  70. #define OCMD_BUFFER_SELECT (0x3<<2)
  71. #define OCMD_BUFFER0 (0x0<<2)
  72. #define OCMD_BUFFER1 (0x1<<2)
  73. #define OCMD_FIELD_SELECT (0x1<<2)
  74. #define OCMD_FIELD0 (0x0<<1)
  75. #define OCMD_FIELD1 (0x1<<1)
  76. #define OCMD_ENABLE (0x1<<0)
  77. /* OCONFIG register */
  78. #define OCONF_PIPE_MASK (0x1<<18)
  79. #define OCONF_PIPE_A (0x0<<18)
  80. #define OCONF_PIPE_B (0x1<<18)
  81. #define OCONF_GAMMA2_ENABLE (0x1<<16)
  82. #define OCONF_CSC_MODE_BT601 (0x0<<5)
  83. #define OCONF_CSC_MODE_BT709 (0x1<<5)
  84. #define OCONF_CSC_BYPASS (0x1<<4)
  85. #define OCONF_CC_OUT_8BIT (0x1<<3)
  86. #define OCONF_TEST_MODE (0x1<<2)
  87. #define OCONF_THREE_LINE_BUFFER (0x1<<0)
  88. #define OCONF_TWO_LINE_BUFFER (0x0<<0)
  89. /* DCLRKM (dst-key) register */
  90. #define DST_KEY_ENABLE (0x1<<31)
  91. #define CLK_RGB24_MASK 0x0
  92. #define CLK_RGB16_MASK 0x070307
  93. #define CLK_RGB15_MASK 0x070707
  94. #define CLK_RGB8I_MASK 0xffffff
  95. #define RGB16_TO_COLORKEY(c) \
  96. (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
  97. #define RGB15_TO_COLORKEY(c) \
  98. (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
  99. /* overlay flip addr flag */
  100. #define OFC_UPDATE 0x1
  101. /* polyphase filter coefficients */
  102. #define N_HORIZ_Y_TAPS 5
  103. #define N_VERT_Y_TAPS 3
  104. #define N_HORIZ_UV_TAPS 3
  105. #define N_VERT_UV_TAPS 3
  106. #define N_PHASES 17
  107. #define MAX_TAPS 5
  108. /* memory bufferd overlay registers */
  109. struct overlay_registers {
  110. u32 OBUF_0Y;
  111. u32 OBUF_1Y;
  112. u32 OBUF_0U;
  113. u32 OBUF_0V;
  114. u32 OBUF_1U;
  115. u32 OBUF_1V;
  116. u32 OSTRIDE;
  117. u32 YRGB_VPH;
  118. u32 UV_VPH;
  119. u32 HORZ_PH;
  120. u32 INIT_PHS;
  121. u32 DWINPOS;
  122. u32 DWINSZ;
  123. u32 SWIDTH;
  124. u32 SWIDTHSW;
  125. u32 SHEIGHT;
  126. u32 YRGBSCALE;
  127. u32 UVSCALE;
  128. u32 OCLRC0;
  129. u32 OCLRC1;
  130. u32 DCLRKV;
  131. u32 DCLRKM;
  132. u32 SCLRKVH;
  133. u32 SCLRKVL;
  134. u32 SCLRKEN;
  135. u32 OCONFIG;
  136. u32 OCMD;
  137. u32 RESERVED1; /* 0x6C */
  138. u32 OSTART_0Y;
  139. u32 OSTART_1Y;
  140. u32 OSTART_0U;
  141. u32 OSTART_0V;
  142. u32 OSTART_1U;
  143. u32 OSTART_1V;
  144. u32 OTILEOFF_0Y;
  145. u32 OTILEOFF_1Y;
  146. u32 OTILEOFF_0U;
  147. u32 OTILEOFF_0V;
  148. u32 OTILEOFF_1U;
  149. u32 OTILEOFF_1V;
  150. u32 FASTHSCALE; /* 0xA0 */
  151. u32 UVSCALEV; /* 0xA4 */
  152. u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
  153. u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
  154. u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
  155. u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
  156. u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
  157. u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
  158. u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
  159. u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
  160. u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
  161. };
  162. struct intel_overlay {
  163. struct drm_device *dev;
  164. struct intel_crtc *crtc;
  165. struct drm_i915_gem_object *vid_bo;
  166. struct drm_i915_gem_object *old_vid_bo;
  167. int active;
  168. int pfit_active;
  169. u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
  170. u32 color_key;
  171. u32 brightness, contrast, saturation;
  172. u32 old_xscale, old_yscale;
  173. /* register access */
  174. u32 flip_addr;
  175. struct drm_i915_gem_object *reg_bo;
  176. /* flip handling */
  177. uint32_t last_flip_req;
  178. void (*flip_tail)(struct intel_overlay *);
  179. };
  180. static struct overlay_registers __iomem *
  181. intel_overlay_map_regs(struct intel_overlay *overlay)
  182. {
  183. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  184. struct overlay_registers __iomem *regs;
  185. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  186. regs = (struct overlay_registers __iomem *)overlay->reg_bo->phys_obj->handle->vaddr;
  187. else
  188. regs = io_mapping_map_wc(dev_priv->mm.gtt_mapping,
  189. overlay->reg_bo->gtt_offset);
  190. return regs;
  191. }
  192. static void intel_overlay_unmap_regs(struct intel_overlay *overlay,
  193. struct overlay_registers __iomem *regs)
  194. {
  195. if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  196. io_mapping_unmap(regs);
  197. }
  198. static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
  199. void (*tail)(struct intel_overlay *))
  200. {
  201. struct drm_device *dev = overlay->dev;
  202. drm_i915_private_t *dev_priv = dev->dev_private;
  203. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  204. int ret;
  205. BUG_ON(overlay->last_flip_req);
  206. ret = i915_add_request(ring, NULL, &overlay->last_flip_req);
  207. if (ret)
  208. return ret;
  209. overlay->flip_tail = tail;
  210. ret = i915_wait_seqno(ring, overlay->last_flip_req);
  211. if (ret)
  212. return ret;
  213. i915_gem_retire_requests(dev);
  214. overlay->last_flip_req = 0;
  215. return 0;
  216. }
  217. /* overlay needs to be disable in OCMD reg */
  218. static int intel_overlay_on(struct intel_overlay *overlay)
  219. {
  220. struct drm_device *dev = overlay->dev;
  221. struct drm_i915_private *dev_priv = dev->dev_private;
  222. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  223. int ret;
  224. BUG_ON(overlay->active);
  225. overlay->active = 1;
  226. WARN_ON(IS_I830(dev) && !(dev_priv->quirks & QUIRK_PIPEA_FORCE));
  227. ret = intel_ring_begin(ring, 4);
  228. if (ret)
  229. return ret;
  230. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_ON);
  231. intel_ring_emit(ring, overlay->flip_addr | OFC_UPDATE);
  232. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  233. intel_ring_emit(ring, MI_NOOP);
  234. intel_ring_advance(ring);
  235. return intel_overlay_do_wait_request(overlay, NULL);
  236. }
  237. /* overlay needs to be enabled in OCMD reg */
  238. static int intel_overlay_continue(struct intel_overlay *overlay,
  239. bool load_polyphase_filter)
  240. {
  241. struct drm_device *dev = overlay->dev;
  242. drm_i915_private_t *dev_priv = dev->dev_private;
  243. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  244. u32 flip_addr = overlay->flip_addr;
  245. u32 tmp;
  246. int ret;
  247. BUG_ON(!overlay->active);
  248. if (load_polyphase_filter)
  249. flip_addr |= OFC_UPDATE;
  250. /* check for underruns */
  251. tmp = I915_READ(DOVSTA);
  252. if (tmp & (1 << 17))
  253. DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
  254. ret = intel_ring_begin(ring, 2);
  255. if (ret)
  256. return ret;
  257. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  258. intel_ring_emit(ring, flip_addr);
  259. intel_ring_advance(ring);
  260. return i915_add_request(ring, NULL, &overlay->last_flip_req);
  261. }
  262. static void intel_overlay_release_old_vid_tail(struct intel_overlay *overlay)
  263. {
  264. struct drm_i915_gem_object *obj = overlay->old_vid_bo;
  265. i915_gem_object_unpin(obj);
  266. drm_gem_object_unreference(&obj->base);
  267. overlay->old_vid_bo = NULL;
  268. }
  269. static void intel_overlay_off_tail(struct intel_overlay *overlay)
  270. {
  271. struct drm_i915_gem_object *obj = overlay->vid_bo;
  272. /* never have the overlay hw on without showing a frame */
  273. BUG_ON(!overlay->vid_bo);
  274. i915_gem_object_unpin(obj);
  275. drm_gem_object_unreference(&obj->base);
  276. overlay->vid_bo = NULL;
  277. overlay->crtc->overlay = NULL;
  278. overlay->crtc = NULL;
  279. overlay->active = 0;
  280. }
  281. /* overlay needs to be disabled in OCMD reg */
  282. static int intel_overlay_off(struct intel_overlay *overlay)
  283. {
  284. struct drm_device *dev = overlay->dev;
  285. struct drm_i915_private *dev_priv = dev->dev_private;
  286. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  287. u32 flip_addr = overlay->flip_addr;
  288. int ret;
  289. BUG_ON(!overlay->active);
  290. /* According to intel docs the overlay hw may hang (when switching
  291. * off) without loading the filter coeffs. It is however unclear whether
  292. * this applies to the disabling of the overlay or to the switching off
  293. * of the hw. Do it in both cases */
  294. flip_addr |= OFC_UPDATE;
  295. ret = intel_ring_begin(ring, 6);
  296. if (ret)
  297. return ret;
  298. /* wait for overlay to go idle */
  299. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  300. intel_ring_emit(ring, flip_addr);
  301. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  302. /* turn overlay off */
  303. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
  304. intel_ring_emit(ring, flip_addr);
  305. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  306. intel_ring_advance(ring);
  307. return intel_overlay_do_wait_request(overlay, intel_overlay_off_tail);
  308. }
  309. /* recover from an interruption due to a signal
  310. * We have to be careful not to repeat work forever an make forward progess. */
  311. static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay)
  312. {
  313. struct drm_device *dev = overlay->dev;
  314. drm_i915_private_t *dev_priv = dev->dev_private;
  315. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  316. int ret;
  317. if (overlay->last_flip_req == 0)
  318. return 0;
  319. ret = i915_wait_seqno(ring, overlay->last_flip_req);
  320. if (ret)
  321. return ret;
  322. i915_gem_retire_requests(dev);
  323. if (overlay->flip_tail)
  324. overlay->flip_tail(overlay);
  325. overlay->last_flip_req = 0;
  326. return 0;
  327. }
  328. /* Wait for pending overlay flip and release old frame.
  329. * Needs to be called before the overlay register are changed
  330. * via intel_overlay_(un)map_regs
  331. */
  332. static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
  333. {
  334. struct drm_device *dev = overlay->dev;
  335. drm_i915_private_t *dev_priv = dev->dev_private;
  336. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  337. int ret;
  338. /* Only wait if there is actually an old frame to release to
  339. * guarantee forward progress.
  340. */
  341. if (!overlay->old_vid_bo)
  342. return 0;
  343. if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
  344. /* synchronous slowpath */
  345. ret = intel_ring_begin(ring, 2);
  346. if (ret)
  347. return ret;
  348. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  349. intel_ring_emit(ring, MI_NOOP);
  350. intel_ring_advance(ring);
  351. ret = intel_overlay_do_wait_request(overlay,
  352. intel_overlay_release_old_vid_tail);
  353. if (ret)
  354. return ret;
  355. }
  356. intel_overlay_release_old_vid_tail(overlay);
  357. return 0;
  358. }
  359. struct put_image_params {
  360. int format;
  361. short dst_x;
  362. short dst_y;
  363. short dst_w;
  364. short dst_h;
  365. short src_w;
  366. short src_scan_h;
  367. short src_scan_w;
  368. short src_h;
  369. short stride_Y;
  370. short stride_UV;
  371. int offset_Y;
  372. int offset_U;
  373. int offset_V;
  374. };
  375. static int packed_depth_bytes(u32 format)
  376. {
  377. switch (format & I915_OVERLAY_DEPTH_MASK) {
  378. case I915_OVERLAY_YUV422:
  379. return 4;
  380. case I915_OVERLAY_YUV411:
  381. /* return 6; not implemented */
  382. default:
  383. return -EINVAL;
  384. }
  385. }
  386. static int packed_width_bytes(u32 format, short width)
  387. {
  388. switch (format & I915_OVERLAY_DEPTH_MASK) {
  389. case I915_OVERLAY_YUV422:
  390. return width << 1;
  391. default:
  392. return -EINVAL;
  393. }
  394. }
  395. static int uv_hsubsampling(u32 format)
  396. {
  397. switch (format & I915_OVERLAY_DEPTH_MASK) {
  398. case I915_OVERLAY_YUV422:
  399. case I915_OVERLAY_YUV420:
  400. return 2;
  401. case I915_OVERLAY_YUV411:
  402. case I915_OVERLAY_YUV410:
  403. return 4;
  404. default:
  405. return -EINVAL;
  406. }
  407. }
  408. static int uv_vsubsampling(u32 format)
  409. {
  410. switch (format & I915_OVERLAY_DEPTH_MASK) {
  411. case I915_OVERLAY_YUV420:
  412. case I915_OVERLAY_YUV410:
  413. return 2;
  414. case I915_OVERLAY_YUV422:
  415. case I915_OVERLAY_YUV411:
  416. return 1;
  417. default:
  418. return -EINVAL;
  419. }
  420. }
  421. static u32 calc_swidthsw(struct drm_device *dev, u32 offset, u32 width)
  422. {
  423. u32 mask, shift, ret;
  424. if (IS_GEN2(dev)) {
  425. mask = 0x1f;
  426. shift = 5;
  427. } else {
  428. mask = 0x3f;
  429. shift = 6;
  430. }
  431. ret = ((offset + width + mask) >> shift) - (offset >> shift);
  432. if (!IS_GEN2(dev))
  433. ret <<= 1;
  434. ret -= 1;
  435. return ret << 2;
  436. }
  437. static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
  438. 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
  439. 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
  440. 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
  441. 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
  442. 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
  443. 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
  444. 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
  445. 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
  446. 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
  447. 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
  448. 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
  449. 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
  450. 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
  451. 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
  452. 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
  453. 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
  454. 0xb000, 0x3000, 0x0800, 0x3000, 0xb000
  455. };
  456. static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
  457. 0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
  458. 0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
  459. 0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
  460. 0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
  461. 0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
  462. 0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
  463. 0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
  464. 0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
  465. 0x3000, 0x0800, 0x3000
  466. };
  467. static void update_polyphase_filter(struct overlay_registers __iomem *regs)
  468. {
  469. memcpy_toio(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
  470. memcpy_toio(regs->UV_HCOEFS, uv_static_hcoeffs,
  471. sizeof(uv_static_hcoeffs));
  472. }
  473. static bool update_scaling_factors(struct intel_overlay *overlay,
  474. struct overlay_registers __iomem *regs,
  475. struct put_image_params *params)
  476. {
  477. /* fixed point with a 12 bit shift */
  478. u32 xscale, yscale, xscale_UV, yscale_UV;
  479. #define FP_SHIFT 12
  480. #define FRACT_MASK 0xfff
  481. bool scale_changed = false;
  482. int uv_hscale = uv_hsubsampling(params->format);
  483. int uv_vscale = uv_vsubsampling(params->format);
  484. if (params->dst_w > 1)
  485. xscale = ((params->src_scan_w - 1) << FP_SHIFT)
  486. /(params->dst_w);
  487. else
  488. xscale = 1 << FP_SHIFT;
  489. if (params->dst_h > 1)
  490. yscale = ((params->src_scan_h - 1) << FP_SHIFT)
  491. /(params->dst_h);
  492. else
  493. yscale = 1 << FP_SHIFT;
  494. /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
  495. xscale_UV = xscale/uv_hscale;
  496. yscale_UV = yscale/uv_vscale;
  497. /* make the Y scale to UV scale ratio an exact multiply */
  498. xscale = xscale_UV * uv_hscale;
  499. yscale = yscale_UV * uv_vscale;
  500. /*} else {
  501. xscale_UV = 0;
  502. yscale_UV = 0;
  503. }*/
  504. if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
  505. scale_changed = true;
  506. overlay->old_xscale = xscale;
  507. overlay->old_yscale = yscale;
  508. iowrite32(((yscale & FRACT_MASK) << 20) |
  509. ((xscale >> FP_SHIFT) << 16) |
  510. ((xscale & FRACT_MASK) << 3),
  511. &regs->YRGBSCALE);
  512. iowrite32(((yscale_UV & FRACT_MASK) << 20) |
  513. ((xscale_UV >> FP_SHIFT) << 16) |
  514. ((xscale_UV & FRACT_MASK) << 3),
  515. &regs->UVSCALE);
  516. iowrite32((((yscale >> FP_SHIFT) << 16) |
  517. ((yscale_UV >> FP_SHIFT) << 0)),
  518. &regs->UVSCALEV);
  519. if (scale_changed)
  520. update_polyphase_filter(regs);
  521. return scale_changed;
  522. }
  523. static void update_colorkey(struct intel_overlay *overlay,
  524. struct overlay_registers __iomem *regs)
  525. {
  526. u32 key = overlay->color_key;
  527. switch (overlay->crtc->base.fb->bits_per_pixel) {
  528. case 8:
  529. iowrite32(0, &regs->DCLRKV);
  530. iowrite32(CLK_RGB8I_MASK | DST_KEY_ENABLE, &regs->DCLRKM);
  531. break;
  532. case 16:
  533. if (overlay->crtc->base.fb->depth == 15) {
  534. iowrite32(RGB15_TO_COLORKEY(key), &regs->DCLRKV);
  535. iowrite32(CLK_RGB15_MASK | DST_KEY_ENABLE,
  536. &regs->DCLRKM);
  537. } else {
  538. iowrite32(RGB16_TO_COLORKEY(key), &regs->DCLRKV);
  539. iowrite32(CLK_RGB16_MASK | DST_KEY_ENABLE,
  540. &regs->DCLRKM);
  541. }
  542. break;
  543. case 24:
  544. case 32:
  545. iowrite32(key, &regs->DCLRKV);
  546. iowrite32(CLK_RGB24_MASK | DST_KEY_ENABLE, &regs->DCLRKM);
  547. break;
  548. }
  549. }
  550. static u32 overlay_cmd_reg(struct put_image_params *params)
  551. {
  552. u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
  553. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  554. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  555. case I915_OVERLAY_YUV422:
  556. cmd |= OCMD_YUV_422_PLANAR;
  557. break;
  558. case I915_OVERLAY_YUV420:
  559. cmd |= OCMD_YUV_420_PLANAR;
  560. break;
  561. case I915_OVERLAY_YUV411:
  562. case I915_OVERLAY_YUV410:
  563. cmd |= OCMD_YUV_410_PLANAR;
  564. break;
  565. }
  566. } else { /* YUV packed */
  567. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  568. case I915_OVERLAY_YUV422:
  569. cmd |= OCMD_YUV_422_PACKED;
  570. break;
  571. case I915_OVERLAY_YUV411:
  572. cmd |= OCMD_YUV_411_PACKED;
  573. break;
  574. }
  575. switch (params->format & I915_OVERLAY_SWAP_MASK) {
  576. case I915_OVERLAY_NO_SWAP:
  577. break;
  578. case I915_OVERLAY_UV_SWAP:
  579. cmd |= OCMD_UV_SWAP;
  580. break;
  581. case I915_OVERLAY_Y_SWAP:
  582. cmd |= OCMD_Y_SWAP;
  583. break;
  584. case I915_OVERLAY_Y_AND_UV_SWAP:
  585. cmd |= OCMD_Y_AND_UV_SWAP;
  586. break;
  587. }
  588. }
  589. return cmd;
  590. }
  591. static int intel_overlay_do_put_image(struct intel_overlay *overlay,
  592. struct drm_i915_gem_object *new_bo,
  593. struct put_image_params *params)
  594. {
  595. int ret, tmp_width;
  596. struct overlay_registers __iomem *regs;
  597. bool scale_changed = false;
  598. struct drm_device *dev = overlay->dev;
  599. u32 swidth, swidthsw, sheight, ostride;
  600. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  601. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  602. BUG_ON(!overlay);
  603. ret = intel_overlay_release_old_vid(overlay);
  604. if (ret != 0)
  605. return ret;
  606. ret = i915_gem_object_pin_to_display_plane(new_bo, 0, NULL);
  607. if (ret != 0)
  608. return ret;
  609. ret = i915_gem_object_put_fence(new_bo);
  610. if (ret)
  611. goto out_unpin;
  612. if (!overlay->active) {
  613. u32 oconfig;
  614. regs = intel_overlay_map_regs(overlay);
  615. if (!regs) {
  616. ret = -ENOMEM;
  617. goto out_unpin;
  618. }
  619. oconfig = OCONF_CC_OUT_8BIT;
  620. if (IS_GEN4(overlay->dev))
  621. oconfig |= OCONF_CSC_MODE_BT709;
  622. oconfig |= overlay->crtc->pipe == 0 ?
  623. OCONF_PIPE_A : OCONF_PIPE_B;
  624. iowrite32(oconfig, &regs->OCONFIG);
  625. intel_overlay_unmap_regs(overlay, regs);
  626. ret = intel_overlay_on(overlay);
  627. if (ret != 0)
  628. goto out_unpin;
  629. }
  630. regs = intel_overlay_map_regs(overlay);
  631. if (!regs) {
  632. ret = -ENOMEM;
  633. goto out_unpin;
  634. }
  635. iowrite32((params->dst_y << 16) | params->dst_x, &regs->DWINPOS);
  636. iowrite32((params->dst_h << 16) | params->dst_w, &regs->DWINSZ);
  637. if (params->format & I915_OVERLAY_YUV_PACKED)
  638. tmp_width = packed_width_bytes(params->format, params->src_w);
  639. else
  640. tmp_width = params->src_w;
  641. swidth = params->src_w;
  642. swidthsw = calc_swidthsw(overlay->dev, params->offset_Y, tmp_width);
  643. sheight = params->src_h;
  644. iowrite32(new_bo->gtt_offset + params->offset_Y, &regs->OBUF_0Y);
  645. ostride = params->stride_Y;
  646. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  647. int uv_hscale = uv_hsubsampling(params->format);
  648. int uv_vscale = uv_vsubsampling(params->format);
  649. u32 tmp_U, tmp_V;
  650. swidth |= (params->src_w/uv_hscale) << 16;
  651. tmp_U = calc_swidthsw(overlay->dev, params->offset_U,
  652. params->src_w/uv_hscale);
  653. tmp_V = calc_swidthsw(overlay->dev, params->offset_V,
  654. params->src_w/uv_hscale);
  655. swidthsw |= max_t(u32, tmp_U, tmp_V) << 16;
  656. sheight |= (params->src_h/uv_vscale) << 16;
  657. iowrite32(new_bo->gtt_offset + params->offset_U, &regs->OBUF_0U);
  658. iowrite32(new_bo->gtt_offset + params->offset_V, &regs->OBUF_0V);
  659. ostride |= params->stride_UV << 16;
  660. }
  661. iowrite32(swidth, &regs->SWIDTH);
  662. iowrite32(swidthsw, &regs->SWIDTHSW);
  663. iowrite32(sheight, &regs->SHEIGHT);
  664. iowrite32(ostride, &regs->OSTRIDE);
  665. scale_changed = update_scaling_factors(overlay, regs, params);
  666. update_colorkey(overlay, regs);
  667. iowrite32(overlay_cmd_reg(params), &regs->OCMD);
  668. intel_overlay_unmap_regs(overlay, regs);
  669. ret = intel_overlay_continue(overlay, scale_changed);
  670. if (ret)
  671. goto out_unpin;
  672. overlay->old_vid_bo = overlay->vid_bo;
  673. overlay->vid_bo = new_bo;
  674. return 0;
  675. out_unpin:
  676. i915_gem_object_unpin(new_bo);
  677. return ret;
  678. }
  679. int intel_overlay_switch_off(struct intel_overlay *overlay)
  680. {
  681. struct overlay_registers __iomem *regs;
  682. struct drm_device *dev = overlay->dev;
  683. int ret;
  684. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  685. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  686. ret = intel_overlay_recover_from_interrupt(overlay);
  687. if (ret != 0)
  688. return ret;
  689. if (!overlay->active)
  690. return 0;
  691. ret = intel_overlay_release_old_vid(overlay);
  692. if (ret != 0)
  693. return ret;
  694. regs = intel_overlay_map_regs(overlay);
  695. iowrite32(0, &regs->OCMD);
  696. intel_overlay_unmap_regs(overlay, regs);
  697. ret = intel_overlay_off(overlay);
  698. if (ret != 0)
  699. return ret;
  700. intel_overlay_off_tail(overlay);
  701. return 0;
  702. }
  703. static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
  704. struct intel_crtc *crtc)
  705. {
  706. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  707. if (!crtc->active)
  708. return -EINVAL;
  709. /* can't use the overlay with double wide pipe */
  710. if (INTEL_INFO(overlay->dev)->gen < 4 &&
  711. (I915_READ(PIPECONF(crtc->pipe)) & (PIPECONF_DOUBLE_WIDE | PIPECONF_ENABLE)) != PIPECONF_ENABLE)
  712. return -EINVAL;
  713. return 0;
  714. }
  715. static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
  716. {
  717. struct drm_device *dev = overlay->dev;
  718. drm_i915_private_t *dev_priv = dev->dev_private;
  719. u32 pfit_control = I915_READ(PFIT_CONTROL);
  720. u32 ratio;
  721. /* XXX: This is not the same logic as in the xorg driver, but more in
  722. * line with the intel documentation for the i965
  723. */
  724. if (INTEL_INFO(dev)->gen >= 4) {
  725. /* on i965 use the PGM reg to read out the autoscaler values */
  726. ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
  727. } else {
  728. if (pfit_control & VERT_AUTO_SCALE)
  729. ratio = I915_READ(PFIT_AUTO_RATIOS);
  730. else
  731. ratio = I915_READ(PFIT_PGM_RATIOS);
  732. ratio >>= PFIT_VERT_SCALE_SHIFT;
  733. }
  734. overlay->pfit_vscale_ratio = ratio;
  735. }
  736. static int check_overlay_dst(struct intel_overlay *overlay,
  737. struct drm_intel_overlay_put_image *rec)
  738. {
  739. struct drm_display_mode *mode = &overlay->crtc->base.mode;
  740. if (rec->dst_x < mode->hdisplay &&
  741. rec->dst_x + rec->dst_width <= mode->hdisplay &&
  742. rec->dst_y < mode->vdisplay &&
  743. rec->dst_y + rec->dst_height <= mode->vdisplay)
  744. return 0;
  745. else
  746. return -EINVAL;
  747. }
  748. static int check_overlay_scaling(struct put_image_params *rec)
  749. {
  750. u32 tmp;
  751. /* downscaling limit is 8.0 */
  752. tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
  753. if (tmp > 7)
  754. return -EINVAL;
  755. tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
  756. if (tmp > 7)
  757. return -EINVAL;
  758. return 0;
  759. }
  760. static int check_overlay_src(struct drm_device *dev,
  761. struct drm_intel_overlay_put_image *rec,
  762. struct drm_i915_gem_object *new_bo)
  763. {
  764. int uv_hscale = uv_hsubsampling(rec->flags);
  765. int uv_vscale = uv_vsubsampling(rec->flags);
  766. u32 stride_mask;
  767. int depth;
  768. u32 tmp;
  769. /* check src dimensions */
  770. if (IS_845G(dev) || IS_I830(dev)) {
  771. if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
  772. rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
  773. return -EINVAL;
  774. } else {
  775. if (rec->src_height > IMAGE_MAX_HEIGHT ||
  776. rec->src_width > IMAGE_MAX_WIDTH)
  777. return -EINVAL;
  778. }
  779. /* better safe than sorry, use 4 as the maximal subsampling ratio */
  780. if (rec->src_height < N_VERT_Y_TAPS*4 ||
  781. rec->src_width < N_HORIZ_Y_TAPS*4)
  782. return -EINVAL;
  783. /* check alignment constraints */
  784. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  785. case I915_OVERLAY_RGB:
  786. /* not implemented */
  787. return -EINVAL;
  788. case I915_OVERLAY_YUV_PACKED:
  789. if (uv_vscale != 1)
  790. return -EINVAL;
  791. depth = packed_depth_bytes(rec->flags);
  792. if (depth < 0)
  793. return depth;
  794. /* ignore UV planes */
  795. rec->stride_UV = 0;
  796. rec->offset_U = 0;
  797. rec->offset_V = 0;
  798. /* check pixel alignment */
  799. if (rec->offset_Y % depth)
  800. return -EINVAL;
  801. break;
  802. case I915_OVERLAY_YUV_PLANAR:
  803. if (uv_vscale < 0 || uv_hscale < 0)
  804. return -EINVAL;
  805. /* no offset restrictions for planar formats */
  806. break;
  807. default:
  808. return -EINVAL;
  809. }
  810. if (rec->src_width % uv_hscale)
  811. return -EINVAL;
  812. /* stride checking */
  813. if (IS_I830(dev) || IS_845G(dev))
  814. stride_mask = 255;
  815. else
  816. stride_mask = 63;
  817. if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
  818. return -EINVAL;
  819. if (IS_GEN4(dev) && rec->stride_Y < 512)
  820. return -EINVAL;
  821. tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
  822. 4096 : 8192;
  823. if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
  824. return -EINVAL;
  825. /* check buffer dimensions */
  826. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  827. case I915_OVERLAY_RGB:
  828. case I915_OVERLAY_YUV_PACKED:
  829. /* always 4 Y values per depth pixels */
  830. if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
  831. return -EINVAL;
  832. tmp = rec->stride_Y*rec->src_height;
  833. if (rec->offset_Y + tmp > new_bo->base.size)
  834. return -EINVAL;
  835. break;
  836. case I915_OVERLAY_YUV_PLANAR:
  837. if (rec->src_width > rec->stride_Y)
  838. return -EINVAL;
  839. if (rec->src_width/uv_hscale > rec->stride_UV)
  840. return -EINVAL;
  841. tmp = rec->stride_Y * rec->src_height;
  842. if (rec->offset_Y + tmp > new_bo->base.size)
  843. return -EINVAL;
  844. tmp = rec->stride_UV * (rec->src_height / uv_vscale);
  845. if (rec->offset_U + tmp > new_bo->base.size ||
  846. rec->offset_V + tmp > new_bo->base.size)
  847. return -EINVAL;
  848. break;
  849. }
  850. return 0;
  851. }
  852. /**
  853. * Return the pipe currently connected to the panel fitter,
  854. * or -1 if the panel fitter is not present or not in use
  855. */
  856. static int intel_panel_fitter_pipe(struct drm_device *dev)
  857. {
  858. struct drm_i915_private *dev_priv = dev->dev_private;
  859. u32 pfit_control;
  860. /* i830 doesn't have a panel fitter */
  861. if (IS_I830(dev))
  862. return -1;
  863. pfit_control = I915_READ(PFIT_CONTROL);
  864. /* See if the panel fitter is in use */
  865. if ((pfit_control & PFIT_ENABLE) == 0)
  866. return -1;
  867. /* 965 can place panel fitter on either pipe */
  868. if (IS_GEN4(dev))
  869. return (pfit_control >> 29) & 0x3;
  870. /* older chips can only use pipe 1 */
  871. return 1;
  872. }
  873. int intel_overlay_put_image(struct drm_device *dev, void *data,
  874. struct drm_file *file_priv)
  875. {
  876. struct drm_intel_overlay_put_image *put_image_rec = data;
  877. drm_i915_private_t *dev_priv = dev->dev_private;
  878. struct intel_overlay *overlay;
  879. struct drm_mode_object *drmmode_obj;
  880. struct intel_crtc *crtc;
  881. struct drm_i915_gem_object *new_bo;
  882. struct put_image_params *params;
  883. int ret;
  884. /* No need to check for DRIVER_MODESET - we don't set it up then. */
  885. overlay = dev_priv->overlay;
  886. if (!overlay) {
  887. DRM_DEBUG("userspace bug: no overlay\n");
  888. return -ENODEV;
  889. }
  890. if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
  891. mutex_lock(&dev->mode_config.mutex);
  892. mutex_lock(&dev->struct_mutex);
  893. ret = intel_overlay_switch_off(overlay);
  894. mutex_unlock(&dev->struct_mutex);
  895. mutex_unlock(&dev->mode_config.mutex);
  896. return ret;
  897. }
  898. params = kmalloc(sizeof(struct put_image_params), GFP_KERNEL);
  899. if (!params)
  900. return -ENOMEM;
  901. drmmode_obj = drm_mode_object_find(dev, put_image_rec->crtc_id,
  902. DRM_MODE_OBJECT_CRTC);
  903. if (!drmmode_obj) {
  904. ret = -ENOENT;
  905. goto out_free;
  906. }
  907. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  908. new_bo = to_intel_bo(drm_gem_object_lookup(dev, file_priv,
  909. put_image_rec->bo_handle));
  910. if (&new_bo->base == NULL) {
  911. ret = -ENOENT;
  912. goto out_free;
  913. }
  914. mutex_lock(&dev->mode_config.mutex);
  915. mutex_lock(&dev->struct_mutex);
  916. if (new_bo->tiling_mode) {
  917. DRM_ERROR("buffer used for overlay image can not be tiled\n");
  918. ret = -EINVAL;
  919. goto out_unlock;
  920. }
  921. ret = intel_overlay_recover_from_interrupt(overlay);
  922. if (ret != 0)
  923. goto out_unlock;
  924. if (overlay->crtc != crtc) {
  925. struct drm_display_mode *mode = &crtc->base.mode;
  926. ret = intel_overlay_switch_off(overlay);
  927. if (ret != 0)
  928. goto out_unlock;
  929. ret = check_overlay_possible_on_crtc(overlay, crtc);
  930. if (ret != 0)
  931. goto out_unlock;
  932. overlay->crtc = crtc;
  933. crtc->overlay = overlay;
  934. /* line too wide, i.e. one-line-mode */
  935. if (mode->hdisplay > 1024 &&
  936. intel_panel_fitter_pipe(dev) == crtc->pipe) {
  937. overlay->pfit_active = 1;
  938. update_pfit_vscale_ratio(overlay);
  939. } else
  940. overlay->pfit_active = 0;
  941. }
  942. ret = check_overlay_dst(overlay, put_image_rec);
  943. if (ret != 0)
  944. goto out_unlock;
  945. if (overlay->pfit_active) {
  946. params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
  947. overlay->pfit_vscale_ratio);
  948. /* shifting right rounds downwards, so add 1 */
  949. params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
  950. overlay->pfit_vscale_ratio) + 1;
  951. } else {
  952. params->dst_y = put_image_rec->dst_y;
  953. params->dst_h = put_image_rec->dst_height;
  954. }
  955. params->dst_x = put_image_rec->dst_x;
  956. params->dst_w = put_image_rec->dst_width;
  957. params->src_w = put_image_rec->src_width;
  958. params->src_h = put_image_rec->src_height;
  959. params->src_scan_w = put_image_rec->src_scan_width;
  960. params->src_scan_h = put_image_rec->src_scan_height;
  961. if (params->src_scan_h > params->src_h ||
  962. params->src_scan_w > params->src_w) {
  963. ret = -EINVAL;
  964. goto out_unlock;
  965. }
  966. ret = check_overlay_src(dev, put_image_rec, new_bo);
  967. if (ret != 0)
  968. goto out_unlock;
  969. params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
  970. params->stride_Y = put_image_rec->stride_Y;
  971. params->stride_UV = put_image_rec->stride_UV;
  972. params->offset_Y = put_image_rec->offset_Y;
  973. params->offset_U = put_image_rec->offset_U;
  974. params->offset_V = put_image_rec->offset_V;
  975. /* Check scaling after src size to prevent a divide-by-zero. */
  976. ret = check_overlay_scaling(params);
  977. if (ret != 0)
  978. goto out_unlock;
  979. ret = intel_overlay_do_put_image(overlay, new_bo, params);
  980. if (ret != 0)
  981. goto out_unlock;
  982. mutex_unlock(&dev->struct_mutex);
  983. mutex_unlock(&dev->mode_config.mutex);
  984. kfree(params);
  985. return 0;
  986. out_unlock:
  987. mutex_unlock(&dev->struct_mutex);
  988. mutex_unlock(&dev->mode_config.mutex);
  989. drm_gem_object_unreference_unlocked(&new_bo->base);
  990. out_free:
  991. kfree(params);
  992. return ret;
  993. }
  994. static void update_reg_attrs(struct intel_overlay *overlay,
  995. struct overlay_registers __iomem *regs)
  996. {
  997. iowrite32((overlay->contrast << 18) | (overlay->brightness & 0xff),
  998. &regs->OCLRC0);
  999. iowrite32(overlay->saturation, &regs->OCLRC1);
  1000. }
  1001. static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
  1002. {
  1003. int i;
  1004. if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
  1005. return false;
  1006. for (i = 0; i < 3; i++) {
  1007. if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
  1008. return false;
  1009. }
  1010. return true;
  1011. }
  1012. static bool check_gamma5_errata(u32 gamma5)
  1013. {
  1014. int i;
  1015. for (i = 0; i < 3; i++) {
  1016. if (((gamma5 >> i*8) & 0xff) == 0x80)
  1017. return false;
  1018. }
  1019. return true;
  1020. }
  1021. static int check_gamma(struct drm_intel_overlay_attrs *attrs)
  1022. {
  1023. if (!check_gamma_bounds(0, attrs->gamma0) ||
  1024. !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
  1025. !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
  1026. !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
  1027. !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
  1028. !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
  1029. !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
  1030. return -EINVAL;
  1031. if (!check_gamma5_errata(attrs->gamma5))
  1032. return -EINVAL;
  1033. return 0;
  1034. }
  1035. int intel_overlay_attrs(struct drm_device *dev, void *data,
  1036. struct drm_file *file_priv)
  1037. {
  1038. struct drm_intel_overlay_attrs *attrs = data;
  1039. drm_i915_private_t *dev_priv = dev->dev_private;
  1040. struct intel_overlay *overlay;
  1041. struct overlay_registers __iomem *regs;
  1042. int ret;
  1043. /* No need to check for DRIVER_MODESET - we don't set it up then. */
  1044. overlay = dev_priv->overlay;
  1045. if (!overlay) {
  1046. DRM_DEBUG("userspace bug: no overlay\n");
  1047. return -ENODEV;
  1048. }
  1049. mutex_lock(&dev->mode_config.mutex);
  1050. mutex_lock(&dev->struct_mutex);
  1051. ret = -EINVAL;
  1052. if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
  1053. attrs->color_key = overlay->color_key;
  1054. attrs->brightness = overlay->brightness;
  1055. attrs->contrast = overlay->contrast;
  1056. attrs->saturation = overlay->saturation;
  1057. if (!IS_GEN2(dev)) {
  1058. attrs->gamma0 = I915_READ(OGAMC0);
  1059. attrs->gamma1 = I915_READ(OGAMC1);
  1060. attrs->gamma2 = I915_READ(OGAMC2);
  1061. attrs->gamma3 = I915_READ(OGAMC3);
  1062. attrs->gamma4 = I915_READ(OGAMC4);
  1063. attrs->gamma5 = I915_READ(OGAMC5);
  1064. }
  1065. } else {
  1066. if (attrs->brightness < -128 || attrs->brightness > 127)
  1067. goto out_unlock;
  1068. if (attrs->contrast > 255)
  1069. goto out_unlock;
  1070. if (attrs->saturation > 1023)
  1071. goto out_unlock;
  1072. overlay->color_key = attrs->color_key;
  1073. overlay->brightness = attrs->brightness;
  1074. overlay->contrast = attrs->contrast;
  1075. overlay->saturation = attrs->saturation;
  1076. regs = intel_overlay_map_regs(overlay);
  1077. if (!regs) {
  1078. ret = -ENOMEM;
  1079. goto out_unlock;
  1080. }
  1081. update_reg_attrs(overlay, regs);
  1082. intel_overlay_unmap_regs(overlay, regs);
  1083. if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
  1084. if (IS_GEN2(dev))
  1085. goto out_unlock;
  1086. if (overlay->active) {
  1087. ret = -EBUSY;
  1088. goto out_unlock;
  1089. }
  1090. ret = check_gamma(attrs);
  1091. if (ret)
  1092. goto out_unlock;
  1093. I915_WRITE(OGAMC0, attrs->gamma0);
  1094. I915_WRITE(OGAMC1, attrs->gamma1);
  1095. I915_WRITE(OGAMC2, attrs->gamma2);
  1096. I915_WRITE(OGAMC3, attrs->gamma3);
  1097. I915_WRITE(OGAMC4, attrs->gamma4);
  1098. I915_WRITE(OGAMC5, attrs->gamma5);
  1099. }
  1100. }
  1101. ret = 0;
  1102. out_unlock:
  1103. mutex_unlock(&dev->struct_mutex);
  1104. mutex_unlock(&dev->mode_config.mutex);
  1105. return ret;
  1106. }
  1107. void intel_setup_overlay(struct drm_device *dev)
  1108. {
  1109. drm_i915_private_t *dev_priv = dev->dev_private;
  1110. struct intel_overlay *overlay;
  1111. struct drm_i915_gem_object *reg_bo;
  1112. struct overlay_registers __iomem *regs;
  1113. int ret;
  1114. if (!HAS_OVERLAY(dev))
  1115. return;
  1116. overlay = kzalloc(sizeof(struct intel_overlay), GFP_KERNEL);
  1117. if (!overlay)
  1118. return;
  1119. mutex_lock(&dev->struct_mutex);
  1120. if (WARN_ON(dev_priv->overlay))
  1121. goto out_free;
  1122. overlay->dev = dev;
  1123. reg_bo = i915_gem_alloc_object(dev, PAGE_SIZE);
  1124. if (!reg_bo)
  1125. goto out_free;
  1126. overlay->reg_bo = reg_bo;
  1127. if (OVERLAY_NEEDS_PHYSICAL(dev)) {
  1128. ret = i915_gem_attach_phys_object(dev, reg_bo,
  1129. I915_GEM_PHYS_OVERLAY_REGS,
  1130. PAGE_SIZE);
  1131. if (ret) {
  1132. DRM_ERROR("failed to attach phys overlay regs\n");
  1133. goto out_free_bo;
  1134. }
  1135. overlay->flip_addr = reg_bo->phys_obj->handle->busaddr;
  1136. } else {
  1137. ret = i915_gem_object_pin(reg_bo, PAGE_SIZE, true, false);
  1138. if (ret) {
  1139. DRM_ERROR("failed to pin overlay register bo\n");
  1140. goto out_free_bo;
  1141. }
  1142. overlay->flip_addr = reg_bo->gtt_offset;
  1143. ret = i915_gem_object_set_to_gtt_domain(reg_bo, true);
  1144. if (ret) {
  1145. DRM_ERROR("failed to move overlay register bo into the GTT\n");
  1146. goto out_unpin_bo;
  1147. }
  1148. }
  1149. /* init all values */
  1150. overlay->color_key = 0x0101fe;
  1151. overlay->brightness = -19;
  1152. overlay->contrast = 75;
  1153. overlay->saturation = 146;
  1154. regs = intel_overlay_map_regs(overlay);
  1155. if (!regs)
  1156. goto out_unpin_bo;
  1157. memset_io(regs, 0, sizeof(struct overlay_registers));
  1158. update_polyphase_filter(regs);
  1159. update_reg_attrs(overlay, regs);
  1160. intel_overlay_unmap_regs(overlay, regs);
  1161. dev_priv->overlay = overlay;
  1162. mutex_unlock(&dev->struct_mutex);
  1163. DRM_INFO("initialized overlay support\n");
  1164. return;
  1165. out_unpin_bo:
  1166. if (!OVERLAY_NEEDS_PHYSICAL(dev))
  1167. i915_gem_object_unpin(reg_bo);
  1168. out_free_bo:
  1169. drm_gem_object_unreference(&reg_bo->base);
  1170. out_free:
  1171. mutex_unlock(&dev->struct_mutex);
  1172. kfree(overlay);
  1173. return;
  1174. }
  1175. void intel_cleanup_overlay(struct drm_device *dev)
  1176. {
  1177. drm_i915_private_t *dev_priv = dev->dev_private;
  1178. if (!dev_priv->overlay)
  1179. return;
  1180. /* The bo's should be free'd by the generic code already.
  1181. * Furthermore modesetting teardown happens beforehand so the
  1182. * hardware should be off already */
  1183. BUG_ON(dev_priv->overlay->active);
  1184. drm_gem_object_unreference_unlocked(&dev_priv->overlay->reg_bo->base);
  1185. kfree(dev_priv->overlay);
  1186. }
  1187. #ifdef CONFIG_DEBUG_FS
  1188. #include <linux/seq_file.h>
  1189. struct intel_overlay_error_state {
  1190. struct overlay_registers regs;
  1191. unsigned long base;
  1192. u32 dovsta;
  1193. u32 isr;
  1194. };
  1195. static struct overlay_registers __iomem *
  1196. intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
  1197. {
  1198. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  1199. struct overlay_registers __iomem *regs;
  1200. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1201. /* Cast to make sparse happy, but it's wc memory anyway, so
  1202. * equivalent to the wc io mapping on X86. */
  1203. regs = (struct overlay_registers __iomem *)
  1204. overlay->reg_bo->phys_obj->handle->vaddr;
  1205. else
  1206. regs = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  1207. overlay->reg_bo->gtt_offset);
  1208. return regs;
  1209. }
  1210. static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay,
  1211. struct overlay_registers __iomem *regs)
  1212. {
  1213. if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1214. io_mapping_unmap_atomic(regs);
  1215. }
  1216. struct intel_overlay_error_state *
  1217. intel_overlay_capture_error_state(struct drm_device *dev)
  1218. {
  1219. drm_i915_private_t *dev_priv = dev->dev_private;
  1220. struct intel_overlay *overlay = dev_priv->overlay;
  1221. struct intel_overlay_error_state *error;
  1222. struct overlay_registers __iomem *regs;
  1223. if (!overlay || !overlay->active)
  1224. return NULL;
  1225. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  1226. if (error == NULL)
  1227. return NULL;
  1228. error->dovsta = I915_READ(DOVSTA);
  1229. error->isr = I915_READ(ISR);
  1230. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1231. error->base = (__force long)overlay->reg_bo->phys_obj->handle->vaddr;
  1232. else
  1233. error->base = overlay->reg_bo->gtt_offset;
  1234. regs = intel_overlay_map_regs_atomic(overlay);
  1235. if (!regs)
  1236. goto err;
  1237. memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers));
  1238. intel_overlay_unmap_regs_atomic(overlay, regs);
  1239. return error;
  1240. err:
  1241. kfree(error);
  1242. return NULL;
  1243. }
  1244. void
  1245. intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error)
  1246. {
  1247. seq_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
  1248. error->dovsta, error->isr);
  1249. seq_printf(m, " Register file at 0x%08lx:\n",
  1250. error->base);
  1251. #define P(x) seq_printf(m, " " #x ": 0x%08x\n", error->regs.x)
  1252. P(OBUF_0Y);
  1253. P(OBUF_1Y);
  1254. P(OBUF_0U);
  1255. P(OBUF_0V);
  1256. P(OBUF_1U);
  1257. P(OBUF_1V);
  1258. P(OSTRIDE);
  1259. P(YRGB_VPH);
  1260. P(UV_VPH);
  1261. P(HORZ_PH);
  1262. P(INIT_PHS);
  1263. P(DWINPOS);
  1264. P(DWINSZ);
  1265. P(SWIDTH);
  1266. P(SWIDTHSW);
  1267. P(SHEIGHT);
  1268. P(YRGBSCALE);
  1269. P(UVSCALE);
  1270. P(OCLRC0);
  1271. P(OCLRC1);
  1272. P(DCLRKV);
  1273. P(DCLRKM);
  1274. P(SCLRKVH);
  1275. P(SCLRKVL);
  1276. P(SCLRKEN);
  1277. P(OCONFIG);
  1278. P(OCMD);
  1279. P(OSTART_0Y);
  1280. P(OSTART_1Y);
  1281. P(OSTART_0U);
  1282. P(OSTART_0V);
  1283. P(OSTART_1U);
  1284. P(OSTART_1V);
  1285. P(OTILEOFF_0Y);
  1286. P(OTILEOFF_1Y);
  1287. P(OTILEOFF_0U);
  1288. P(OTILEOFF_0V);
  1289. P(OTILEOFF_1U);
  1290. P(OTILEOFF_1V);
  1291. P(FASTHSCALE);
  1292. P(UVSCALEV);
  1293. #undef P
  1294. }
  1295. #endif