phy_n.c 108 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/slab.h>
  20. #include <linux/types.h>
  21. #include "b43.h"
  22. #include "phy_n.h"
  23. #include "tables_nphy.h"
  24. #include "radio_2055.h"
  25. #include "radio_2056.h"
  26. #include "main.h"
  27. struct nphy_txgains {
  28. u16 txgm[2];
  29. u16 pga[2];
  30. u16 pad[2];
  31. u16 ipa[2];
  32. };
  33. struct nphy_iqcal_params {
  34. u16 txgm;
  35. u16 pga;
  36. u16 pad;
  37. u16 ipa;
  38. u16 cal_gain;
  39. u16 ncorr[5];
  40. };
  41. struct nphy_iq_est {
  42. s32 iq0_prod;
  43. u32 i0_pwr;
  44. u32 q0_pwr;
  45. s32 iq1_prod;
  46. u32 i1_pwr;
  47. u32 q1_pwr;
  48. };
  49. enum b43_nphy_rf_sequence {
  50. B43_RFSEQ_RX2TX,
  51. B43_RFSEQ_TX2RX,
  52. B43_RFSEQ_RESET2RX,
  53. B43_RFSEQ_UPDATE_GAINH,
  54. B43_RFSEQ_UPDATE_GAINL,
  55. B43_RFSEQ_UPDATE_GAINU,
  56. };
  57. enum b43_nphy_rssi_type {
  58. B43_NPHY_RSSI_X = 0,
  59. B43_NPHY_RSSI_Y,
  60. B43_NPHY_RSSI_Z,
  61. B43_NPHY_RSSI_PWRDET,
  62. B43_NPHY_RSSI_TSSI_I,
  63. B43_NPHY_RSSI_TSSI_Q,
  64. B43_NPHY_RSSI_TBD,
  65. };
  66. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev,
  67. bool enable);
  68. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  69. u8 *events, u8 *delays, u8 length);
  70. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  71. enum b43_nphy_rf_sequence seq);
  72. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  73. u16 value, u8 core, bool off);
  74. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  75. u16 value, u8 core);
  76. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  77. {//TODO
  78. }
  79. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  80. {//TODO
  81. }
  82. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  83. bool ignore_tssi)
  84. {//TODO
  85. return B43_TXPWR_RES_DONE;
  86. }
  87. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  88. const struct b43_nphy_channeltab_entry_rev2 *e)
  89. {
  90. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  91. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  92. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  93. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  94. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  95. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  96. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  97. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  98. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  99. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  100. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  101. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  102. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  103. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  104. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  105. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  106. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  107. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  108. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  109. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  110. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  111. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  112. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  113. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  114. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  115. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  116. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  117. }
  118. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  119. const struct b43_phy_n_sfo_cfg *e)
  120. {
  121. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  122. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  123. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  124. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  125. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  126. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  127. }
  128. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlEnable */
  129. static void b43_nphy_tx_power_ctrl(struct b43_wldev *dev, bool enable)
  130. {
  131. struct b43_phy_n *nphy = dev->phy.n;
  132. u8 i;
  133. u16 tmp;
  134. if (nphy->hang_avoid)
  135. b43_nphy_stay_in_carrier_search(dev, 1);
  136. nphy->txpwrctrl = enable;
  137. if (!enable) {
  138. if (dev->phy.rev >= 3)
  139. ; /* TODO */
  140. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6840);
  141. for (i = 0; i < 84; i++)
  142. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  143. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6C40);
  144. for (i = 0; i < 84; i++)
  145. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  146. tmp = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  147. if (dev->phy.rev >= 3)
  148. tmp |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  149. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD, ~tmp);
  150. if (dev->phy.rev >= 3) {
  151. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  152. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  153. } else {
  154. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  155. }
  156. if (dev->phy.rev == 2)
  157. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  158. ~B43_NPHY_BPHY_CTL3_SCALE, 0x53);
  159. else if (dev->phy.rev < 2)
  160. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  161. ~B43_NPHY_BPHY_CTL3_SCALE, 0x5A);
  162. if (dev->phy.rev < 2 && 0)
  163. ; /* TODO */
  164. } else {
  165. b43err(dev->wl, "enabling tx pwr ctrl not implemented yet\n");
  166. }
  167. if (nphy->hang_avoid)
  168. b43_nphy_stay_in_carrier_search(dev, 0);
  169. }
  170. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrFix */
  171. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  172. {
  173. struct b43_phy_n *nphy = dev->phy.n;
  174. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  175. u8 txpi[2], bbmult, i;
  176. u16 tmp, radio_gain, dac_gain;
  177. u16 freq = dev->phy.channel_freq;
  178. u32 txgain;
  179. /* u32 gaintbl; rev3+ */
  180. if (nphy->hang_avoid)
  181. b43_nphy_stay_in_carrier_search(dev, 1);
  182. if (dev->phy.rev >= 3) {
  183. txpi[0] = 40;
  184. txpi[1] = 40;
  185. } else if (sprom->revision < 4) {
  186. txpi[0] = 72;
  187. txpi[1] = 72;
  188. } else {
  189. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  190. txpi[0] = sprom->txpid2g[0];
  191. txpi[1] = sprom->txpid2g[1];
  192. } else if (freq >= 4900 && freq < 5100) {
  193. txpi[0] = sprom->txpid5gl[0];
  194. txpi[1] = sprom->txpid5gl[1];
  195. } else if (freq >= 5100 && freq < 5500) {
  196. txpi[0] = sprom->txpid5g[0];
  197. txpi[1] = sprom->txpid5g[1];
  198. } else if (freq >= 5500) {
  199. txpi[0] = sprom->txpid5gh[0];
  200. txpi[1] = sprom->txpid5gh[1];
  201. } else {
  202. txpi[0] = 91;
  203. txpi[1] = 91;
  204. }
  205. }
  206. /*
  207. for (i = 0; i < 2; i++) {
  208. nphy->txpwrindex[i].index_internal = txpi[i];
  209. nphy->txpwrindex[i].index_internal_save = txpi[i];
  210. }
  211. */
  212. for (i = 0; i < 2; i++) {
  213. if (dev->phy.rev >= 3) {
  214. /* FIXME: support 5GHz */
  215. txgain = b43_ntab_tx_gain_rev3plus_2ghz[txpi[i]];
  216. radio_gain = (txgain >> 16) & 0x1FFFF;
  217. } else {
  218. txgain = b43_ntab_tx_gain_rev0_1_2[txpi[i]];
  219. radio_gain = (txgain >> 16) & 0x1FFF;
  220. }
  221. dac_gain = (txgain >> 8) & 0x3F;
  222. bbmult = txgain & 0xFF;
  223. if (dev->phy.rev >= 3) {
  224. if (i == 0)
  225. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  226. else
  227. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  228. } else {
  229. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  230. }
  231. if (i == 0)
  232. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN1, dac_gain);
  233. else
  234. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN2, dac_gain);
  235. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D10 + i);
  236. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, radio_gain);
  237. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C57);
  238. tmp = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  239. if (i == 0)
  240. tmp = (tmp & 0x00FF) | (bbmult << 8);
  241. else
  242. tmp = (tmp & 0xFF00) | bbmult;
  243. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C57);
  244. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, tmp);
  245. if (0)
  246. ; /* TODO */
  247. }
  248. b43_phy_mask(dev, B43_NPHY_BPHY_CTL2, ~B43_NPHY_BPHY_CTL2_LUT);
  249. if (nphy->hang_avoid)
  250. b43_nphy_stay_in_carrier_search(dev, 0);
  251. }
  252. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  253. static void b43_radio_2055_setup(struct b43_wldev *dev,
  254. const struct b43_nphy_channeltab_entry_rev2 *e)
  255. {
  256. B43_WARN_ON(dev->phy.rev >= 3);
  257. b43_chantab_radio_upload(dev, e);
  258. udelay(50);
  259. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  260. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  261. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  262. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  263. udelay(300);
  264. }
  265. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  266. {
  267. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  268. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  269. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  270. B43_NPHY_RFCTL_CMD_CHIP0PU |
  271. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  272. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  273. B43_NPHY_RFCTL_CMD_PORFORCE);
  274. }
  275. static void b43_radio_init2055_post(struct b43_wldev *dev)
  276. {
  277. struct b43_phy_n *nphy = dev->phy.n;
  278. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  279. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  280. int i;
  281. u16 val;
  282. bool workaround = false;
  283. if (sprom->revision < 4)
  284. workaround = (binfo->vendor != PCI_VENDOR_ID_BROADCOM ||
  285. binfo->type != 0x46D ||
  286. binfo->rev < 0x41);
  287. else
  288. workaround =
  289. !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
  290. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  291. if (workaround) {
  292. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  293. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  294. }
  295. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  296. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  297. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  298. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  299. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  300. msleep(1);
  301. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  302. for (i = 0; i < 200; i++) {
  303. val = b43_radio_read(dev, B2055_CAL_COUT2);
  304. if (val & 0x80) {
  305. i = 0;
  306. break;
  307. }
  308. udelay(10);
  309. }
  310. if (i)
  311. b43err(dev->wl, "radio post init timeout\n");
  312. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  313. b43_switch_channel(dev, dev->phy.channel);
  314. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  315. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  316. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  317. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  318. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  319. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  320. if (!nphy->gain_boost) {
  321. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  322. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  323. } else {
  324. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  325. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  326. }
  327. udelay(2);
  328. }
  329. /*
  330. * Initialize a Broadcom 2055 N-radio
  331. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  332. */
  333. static void b43_radio_init2055(struct b43_wldev *dev)
  334. {
  335. b43_radio_init2055_pre(dev);
  336. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  337. /* Follow wl, not specs. Do not force uploading all regs */
  338. b2055_upload_inittab(dev, 0, 0);
  339. } else {
  340. bool ghz5 = b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ;
  341. b2055_upload_inittab(dev, ghz5, 0);
  342. }
  343. b43_radio_init2055_post(dev);
  344. }
  345. static void b43_radio_init2056_pre(struct b43_wldev *dev)
  346. {
  347. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  348. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  349. /* Maybe wl meant to reset and set (order?) RFCTL_CMD_OEPORFORCE? */
  350. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  351. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  352. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  353. ~B43_NPHY_RFCTL_CMD_OEPORFORCE);
  354. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  355. B43_NPHY_RFCTL_CMD_CHIP0PU);
  356. }
  357. static void b43_radio_init2056_post(struct b43_wldev *dev)
  358. {
  359. b43_radio_set(dev, B2056_SYN_COM_CTRL, 0xB);
  360. b43_radio_set(dev, B2056_SYN_COM_PU, 0x2);
  361. b43_radio_set(dev, B2056_SYN_COM_RESET, 0x2);
  362. msleep(1);
  363. b43_radio_mask(dev, B2056_SYN_COM_RESET, ~0x2);
  364. b43_radio_mask(dev, B2056_SYN_PLL_MAST2, ~0xFC);
  365. b43_radio_mask(dev, B2056_SYN_RCCAL_CTRL0, ~0x1);
  366. /*
  367. if (nphy->init_por)
  368. Call Radio 2056 Recalibrate
  369. */
  370. }
  371. /*
  372. * Initialize a Broadcom 2056 N-radio
  373. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  374. */
  375. static void b43_radio_init2056(struct b43_wldev *dev)
  376. {
  377. b43_radio_init2056_pre(dev);
  378. b2056_upload_inittabs(dev, 0, 0);
  379. b43_radio_init2056_post(dev);
  380. }
  381. /*
  382. * Upload the N-PHY tables.
  383. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  384. */
  385. static void b43_nphy_tables_init(struct b43_wldev *dev)
  386. {
  387. if (dev->phy.rev < 3)
  388. b43_nphy_rev0_1_2_tables_init(dev);
  389. else
  390. b43_nphy_rev3plus_tables_init(dev);
  391. }
  392. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  393. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  394. {
  395. struct b43_phy_n *nphy = dev->phy.n;
  396. enum ieee80211_band band;
  397. u16 tmp;
  398. if (!enable) {
  399. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  400. B43_NPHY_RFCTL_INTC1);
  401. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  402. B43_NPHY_RFCTL_INTC2);
  403. band = b43_current_band(dev->wl);
  404. if (dev->phy.rev >= 3) {
  405. if (band == IEEE80211_BAND_5GHZ)
  406. tmp = 0x600;
  407. else
  408. tmp = 0x480;
  409. } else {
  410. if (band == IEEE80211_BAND_5GHZ)
  411. tmp = 0x180;
  412. else
  413. tmp = 0x120;
  414. }
  415. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  416. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  417. } else {
  418. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  419. nphy->rfctrl_intc1_save);
  420. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  421. nphy->rfctrl_intc2_save);
  422. }
  423. }
  424. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  425. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  426. {
  427. struct b43_phy_n *nphy = dev->phy.n;
  428. u16 tmp;
  429. enum ieee80211_band band = b43_current_band(dev->wl);
  430. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  431. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  432. if (dev->phy.rev >= 3) {
  433. if (ipa) {
  434. tmp = 4;
  435. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  436. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  437. }
  438. tmp = 1;
  439. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  440. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  441. }
  442. }
  443. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  444. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  445. {
  446. u32 tmslow;
  447. if (dev->phy.type != B43_PHYTYPE_N)
  448. return;
  449. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  450. if (force)
  451. tmslow |= SSB_TMSLOW_FGC;
  452. else
  453. tmslow &= ~SSB_TMSLOW_FGC;
  454. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  455. }
  456. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  457. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  458. {
  459. u16 bbcfg;
  460. b43_nphy_bmac_clock_fgc(dev, 1);
  461. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  462. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  463. udelay(1);
  464. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  465. b43_nphy_bmac_clock_fgc(dev, 0);
  466. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  467. }
  468. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  469. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  470. {
  471. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  472. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  473. if (preamble == 1)
  474. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  475. else
  476. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  477. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  478. }
  479. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  480. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  481. {
  482. struct b43_phy_n *nphy = dev->phy.n;
  483. bool override = false;
  484. u16 chain = 0x33;
  485. if (nphy->txrx_chain == 0) {
  486. chain = 0x11;
  487. override = true;
  488. } else if (nphy->txrx_chain == 1) {
  489. chain = 0x22;
  490. override = true;
  491. }
  492. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  493. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  494. chain);
  495. if (override)
  496. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  497. B43_NPHY_RFSEQMODE_CAOVER);
  498. else
  499. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  500. ~B43_NPHY_RFSEQMODE_CAOVER);
  501. }
  502. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  503. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  504. u16 samps, u8 time, bool wait)
  505. {
  506. int i;
  507. u16 tmp;
  508. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  509. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  510. if (wait)
  511. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  512. else
  513. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  514. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  515. for (i = 1000; i; i--) {
  516. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  517. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  518. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  519. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  520. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  521. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  522. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  523. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  524. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  525. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  526. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  527. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  528. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  529. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  530. return;
  531. }
  532. udelay(10);
  533. }
  534. memset(est, 0, sizeof(*est));
  535. }
  536. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  537. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  538. struct b43_phy_n_iq_comp *pcomp)
  539. {
  540. if (write) {
  541. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  542. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  543. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  544. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  545. } else {
  546. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  547. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  548. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  549. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  550. }
  551. }
  552. #if 0
  553. /* Ready but not used anywhere */
  554. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  555. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  556. {
  557. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  558. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  559. if (core == 0) {
  560. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  561. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  562. } else {
  563. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  564. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  565. }
  566. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  567. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  568. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  569. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  570. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  571. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  572. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  573. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  574. }
  575. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  576. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  577. {
  578. u8 rxval, txval;
  579. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  580. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  581. if (core == 0) {
  582. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  583. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  584. } else {
  585. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  586. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  587. }
  588. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  589. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  590. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  591. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  592. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  593. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  594. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  595. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  596. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  597. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  598. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  599. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  600. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  601. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  602. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  603. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  604. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  605. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  606. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  607. if (core == 0) {
  608. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  609. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  610. } else {
  611. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  612. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  613. }
  614. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  615. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  616. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  617. if (core == 0) {
  618. rxval = 1;
  619. txval = 8;
  620. } else {
  621. rxval = 4;
  622. txval = 2;
  623. }
  624. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  625. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  626. }
  627. #endif
  628. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  629. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  630. {
  631. int i;
  632. s32 iq;
  633. u32 ii;
  634. u32 qq;
  635. int iq_nbits, qq_nbits;
  636. int arsh, brsh;
  637. u16 tmp, a, b;
  638. struct nphy_iq_est est;
  639. struct b43_phy_n_iq_comp old;
  640. struct b43_phy_n_iq_comp new = { };
  641. bool error = false;
  642. if (mask == 0)
  643. return;
  644. b43_nphy_rx_iq_coeffs(dev, false, &old);
  645. b43_nphy_rx_iq_coeffs(dev, true, &new);
  646. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  647. new = old;
  648. for (i = 0; i < 2; i++) {
  649. if (i == 0 && (mask & 1)) {
  650. iq = est.iq0_prod;
  651. ii = est.i0_pwr;
  652. qq = est.q0_pwr;
  653. } else if (i == 1 && (mask & 2)) {
  654. iq = est.iq1_prod;
  655. ii = est.i1_pwr;
  656. qq = est.q1_pwr;
  657. } else {
  658. continue;
  659. }
  660. if (ii + qq < 2) {
  661. error = true;
  662. break;
  663. }
  664. iq_nbits = fls(abs(iq));
  665. qq_nbits = fls(qq);
  666. arsh = iq_nbits - 20;
  667. if (arsh >= 0) {
  668. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  669. tmp = ii >> arsh;
  670. } else {
  671. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  672. tmp = ii << -arsh;
  673. }
  674. if (tmp == 0) {
  675. error = true;
  676. break;
  677. }
  678. a /= tmp;
  679. brsh = qq_nbits - 11;
  680. if (brsh >= 0) {
  681. b = (qq << (31 - qq_nbits));
  682. tmp = ii >> brsh;
  683. } else {
  684. b = (qq << (31 - qq_nbits));
  685. tmp = ii << -brsh;
  686. }
  687. if (tmp == 0) {
  688. error = true;
  689. break;
  690. }
  691. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  692. if (i == 0 && (mask & 0x1)) {
  693. if (dev->phy.rev >= 3) {
  694. new.a0 = a & 0x3FF;
  695. new.b0 = b & 0x3FF;
  696. } else {
  697. new.a0 = b & 0x3FF;
  698. new.b0 = a & 0x3FF;
  699. }
  700. } else if (i == 1 && (mask & 0x2)) {
  701. if (dev->phy.rev >= 3) {
  702. new.a1 = a & 0x3FF;
  703. new.b1 = b & 0x3FF;
  704. } else {
  705. new.a1 = b & 0x3FF;
  706. new.b1 = a & 0x3FF;
  707. }
  708. }
  709. }
  710. if (error)
  711. new = old;
  712. b43_nphy_rx_iq_coeffs(dev, true, &new);
  713. }
  714. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  715. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  716. {
  717. u16 array[4];
  718. int i;
  719. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  720. for (i = 0; i < 4; i++)
  721. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  722. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  723. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  724. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  725. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  726. }
  727. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  728. static void b43_nphy_write_clip_detection(struct b43_wldev *dev,
  729. const u16 *clip_st)
  730. {
  731. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  732. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  733. }
  734. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  735. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  736. {
  737. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  738. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  739. }
  740. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  741. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  742. {
  743. if (dev->phy.rev >= 3) {
  744. if (!init)
  745. return;
  746. if (0 /* FIXME */) {
  747. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  748. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  749. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  750. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  751. }
  752. } else {
  753. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  754. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  755. ssb_chipco_gpio_control(&dev->dev->bus->chipco, 0xFC00,
  756. 0xFC00);
  757. b43_write32(dev, B43_MMIO_MACCTL,
  758. b43_read32(dev, B43_MMIO_MACCTL) &
  759. ~B43_MACCTL_GPOUTSMSK);
  760. b43_write16(dev, B43_MMIO_GPIO_MASK,
  761. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  762. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  763. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  764. if (init) {
  765. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  766. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  767. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  768. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  769. }
  770. }
  771. }
  772. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  773. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  774. {
  775. u16 tmp;
  776. if (dev->dev->id.revision == 16)
  777. b43_mac_suspend(dev);
  778. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  779. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  780. B43_NPHY_CLASSCTL_WAITEDEN);
  781. tmp &= ~mask;
  782. tmp |= (val & mask);
  783. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  784. if (dev->dev->id.revision == 16)
  785. b43_mac_enable(dev);
  786. return tmp;
  787. }
  788. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  789. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  790. {
  791. struct b43_phy *phy = &dev->phy;
  792. struct b43_phy_n *nphy = phy->n;
  793. if (enable) {
  794. static const u16 clip[] = { 0xFFFF, 0xFFFF };
  795. if (nphy->deaf_count++ == 0) {
  796. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  797. b43_nphy_classifier(dev, 0x7, 0);
  798. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  799. b43_nphy_write_clip_detection(dev, clip);
  800. }
  801. b43_nphy_reset_cca(dev);
  802. } else {
  803. if (--nphy->deaf_count == 0) {
  804. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  805. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  806. }
  807. }
  808. }
  809. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  810. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  811. {
  812. struct b43_phy_n *nphy = dev->phy.n;
  813. u16 tmp;
  814. if (nphy->hang_avoid)
  815. b43_nphy_stay_in_carrier_search(dev, 1);
  816. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  817. if (tmp & 0x1)
  818. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  819. else if (tmp & 0x2)
  820. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  821. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  822. if (nphy->bb_mult_save & 0x80000000) {
  823. tmp = nphy->bb_mult_save & 0xFFFF;
  824. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  825. nphy->bb_mult_save = 0;
  826. }
  827. if (nphy->hang_avoid)
  828. b43_nphy_stay_in_carrier_search(dev, 0);
  829. }
  830. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  831. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  832. {
  833. struct b43_phy_n *nphy = dev->phy.n;
  834. u8 channel = dev->phy.channel;
  835. int tone[2] = { 57, 58 };
  836. u32 noise[2] = { 0x3FF, 0x3FF };
  837. B43_WARN_ON(dev->phy.rev < 3);
  838. if (nphy->hang_avoid)
  839. b43_nphy_stay_in_carrier_search(dev, 1);
  840. if (nphy->gband_spurwar_en) {
  841. /* TODO: N PHY Adjust Analog Pfbw (7) */
  842. if (channel == 11 && dev->phy.is_40mhz)
  843. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  844. else
  845. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  846. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  847. }
  848. if (nphy->aband_spurwar_en) {
  849. if (channel == 54) {
  850. tone[0] = 0x20;
  851. noise[0] = 0x25F;
  852. } else if (channel == 38 || channel == 102 || channel == 118) {
  853. if (0 /* FIXME */) {
  854. tone[0] = 0x20;
  855. noise[0] = 0x21F;
  856. } else {
  857. tone[0] = 0;
  858. noise[0] = 0;
  859. }
  860. } else if (channel == 134) {
  861. tone[0] = 0x20;
  862. noise[0] = 0x21F;
  863. } else if (channel == 151) {
  864. tone[0] = 0x10;
  865. noise[0] = 0x23F;
  866. } else if (channel == 153 || channel == 161) {
  867. tone[0] = 0x30;
  868. noise[0] = 0x23F;
  869. } else {
  870. tone[0] = 0;
  871. noise[0] = 0;
  872. }
  873. if (!tone[0] && !noise[0])
  874. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  875. else
  876. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  877. }
  878. if (nphy->hang_avoid)
  879. b43_nphy_stay_in_carrier_search(dev, 0);
  880. }
  881. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  882. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  883. {
  884. struct b43_phy_n *nphy = dev->phy.n;
  885. u8 i;
  886. s16 tmp;
  887. u16 data[4];
  888. s16 gain[2];
  889. u16 minmax[2];
  890. static const u16 lna_gain[4] = { -2, 10, 19, 25 };
  891. if (nphy->hang_avoid)
  892. b43_nphy_stay_in_carrier_search(dev, 1);
  893. if (nphy->gain_boost) {
  894. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  895. gain[0] = 6;
  896. gain[1] = 6;
  897. } else {
  898. tmp = 40370 - 315 * dev->phy.channel;
  899. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  900. tmp = 23242 - 224 * dev->phy.channel;
  901. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  902. }
  903. } else {
  904. gain[0] = 0;
  905. gain[1] = 0;
  906. }
  907. for (i = 0; i < 2; i++) {
  908. if (nphy->elna_gain_config) {
  909. data[0] = 19 + gain[i];
  910. data[1] = 25 + gain[i];
  911. data[2] = 25 + gain[i];
  912. data[3] = 25 + gain[i];
  913. } else {
  914. data[0] = lna_gain[0] + gain[i];
  915. data[1] = lna_gain[1] + gain[i];
  916. data[2] = lna_gain[2] + gain[i];
  917. data[3] = lna_gain[3] + gain[i];
  918. }
  919. b43_ntab_write_bulk(dev, B43_NTAB16(i, 8), 4, data);
  920. minmax[i] = 23 + gain[i];
  921. }
  922. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  923. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  924. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  925. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  926. if (nphy->hang_avoid)
  927. b43_nphy_stay_in_carrier_search(dev, 0);
  928. }
  929. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  930. static void b43_nphy_gain_ctrl_workarounds(struct b43_wldev *dev)
  931. {
  932. struct b43_phy_n *nphy = dev->phy.n;
  933. u8 i, j;
  934. u8 code;
  935. u16 tmp;
  936. /* TODO: for PHY >= 3
  937. s8 *lna1_gain, *lna2_gain;
  938. u8 *gain_db, *gain_bits;
  939. u16 *rfseq_init;
  940. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  941. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  942. */
  943. u8 rfseq_events[3] = { 6, 8, 7 };
  944. u8 rfseq_delays[3] = { 10, 30, 1 };
  945. if (dev->phy.rev >= 3) {
  946. /* TODO */
  947. } else {
  948. /* Set Clip 2 detect */
  949. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  950. B43_NPHY_C1_CGAINI_CL2DETECT);
  951. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  952. B43_NPHY_C2_CGAINI_CL2DETECT);
  953. /* Set narrowband clip threshold */
  954. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  955. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  956. if (!dev->phy.is_40mhz) {
  957. /* Set dwell lengths */
  958. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  959. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  960. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  961. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  962. }
  963. /* Set wideband clip 2 threshold */
  964. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  965. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  966. 21);
  967. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  968. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  969. 21);
  970. if (!dev->phy.is_40mhz) {
  971. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  972. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  973. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  974. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  975. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  976. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  977. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  978. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  979. }
  980. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  981. if (nphy->gain_boost) {
  982. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  983. dev->phy.is_40mhz)
  984. code = 4;
  985. else
  986. code = 5;
  987. } else {
  988. code = dev->phy.is_40mhz ? 6 : 7;
  989. }
  990. /* Set HPVGA2 index */
  991. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  992. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  993. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  994. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  995. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  996. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  997. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  998. /* specs say about 2 loops, but wl does 4 */
  999. for (i = 0; i < 4; i++)
  1000. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1001. (code << 8 | 0x7C));
  1002. b43_nphy_adjust_lna_gain_table(dev);
  1003. if (nphy->elna_gain_config) {
  1004. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  1005. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1006. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1007. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1008. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1009. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  1010. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1011. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1012. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1013. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1014. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1015. /* specs say about 2 loops, but wl does 4 */
  1016. for (i = 0; i < 4; i++)
  1017. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1018. (code << 8 | 0x74));
  1019. }
  1020. if (dev->phy.rev == 2) {
  1021. for (i = 0; i < 4; i++) {
  1022. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1023. (0x0400 * i) + 0x0020);
  1024. for (j = 0; j < 21; j++) {
  1025. tmp = j * (i < 2 ? 3 : 1);
  1026. b43_phy_write(dev,
  1027. B43_NPHY_TABLE_DATALO, tmp);
  1028. }
  1029. }
  1030. b43_nphy_set_rf_sequence(dev, 5,
  1031. rfseq_events, rfseq_delays, 3);
  1032. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  1033. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  1034. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  1035. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1036. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  1037. 0xFF80, 4);
  1038. }
  1039. }
  1040. }
  1041. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  1042. static void b43_nphy_workarounds(struct b43_wldev *dev)
  1043. {
  1044. struct ssb_bus *bus = dev->dev->bus;
  1045. struct b43_phy *phy = &dev->phy;
  1046. struct b43_phy_n *nphy = phy->n;
  1047. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  1048. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  1049. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  1050. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  1051. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1052. b43_nphy_classifier(dev, 1, 0);
  1053. else
  1054. b43_nphy_classifier(dev, 1, 1);
  1055. if (nphy->hang_avoid)
  1056. b43_nphy_stay_in_carrier_search(dev, 1);
  1057. b43_phy_set(dev, B43_NPHY_IQFLIP,
  1058. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  1059. if (dev->phy.rev >= 3) {
  1060. /* TODO */
  1061. } else {
  1062. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  1063. nphy->band5g_pwrgain) {
  1064. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  1065. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  1066. } else {
  1067. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  1068. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  1069. }
  1070. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0x000A);
  1071. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0x000A);
  1072. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  1073. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  1074. if (dev->phy.rev < 2) {
  1075. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0x0000);
  1076. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0x0000);
  1077. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  1078. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  1079. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x0800);
  1080. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x0800);
  1081. }
  1082. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  1083. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  1084. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  1085. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  1086. if (bus->sprom.boardflags2_lo & 0x100 &&
  1087. bus->boardinfo.type == 0x8B) {
  1088. delays1[0] = 0x1;
  1089. delays1[5] = 0x14;
  1090. }
  1091. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  1092. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  1093. b43_nphy_gain_ctrl_workarounds(dev);
  1094. if (dev->phy.rev < 2) {
  1095. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  1096. b43_hf_write(dev, b43_hf_read(dev) |
  1097. B43_HF_MLADVW);
  1098. } else if (dev->phy.rev == 2) {
  1099. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  1100. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  1101. }
  1102. if (dev->phy.rev < 2)
  1103. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  1104. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  1105. /* Set phase track alpha and beta */
  1106. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  1107. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  1108. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  1109. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  1110. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  1111. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  1112. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  1113. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  1114. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  1115. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  1116. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  1117. if (dev->phy.rev == 2)
  1118. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  1119. B43_NPHY_FINERX2_CGC_DECGC);
  1120. }
  1121. if (nphy->hang_avoid)
  1122. b43_nphy_stay_in_carrier_search(dev, 0);
  1123. }
  1124. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  1125. static int b43_nphy_load_samples(struct b43_wldev *dev,
  1126. struct b43_c32 *samples, u16 len) {
  1127. struct b43_phy_n *nphy = dev->phy.n;
  1128. u16 i;
  1129. u32 *data;
  1130. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  1131. if (!data) {
  1132. b43err(dev->wl, "allocation for samples loading failed\n");
  1133. return -ENOMEM;
  1134. }
  1135. if (nphy->hang_avoid)
  1136. b43_nphy_stay_in_carrier_search(dev, 1);
  1137. for (i = 0; i < len; i++) {
  1138. data[i] = (samples[i].i & 0x3FF << 10);
  1139. data[i] |= samples[i].q & 0x3FF;
  1140. }
  1141. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  1142. kfree(data);
  1143. if (nphy->hang_avoid)
  1144. b43_nphy_stay_in_carrier_search(dev, 0);
  1145. return 0;
  1146. }
  1147. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  1148. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  1149. bool test)
  1150. {
  1151. int i;
  1152. u16 bw, len, rot, angle;
  1153. struct b43_c32 *samples;
  1154. bw = (dev->phy.is_40mhz) ? 40 : 20;
  1155. len = bw << 3;
  1156. if (test) {
  1157. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  1158. bw = 82;
  1159. else
  1160. bw = 80;
  1161. if (dev->phy.is_40mhz)
  1162. bw <<= 1;
  1163. len = bw << 1;
  1164. }
  1165. samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
  1166. if (!samples) {
  1167. b43err(dev->wl, "allocation for samples generation failed\n");
  1168. return 0;
  1169. }
  1170. rot = (((freq * 36) / bw) << 16) / 100;
  1171. angle = 0;
  1172. for (i = 0; i < len; i++) {
  1173. samples[i] = b43_cordic(angle);
  1174. angle += rot;
  1175. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1176. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1177. }
  1178. i = b43_nphy_load_samples(dev, samples, len);
  1179. kfree(samples);
  1180. return (i < 0) ? 0 : len;
  1181. }
  1182. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1183. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1184. u16 wait, bool iqmode, bool dac_test)
  1185. {
  1186. struct b43_phy_n *nphy = dev->phy.n;
  1187. int i;
  1188. u16 seq_mode;
  1189. u32 tmp;
  1190. if (nphy->hang_avoid)
  1191. b43_nphy_stay_in_carrier_search(dev, true);
  1192. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1193. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1194. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1195. }
  1196. if (!dev->phy.is_40mhz)
  1197. tmp = 0x6464;
  1198. else
  1199. tmp = 0x4747;
  1200. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1201. if (nphy->hang_avoid)
  1202. b43_nphy_stay_in_carrier_search(dev, false);
  1203. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1204. if (loops != 0xFFFF)
  1205. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1206. else
  1207. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1208. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1209. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1210. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1211. if (iqmode) {
  1212. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1213. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1214. } else {
  1215. if (dac_test)
  1216. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1217. else
  1218. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1219. }
  1220. for (i = 0; i < 100; i++) {
  1221. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  1222. i = 0;
  1223. break;
  1224. }
  1225. udelay(10);
  1226. }
  1227. if (i)
  1228. b43err(dev->wl, "run samples timeout\n");
  1229. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1230. }
  1231. /*
  1232. * Transmits a known value for LO calibration
  1233. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1234. */
  1235. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1236. bool iqmode, bool dac_test)
  1237. {
  1238. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1239. if (samp == 0)
  1240. return -1;
  1241. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1242. return 0;
  1243. }
  1244. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1245. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1246. {
  1247. struct b43_phy_n *nphy = dev->phy.n;
  1248. int i, j;
  1249. u32 tmp;
  1250. u32 cur_real, cur_imag, real_part, imag_part;
  1251. u16 buffer[7];
  1252. if (nphy->hang_avoid)
  1253. b43_nphy_stay_in_carrier_search(dev, true);
  1254. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1255. for (i = 0; i < 2; i++) {
  1256. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1257. (buffer[i * 2 + 1] & 0x3FF);
  1258. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1259. (((i + 26) << 10) | 320));
  1260. for (j = 0; j < 128; j++) {
  1261. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1262. ((tmp >> 16) & 0xFFFF));
  1263. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1264. (tmp & 0xFFFF));
  1265. }
  1266. }
  1267. for (i = 0; i < 2; i++) {
  1268. tmp = buffer[5 + i];
  1269. real_part = (tmp >> 8) & 0xFF;
  1270. imag_part = (tmp & 0xFF);
  1271. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1272. (((i + 26) << 10) | 448));
  1273. if (dev->phy.rev >= 3) {
  1274. cur_real = real_part;
  1275. cur_imag = imag_part;
  1276. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1277. }
  1278. for (j = 0; j < 128; j++) {
  1279. if (dev->phy.rev < 3) {
  1280. cur_real = (real_part * loscale[j] + 128) >> 8;
  1281. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1282. tmp = ((cur_real & 0xFF) << 8) |
  1283. (cur_imag & 0xFF);
  1284. }
  1285. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1286. ((tmp >> 16) & 0xFFFF));
  1287. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1288. (tmp & 0xFFFF));
  1289. }
  1290. }
  1291. if (dev->phy.rev >= 3) {
  1292. b43_shm_write16(dev, B43_SHM_SHARED,
  1293. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1294. b43_shm_write16(dev, B43_SHM_SHARED,
  1295. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1296. }
  1297. if (nphy->hang_avoid)
  1298. b43_nphy_stay_in_carrier_search(dev, false);
  1299. }
  1300. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  1301. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  1302. u8 *events, u8 *delays, u8 length)
  1303. {
  1304. struct b43_phy_n *nphy = dev->phy.n;
  1305. u8 i;
  1306. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  1307. u16 offset1 = cmd << 4;
  1308. u16 offset2 = offset1 + 0x80;
  1309. if (nphy->hang_avoid)
  1310. b43_nphy_stay_in_carrier_search(dev, true);
  1311. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  1312. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  1313. for (i = length; i < 16; i++) {
  1314. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  1315. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  1316. }
  1317. if (nphy->hang_avoid)
  1318. b43_nphy_stay_in_carrier_search(dev, false);
  1319. }
  1320. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  1321. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  1322. enum b43_nphy_rf_sequence seq)
  1323. {
  1324. static const u16 trigger[] = {
  1325. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  1326. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  1327. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  1328. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  1329. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  1330. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  1331. };
  1332. int i;
  1333. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1334. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  1335. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1336. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  1337. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  1338. for (i = 0; i < 200; i++) {
  1339. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  1340. goto ok;
  1341. msleep(1);
  1342. }
  1343. b43err(dev->wl, "RF sequence status timeout\n");
  1344. ok:
  1345. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1346. }
  1347. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  1348. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  1349. u16 value, u8 core, bool off)
  1350. {
  1351. int i;
  1352. u8 index = fls(field);
  1353. u8 addr, en_addr, val_addr;
  1354. /* we expect only one bit set */
  1355. B43_WARN_ON(field & (~(1 << (index - 1))));
  1356. if (dev->phy.rev >= 3) {
  1357. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  1358. for (i = 0; i < 2; i++) {
  1359. if (index == 0 || index == 16) {
  1360. b43err(dev->wl,
  1361. "Unsupported RF Ctrl Override call\n");
  1362. return;
  1363. }
  1364. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  1365. en_addr = B43_PHY_N((i == 0) ?
  1366. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  1367. val_addr = B43_PHY_N((i == 0) ?
  1368. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  1369. if (off) {
  1370. b43_phy_mask(dev, en_addr, ~(field));
  1371. b43_phy_mask(dev, val_addr,
  1372. ~(rf_ctrl->val_mask));
  1373. } else {
  1374. if (core == 0 || ((1 << core) & i) != 0) {
  1375. b43_phy_set(dev, en_addr, field);
  1376. b43_phy_maskset(dev, val_addr,
  1377. ~(rf_ctrl->val_mask),
  1378. (value << rf_ctrl->val_shift));
  1379. }
  1380. }
  1381. }
  1382. } else {
  1383. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  1384. if (off) {
  1385. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  1386. value = 0;
  1387. } else {
  1388. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  1389. }
  1390. for (i = 0; i < 2; i++) {
  1391. if (index <= 1 || index == 16) {
  1392. b43err(dev->wl,
  1393. "Unsupported RF Ctrl Override call\n");
  1394. return;
  1395. }
  1396. if (index == 2 || index == 10 ||
  1397. (index >= 13 && index <= 15)) {
  1398. core = 1;
  1399. }
  1400. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  1401. addr = B43_PHY_N((i == 0) ?
  1402. rf_ctrl->addr0 : rf_ctrl->addr1);
  1403. if ((core & (1 << i)) != 0)
  1404. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  1405. (value << rf_ctrl->shift));
  1406. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1407. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1408. B43_NPHY_RFCTL_CMD_START);
  1409. udelay(1);
  1410. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  1411. }
  1412. }
  1413. }
  1414. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  1415. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  1416. u16 value, u8 core)
  1417. {
  1418. u8 i, j;
  1419. u16 reg, tmp, val;
  1420. B43_WARN_ON(dev->phy.rev < 3);
  1421. B43_WARN_ON(field > 4);
  1422. for (i = 0; i < 2; i++) {
  1423. if ((core == 1 && i == 1) || (core == 2 && !i))
  1424. continue;
  1425. reg = (i == 0) ?
  1426. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  1427. b43_phy_mask(dev, reg, 0xFBFF);
  1428. switch (field) {
  1429. case 0:
  1430. b43_phy_write(dev, reg, 0);
  1431. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1432. break;
  1433. case 1:
  1434. if (!i) {
  1435. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  1436. 0xFC3F, (value << 6));
  1437. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  1438. 0xFFFE, 1);
  1439. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1440. B43_NPHY_RFCTL_CMD_START);
  1441. for (j = 0; j < 100; j++) {
  1442. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  1443. j = 0;
  1444. break;
  1445. }
  1446. udelay(10);
  1447. }
  1448. if (j)
  1449. b43err(dev->wl,
  1450. "intc override timeout\n");
  1451. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  1452. 0xFFFE);
  1453. } else {
  1454. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  1455. 0xFC3F, (value << 6));
  1456. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1457. 0xFFFE, 1);
  1458. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1459. B43_NPHY_RFCTL_CMD_RXTX);
  1460. for (j = 0; j < 100; j++) {
  1461. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  1462. j = 0;
  1463. break;
  1464. }
  1465. udelay(10);
  1466. }
  1467. if (j)
  1468. b43err(dev->wl,
  1469. "intc override timeout\n");
  1470. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1471. 0xFFFE);
  1472. }
  1473. break;
  1474. case 2:
  1475. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1476. tmp = 0x0020;
  1477. val = value << 5;
  1478. } else {
  1479. tmp = 0x0010;
  1480. val = value << 4;
  1481. }
  1482. b43_phy_maskset(dev, reg, ~tmp, val);
  1483. break;
  1484. case 3:
  1485. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1486. tmp = 0x0001;
  1487. val = value;
  1488. } else {
  1489. tmp = 0x0004;
  1490. val = value << 2;
  1491. }
  1492. b43_phy_maskset(dev, reg, ~tmp, val);
  1493. break;
  1494. case 4:
  1495. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1496. tmp = 0x0002;
  1497. val = value << 1;
  1498. } else {
  1499. tmp = 0x0008;
  1500. val = value << 3;
  1501. }
  1502. b43_phy_maskset(dev, reg, ~tmp, val);
  1503. break;
  1504. }
  1505. }
  1506. }
  1507. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BPHYInit */
  1508. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  1509. {
  1510. unsigned int i;
  1511. u16 val;
  1512. val = 0x1E1F;
  1513. for (i = 0; i < 16; i++) {
  1514. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  1515. val -= 0x202;
  1516. }
  1517. val = 0x3E3F;
  1518. for (i = 0; i < 16; i++) {
  1519. b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
  1520. val -= 0x202;
  1521. }
  1522. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  1523. }
  1524. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1525. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1526. s8 offset, u8 core, u8 rail,
  1527. enum b43_nphy_rssi_type type)
  1528. {
  1529. u16 tmp;
  1530. bool core1or5 = (core == 1) || (core == 5);
  1531. bool core2or5 = (core == 2) || (core == 5);
  1532. offset = clamp_val(offset, -32, 31);
  1533. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1534. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  1535. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1536. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  1537. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1538. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  1539. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1540. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  1541. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1542. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  1543. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1544. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  1545. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1546. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  1547. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1548. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  1549. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1550. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  1551. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1552. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  1553. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1554. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  1555. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1556. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  1557. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1558. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  1559. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1560. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  1561. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1562. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  1563. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1564. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  1565. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1566. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  1567. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1568. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  1569. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1570. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  1571. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1572. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  1573. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1574. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_I))
  1575. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1576. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_I))
  1577. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1578. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  1579. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1580. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  1581. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1582. }
  1583. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1584. {
  1585. u16 val;
  1586. if (type < 3)
  1587. val = 0;
  1588. else if (type == 6)
  1589. val = 1;
  1590. else if (type == 3)
  1591. val = 2;
  1592. else
  1593. val = 3;
  1594. val = (val << 12) | (val << 14);
  1595. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1596. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1597. if (type < 3) {
  1598. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1599. (type + 1) << 4);
  1600. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1601. (type + 1) << 4);
  1602. }
  1603. if (code == 0) {
  1604. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x3000);
  1605. if (type < 3) {
  1606. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1607. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1608. B43_NPHY_RFCTL_CMD_CORESEL));
  1609. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1610. ~(0x1 << 12 |
  1611. 0x1 << 5 |
  1612. 0x1 << 1 |
  1613. 0x1));
  1614. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1615. ~B43_NPHY_RFCTL_CMD_START);
  1616. udelay(20);
  1617. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1618. }
  1619. } else {
  1620. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x3000);
  1621. if (type < 3) {
  1622. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1623. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1624. B43_NPHY_RFCTL_CMD_CORESEL),
  1625. (B43_NPHY_RFCTL_CMD_RXEN |
  1626. code << B43_NPHY_RFCTL_CMD_CORESEL_SHIFT));
  1627. b43_phy_set(dev, B43_NPHY_RFCTL_OVER,
  1628. (0x1 << 12 |
  1629. 0x1 << 5 |
  1630. 0x1 << 1 |
  1631. 0x1));
  1632. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1633. B43_NPHY_RFCTL_CMD_START);
  1634. udelay(20);
  1635. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1636. }
  1637. }
  1638. }
  1639. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1640. {
  1641. struct b43_phy_n *nphy = dev->phy.n;
  1642. u8 i;
  1643. u16 reg, val;
  1644. if (code == 0) {
  1645. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1646. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1647. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1648. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1649. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1650. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1651. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1652. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1653. } else {
  1654. for (i = 0; i < 2; i++) {
  1655. if ((code == 1 && i == 1) || (code == 2 && !i))
  1656. continue;
  1657. reg = (i == 0) ?
  1658. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1659. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1660. if (type < 3) {
  1661. reg = (i == 0) ?
  1662. B43_NPHY_AFECTL_C1 :
  1663. B43_NPHY_AFECTL_C2;
  1664. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1665. reg = (i == 0) ?
  1666. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1667. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1668. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1669. if (type == 0)
  1670. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1671. else if (type == 1)
  1672. val = 16;
  1673. else
  1674. val = 32;
  1675. b43_phy_set(dev, reg, val);
  1676. reg = (i == 0) ?
  1677. B43_NPHY_TXF_40CO_B1S0 :
  1678. B43_NPHY_TXF_40CO_B32S1;
  1679. b43_phy_set(dev, reg, 0x0020);
  1680. } else {
  1681. if (type == 6)
  1682. val = 0x0100;
  1683. else if (type == 3)
  1684. val = 0x0200;
  1685. else
  1686. val = 0x0300;
  1687. reg = (i == 0) ?
  1688. B43_NPHY_AFECTL_C1 :
  1689. B43_NPHY_AFECTL_C2;
  1690. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1691. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1692. if (type != 3 && type != 6) {
  1693. enum ieee80211_band band =
  1694. b43_current_band(dev->wl);
  1695. if ((nphy->ipa2g_on &&
  1696. band == IEEE80211_BAND_2GHZ) ||
  1697. (nphy->ipa5g_on &&
  1698. band == IEEE80211_BAND_5GHZ))
  1699. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1700. else
  1701. val = 0x11;
  1702. reg = (i == 0) ? 0x2000 : 0x3000;
  1703. reg |= B2055_PADDRV;
  1704. b43_radio_write16(dev, reg, val);
  1705. reg = (i == 0) ?
  1706. B43_NPHY_AFECTL_OVER1 :
  1707. B43_NPHY_AFECTL_OVER;
  1708. b43_phy_set(dev, reg, 0x0200);
  1709. }
  1710. }
  1711. }
  1712. }
  1713. }
  1714. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1715. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1716. {
  1717. if (dev->phy.rev >= 3)
  1718. b43_nphy_rev3_rssi_select(dev, code, type);
  1719. else
  1720. b43_nphy_rev2_rssi_select(dev, code, type);
  1721. }
  1722. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1723. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1724. {
  1725. int i;
  1726. for (i = 0; i < 2; i++) {
  1727. if (type == 2) {
  1728. if (i == 0) {
  1729. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1730. 0xFC, buf[0]);
  1731. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1732. 0xFC, buf[1]);
  1733. } else {
  1734. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1735. 0xFC, buf[2 * i]);
  1736. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1737. 0xFC, buf[2 * i + 1]);
  1738. }
  1739. } else {
  1740. if (i == 0)
  1741. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1742. 0xF3, buf[0] << 2);
  1743. else
  1744. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1745. 0xF3, buf[2 * i + 1] << 2);
  1746. }
  1747. }
  1748. }
  1749. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1750. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1751. u8 nsamp)
  1752. {
  1753. int i;
  1754. int out;
  1755. u16 save_regs_phy[9];
  1756. u16 s[2];
  1757. if (dev->phy.rev >= 3) {
  1758. save_regs_phy[0] = b43_phy_read(dev,
  1759. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1760. save_regs_phy[1] = b43_phy_read(dev,
  1761. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1762. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1763. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1764. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1765. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1766. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1767. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1768. } else if (dev->phy.rev == 2) {
  1769. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1770. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1771. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1772. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_RFCTL_CMD);
  1773. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  1774. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  1775. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  1776. }
  1777. b43_nphy_rssi_select(dev, 5, type);
  1778. if (dev->phy.rev < 2) {
  1779. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1780. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1781. }
  1782. for (i = 0; i < 4; i++)
  1783. buf[i] = 0;
  1784. for (i = 0; i < nsamp; i++) {
  1785. if (dev->phy.rev < 2) {
  1786. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1787. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1788. } else {
  1789. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1790. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1791. }
  1792. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1793. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1794. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1795. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1796. }
  1797. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1798. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1799. if (dev->phy.rev < 2)
  1800. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1801. if (dev->phy.rev >= 3) {
  1802. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1803. save_regs_phy[0]);
  1804. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1805. save_regs_phy[1]);
  1806. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  1807. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  1808. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1809. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1810. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1811. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1812. } else if (dev->phy.rev == 2) {
  1813. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  1814. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  1815. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[2]);
  1816. b43_phy_write(dev, B43_NPHY_RFCTL_CMD, save_regs_phy[3]);
  1817. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, save_regs_phy[4]);
  1818. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, save_regs_phy[5]);
  1819. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, save_regs_phy[6]);
  1820. }
  1821. return out;
  1822. }
  1823. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1824. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1825. {
  1826. int i, j;
  1827. u8 state[4];
  1828. u8 code, val;
  1829. u16 class, override;
  1830. u8 regs_save_radio[2];
  1831. u16 regs_save_phy[2];
  1832. s8 offset[4];
  1833. u8 core;
  1834. u8 rail;
  1835. u16 clip_state[2];
  1836. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1837. s32 results_min[4] = { };
  1838. u8 vcm_final[4] = { };
  1839. s32 results[4][4] = { };
  1840. s32 miniq[4][2] = { };
  1841. if (type == 2) {
  1842. code = 0;
  1843. val = 6;
  1844. } else if (type < 2) {
  1845. code = 25;
  1846. val = 4;
  1847. } else {
  1848. B43_WARN_ON(1);
  1849. return;
  1850. }
  1851. class = b43_nphy_classifier(dev, 0, 0);
  1852. b43_nphy_classifier(dev, 7, 4);
  1853. b43_nphy_read_clip_detection(dev, clip_state);
  1854. b43_nphy_write_clip_detection(dev, clip_off);
  1855. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1856. override = 0x140;
  1857. else
  1858. override = 0x110;
  1859. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1860. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1861. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1862. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1863. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1864. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1865. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1866. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1867. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1868. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1869. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1870. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1871. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1872. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1873. b43_nphy_rssi_select(dev, 5, type);
  1874. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  1875. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1876. for (i = 0; i < 4; i++) {
  1877. u8 tmp[4];
  1878. for (j = 0; j < 4; j++)
  1879. tmp[j] = i;
  1880. if (type != 1)
  1881. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1882. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1883. if (type < 2)
  1884. for (j = 0; j < 2; j++)
  1885. miniq[i][j] = min(results[i][2 * j],
  1886. results[i][2 * j + 1]);
  1887. }
  1888. for (i = 0; i < 4; i++) {
  1889. s32 mind = 40;
  1890. u8 minvcm = 0;
  1891. s32 minpoll = 249;
  1892. s32 curr;
  1893. for (j = 0; j < 4; j++) {
  1894. if (type == 2)
  1895. curr = abs(results[j][i]);
  1896. else
  1897. curr = abs(miniq[j][i / 2] - code * 8);
  1898. if (curr < mind) {
  1899. mind = curr;
  1900. minvcm = j;
  1901. }
  1902. if (results[j][i] < minpoll)
  1903. minpoll = results[j][i];
  1904. }
  1905. results_min[i] = minpoll;
  1906. vcm_final[i] = minvcm;
  1907. }
  1908. if (type != 1)
  1909. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1910. for (i = 0; i < 4; i++) {
  1911. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1912. if (offset[i] < 0)
  1913. offset[i] = -((abs(offset[i]) + 4) / 8);
  1914. else
  1915. offset[i] = (offset[i] + 4) / 8;
  1916. if (results_min[i] == 248)
  1917. offset[i] = code - 32;
  1918. core = (i / 2) ? 2 : 1;
  1919. rail = (i % 2) ? 1 : 0;
  1920. b43_nphy_scale_offset_rssi(dev, 0, offset[i], core, rail,
  1921. type);
  1922. }
  1923. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1924. b43_radio_maskset(dev, B2055_C2_PD_RSSIMISC, 0xF8, state[1]);
  1925. switch (state[2]) {
  1926. case 1:
  1927. b43_nphy_rssi_select(dev, 1, 2);
  1928. break;
  1929. case 4:
  1930. b43_nphy_rssi_select(dev, 1, 0);
  1931. break;
  1932. case 2:
  1933. b43_nphy_rssi_select(dev, 1, 1);
  1934. break;
  1935. default:
  1936. b43_nphy_rssi_select(dev, 1, 1);
  1937. break;
  1938. }
  1939. switch (state[3]) {
  1940. case 1:
  1941. b43_nphy_rssi_select(dev, 2, 2);
  1942. break;
  1943. case 4:
  1944. b43_nphy_rssi_select(dev, 2, 0);
  1945. break;
  1946. default:
  1947. b43_nphy_rssi_select(dev, 2, 1);
  1948. break;
  1949. }
  1950. b43_nphy_rssi_select(dev, 0, type);
  1951. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1952. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1953. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1954. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1955. b43_nphy_classifier(dev, 7, class);
  1956. b43_nphy_write_clip_detection(dev, clip_state);
  1957. /* Specs don't say about reset here, but it makes wl and b43 dumps
  1958. identical, it really seems wl performs this */
  1959. b43_nphy_reset_cca(dev);
  1960. }
  1961. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1962. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1963. {
  1964. /* TODO */
  1965. }
  1966. /*
  1967. * RSSI Calibration
  1968. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1969. */
  1970. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1971. {
  1972. if (dev->phy.rev >= 3) {
  1973. b43_nphy_rev3_rssi_cal(dev);
  1974. } else {
  1975. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Z);
  1976. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_X);
  1977. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Y);
  1978. }
  1979. }
  1980. /*
  1981. * Restore RSSI Calibration
  1982. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  1983. */
  1984. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  1985. {
  1986. struct b43_phy_n *nphy = dev->phy.n;
  1987. u16 *rssical_radio_regs = NULL;
  1988. u16 *rssical_phy_regs = NULL;
  1989. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1990. if (!nphy->rssical_chanspec_2G.center_freq)
  1991. return;
  1992. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1993. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1994. } else {
  1995. if (!nphy->rssical_chanspec_5G.center_freq)
  1996. return;
  1997. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1998. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1999. }
  2000. /* TODO use some definitions */
  2001. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  2002. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  2003. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  2004. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  2005. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  2006. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  2007. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  2008. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  2009. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  2010. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  2011. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  2012. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  2013. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  2014. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  2015. }
  2016. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  2017. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  2018. {
  2019. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2020. if (dev->phy.rev >= 6) {
  2021. /* TODO If the chip is 47162
  2022. return txpwrctrl_tx_gain_ipa_rev5 */
  2023. return txpwrctrl_tx_gain_ipa_rev6;
  2024. } else if (dev->phy.rev >= 5) {
  2025. return txpwrctrl_tx_gain_ipa_rev5;
  2026. } else {
  2027. return txpwrctrl_tx_gain_ipa;
  2028. }
  2029. } else {
  2030. return txpwrctrl_tx_gain_ipa_5g;
  2031. }
  2032. }
  2033. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  2034. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  2035. {
  2036. struct b43_phy_n *nphy = dev->phy.n;
  2037. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  2038. u16 tmp;
  2039. u8 offset, i;
  2040. if (dev->phy.rev >= 3) {
  2041. for (i = 0; i < 2; i++) {
  2042. tmp = (i == 0) ? 0x2000 : 0x3000;
  2043. offset = i * 11;
  2044. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  2045. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  2046. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  2047. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  2048. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  2049. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  2050. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  2051. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  2052. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  2053. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  2054. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  2055. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2056. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  2057. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2058. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2059. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2060. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2061. if (nphy->ipa5g_on) {
  2062. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  2063. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  2064. } else {
  2065. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2066. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  2067. }
  2068. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2069. } else {
  2070. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  2071. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2072. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2073. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2074. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2075. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  2076. if (nphy->ipa2g_on) {
  2077. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  2078. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  2079. (dev->phy.rev < 5) ? 0x11 : 0x01);
  2080. } else {
  2081. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2082. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2083. }
  2084. }
  2085. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  2086. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  2087. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  2088. }
  2089. } else {
  2090. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  2091. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  2092. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  2093. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  2094. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  2095. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  2096. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  2097. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  2098. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  2099. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  2100. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  2101. B43_NPHY_BANDCTL_5GHZ)) {
  2102. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  2103. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  2104. } else {
  2105. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  2106. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  2107. }
  2108. if (dev->phy.rev < 2) {
  2109. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  2110. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  2111. } else {
  2112. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  2113. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  2114. }
  2115. }
  2116. }
  2117. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  2118. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  2119. struct nphy_txgains target,
  2120. struct nphy_iqcal_params *params)
  2121. {
  2122. int i, j, indx;
  2123. u16 gain;
  2124. if (dev->phy.rev >= 3) {
  2125. params->txgm = target.txgm[core];
  2126. params->pga = target.pga[core];
  2127. params->pad = target.pad[core];
  2128. params->ipa = target.ipa[core];
  2129. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  2130. (params->pad << 4) | (params->ipa);
  2131. for (j = 0; j < 5; j++)
  2132. params->ncorr[j] = 0x79;
  2133. } else {
  2134. gain = (target.pad[core]) | (target.pga[core] << 4) |
  2135. (target.txgm[core] << 8);
  2136. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  2137. 1 : 0;
  2138. for (i = 0; i < 9; i++)
  2139. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  2140. break;
  2141. i = min(i, 8);
  2142. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  2143. params->pga = tbl_iqcal_gainparams[indx][i][2];
  2144. params->pad = tbl_iqcal_gainparams[indx][i][3];
  2145. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  2146. (params->pad << 2);
  2147. for (j = 0; j < 4; j++)
  2148. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  2149. }
  2150. }
  2151. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  2152. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  2153. {
  2154. struct b43_phy_n *nphy = dev->phy.n;
  2155. int i;
  2156. u16 scale, entry;
  2157. u16 tmp = nphy->txcal_bbmult;
  2158. if (core == 0)
  2159. tmp >>= 8;
  2160. tmp &= 0xff;
  2161. for (i = 0; i < 18; i++) {
  2162. scale = (ladder_lo[i].percent * tmp) / 100;
  2163. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  2164. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  2165. scale = (ladder_iq[i].percent * tmp) / 100;
  2166. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  2167. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  2168. }
  2169. }
  2170. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  2171. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2172. {
  2173. int i;
  2174. for (i = 0; i < 15; i++)
  2175. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  2176. tbl_tx_filter_coef_rev4[2][i]);
  2177. }
  2178. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  2179. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2180. {
  2181. int i, j;
  2182. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  2183. static const u16 offset[] = { 0x186, 0x195, 0x2C5 };
  2184. for (i = 0; i < 3; i++)
  2185. for (j = 0; j < 15; j++)
  2186. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  2187. tbl_tx_filter_coef_rev4[i][j]);
  2188. if (dev->phy.is_40mhz) {
  2189. for (j = 0; j < 15; j++)
  2190. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2191. tbl_tx_filter_coef_rev4[3][j]);
  2192. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2193. for (j = 0; j < 15; j++)
  2194. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2195. tbl_tx_filter_coef_rev4[5][j]);
  2196. }
  2197. if (dev->phy.channel == 14)
  2198. for (j = 0; j < 15; j++)
  2199. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2200. tbl_tx_filter_coef_rev4[6][j]);
  2201. }
  2202. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  2203. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  2204. {
  2205. struct b43_phy_n *nphy = dev->phy.n;
  2206. u16 curr_gain[2];
  2207. struct nphy_txgains target;
  2208. const u32 *table = NULL;
  2209. if (!nphy->txpwrctrl) {
  2210. int i;
  2211. if (nphy->hang_avoid)
  2212. b43_nphy_stay_in_carrier_search(dev, true);
  2213. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  2214. if (nphy->hang_avoid)
  2215. b43_nphy_stay_in_carrier_search(dev, false);
  2216. for (i = 0; i < 2; ++i) {
  2217. if (dev->phy.rev >= 3) {
  2218. target.ipa[i] = curr_gain[i] & 0x000F;
  2219. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  2220. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  2221. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  2222. } else {
  2223. target.ipa[i] = curr_gain[i] & 0x0003;
  2224. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  2225. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  2226. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  2227. }
  2228. }
  2229. } else {
  2230. int i;
  2231. u16 index[2];
  2232. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  2233. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2234. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2235. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  2236. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2237. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2238. for (i = 0; i < 2; ++i) {
  2239. if (dev->phy.rev >= 3) {
  2240. enum ieee80211_band band =
  2241. b43_current_band(dev->wl);
  2242. if ((nphy->ipa2g_on &&
  2243. band == IEEE80211_BAND_2GHZ) ||
  2244. (nphy->ipa5g_on &&
  2245. band == IEEE80211_BAND_5GHZ)) {
  2246. table = b43_nphy_get_ipa_gain_table(dev);
  2247. } else {
  2248. if (band == IEEE80211_BAND_5GHZ) {
  2249. if (dev->phy.rev == 3)
  2250. table = b43_ntab_tx_gain_rev3_5ghz;
  2251. else if (dev->phy.rev == 4)
  2252. table = b43_ntab_tx_gain_rev4_5ghz;
  2253. else
  2254. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2255. } else {
  2256. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2257. }
  2258. }
  2259. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2260. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2261. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2262. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2263. } else {
  2264. table = b43_ntab_tx_gain_rev0_1_2;
  2265. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2266. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2267. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2268. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2269. }
  2270. }
  2271. }
  2272. return target;
  2273. }
  2274. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2275. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2276. {
  2277. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2278. if (dev->phy.rev >= 3) {
  2279. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2280. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2281. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2282. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2283. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2284. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2285. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2286. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2287. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2288. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2289. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2290. b43_nphy_reset_cca(dev);
  2291. } else {
  2292. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2293. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2294. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2295. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2296. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2297. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2298. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2299. }
  2300. }
  2301. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2302. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2303. {
  2304. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2305. u16 tmp;
  2306. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2307. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2308. if (dev->phy.rev >= 3) {
  2309. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2310. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2311. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2312. regs[2] = tmp;
  2313. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2314. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2315. regs[3] = tmp;
  2316. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2317. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2318. b43_phy_mask(dev, B43_NPHY_BBCFG,
  2319. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  2320. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2321. regs[5] = tmp;
  2322. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2323. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2324. regs[6] = tmp;
  2325. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2326. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2327. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2328. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2329. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2330. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2331. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2332. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2333. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2334. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2335. } else {
  2336. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2337. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2338. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2339. regs[2] = tmp;
  2340. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2341. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2342. regs[3] = tmp;
  2343. tmp |= 0x2000;
  2344. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2345. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2346. regs[4] = tmp;
  2347. tmp |= 0x2000;
  2348. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2349. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2350. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2351. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2352. tmp = 0x0180;
  2353. else
  2354. tmp = 0x0120;
  2355. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2356. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2357. }
  2358. }
  2359. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2360. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2361. {
  2362. struct b43_phy_n *nphy = dev->phy.n;
  2363. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2364. u16 *txcal_radio_regs = NULL;
  2365. struct b43_chanspec *iqcal_chanspec;
  2366. u16 *table = NULL;
  2367. if (nphy->hang_avoid)
  2368. b43_nphy_stay_in_carrier_search(dev, 1);
  2369. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2370. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2371. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2372. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2373. table = nphy->cal_cache.txcal_coeffs_2G;
  2374. } else {
  2375. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2376. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2377. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2378. table = nphy->cal_cache.txcal_coeffs_5G;
  2379. }
  2380. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2381. /* TODO use some definitions */
  2382. if (dev->phy.rev >= 3) {
  2383. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2384. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2385. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2386. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2387. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2388. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2389. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2390. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2391. } else {
  2392. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2393. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2394. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2395. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2396. }
  2397. iqcal_chanspec->center_freq = dev->phy.channel_freq;
  2398. iqcal_chanspec->channel_type = dev->phy.channel_type;
  2399. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2400. if (nphy->hang_avoid)
  2401. b43_nphy_stay_in_carrier_search(dev, 0);
  2402. }
  2403. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2404. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2405. {
  2406. struct b43_phy_n *nphy = dev->phy.n;
  2407. u16 coef[4];
  2408. u16 *loft = NULL;
  2409. u16 *table = NULL;
  2410. int i;
  2411. u16 *txcal_radio_regs = NULL;
  2412. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2413. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2414. if (!nphy->iqcal_chanspec_2G.center_freq)
  2415. return;
  2416. table = nphy->cal_cache.txcal_coeffs_2G;
  2417. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2418. } else {
  2419. if (!nphy->iqcal_chanspec_5G.center_freq)
  2420. return;
  2421. table = nphy->cal_cache.txcal_coeffs_5G;
  2422. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2423. }
  2424. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2425. for (i = 0; i < 4; i++) {
  2426. if (dev->phy.rev >= 3)
  2427. table[i] = coef[i];
  2428. else
  2429. coef[i] = 0;
  2430. }
  2431. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2432. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2433. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2434. if (dev->phy.rev < 2)
  2435. b43_nphy_tx_iq_workaround(dev);
  2436. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2437. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2438. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2439. } else {
  2440. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2441. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2442. }
  2443. /* TODO use some definitions */
  2444. if (dev->phy.rev >= 3) {
  2445. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2446. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2447. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2448. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2449. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2450. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2451. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2452. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2453. } else {
  2454. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2455. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2456. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2457. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2458. }
  2459. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2460. }
  2461. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2462. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2463. struct nphy_txgains target,
  2464. bool full, bool mphase)
  2465. {
  2466. struct b43_phy_n *nphy = dev->phy.n;
  2467. int i;
  2468. int error = 0;
  2469. int freq;
  2470. bool avoid = false;
  2471. u8 length;
  2472. u16 tmp, core, type, count, max, numb, last, cmd;
  2473. const u16 *table;
  2474. bool phy6or5x;
  2475. u16 buffer[11];
  2476. u16 diq_start = 0;
  2477. u16 save[2];
  2478. u16 gain[2];
  2479. struct nphy_iqcal_params params[2];
  2480. bool updated[2] = { };
  2481. b43_nphy_stay_in_carrier_search(dev, true);
  2482. if (dev->phy.rev >= 4) {
  2483. avoid = nphy->hang_avoid;
  2484. nphy->hang_avoid = 0;
  2485. }
  2486. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2487. for (i = 0; i < 2; i++) {
  2488. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2489. gain[i] = params[i].cal_gain;
  2490. }
  2491. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2492. b43_nphy_tx_cal_radio_setup(dev);
  2493. b43_nphy_tx_cal_phy_setup(dev);
  2494. phy6or5x = dev->phy.rev >= 6 ||
  2495. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2496. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2497. if (phy6or5x) {
  2498. if (dev->phy.is_40mhz) {
  2499. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2500. tbl_tx_iqlo_cal_loft_ladder_40);
  2501. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2502. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2503. } else {
  2504. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2505. tbl_tx_iqlo_cal_loft_ladder_20);
  2506. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2507. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2508. }
  2509. }
  2510. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2511. if (!dev->phy.is_40mhz)
  2512. freq = 2500;
  2513. else
  2514. freq = 5000;
  2515. if (nphy->mphase_cal_phase_id > 2)
  2516. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2517. 0xFFFF, 0, true, false);
  2518. else
  2519. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2520. if (error == 0) {
  2521. if (nphy->mphase_cal_phase_id > 2) {
  2522. table = nphy->mphase_txcal_bestcoeffs;
  2523. length = 11;
  2524. if (dev->phy.rev < 3)
  2525. length -= 2;
  2526. } else {
  2527. if (!full && nphy->txiqlocal_coeffsvalid) {
  2528. table = nphy->txiqlocal_bestc;
  2529. length = 11;
  2530. if (dev->phy.rev < 3)
  2531. length -= 2;
  2532. } else {
  2533. full = true;
  2534. if (dev->phy.rev >= 3) {
  2535. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  2536. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  2537. } else {
  2538. table = tbl_tx_iqlo_cal_startcoefs;
  2539. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  2540. }
  2541. }
  2542. }
  2543. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  2544. if (full) {
  2545. if (dev->phy.rev >= 3)
  2546. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  2547. else
  2548. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  2549. } else {
  2550. if (dev->phy.rev >= 3)
  2551. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  2552. else
  2553. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  2554. }
  2555. if (mphase) {
  2556. count = nphy->mphase_txcal_cmdidx;
  2557. numb = min(max,
  2558. (u16)(count + nphy->mphase_txcal_numcmds));
  2559. } else {
  2560. count = 0;
  2561. numb = max;
  2562. }
  2563. for (; count < numb; count++) {
  2564. if (full) {
  2565. if (dev->phy.rev >= 3)
  2566. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  2567. else
  2568. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  2569. } else {
  2570. if (dev->phy.rev >= 3)
  2571. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  2572. else
  2573. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  2574. }
  2575. core = (cmd & 0x3000) >> 12;
  2576. type = (cmd & 0x0F00) >> 8;
  2577. if (phy6or5x && updated[core] == 0) {
  2578. b43_nphy_update_tx_cal_ladder(dev, core);
  2579. updated[core] = 1;
  2580. }
  2581. tmp = (params[core].ncorr[type] << 8) | 0x66;
  2582. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  2583. if (type == 1 || type == 3 || type == 4) {
  2584. buffer[0] = b43_ntab_read(dev,
  2585. B43_NTAB16(15, 69 + core));
  2586. diq_start = buffer[0];
  2587. buffer[0] = 0;
  2588. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  2589. 0);
  2590. }
  2591. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  2592. for (i = 0; i < 2000; i++) {
  2593. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  2594. if (tmp & 0xC000)
  2595. break;
  2596. udelay(10);
  2597. }
  2598. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2599. buffer);
  2600. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  2601. buffer);
  2602. if (type == 1 || type == 3 || type == 4)
  2603. buffer[0] = diq_start;
  2604. }
  2605. if (mphase)
  2606. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  2607. last = (dev->phy.rev < 3) ? 6 : 7;
  2608. if (!mphase || nphy->mphase_cal_phase_id == last) {
  2609. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  2610. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  2611. if (dev->phy.rev < 3) {
  2612. buffer[0] = 0;
  2613. buffer[1] = 0;
  2614. buffer[2] = 0;
  2615. buffer[3] = 0;
  2616. }
  2617. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2618. buffer);
  2619. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  2620. buffer);
  2621. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2622. buffer);
  2623. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2624. buffer);
  2625. length = 11;
  2626. if (dev->phy.rev < 3)
  2627. length -= 2;
  2628. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2629. nphy->txiqlocal_bestc);
  2630. nphy->txiqlocal_coeffsvalid = true;
  2631. nphy->txiqlocal_chanspec.center_freq =
  2632. dev->phy.channel_freq;
  2633. nphy->txiqlocal_chanspec.channel_type =
  2634. dev->phy.channel_type;
  2635. } else {
  2636. length = 11;
  2637. if (dev->phy.rev < 3)
  2638. length -= 2;
  2639. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2640. nphy->mphase_txcal_bestcoeffs);
  2641. }
  2642. b43_nphy_stop_playback(dev);
  2643. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  2644. }
  2645. b43_nphy_tx_cal_phy_cleanup(dev);
  2646. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2647. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  2648. b43_nphy_tx_iq_workaround(dev);
  2649. if (dev->phy.rev >= 4)
  2650. nphy->hang_avoid = avoid;
  2651. b43_nphy_stay_in_carrier_search(dev, false);
  2652. return error;
  2653. }
  2654. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  2655. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  2656. {
  2657. struct b43_phy_n *nphy = dev->phy.n;
  2658. u8 i;
  2659. u16 buffer[7];
  2660. bool equal = true;
  2661. if (!nphy->txiqlocal_coeffsvalid ||
  2662. nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
  2663. nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
  2664. return;
  2665. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  2666. for (i = 0; i < 4; i++) {
  2667. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  2668. equal = false;
  2669. break;
  2670. }
  2671. }
  2672. if (!equal) {
  2673. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  2674. nphy->txiqlocal_bestc);
  2675. for (i = 0; i < 4; i++)
  2676. buffer[i] = 0;
  2677. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2678. buffer);
  2679. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2680. &nphy->txiqlocal_bestc[5]);
  2681. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2682. &nphy->txiqlocal_bestc[5]);
  2683. }
  2684. }
  2685. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  2686. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  2687. struct nphy_txgains target, u8 type, bool debug)
  2688. {
  2689. struct b43_phy_n *nphy = dev->phy.n;
  2690. int i, j, index;
  2691. u8 rfctl[2];
  2692. u8 afectl_core;
  2693. u16 tmp[6];
  2694. u16 uninitialized_var(cur_hpf1), uninitialized_var(cur_hpf2), cur_lna;
  2695. u32 real, imag;
  2696. enum ieee80211_band band;
  2697. u8 use;
  2698. u16 cur_hpf;
  2699. u16 lna[3] = { 3, 3, 1 };
  2700. u16 hpf1[3] = { 7, 2, 0 };
  2701. u16 hpf2[3] = { 2, 0, 0 };
  2702. u32 power[3] = { };
  2703. u16 gain_save[2];
  2704. u16 cal_gain[2];
  2705. struct nphy_iqcal_params cal_params[2];
  2706. struct nphy_iq_est est;
  2707. int ret = 0;
  2708. bool playtone = true;
  2709. int desired = 13;
  2710. b43_nphy_stay_in_carrier_search(dev, 1);
  2711. if (dev->phy.rev < 2)
  2712. b43_nphy_reapply_tx_cal_coeffs(dev);
  2713. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2714. for (i = 0; i < 2; i++) {
  2715. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  2716. cal_gain[i] = cal_params[i].cal_gain;
  2717. }
  2718. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  2719. for (i = 0; i < 2; i++) {
  2720. if (i == 0) {
  2721. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  2722. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  2723. afectl_core = B43_NPHY_AFECTL_C1;
  2724. } else {
  2725. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  2726. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  2727. afectl_core = B43_NPHY_AFECTL_C2;
  2728. }
  2729. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  2730. tmp[2] = b43_phy_read(dev, afectl_core);
  2731. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2732. tmp[4] = b43_phy_read(dev, rfctl[0]);
  2733. tmp[5] = b43_phy_read(dev, rfctl[1]);
  2734. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2735. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  2736. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  2737. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  2738. (1 - i));
  2739. b43_phy_set(dev, afectl_core, 0x0006);
  2740. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  2741. band = b43_current_band(dev->wl);
  2742. if (nphy->rxcalparams & 0xFF000000) {
  2743. if (band == IEEE80211_BAND_5GHZ)
  2744. b43_phy_write(dev, rfctl[0], 0x140);
  2745. else
  2746. b43_phy_write(dev, rfctl[0], 0x110);
  2747. } else {
  2748. if (band == IEEE80211_BAND_5GHZ)
  2749. b43_phy_write(dev, rfctl[0], 0x180);
  2750. else
  2751. b43_phy_write(dev, rfctl[0], 0x120);
  2752. }
  2753. if (band == IEEE80211_BAND_5GHZ)
  2754. b43_phy_write(dev, rfctl[1], 0x148);
  2755. else
  2756. b43_phy_write(dev, rfctl[1], 0x114);
  2757. if (nphy->rxcalparams & 0x10000) {
  2758. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  2759. (i + 1));
  2760. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  2761. (2 - i));
  2762. }
  2763. for (j = 0; j < 4; j++) {
  2764. if (j < 3) {
  2765. cur_lna = lna[j];
  2766. cur_hpf1 = hpf1[j];
  2767. cur_hpf2 = hpf2[j];
  2768. } else {
  2769. if (power[1] > 10000) {
  2770. use = 1;
  2771. cur_hpf = cur_hpf1;
  2772. index = 2;
  2773. } else {
  2774. if (power[0] > 10000) {
  2775. use = 1;
  2776. cur_hpf = cur_hpf1;
  2777. index = 1;
  2778. } else {
  2779. index = 0;
  2780. use = 2;
  2781. cur_hpf = cur_hpf2;
  2782. }
  2783. }
  2784. cur_lna = lna[index];
  2785. cur_hpf1 = hpf1[index];
  2786. cur_hpf2 = hpf2[index];
  2787. cur_hpf += desired - hweight32(power[index]);
  2788. cur_hpf = clamp_val(cur_hpf, 0, 10);
  2789. if (use == 1)
  2790. cur_hpf1 = cur_hpf;
  2791. else
  2792. cur_hpf2 = cur_hpf;
  2793. }
  2794. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  2795. (cur_lna << 2));
  2796. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  2797. false);
  2798. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2799. b43_nphy_stop_playback(dev);
  2800. if (playtone) {
  2801. ret = b43_nphy_tx_tone(dev, 4000,
  2802. (nphy->rxcalparams & 0xFFFF),
  2803. false, false);
  2804. playtone = false;
  2805. } else {
  2806. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  2807. false, false);
  2808. }
  2809. if (ret == 0) {
  2810. if (j < 3) {
  2811. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  2812. false);
  2813. if (i == 0) {
  2814. real = est.i0_pwr;
  2815. imag = est.q0_pwr;
  2816. } else {
  2817. real = est.i1_pwr;
  2818. imag = est.q1_pwr;
  2819. }
  2820. power[i] = ((real + imag) / 1024) + 1;
  2821. } else {
  2822. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  2823. }
  2824. b43_nphy_stop_playback(dev);
  2825. }
  2826. if (ret != 0)
  2827. break;
  2828. }
  2829. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  2830. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  2831. b43_phy_write(dev, rfctl[1], tmp[5]);
  2832. b43_phy_write(dev, rfctl[0], tmp[4]);
  2833. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  2834. b43_phy_write(dev, afectl_core, tmp[2]);
  2835. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  2836. if (ret != 0)
  2837. break;
  2838. }
  2839. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  2840. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2841. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2842. b43_nphy_stay_in_carrier_search(dev, 0);
  2843. return ret;
  2844. }
  2845. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  2846. struct nphy_txgains target, u8 type, bool debug)
  2847. {
  2848. return -1;
  2849. }
  2850. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  2851. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  2852. struct nphy_txgains target, u8 type, bool debug)
  2853. {
  2854. if (dev->phy.rev >= 3)
  2855. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  2856. else
  2857. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  2858. }
  2859. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
  2860. static void b43_nphy_mac_phy_clock_set(struct b43_wldev *dev, bool on)
  2861. {
  2862. u32 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  2863. if (on)
  2864. tmslow |= B43_TMSLOW_MACPHYCLKEN;
  2865. else
  2866. tmslow &= ~B43_TMSLOW_MACPHYCLKEN;
  2867. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  2868. }
  2869. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  2870. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  2871. {
  2872. struct b43_phy *phy = &dev->phy;
  2873. struct b43_phy_n *nphy = phy->n;
  2874. /* u16 buf[16]; it's rev3+ */
  2875. nphy->phyrxchain = mask;
  2876. if (0 /* FIXME clk */)
  2877. return;
  2878. b43_mac_suspend(dev);
  2879. if (nphy->hang_avoid)
  2880. b43_nphy_stay_in_carrier_search(dev, true);
  2881. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  2882. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  2883. if ((mask & 0x3) != 0x3) {
  2884. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  2885. if (dev->phy.rev >= 3) {
  2886. /* TODO */
  2887. }
  2888. } else {
  2889. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  2890. if (dev->phy.rev >= 3) {
  2891. /* TODO */
  2892. }
  2893. }
  2894. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2895. if (nphy->hang_avoid)
  2896. b43_nphy_stay_in_carrier_search(dev, false);
  2897. b43_mac_enable(dev);
  2898. }
  2899. /*
  2900. * Init N-PHY
  2901. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  2902. */
  2903. int b43_phy_initn(struct b43_wldev *dev)
  2904. {
  2905. struct ssb_bus *bus = dev->dev->bus;
  2906. struct b43_phy *phy = &dev->phy;
  2907. struct b43_phy_n *nphy = phy->n;
  2908. u8 tx_pwr_state;
  2909. struct nphy_txgains target;
  2910. u16 tmp;
  2911. enum ieee80211_band tmp2;
  2912. bool do_rssi_cal;
  2913. u16 clip[2];
  2914. bool do_cal = false;
  2915. if ((dev->phy.rev >= 3) &&
  2916. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  2917. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  2918. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  2919. }
  2920. nphy->deaf_count = 0;
  2921. b43_nphy_tables_init(dev);
  2922. nphy->crsminpwr_adjusted = false;
  2923. nphy->noisevars_adjusted = false;
  2924. /* Clear all overrides */
  2925. if (dev->phy.rev >= 3) {
  2926. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  2927. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2928. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  2929. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  2930. } else {
  2931. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2932. }
  2933. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  2934. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  2935. if (dev->phy.rev < 6) {
  2936. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  2937. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  2938. }
  2939. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  2940. ~(B43_NPHY_RFSEQMODE_CAOVER |
  2941. B43_NPHY_RFSEQMODE_TROVER));
  2942. if (dev->phy.rev >= 3)
  2943. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  2944. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  2945. if (dev->phy.rev <= 2) {
  2946. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  2947. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2948. ~B43_NPHY_BPHY_CTL3_SCALE,
  2949. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  2950. }
  2951. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  2952. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  2953. if (bus->sprom.boardflags2_lo & 0x100 ||
  2954. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  2955. bus->boardinfo.type == 0x8B))
  2956. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  2957. else
  2958. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  2959. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  2960. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  2961. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  2962. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  2963. b43_nphy_update_txrx_chain(dev);
  2964. if (phy->rev < 2) {
  2965. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  2966. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  2967. }
  2968. tmp2 = b43_current_band(dev->wl);
  2969. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  2970. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  2971. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  2972. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  2973. nphy->papd_epsilon_offset[0] << 7);
  2974. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  2975. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  2976. nphy->papd_epsilon_offset[1] << 7);
  2977. b43_nphy_int_pa_set_tx_dig_filters(dev);
  2978. } else if (phy->rev >= 5) {
  2979. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  2980. }
  2981. b43_nphy_workarounds(dev);
  2982. /* Reset CCA, in init code it differs a little from standard way */
  2983. b43_nphy_bmac_clock_fgc(dev, 1);
  2984. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  2985. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  2986. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  2987. b43_nphy_bmac_clock_fgc(dev, 0);
  2988. b43_nphy_mac_phy_clock_set(dev, true);
  2989. b43_nphy_pa_override(dev, false);
  2990. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  2991. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2992. b43_nphy_pa_override(dev, true);
  2993. b43_nphy_classifier(dev, 0, 0);
  2994. b43_nphy_read_clip_detection(dev, clip);
  2995. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2996. b43_nphy_bphy_init(dev);
  2997. tx_pwr_state = nphy->txpwrctrl;
  2998. b43_nphy_tx_power_ctrl(dev, false);
  2999. b43_nphy_tx_power_fix(dev);
  3000. /* TODO N PHY TX Power Control Idle TSSI */
  3001. /* TODO N PHY TX Power Control Setup */
  3002. if (phy->rev >= 3) {
  3003. /* TODO */
  3004. } else {
  3005. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  3006. b43_ntab_tx_gain_rev0_1_2);
  3007. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  3008. b43_ntab_tx_gain_rev0_1_2);
  3009. }
  3010. if (nphy->phyrxchain != 3)
  3011. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  3012. if (nphy->mphase_cal_phase_id > 0)
  3013. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  3014. do_rssi_cal = false;
  3015. if (phy->rev >= 3) {
  3016. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3017. do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
  3018. else
  3019. do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
  3020. if (do_rssi_cal)
  3021. b43_nphy_rssi_cal(dev);
  3022. else
  3023. b43_nphy_restore_rssi_cal(dev);
  3024. } else {
  3025. b43_nphy_rssi_cal(dev);
  3026. }
  3027. if (!((nphy->measure_hold & 0x6) != 0)) {
  3028. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3029. do_cal = !nphy->iqcal_chanspec_2G.center_freq;
  3030. else
  3031. do_cal = !nphy->iqcal_chanspec_5G.center_freq;
  3032. if (nphy->mute)
  3033. do_cal = false;
  3034. if (do_cal) {
  3035. target = b43_nphy_get_tx_gains(dev);
  3036. if (nphy->antsel_type == 2)
  3037. b43_nphy_superswitch_init(dev, true);
  3038. if (nphy->perical != 2) {
  3039. b43_nphy_rssi_cal(dev);
  3040. if (phy->rev >= 3) {
  3041. nphy->cal_orig_pwr_idx[0] =
  3042. nphy->txpwrindex[0].index_internal;
  3043. nphy->cal_orig_pwr_idx[1] =
  3044. nphy->txpwrindex[1].index_internal;
  3045. /* TODO N PHY Pre Calibrate TX Gain */
  3046. target = b43_nphy_get_tx_gains(dev);
  3047. }
  3048. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false))
  3049. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  3050. b43_nphy_save_cal(dev);
  3051. } else if (nphy->mphase_cal_phase_id == 0)
  3052. ;/* N PHY Periodic Calibration with arg 3 */
  3053. } else {
  3054. b43_nphy_restore_cal(dev);
  3055. }
  3056. }
  3057. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  3058. b43_nphy_tx_power_ctrl(dev, tx_pwr_state);
  3059. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  3060. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  3061. if (phy->rev >= 3 && phy->rev <= 6)
  3062. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  3063. b43_nphy_tx_lp_fbw(dev);
  3064. if (phy->rev >= 3)
  3065. b43_nphy_spur_workaround(dev);
  3066. return 0;
  3067. }
  3068. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  3069. static void b43_nphy_channel_setup(struct b43_wldev *dev,
  3070. const struct b43_phy_n_sfo_cfg *e,
  3071. struct ieee80211_channel *new_channel)
  3072. {
  3073. struct b43_phy *phy = &dev->phy;
  3074. struct b43_phy_n *nphy = dev->phy.n;
  3075. u16 old_band_5ghz;
  3076. u32 tmp32;
  3077. old_band_5ghz =
  3078. b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  3079. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  3080. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3081. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3082. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  3083. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3084. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  3085. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  3086. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  3087. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3088. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3089. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  3090. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3091. }
  3092. b43_chantab_phy_upload(dev, e);
  3093. if (new_channel->hw_value == 14) {
  3094. b43_nphy_classifier(dev, 2, 0);
  3095. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  3096. } else {
  3097. b43_nphy_classifier(dev, 2, 2);
  3098. if (new_channel->band == IEEE80211_BAND_2GHZ)
  3099. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  3100. }
  3101. if (!nphy->txpwrctrl)
  3102. b43_nphy_tx_power_fix(dev);
  3103. if (dev->phy.rev < 3)
  3104. b43_nphy_adjust_lna_gain_table(dev);
  3105. b43_nphy_tx_lp_fbw(dev);
  3106. if (dev->phy.rev >= 3 && 0) {
  3107. /* TODO */
  3108. }
  3109. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  3110. if (phy->rev >= 3)
  3111. b43_nphy_spur_workaround(dev);
  3112. }
  3113. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  3114. static int b43_nphy_set_channel(struct b43_wldev *dev,
  3115. struct ieee80211_channel *channel,
  3116. enum nl80211_channel_type channel_type)
  3117. {
  3118. struct b43_phy *phy = &dev->phy;
  3119. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2;
  3120. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3;
  3121. u8 tmp;
  3122. if (dev->phy.rev >= 3) {
  3123. tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
  3124. channel->center_freq);
  3125. tabent_r3 = NULL;
  3126. if (!tabent_r3)
  3127. return -ESRCH;
  3128. } else {
  3129. tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
  3130. channel->hw_value);
  3131. if (!tabent_r2)
  3132. return -ESRCH;
  3133. }
  3134. /* Channel is set later in common code, but we need to set it on our
  3135. own to let this function's subcalls work properly. */
  3136. phy->channel = channel->hw_value;
  3137. phy->channel_freq = channel->center_freq;
  3138. if (b43_channel_type_is_40mhz(phy->channel_type) !=
  3139. b43_channel_type_is_40mhz(channel_type))
  3140. ; /* TODO: BMAC BW Set (channel_type) */
  3141. if (channel_type == NL80211_CHAN_HT40PLUS)
  3142. b43_phy_set(dev, B43_NPHY_RXCTL,
  3143. B43_NPHY_RXCTL_BSELU20);
  3144. else if (channel_type == NL80211_CHAN_HT40MINUS)
  3145. b43_phy_mask(dev, B43_NPHY_RXCTL,
  3146. ~B43_NPHY_RXCTL_BSELU20);
  3147. if (dev->phy.rev >= 3) {
  3148. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
  3149. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  3150. /* TODO: PHY Radio2056 Setup (dev, tabent_r3); */
  3151. b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
  3152. } else {
  3153. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
  3154. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  3155. b43_radio_2055_setup(dev, tabent_r2);
  3156. b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
  3157. }
  3158. return 0;
  3159. }
  3160. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  3161. {
  3162. struct b43_phy_n *nphy;
  3163. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  3164. if (!nphy)
  3165. return -ENOMEM;
  3166. dev->phy.n = nphy;
  3167. return 0;
  3168. }
  3169. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  3170. {
  3171. struct b43_phy *phy = &dev->phy;
  3172. struct b43_phy_n *nphy = phy->n;
  3173. memset(nphy, 0, sizeof(*nphy));
  3174. nphy->hang_avoid = (phy->rev == 3 || phy->rev == 4);
  3175. nphy->gain_boost = true; /* this way we follow wl, assume it is true */
  3176. nphy->txrx_chain = 2; /* sth different than 0 and 1 for now */
  3177. nphy->phyrxchain = 3; /* to avoid b43_nphy_set_rx_core_state like wl */
  3178. nphy->perical = 2; /* avoid additional rssi cal on init (like wl) */
  3179. }
  3180. static void b43_nphy_op_free(struct b43_wldev *dev)
  3181. {
  3182. struct b43_phy *phy = &dev->phy;
  3183. struct b43_phy_n *nphy = phy->n;
  3184. kfree(nphy);
  3185. phy->n = NULL;
  3186. }
  3187. static int b43_nphy_op_init(struct b43_wldev *dev)
  3188. {
  3189. return b43_phy_initn(dev);
  3190. }
  3191. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  3192. {
  3193. #if B43_DEBUG
  3194. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  3195. /* OFDM registers are onnly available on A/G-PHYs */
  3196. b43err(dev->wl, "Invalid OFDM PHY access at "
  3197. "0x%04X on N-PHY\n", offset);
  3198. dump_stack();
  3199. }
  3200. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  3201. /* Ext-G registers are only available on G-PHYs */
  3202. b43err(dev->wl, "Invalid EXT-G PHY access at "
  3203. "0x%04X on N-PHY\n", offset);
  3204. dump_stack();
  3205. }
  3206. #endif /* B43_DEBUG */
  3207. }
  3208. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  3209. {
  3210. check_phyreg(dev, reg);
  3211. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3212. return b43_read16(dev, B43_MMIO_PHY_DATA);
  3213. }
  3214. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  3215. {
  3216. check_phyreg(dev, reg);
  3217. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3218. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  3219. }
  3220. static void b43_nphy_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  3221. u16 set)
  3222. {
  3223. check_phyreg(dev, reg);
  3224. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3225. b43_write16(dev, B43_MMIO_PHY_DATA,
  3226. (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
  3227. }
  3228. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  3229. {
  3230. /* Register 1 is a 32-bit register. */
  3231. B43_WARN_ON(reg == 1);
  3232. /* N-PHY needs 0x100 for read access */
  3233. reg |= 0x100;
  3234. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3235. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3236. }
  3237. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  3238. {
  3239. /* Register 1 is a 32-bit register. */
  3240. B43_WARN_ON(reg == 1);
  3241. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3242. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  3243. }
  3244. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  3245. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  3246. bool blocked)
  3247. {
  3248. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  3249. b43err(dev->wl, "MAC not suspended\n");
  3250. if (blocked) {
  3251. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  3252. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  3253. if (dev->phy.rev >= 3) {
  3254. b43_radio_mask(dev, 0x09, ~0x2);
  3255. b43_radio_write(dev, 0x204D, 0);
  3256. b43_radio_write(dev, 0x2053, 0);
  3257. b43_radio_write(dev, 0x2058, 0);
  3258. b43_radio_write(dev, 0x205E, 0);
  3259. b43_radio_mask(dev, 0x2062, ~0xF0);
  3260. b43_radio_write(dev, 0x2064, 0);
  3261. b43_radio_write(dev, 0x304D, 0);
  3262. b43_radio_write(dev, 0x3053, 0);
  3263. b43_radio_write(dev, 0x3058, 0);
  3264. b43_radio_write(dev, 0x305E, 0);
  3265. b43_radio_mask(dev, 0x3062, ~0xF0);
  3266. b43_radio_write(dev, 0x3064, 0);
  3267. }
  3268. } else {
  3269. if (dev->phy.rev >= 3) {
  3270. b43_radio_init2056(dev);
  3271. b43_switch_channel(dev, dev->phy.channel);
  3272. } else {
  3273. b43_radio_init2055(dev);
  3274. }
  3275. }
  3276. }
  3277. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  3278. {
  3279. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  3280. on ? 0 : 0x7FFF);
  3281. }
  3282. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  3283. unsigned int new_channel)
  3284. {
  3285. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  3286. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  3287. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3288. if ((new_channel < 1) || (new_channel > 14))
  3289. return -EINVAL;
  3290. } else {
  3291. if (new_channel > 200)
  3292. return -EINVAL;
  3293. }
  3294. return b43_nphy_set_channel(dev, channel, channel_type);
  3295. }
  3296. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  3297. {
  3298. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3299. return 1;
  3300. return 36;
  3301. }
  3302. const struct b43_phy_operations b43_phyops_n = {
  3303. .allocate = b43_nphy_op_allocate,
  3304. .free = b43_nphy_op_free,
  3305. .prepare_structs = b43_nphy_op_prepare_structs,
  3306. .init = b43_nphy_op_init,
  3307. .phy_read = b43_nphy_op_read,
  3308. .phy_write = b43_nphy_op_write,
  3309. .phy_maskset = b43_nphy_op_maskset,
  3310. .radio_read = b43_nphy_op_radio_read,
  3311. .radio_write = b43_nphy_op_radio_write,
  3312. .software_rfkill = b43_nphy_op_software_rfkill,
  3313. .switch_analog = b43_nphy_op_switch_analog,
  3314. .switch_channel = b43_nphy_op_switch_channel,
  3315. .get_default_chan = b43_nphy_op_get_default_chan,
  3316. .recalc_txpower = b43_nphy_op_recalc_txpower,
  3317. .adjust_txpower = b43_nphy_op_adjust_txpower,
  3318. };