sata_sil24.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/blkdev.h>
  23. #include <linux/delay.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <scsi/scsi_host.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <linux/libata.h>
  30. #define DRV_NAME "sata_sil24"
  31. #define DRV_VERSION "1.0"
  32. /*
  33. * Port request block (PRB) 32 bytes
  34. */
  35. struct sil24_prb {
  36. __le16 ctrl;
  37. __le16 prot;
  38. __le32 rx_cnt;
  39. u8 fis[6 * 4];
  40. };
  41. /*
  42. * Scatter gather entry (SGE) 16 bytes
  43. */
  44. struct sil24_sge {
  45. __le64 addr;
  46. __le32 cnt;
  47. __le32 flags;
  48. };
  49. /*
  50. * Port multiplier
  51. */
  52. struct sil24_port_multiplier {
  53. __le32 diag;
  54. __le32 sactive;
  55. };
  56. enum {
  57. SIL24_HOST_BAR = 0,
  58. SIL24_PORT_BAR = 2,
  59. /*
  60. * Global controller registers (128 bytes @ BAR0)
  61. */
  62. /* 32 bit regs */
  63. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  64. HOST_CTRL = 0x40,
  65. HOST_IRQ_STAT = 0x44,
  66. HOST_PHY_CFG = 0x48,
  67. HOST_BIST_CTRL = 0x50,
  68. HOST_BIST_PTRN = 0x54,
  69. HOST_BIST_STAT = 0x58,
  70. HOST_MEM_BIST_STAT = 0x5c,
  71. HOST_FLASH_CMD = 0x70,
  72. /* 8 bit regs */
  73. HOST_FLASH_DATA = 0x74,
  74. HOST_TRANSITION_DETECT = 0x75,
  75. HOST_GPIO_CTRL = 0x76,
  76. HOST_I2C_ADDR = 0x78, /* 32 bit */
  77. HOST_I2C_DATA = 0x7c,
  78. HOST_I2C_XFER_CNT = 0x7e,
  79. HOST_I2C_CTRL = 0x7f,
  80. /* HOST_SLOT_STAT bits */
  81. HOST_SSTAT_ATTN = (1 << 31),
  82. /* HOST_CTRL bits */
  83. HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
  84. HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
  85. HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
  86. HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
  87. HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
  88. HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
  89. /*
  90. * Port registers
  91. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  92. */
  93. PORT_REGS_SIZE = 0x2000,
  94. PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
  95. PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
  96. PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
  97. PORT_PMP_STATUS = 0x0000, /* port device status offset */
  98. PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
  99. PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
  100. /* 32 bit regs */
  101. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  102. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  103. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  104. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  105. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  106. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  107. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  108. PORT_CMD_ERR = 0x1024, /* command error number */
  109. PORT_FIS_CFG = 0x1028,
  110. PORT_FIFO_THRES = 0x102c,
  111. /* 16 bit regs */
  112. PORT_DECODE_ERR_CNT = 0x1040,
  113. PORT_DECODE_ERR_THRESH = 0x1042,
  114. PORT_CRC_ERR_CNT = 0x1044,
  115. PORT_CRC_ERR_THRESH = 0x1046,
  116. PORT_HSHK_ERR_CNT = 0x1048,
  117. PORT_HSHK_ERR_THRESH = 0x104a,
  118. /* 32 bit regs */
  119. PORT_PHY_CFG = 0x1050,
  120. PORT_SLOT_STAT = 0x1800,
  121. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  122. PORT_CONTEXT = 0x1e04,
  123. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  124. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  125. PORT_SCONTROL = 0x1f00,
  126. PORT_SSTATUS = 0x1f04,
  127. PORT_SERROR = 0x1f08,
  128. PORT_SACTIVE = 0x1f0c,
  129. /* PORT_CTRL_STAT bits */
  130. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  131. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  132. PORT_CS_INIT = (1 << 2), /* port initialize */
  133. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  134. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  135. PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
  136. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  137. PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
  138. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  139. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  140. /* bits[11:0] are masked */
  141. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  142. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  143. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  144. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  145. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  146. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  147. PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
  148. PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
  149. PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
  150. PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
  151. PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
  152. PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
  153. DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
  154. PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
  155. PORT_IRQ_UNK_FIS,
  156. /* bits[27:16] are unmasked (raw) */
  157. PORT_IRQ_RAW_SHIFT = 16,
  158. PORT_IRQ_MASKED_MASK = 0x7ff,
  159. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  160. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  161. PORT_IRQ_STEER_SHIFT = 30,
  162. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  163. /* PORT_CMD_ERR constants */
  164. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  165. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  166. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  167. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  168. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  169. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  170. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  171. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  172. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  173. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  174. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  175. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  176. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  177. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  178. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  179. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  180. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  181. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  182. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  183. PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
  184. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  185. PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
  186. /* bits of PRB control field */
  187. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  188. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  189. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  190. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  191. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  192. /* PRB protocol field */
  193. PRB_PROT_PACKET = (1 << 0),
  194. PRB_PROT_TCQ = (1 << 1),
  195. PRB_PROT_NCQ = (1 << 2),
  196. PRB_PROT_READ = (1 << 3),
  197. PRB_PROT_WRITE = (1 << 4),
  198. PRB_PROT_TRANSPARENT = (1 << 5),
  199. /*
  200. * Other constants
  201. */
  202. SGE_TRM = (1 << 31), /* Last SGE in chain */
  203. SGE_LNK = (1 << 30), /* linked list
  204. Points to SGT, not SGE */
  205. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  206. data address ignored */
  207. SIL24_MAX_CMDS = 31,
  208. /* board id */
  209. BID_SIL3124 = 0,
  210. BID_SIL3132 = 1,
  211. BID_SIL3131 = 2,
  212. /* host flags */
  213. SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  214. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  215. ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA,
  216. SIL24_COMMON_LFLAGS = ATA_LFLAG_SKIP_D2H_BSY,
  217. SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
  218. IRQ_STAT_4PORTS = 0xf,
  219. };
  220. struct sil24_ata_block {
  221. struct sil24_prb prb;
  222. struct sil24_sge sge[LIBATA_MAX_PRD];
  223. };
  224. struct sil24_atapi_block {
  225. struct sil24_prb prb;
  226. u8 cdb[16];
  227. struct sil24_sge sge[LIBATA_MAX_PRD - 1];
  228. };
  229. union sil24_cmd_block {
  230. struct sil24_ata_block ata;
  231. struct sil24_atapi_block atapi;
  232. };
  233. static struct sil24_cerr_info {
  234. unsigned int err_mask, action;
  235. const char *desc;
  236. } sil24_cerr_db[] = {
  237. [0] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  238. "device error" },
  239. [PORT_CERR_DEV] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  240. "device error via D2H FIS" },
  241. [PORT_CERR_SDB] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  242. "device error via SDB FIS" },
  243. [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
  244. "error in data FIS" },
  245. [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
  246. "failed to transmit command FIS" },
  247. [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  248. "protocol mismatch" },
  249. [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  250. "data directon mismatch" },
  251. [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  252. "ran out of SGEs while writing" },
  253. [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  254. "ran out of SGEs while reading" },
  255. [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  256. "invalid data directon for ATAPI CDB" },
  257. [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
  258. "SGT no on qword boundary" },
  259. [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  260. "PCI target abort while fetching SGT" },
  261. [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  262. "PCI master abort while fetching SGT" },
  263. [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  264. "PCI parity error while fetching SGT" },
  265. [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
  266. "PRB not on qword boundary" },
  267. [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  268. "PCI target abort while fetching PRB" },
  269. [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  270. "PCI master abort while fetching PRB" },
  271. [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  272. "PCI parity error while fetching PRB" },
  273. [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  274. "undefined error while transferring data" },
  275. [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  276. "PCI target abort while transferring data" },
  277. [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  278. "PCI master abort while transferring data" },
  279. [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  280. "PCI parity error while transferring data" },
  281. [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  282. "FIS received while sending service FIS" },
  283. };
  284. /*
  285. * ap->private_data
  286. *
  287. * The preview driver always returned 0 for status. We emulate it
  288. * here from the previous interrupt.
  289. */
  290. struct sil24_port_priv {
  291. union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  292. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  293. struct ata_taskfile tf; /* Cached taskfile registers */
  294. };
  295. static void sil24_dev_config(struct ata_device *dev);
  296. static u8 sil24_check_status(struct ata_port *ap);
  297. static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val);
  298. static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
  299. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  300. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  301. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
  302. static void sil24_irq_clear(struct ata_port *ap);
  303. static void sil24_freeze(struct ata_port *ap);
  304. static void sil24_thaw(struct ata_port *ap);
  305. static void sil24_error_handler(struct ata_port *ap);
  306. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
  307. static int sil24_port_start(struct ata_port *ap);
  308. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  309. #ifdef CONFIG_PM
  310. static int sil24_pci_device_resume(struct pci_dev *pdev);
  311. #endif
  312. static const struct pci_device_id sil24_pci_tbl[] = {
  313. { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
  314. { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
  315. { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
  316. { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
  317. { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
  318. { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
  319. { } /* terminate list */
  320. };
  321. static struct pci_driver sil24_pci_driver = {
  322. .name = DRV_NAME,
  323. .id_table = sil24_pci_tbl,
  324. .probe = sil24_init_one,
  325. .remove = ata_pci_remove_one,
  326. #ifdef CONFIG_PM
  327. .suspend = ata_pci_device_suspend,
  328. .resume = sil24_pci_device_resume,
  329. #endif
  330. };
  331. static struct scsi_host_template sil24_sht = {
  332. .module = THIS_MODULE,
  333. .name = DRV_NAME,
  334. .ioctl = ata_scsi_ioctl,
  335. .queuecommand = ata_scsi_queuecmd,
  336. .change_queue_depth = ata_scsi_change_queue_depth,
  337. .can_queue = SIL24_MAX_CMDS,
  338. .this_id = ATA_SHT_THIS_ID,
  339. .sg_tablesize = LIBATA_MAX_PRD,
  340. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  341. .emulated = ATA_SHT_EMULATED,
  342. .use_clustering = ATA_SHT_USE_CLUSTERING,
  343. .proc_name = DRV_NAME,
  344. .dma_boundary = ATA_DMA_BOUNDARY,
  345. .slave_configure = ata_scsi_slave_config,
  346. .slave_destroy = ata_scsi_slave_destroy,
  347. .bios_param = ata_std_bios_param,
  348. };
  349. static const struct ata_port_operations sil24_ops = {
  350. .dev_config = sil24_dev_config,
  351. .check_status = sil24_check_status,
  352. .check_altstatus = sil24_check_status,
  353. .dev_select = ata_noop_dev_select,
  354. .tf_read = sil24_tf_read,
  355. .qc_prep = sil24_qc_prep,
  356. .qc_issue = sil24_qc_issue,
  357. .irq_clear = sil24_irq_clear,
  358. .scr_read = sil24_scr_read,
  359. .scr_write = sil24_scr_write,
  360. .freeze = sil24_freeze,
  361. .thaw = sil24_thaw,
  362. .error_handler = sil24_error_handler,
  363. .post_internal_cmd = sil24_post_internal_cmd,
  364. .port_start = sil24_port_start,
  365. };
  366. /*
  367. * Use bits 30-31 of port_flags to encode available port numbers.
  368. * Current maxium is 4.
  369. */
  370. #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
  371. #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
  372. static const struct ata_port_info sil24_port_info[] = {
  373. /* sil_3124 */
  374. {
  375. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
  376. SIL24_FLAG_PCIX_IRQ_WOC,
  377. .link_flags = SIL24_COMMON_LFLAGS,
  378. .pio_mask = 0x1f, /* pio0-4 */
  379. .mwdma_mask = 0x07, /* mwdma0-2 */
  380. .udma_mask = ATA_UDMA5, /* udma0-5 */
  381. .port_ops = &sil24_ops,
  382. },
  383. /* sil_3132 */
  384. {
  385. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
  386. .link_flags = SIL24_COMMON_LFLAGS,
  387. .pio_mask = 0x1f, /* pio0-4 */
  388. .mwdma_mask = 0x07, /* mwdma0-2 */
  389. .udma_mask = ATA_UDMA5, /* udma0-5 */
  390. .port_ops = &sil24_ops,
  391. },
  392. /* sil_3131/sil_3531 */
  393. {
  394. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
  395. .link_flags = SIL24_COMMON_LFLAGS,
  396. .pio_mask = 0x1f, /* pio0-4 */
  397. .mwdma_mask = 0x07, /* mwdma0-2 */
  398. .udma_mask = ATA_UDMA5, /* udma0-5 */
  399. .port_ops = &sil24_ops,
  400. },
  401. };
  402. static int sil24_tag(int tag)
  403. {
  404. if (unlikely(ata_tag_internal(tag)))
  405. return 0;
  406. return tag;
  407. }
  408. static void sil24_dev_config(struct ata_device *dev)
  409. {
  410. void __iomem *port = dev->link->ap->ioaddr.cmd_addr;
  411. if (dev->cdb_len == 16)
  412. writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
  413. else
  414. writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
  415. }
  416. static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
  417. {
  418. void __iomem *port = ap->ioaddr.cmd_addr;
  419. struct sil24_prb __iomem *prb;
  420. u8 fis[6 * 4];
  421. prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
  422. memcpy_fromio(fis, prb->fis, sizeof(fis));
  423. ata_tf_from_fis(fis, tf);
  424. }
  425. static u8 sil24_check_status(struct ata_port *ap)
  426. {
  427. struct sil24_port_priv *pp = ap->private_data;
  428. return pp->tf.command;
  429. }
  430. static int sil24_scr_map[] = {
  431. [SCR_CONTROL] = 0,
  432. [SCR_STATUS] = 1,
  433. [SCR_ERROR] = 2,
  434. [SCR_ACTIVE] = 3,
  435. };
  436. static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
  437. {
  438. void __iomem *scr_addr = ap->ioaddr.scr_addr;
  439. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  440. void __iomem *addr;
  441. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  442. *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  443. return 0;
  444. }
  445. return -EINVAL;
  446. }
  447. static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
  448. {
  449. void __iomem *scr_addr = ap->ioaddr.scr_addr;
  450. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  451. void __iomem *addr;
  452. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  453. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  454. return 0;
  455. }
  456. return -EINVAL;
  457. }
  458. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  459. {
  460. struct sil24_port_priv *pp = ap->private_data;
  461. *tf = pp->tf;
  462. }
  463. static int sil24_init_port(struct ata_port *ap)
  464. {
  465. void __iomem *port = ap->ioaddr.cmd_addr;
  466. u32 tmp;
  467. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  468. ata_wait_register(port + PORT_CTRL_STAT,
  469. PORT_CS_INIT, PORT_CS_INIT, 10, 100);
  470. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  471. PORT_CS_RDY, 0, 10, 100);
  472. if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY)
  473. return -EIO;
  474. return 0;
  475. }
  476. static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
  477. const struct ata_taskfile *tf,
  478. int is_cmd, u32 ctrl,
  479. unsigned long timeout_msec)
  480. {
  481. void __iomem *port = ap->ioaddr.cmd_addr;
  482. struct sil24_port_priv *pp = ap->private_data;
  483. struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
  484. dma_addr_t paddr = pp->cmd_block_dma;
  485. u32 irq_enabled, irq_mask, irq_stat;
  486. int rc;
  487. prb->ctrl = cpu_to_le16(ctrl);
  488. ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
  489. /* temporarily plug completion and error interrupts */
  490. irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
  491. writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
  492. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  493. writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
  494. irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
  495. irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
  496. 10, timeout_msec);
  497. writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
  498. irq_stat >>= PORT_IRQ_RAW_SHIFT;
  499. if (irq_stat & PORT_IRQ_COMPLETE)
  500. rc = 0;
  501. else {
  502. /* force port into known state */
  503. sil24_init_port(ap);
  504. if (irq_stat & PORT_IRQ_ERROR)
  505. rc = -EIO;
  506. else
  507. rc = -EBUSY;
  508. }
  509. /* restore IRQ enabled */
  510. writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
  511. return rc;
  512. }
  513. static int sil24_do_softreset(struct ata_link *link, unsigned int *class,
  514. int pmp, unsigned long deadline)
  515. {
  516. struct ata_port *ap = link->ap;
  517. unsigned long timeout_msec = 0;
  518. struct ata_taskfile tf;
  519. const char *reason;
  520. int rc;
  521. DPRINTK("ENTER\n");
  522. if (ata_link_offline(link)) {
  523. DPRINTK("PHY reports no device\n");
  524. *class = ATA_DEV_NONE;
  525. goto out;
  526. }
  527. /* put the port into known state */
  528. if (sil24_init_port(ap)) {
  529. reason ="port not ready";
  530. goto err;
  531. }
  532. /* do SRST */
  533. if (time_after(deadline, jiffies))
  534. timeout_msec = jiffies_to_msecs(deadline - jiffies);
  535. ata_tf_init(link->device, &tf); /* doesn't really matter */
  536. rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
  537. timeout_msec);
  538. if (rc == -EBUSY) {
  539. reason = "timeout";
  540. goto err;
  541. } else if (rc) {
  542. reason = "SRST command error";
  543. goto err;
  544. }
  545. sil24_read_tf(ap, 0, &tf);
  546. *class = ata_dev_classify(&tf);
  547. if (*class == ATA_DEV_UNKNOWN)
  548. *class = ATA_DEV_NONE;
  549. out:
  550. DPRINTK("EXIT, class=%u\n", *class);
  551. return 0;
  552. err:
  553. ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
  554. return -EIO;
  555. }
  556. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  557. unsigned long deadline)
  558. {
  559. return sil24_do_softreset(link, class, 0, deadline);
  560. }
  561. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  562. unsigned long deadline)
  563. {
  564. struct ata_port *ap = link->ap;
  565. void __iomem *port = ap->ioaddr.cmd_addr;
  566. const char *reason;
  567. int tout_msec, rc;
  568. u32 tmp;
  569. /* sil24 does the right thing(tm) without any protection */
  570. sata_set_spd(link);
  571. tout_msec = 100;
  572. if (ata_link_online(link))
  573. tout_msec = 5000;
  574. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  575. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  576. PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, tout_msec);
  577. /* SStatus oscillates between zero and valid status after
  578. * DEV_RST, debounce it.
  579. */
  580. rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
  581. if (rc) {
  582. reason = "PHY debouncing failed";
  583. goto err;
  584. }
  585. if (tmp & PORT_CS_DEV_RST) {
  586. if (ata_link_offline(link))
  587. return 0;
  588. reason = "link not ready";
  589. goto err;
  590. }
  591. /* Sil24 doesn't store signature FIS after hardreset, so we
  592. * can't wait for BSY to clear. Some devices take a long time
  593. * to get ready and those devices will choke if we don't wait
  594. * for BSY clearance here. Tell libata to perform follow-up
  595. * softreset.
  596. */
  597. return -EAGAIN;
  598. err:
  599. ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
  600. return -EIO;
  601. }
  602. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  603. struct sil24_sge *sge)
  604. {
  605. struct scatterlist *sg;
  606. ata_for_each_sg(sg, qc) {
  607. sge->addr = cpu_to_le64(sg_dma_address(sg));
  608. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  609. if (ata_sg_is_last(sg, qc))
  610. sge->flags = cpu_to_le32(SGE_TRM);
  611. else
  612. sge->flags = 0;
  613. sge++;
  614. }
  615. }
  616. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  617. {
  618. struct ata_port *ap = qc->ap;
  619. struct sil24_port_priv *pp = ap->private_data;
  620. union sil24_cmd_block *cb;
  621. struct sil24_prb *prb;
  622. struct sil24_sge *sge;
  623. u16 ctrl = 0;
  624. cb = &pp->cmd_block[sil24_tag(qc->tag)];
  625. switch (qc->tf.protocol) {
  626. case ATA_PROT_PIO:
  627. case ATA_PROT_DMA:
  628. case ATA_PROT_NCQ:
  629. case ATA_PROT_NODATA:
  630. prb = &cb->ata.prb;
  631. sge = cb->ata.sge;
  632. break;
  633. case ATA_PROT_ATAPI:
  634. case ATA_PROT_ATAPI_DMA:
  635. case ATA_PROT_ATAPI_NODATA:
  636. prb = &cb->atapi.prb;
  637. sge = cb->atapi.sge;
  638. memset(cb->atapi.cdb, 0, 32);
  639. memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
  640. if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
  641. if (qc->tf.flags & ATA_TFLAG_WRITE)
  642. ctrl = PRB_CTRL_PACKET_WRITE;
  643. else
  644. ctrl = PRB_CTRL_PACKET_READ;
  645. }
  646. break;
  647. default:
  648. prb = NULL; /* shut up, gcc */
  649. sge = NULL;
  650. BUG();
  651. }
  652. prb->ctrl = cpu_to_le16(ctrl);
  653. ata_tf_to_fis(&qc->tf, 0, 1, prb->fis);
  654. if (qc->flags & ATA_QCFLAG_DMAMAP)
  655. sil24_fill_sg(qc, sge);
  656. }
  657. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
  658. {
  659. struct ata_port *ap = qc->ap;
  660. struct sil24_port_priv *pp = ap->private_data;
  661. void __iomem *port = ap->ioaddr.cmd_addr;
  662. unsigned int tag = sil24_tag(qc->tag);
  663. dma_addr_t paddr;
  664. void __iomem *activate;
  665. paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
  666. activate = port + PORT_CMD_ACTIVATE + tag * 8;
  667. writel((u32)paddr, activate);
  668. writel((u64)paddr >> 32, activate + 4);
  669. return 0;
  670. }
  671. static void sil24_irq_clear(struct ata_port *ap)
  672. {
  673. /* unused */
  674. }
  675. static void sil24_freeze(struct ata_port *ap)
  676. {
  677. void __iomem *port = ap->ioaddr.cmd_addr;
  678. /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
  679. * PORT_IRQ_ENABLE instead.
  680. */
  681. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  682. }
  683. static void sil24_thaw(struct ata_port *ap)
  684. {
  685. void __iomem *port = ap->ioaddr.cmd_addr;
  686. u32 tmp;
  687. /* clear IRQ */
  688. tmp = readl(port + PORT_IRQ_STAT);
  689. writel(tmp, port + PORT_IRQ_STAT);
  690. /* turn IRQ back on */
  691. writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
  692. }
  693. static void sil24_error_intr(struct ata_port *ap)
  694. {
  695. void __iomem *port = ap->ioaddr.cmd_addr;
  696. struct sil24_port_priv *pp = ap->private_data;
  697. struct ata_eh_info *ehi = &ap->link.eh_info;
  698. int freeze = 0;
  699. u32 irq_stat;
  700. /* on error, we need to clear IRQ explicitly */
  701. irq_stat = readl(port + PORT_IRQ_STAT);
  702. writel(irq_stat, port + PORT_IRQ_STAT);
  703. /* first, analyze and record host port events */
  704. ata_ehi_clear_desc(ehi);
  705. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  706. if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
  707. ata_ehi_hotplugged(ehi);
  708. ata_ehi_push_desc(ehi, "%s",
  709. irq_stat & PORT_IRQ_PHYRDY_CHG ?
  710. "PHY RDY changed" : "device exchanged");
  711. freeze = 1;
  712. }
  713. if (irq_stat & PORT_IRQ_UNK_FIS) {
  714. ehi->err_mask |= AC_ERR_HSM;
  715. ehi->action |= ATA_EH_SOFTRESET;
  716. ata_ehi_push_desc(ehi, "unknown FIS");
  717. freeze = 1;
  718. }
  719. /* deal with command error */
  720. if (irq_stat & PORT_IRQ_ERROR) {
  721. struct sil24_cerr_info *ci = NULL;
  722. unsigned int err_mask = 0, action = 0;
  723. struct ata_queued_cmd *qc;
  724. u32 cerr;
  725. /* analyze CMD_ERR */
  726. cerr = readl(port + PORT_CMD_ERR);
  727. if (cerr < ARRAY_SIZE(sil24_cerr_db))
  728. ci = &sil24_cerr_db[cerr];
  729. if (ci && ci->desc) {
  730. err_mask |= ci->err_mask;
  731. action |= ci->action;
  732. ata_ehi_push_desc(ehi, "%s", ci->desc);
  733. } else {
  734. err_mask |= AC_ERR_OTHER;
  735. action |= ATA_EH_SOFTRESET;
  736. ata_ehi_push_desc(ehi, "unknown command error %d",
  737. cerr);
  738. }
  739. /* record error info */
  740. qc = ata_qc_from_tag(ap, ap->link.active_tag);
  741. if (qc) {
  742. sil24_read_tf(ap, qc->tag, &pp->tf);
  743. qc->err_mask |= err_mask;
  744. } else
  745. ehi->err_mask |= err_mask;
  746. ehi->action |= action;
  747. }
  748. /* freeze or abort */
  749. if (freeze)
  750. ata_port_freeze(ap);
  751. else
  752. ata_port_abort(ap);
  753. }
  754. static void sil24_finish_qc(struct ata_queued_cmd *qc)
  755. {
  756. struct ata_port *ap = qc->ap;
  757. struct sil24_port_priv *pp = ap->private_data;
  758. if (qc->flags & ATA_QCFLAG_RESULT_TF)
  759. sil24_read_tf(ap, qc->tag, &pp->tf);
  760. }
  761. static inline void sil24_host_intr(struct ata_port *ap)
  762. {
  763. void __iomem *port = ap->ioaddr.cmd_addr;
  764. u32 slot_stat, qc_active;
  765. int rc;
  766. /* If PCIX_IRQ_WOC, there's an inherent race window between
  767. * clearing IRQ pending status and reading PORT_SLOT_STAT
  768. * which may cause spurious interrupts afterwards. This is
  769. * unavoidable and much better than losing interrupts which
  770. * happens if IRQ pending is cleared after reading
  771. * PORT_SLOT_STAT.
  772. */
  773. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  774. writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
  775. slot_stat = readl(port + PORT_SLOT_STAT);
  776. if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
  777. sil24_error_intr(ap);
  778. return;
  779. }
  780. qc_active = slot_stat & ~HOST_SSTAT_ATTN;
  781. rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
  782. if (rc > 0)
  783. return;
  784. if (rc < 0) {
  785. struct ata_eh_info *ehi = &ap->link.eh_info;
  786. ehi->err_mask |= AC_ERR_HSM;
  787. ehi->action |= ATA_EH_SOFTRESET;
  788. ata_port_freeze(ap);
  789. return;
  790. }
  791. /* spurious interrupts are expected if PCIX_IRQ_WOC */
  792. if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
  793. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  794. "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
  795. slot_stat, ap->link.active_tag, ap->link.sactive);
  796. }
  797. static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
  798. {
  799. struct ata_host *host = dev_instance;
  800. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  801. unsigned handled = 0;
  802. u32 status;
  803. int i;
  804. status = readl(host_base + HOST_IRQ_STAT);
  805. if (status == 0xffffffff) {
  806. printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
  807. "PCI fault or device removal?\n");
  808. goto out;
  809. }
  810. if (!(status & IRQ_STAT_4PORTS))
  811. goto out;
  812. spin_lock(&host->lock);
  813. for (i = 0; i < host->n_ports; i++)
  814. if (status & (1 << i)) {
  815. struct ata_port *ap = host->ports[i];
  816. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  817. sil24_host_intr(ap);
  818. handled++;
  819. } else
  820. printk(KERN_ERR DRV_NAME
  821. ": interrupt from disabled port %d\n", i);
  822. }
  823. spin_unlock(&host->lock);
  824. out:
  825. return IRQ_RETVAL(handled);
  826. }
  827. static void sil24_error_handler(struct ata_port *ap)
  828. {
  829. struct ata_eh_context *ehc = &ap->link.eh_context;
  830. if (sil24_init_port(ap)) {
  831. ata_eh_freeze_port(ap);
  832. ehc->i.action |= ATA_EH_HARDRESET;
  833. }
  834. /* perform recovery */
  835. ata_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
  836. ata_std_postreset);
  837. }
  838. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
  839. {
  840. struct ata_port *ap = qc->ap;
  841. /* make DMA engine forget about the failed command */
  842. if (qc->flags & ATA_QCFLAG_FAILED)
  843. sil24_init_port(ap);
  844. }
  845. static int sil24_port_start(struct ata_port *ap)
  846. {
  847. struct device *dev = ap->host->dev;
  848. struct sil24_port_priv *pp;
  849. union sil24_cmd_block *cb;
  850. size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
  851. dma_addr_t cb_dma;
  852. int rc;
  853. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  854. if (!pp)
  855. return -ENOMEM;
  856. pp->tf.command = ATA_DRDY;
  857. cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  858. if (!cb)
  859. return -ENOMEM;
  860. memset(cb, 0, cb_size);
  861. rc = ata_pad_alloc(ap, dev);
  862. if (rc)
  863. return rc;
  864. pp->cmd_block = cb;
  865. pp->cmd_block_dma = cb_dma;
  866. ap->private_data = pp;
  867. return 0;
  868. }
  869. static void sil24_init_controller(struct ata_host *host)
  870. {
  871. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  872. void __iomem *port_base = host->iomap[SIL24_PORT_BAR];
  873. u32 tmp;
  874. int i;
  875. /* GPIO off */
  876. writel(0, host_base + HOST_FLASH_CMD);
  877. /* clear global reset & mask interrupts during initialization */
  878. writel(0, host_base + HOST_CTRL);
  879. /* init ports */
  880. for (i = 0; i < host->n_ports; i++) {
  881. void __iomem *port = port_base + i * PORT_REGS_SIZE;
  882. /* Initial PHY setting */
  883. writel(0x20c, port + PORT_PHY_CFG);
  884. /* Clear port RST */
  885. tmp = readl(port + PORT_CTRL_STAT);
  886. if (tmp & PORT_CS_PORT_RST) {
  887. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  888. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  889. PORT_CS_PORT_RST,
  890. PORT_CS_PORT_RST, 10, 100);
  891. if (tmp & PORT_CS_PORT_RST)
  892. dev_printk(KERN_ERR, host->dev,
  893. "failed to clear port RST\n");
  894. }
  895. /* Configure IRQ WoC */
  896. if (host->ports[0]->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  897. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
  898. else
  899. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  900. /* Zero error counters. */
  901. writel(0x8000, port + PORT_DECODE_ERR_THRESH);
  902. writel(0x8000, port + PORT_CRC_ERR_THRESH);
  903. writel(0x8000, port + PORT_HSHK_ERR_THRESH);
  904. writel(0x0000, port + PORT_DECODE_ERR_CNT);
  905. writel(0x0000, port + PORT_CRC_ERR_CNT);
  906. writel(0x0000, port + PORT_HSHK_ERR_CNT);
  907. /* Always use 64bit activation */
  908. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
  909. /* Clear port multiplier enable and resume bits */
  910. writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME,
  911. port + PORT_CTRL_CLR);
  912. }
  913. /* Turn on interrupts */
  914. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  915. }
  916. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  917. {
  918. static int printed_version = 0;
  919. struct ata_port_info pi = sil24_port_info[ent->driver_data];
  920. const struct ata_port_info *ppi[] = { &pi, NULL };
  921. void __iomem * const *iomap;
  922. struct ata_host *host;
  923. int i, rc;
  924. u32 tmp;
  925. if (!printed_version++)
  926. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  927. /* acquire resources */
  928. rc = pcim_enable_device(pdev);
  929. if (rc)
  930. return rc;
  931. rc = pcim_iomap_regions(pdev,
  932. (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
  933. DRV_NAME);
  934. if (rc)
  935. return rc;
  936. iomap = pcim_iomap_table(pdev);
  937. /* apply workaround for completion IRQ loss on PCI-X errata */
  938. if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
  939. tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
  940. if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
  941. dev_printk(KERN_INFO, &pdev->dev,
  942. "Applying completion IRQ loss on PCI-X "
  943. "errata fix\n");
  944. else
  945. pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
  946. }
  947. /* allocate and fill host */
  948. host = ata_host_alloc_pinfo(&pdev->dev, ppi,
  949. SIL24_FLAG2NPORTS(ppi[0]->flags));
  950. if (!host)
  951. return -ENOMEM;
  952. host->iomap = iomap;
  953. for (i = 0; i < host->n_ports; i++) {
  954. void __iomem *port = iomap[SIL24_PORT_BAR] + i * PORT_REGS_SIZE;
  955. host->ports[i]->ioaddr.cmd_addr = port;
  956. host->ports[i]->ioaddr.scr_addr = port + PORT_SCONTROL;
  957. ata_std_ports(&host->ports[i]->ioaddr);
  958. }
  959. /* configure and activate the device */
  960. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  961. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  962. if (rc) {
  963. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  964. if (rc) {
  965. dev_printk(KERN_ERR, &pdev->dev,
  966. "64-bit DMA enable failed\n");
  967. return rc;
  968. }
  969. }
  970. } else {
  971. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  972. if (rc) {
  973. dev_printk(KERN_ERR, &pdev->dev,
  974. "32-bit DMA enable failed\n");
  975. return rc;
  976. }
  977. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  978. if (rc) {
  979. dev_printk(KERN_ERR, &pdev->dev,
  980. "32-bit consistent DMA enable failed\n");
  981. return rc;
  982. }
  983. }
  984. sil24_init_controller(host);
  985. pci_set_master(pdev);
  986. return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
  987. &sil24_sht);
  988. }
  989. #ifdef CONFIG_PM
  990. static int sil24_pci_device_resume(struct pci_dev *pdev)
  991. {
  992. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  993. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  994. int rc;
  995. rc = ata_pci_device_do_resume(pdev);
  996. if (rc)
  997. return rc;
  998. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
  999. writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
  1000. sil24_init_controller(host);
  1001. ata_host_resume(host);
  1002. return 0;
  1003. }
  1004. #endif
  1005. static int __init sil24_init(void)
  1006. {
  1007. return pci_register_driver(&sil24_pci_driver);
  1008. }
  1009. static void __exit sil24_exit(void)
  1010. {
  1011. pci_unregister_driver(&sil24_pci_driver);
  1012. }
  1013. MODULE_AUTHOR("Tejun Heo");
  1014. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  1015. MODULE_LICENSE("GPL");
  1016. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
  1017. module_init(sil24_init);
  1018. module_exit(sil24_exit);