pata_icside.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668
  1. #include <linux/kernel.h>
  2. #include <linux/module.h>
  3. #include <linux/init.h>
  4. #include <linux/blkdev.h>
  5. #include <scsi/scsi_host.h>
  6. #include <linux/ata.h>
  7. #include <linux/libata.h>
  8. #include <asm/dma.h>
  9. #include <asm/ecard.h>
  10. #define DRV_NAME "pata_icside"
  11. #define ICS_IDENT_OFFSET 0x2280
  12. #define ICS_ARCIN_V5_INTRSTAT 0x0000
  13. #define ICS_ARCIN_V5_INTROFFSET 0x0004
  14. #define ICS_ARCIN_V6_INTROFFSET_1 0x2200
  15. #define ICS_ARCIN_V6_INTRSTAT_1 0x2290
  16. #define ICS_ARCIN_V6_INTROFFSET_2 0x3200
  17. #define ICS_ARCIN_V6_INTRSTAT_2 0x3290
  18. struct portinfo {
  19. unsigned int dataoffset;
  20. unsigned int ctrloffset;
  21. unsigned int stepping;
  22. };
  23. static const struct portinfo pata_icside_portinfo_v5 = {
  24. .dataoffset = 0x2800,
  25. .ctrloffset = 0x2b80,
  26. .stepping = 6,
  27. };
  28. static const struct portinfo pata_icside_portinfo_v6_1 = {
  29. .dataoffset = 0x2000,
  30. .ctrloffset = 0x2380,
  31. .stepping = 6,
  32. };
  33. static const struct portinfo pata_icside_portinfo_v6_2 = {
  34. .dataoffset = 0x3000,
  35. .ctrloffset = 0x3380,
  36. .stepping = 6,
  37. };
  38. #define PATA_ICSIDE_MAX_SG 128
  39. struct pata_icside_state {
  40. void __iomem *irq_port;
  41. void __iomem *ioc_base;
  42. unsigned int type;
  43. unsigned int dma;
  44. struct {
  45. u8 port_sel;
  46. u8 disabled;
  47. unsigned int speed[ATA_MAX_DEVICES];
  48. } port[2];
  49. struct scatterlist sg[PATA_ICSIDE_MAX_SG];
  50. };
  51. struct pata_icside_info {
  52. struct pata_icside_state *state;
  53. struct expansion_card *ec;
  54. void __iomem *base;
  55. void __iomem *irqaddr;
  56. unsigned int irqmask;
  57. const expansioncard_ops_t *irqops;
  58. unsigned int mwdma_mask;
  59. unsigned int nr_ports;
  60. const struct portinfo *port[2];
  61. };
  62. #define ICS_TYPE_A3IN 0
  63. #define ICS_TYPE_A3USER 1
  64. #define ICS_TYPE_V6 3
  65. #define ICS_TYPE_V5 15
  66. #define ICS_TYPE_NOTYPE ((unsigned int)-1)
  67. /* ---------------- Version 5 PCB Support Functions --------------------- */
  68. /* Prototype: pata_icside_irqenable_arcin_v5 (struct expansion_card *ec, int irqnr)
  69. * Purpose : enable interrupts from card
  70. */
  71. static void pata_icside_irqenable_arcin_v5 (struct expansion_card *ec, int irqnr)
  72. {
  73. struct pata_icside_state *state = ec->irq_data;
  74. writeb(0, state->irq_port + ICS_ARCIN_V5_INTROFFSET);
  75. }
  76. /* Prototype: pata_icside_irqdisable_arcin_v5 (struct expansion_card *ec, int irqnr)
  77. * Purpose : disable interrupts from card
  78. */
  79. static void pata_icside_irqdisable_arcin_v5 (struct expansion_card *ec, int irqnr)
  80. {
  81. struct pata_icside_state *state = ec->irq_data;
  82. readb(state->irq_port + ICS_ARCIN_V5_INTROFFSET);
  83. }
  84. static const expansioncard_ops_t pata_icside_ops_arcin_v5 = {
  85. .irqenable = pata_icside_irqenable_arcin_v5,
  86. .irqdisable = pata_icside_irqdisable_arcin_v5,
  87. };
  88. /* ---------------- Version 6 PCB Support Functions --------------------- */
  89. /* Prototype: pata_icside_irqenable_arcin_v6 (struct expansion_card *ec, int irqnr)
  90. * Purpose : enable interrupts from card
  91. */
  92. static void pata_icside_irqenable_arcin_v6 (struct expansion_card *ec, int irqnr)
  93. {
  94. struct pata_icside_state *state = ec->irq_data;
  95. void __iomem *base = state->irq_port;
  96. if (!state->port[0].disabled)
  97. writeb(0, base + ICS_ARCIN_V6_INTROFFSET_1);
  98. if (!state->port[1].disabled)
  99. writeb(0, base + ICS_ARCIN_V6_INTROFFSET_2);
  100. }
  101. /* Prototype: pata_icside_irqdisable_arcin_v6 (struct expansion_card *ec, int irqnr)
  102. * Purpose : disable interrupts from card
  103. */
  104. static void pata_icside_irqdisable_arcin_v6 (struct expansion_card *ec, int irqnr)
  105. {
  106. struct pata_icside_state *state = ec->irq_data;
  107. readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_1);
  108. readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_2);
  109. }
  110. /* Prototype: pata_icside_irqprobe(struct expansion_card *ec)
  111. * Purpose : detect an active interrupt from card
  112. */
  113. static int pata_icside_irqpending_arcin_v6(struct expansion_card *ec)
  114. {
  115. struct pata_icside_state *state = ec->irq_data;
  116. return readb(state->irq_port + ICS_ARCIN_V6_INTRSTAT_1) & 1 ||
  117. readb(state->irq_port + ICS_ARCIN_V6_INTRSTAT_2) & 1;
  118. }
  119. static const expansioncard_ops_t pata_icside_ops_arcin_v6 = {
  120. .irqenable = pata_icside_irqenable_arcin_v6,
  121. .irqdisable = pata_icside_irqdisable_arcin_v6,
  122. .irqpending = pata_icside_irqpending_arcin_v6,
  123. };
  124. /*
  125. * SG-DMA support.
  126. *
  127. * Similar to the BM-DMA, but we use the RiscPCs IOMD DMA controllers.
  128. * There is only one DMA controller per card, which means that only
  129. * one drive can be accessed at one time. NOTE! We do not enforce that
  130. * here, but we rely on the main IDE driver spotting that both
  131. * interfaces use the same IRQ, which should guarantee this.
  132. */
  133. /*
  134. * Configure the IOMD to give the appropriate timings for the transfer
  135. * mode being requested. We take the advice of the ATA standards, and
  136. * calculate the cycle time based on the transfer mode, and the EIDE
  137. * MW DMA specs that the drive provides in the IDENTIFY command.
  138. *
  139. * We have the following IOMD DMA modes to choose from:
  140. *
  141. * Type Active Recovery Cycle
  142. * A 250 (250) 312 (550) 562 (800)
  143. * B 187 (200) 250 (550) 437 (750)
  144. * C 125 (125) 125 (375) 250 (500)
  145. * D 62 (50) 125 (375) 187 (425)
  146. *
  147. * (figures in brackets are actual measured timings on DIOR/DIOW)
  148. *
  149. * However, we also need to take care of the read/write active and
  150. * recovery timings:
  151. *
  152. * Read Write
  153. * Mode Active -- Recovery -- Cycle IOMD type
  154. * MW0 215 50 215 480 A
  155. * MW1 80 50 50 150 C
  156. * MW2 70 25 25 120 C
  157. */
  158. static void pata_icside_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  159. {
  160. struct pata_icside_state *state = ap->host->private_data;
  161. struct ata_timing t;
  162. unsigned int cycle;
  163. char iomd_type;
  164. /*
  165. * DMA is based on a 16MHz clock
  166. */
  167. if (ata_timing_compute(adev, adev->dma_mode, &t, 1000, 1))
  168. return;
  169. /*
  170. * Choose the IOMD cycle timing which ensure that the interface
  171. * satisfies the measured active, recovery and cycle times.
  172. */
  173. if (t.active <= 50 && t.recover <= 375 && t.cycle <= 425)
  174. iomd_type = 'D', cycle = 187;
  175. else if (t.active <= 125 && t.recover <= 375 && t.cycle <= 500)
  176. iomd_type = 'C', cycle = 250;
  177. else if (t.active <= 200 && t.recover <= 550 && t.cycle <= 750)
  178. iomd_type = 'B', cycle = 437;
  179. else
  180. iomd_type = 'A', cycle = 562;
  181. ata_dev_printk(adev, KERN_INFO, "timings: act %dns rec %dns cyc %dns (%c)\n",
  182. t.active, t.recover, t.cycle, iomd_type);
  183. state->port[ap->port_no].speed[adev->devno] = cycle;
  184. }
  185. static void pata_icside_bmdma_setup(struct ata_queued_cmd *qc)
  186. {
  187. struct ata_port *ap = qc->ap;
  188. struct pata_icside_state *state = ap->host->private_data;
  189. struct scatterlist *sg, *rsg = state->sg;
  190. unsigned int write = qc->tf.flags & ATA_TFLAG_WRITE;
  191. /*
  192. * We are simplex; BUG if we try to fiddle with DMA
  193. * while it's active.
  194. */
  195. BUG_ON(dma_channel_active(state->dma));
  196. /*
  197. * Copy ATAs scattered sg list into a contiguous array of sg
  198. */
  199. ata_for_each_sg(sg, qc) {
  200. memcpy(rsg, sg, sizeof(*sg));
  201. rsg++;
  202. }
  203. /*
  204. * Route the DMA signals to the correct interface
  205. */
  206. writeb(state->port[ap->port_no].port_sel, state->ioc_base);
  207. set_dma_speed(state->dma, state->port[ap->port_no].speed[qc->dev->devno]);
  208. set_dma_sg(state->dma, state->sg, rsg - state->sg);
  209. set_dma_mode(state->dma, write ? DMA_MODE_WRITE : DMA_MODE_READ);
  210. /* issue r/w command */
  211. ap->ops->exec_command(ap, &qc->tf);
  212. }
  213. static void pata_icside_bmdma_start(struct ata_queued_cmd *qc)
  214. {
  215. struct ata_port *ap = qc->ap;
  216. struct pata_icside_state *state = ap->host->private_data;
  217. BUG_ON(dma_channel_active(state->dma));
  218. enable_dma(state->dma);
  219. }
  220. static void pata_icside_bmdma_stop(struct ata_queued_cmd *qc)
  221. {
  222. struct ata_port *ap = qc->ap;
  223. struct pata_icside_state *state = ap->host->private_data;
  224. disable_dma(state->dma);
  225. /* see ata_bmdma_stop */
  226. ata_altstatus(ap);
  227. }
  228. static u8 pata_icside_bmdma_status(struct ata_port *ap)
  229. {
  230. struct pata_icside_state *state = ap->host->private_data;
  231. void __iomem *irq_port;
  232. irq_port = state->irq_port + (ap->port_no ? ICS_ARCIN_V6_INTRSTAT_2 :
  233. ICS_ARCIN_V6_INTRSTAT_1);
  234. return readb(irq_port) & 1 ? ATA_DMA_INTR : 0;
  235. }
  236. static int icside_dma_init(struct pata_icside_info *info)
  237. {
  238. struct pata_icside_state *state = info->state;
  239. struct expansion_card *ec = info->ec;
  240. int i;
  241. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  242. state->port[0].speed[i] = 480;
  243. state->port[1].speed[i] = 480;
  244. }
  245. if (ec->dma != NO_DMA && !request_dma(ec->dma, DRV_NAME)) {
  246. state->dma = ec->dma;
  247. info->mwdma_mask = 0x07; /* MW0..2 */
  248. }
  249. return 0;
  250. }
  251. static int pata_icside_port_start(struct ata_port *ap)
  252. {
  253. /* No PRD to alloc */
  254. return ata_pad_alloc(ap, ap->dev);
  255. }
  256. static struct scsi_host_template pata_icside_sht = {
  257. .module = THIS_MODULE,
  258. .name = DRV_NAME,
  259. .ioctl = ata_scsi_ioctl,
  260. .queuecommand = ata_scsi_queuecmd,
  261. .can_queue = ATA_DEF_QUEUE,
  262. .this_id = ATA_SHT_THIS_ID,
  263. .sg_tablesize = PATA_ICSIDE_MAX_SG,
  264. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  265. .emulated = ATA_SHT_EMULATED,
  266. .use_clustering = ATA_SHT_USE_CLUSTERING,
  267. .proc_name = DRV_NAME,
  268. .dma_boundary = ~0, /* no dma boundaries */
  269. .slave_configure = ata_scsi_slave_config,
  270. .slave_destroy = ata_scsi_slave_destroy,
  271. .bios_param = ata_std_bios_param,
  272. };
  273. /* wish this was exported from libata-core */
  274. static void ata_dummy_noret(struct ata_port *port)
  275. {
  276. }
  277. static void pata_icside_postreset(struct ata_port *ap, unsigned int *classes)
  278. {
  279. struct pata_icside_state *state = ap->host->private_data;
  280. if (classes[0] != ATA_DEV_NONE || classes[1] != ATA_DEV_NONE)
  281. return ata_std_postreset(ap, classes);
  282. state->port[ap->port_no].disabled = 1;
  283. if (state->type == ICS_TYPE_V6) {
  284. /*
  285. * Disable interrupts from this port, otherwise we
  286. * receive spurious interrupts from the floating
  287. * interrupt line.
  288. */
  289. void __iomem *irq_port = state->irq_port +
  290. (ap->port_no ? ICS_ARCIN_V6_INTROFFSET_2 : ICS_ARCIN_V6_INTROFFSET_1);
  291. readb(irq_port);
  292. }
  293. }
  294. static void pata_icside_error_handler(struct ata_port *ap)
  295. {
  296. ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset, NULL,
  297. pata_icside_postreset);
  298. }
  299. static struct ata_port_operations pata_icside_port_ops = {
  300. .set_dmamode = pata_icside_set_dmamode,
  301. .tf_load = ata_tf_load,
  302. .tf_read = ata_tf_read,
  303. .exec_command = ata_exec_command,
  304. .check_status = ata_check_status,
  305. .dev_select = ata_std_dev_select,
  306. .cable_detect = ata_cable_40wire,
  307. .bmdma_setup = pata_icside_bmdma_setup,
  308. .bmdma_start = pata_icside_bmdma_start,
  309. .data_xfer = ata_data_xfer_noirq,
  310. /* no need to build any PRD tables for DMA */
  311. .qc_prep = ata_noop_qc_prep,
  312. .qc_issue = ata_qc_issue_prot,
  313. .freeze = ata_bmdma_freeze,
  314. .thaw = ata_bmdma_thaw,
  315. .error_handler = pata_icside_error_handler,
  316. .post_internal_cmd = pata_icside_bmdma_stop,
  317. .irq_clear = ata_dummy_noret,
  318. .irq_on = ata_irq_on,
  319. .port_start = pata_icside_port_start,
  320. .bmdma_stop = pata_icside_bmdma_stop,
  321. .bmdma_status = pata_icside_bmdma_status,
  322. };
  323. static void __devinit
  324. pata_icside_setup_ioaddr(struct ata_ioports *ioaddr, void __iomem *base,
  325. const struct portinfo *info)
  326. {
  327. void __iomem *cmd = base + info->dataoffset;
  328. ioaddr->cmd_addr = cmd;
  329. ioaddr->data_addr = cmd + (ATA_REG_DATA << info->stepping);
  330. ioaddr->error_addr = cmd + (ATA_REG_ERR << info->stepping);
  331. ioaddr->feature_addr = cmd + (ATA_REG_FEATURE << info->stepping);
  332. ioaddr->nsect_addr = cmd + (ATA_REG_NSECT << info->stepping);
  333. ioaddr->lbal_addr = cmd + (ATA_REG_LBAL << info->stepping);
  334. ioaddr->lbam_addr = cmd + (ATA_REG_LBAM << info->stepping);
  335. ioaddr->lbah_addr = cmd + (ATA_REG_LBAH << info->stepping);
  336. ioaddr->device_addr = cmd + (ATA_REG_DEVICE << info->stepping);
  337. ioaddr->status_addr = cmd + (ATA_REG_STATUS << info->stepping);
  338. ioaddr->command_addr = cmd + (ATA_REG_CMD << info->stepping);
  339. ioaddr->ctl_addr = base + info->ctrloffset;
  340. ioaddr->altstatus_addr = ioaddr->ctl_addr;
  341. }
  342. static int __devinit pata_icside_register_v5(struct pata_icside_info *info)
  343. {
  344. struct pata_icside_state *state = info->state;
  345. void __iomem *base;
  346. base = ecardm_iomap(info->ec, ECARD_RES_MEMC, 0, 0);
  347. if (!base)
  348. return -ENOMEM;
  349. state->irq_port = base;
  350. info->base = base;
  351. info->irqaddr = base + ICS_ARCIN_V5_INTRSTAT;
  352. info->irqmask = 1;
  353. info->irqops = &pata_icside_ops_arcin_v5;
  354. info->nr_ports = 1;
  355. info->port[0] = &pata_icside_portinfo_v5;
  356. return 0;
  357. }
  358. static int __devinit pata_icside_register_v6(struct pata_icside_info *info)
  359. {
  360. struct pata_icside_state *state = info->state;
  361. struct expansion_card *ec = info->ec;
  362. void __iomem *ioc_base, *easi_base;
  363. unsigned int sel = 0;
  364. ioc_base = ecardm_iomap(ec, ECARD_RES_IOCFAST, 0, 0);
  365. if (!ioc_base)
  366. return -ENOMEM;
  367. easi_base = ioc_base;
  368. if (ecard_resource_flags(ec, ECARD_RES_EASI)) {
  369. easi_base = ecardm_iomap(ec, ECARD_RES_EASI, 0, 0);
  370. if (!easi_base)
  371. return -ENOMEM;
  372. /*
  373. * Enable access to the EASI region.
  374. */
  375. sel = 1 << 5;
  376. }
  377. writeb(sel, ioc_base);
  378. state->irq_port = easi_base;
  379. state->ioc_base = ioc_base;
  380. state->port[0].port_sel = sel;
  381. state->port[1].port_sel = sel | 1;
  382. info->base = easi_base;
  383. info->irqops = &pata_icside_ops_arcin_v6;
  384. info->nr_ports = 2;
  385. info->port[0] = &pata_icside_portinfo_v6_1;
  386. info->port[1] = &pata_icside_portinfo_v6_2;
  387. return icside_dma_init(info);
  388. }
  389. static int __devinit pata_icside_add_ports(struct pata_icside_info *info)
  390. {
  391. struct expansion_card *ec = info->ec;
  392. struct ata_host *host;
  393. int i;
  394. if (info->irqaddr) {
  395. ec->irqaddr = info->irqaddr;
  396. ec->irqmask = info->irqmask;
  397. }
  398. if (info->irqops)
  399. ecard_setirq(ec, info->irqops, info->state);
  400. /*
  401. * Be on the safe side - disable interrupts
  402. */
  403. ec->ops->irqdisable(ec, ec->irq);
  404. host = ata_host_alloc(&ec->dev, info->nr_ports);
  405. if (!host)
  406. return -ENOMEM;
  407. host->private_data = info->state;
  408. host->flags = ATA_HOST_SIMPLEX;
  409. for (i = 0; i < info->nr_ports; i++) {
  410. struct ata_port *ap = host->ports[i];
  411. ap->pio_mask = 0x1f;
  412. ap->mwdma_mask = info->mwdma_mask;
  413. ap->flags |= ATA_FLAG_SLAVE_POSS;
  414. ap->ops = &pata_icside_port_ops;
  415. pata_icside_setup_ioaddr(&ap->ioaddr, info->base, info->port[i]);
  416. }
  417. return ata_host_activate(host, ec->irq, ata_interrupt, 0,
  418. &pata_icside_sht);
  419. }
  420. static int __devinit
  421. pata_icside_probe(struct expansion_card *ec, const struct ecard_id *id)
  422. {
  423. struct pata_icside_state *state;
  424. struct pata_icside_info info;
  425. void __iomem *idmem;
  426. int ret;
  427. ret = ecard_request_resources(ec);
  428. if (ret)
  429. goto out;
  430. state = devm_kzalloc(&ec->dev, sizeof(*state), GFP_KERNEL);
  431. if (!state) {
  432. ret = -ENOMEM;
  433. goto release;
  434. }
  435. state->type = ICS_TYPE_NOTYPE;
  436. state->dma = NO_DMA;
  437. idmem = ecardm_iomap(ec, ECARD_RES_IOCFAST, 0, 0);
  438. if (idmem) {
  439. unsigned int type;
  440. type = readb(idmem + ICS_IDENT_OFFSET) & 1;
  441. type |= (readb(idmem + ICS_IDENT_OFFSET + 4) & 1) << 1;
  442. type |= (readb(idmem + ICS_IDENT_OFFSET + 8) & 1) << 2;
  443. type |= (readb(idmem + ICS_IDENT_OFFSET + 12) & 1) << 3;
  444. ecardm_iounmap(ec, idmem);
  445. state->type = type;
  446. }
  447. memset(&info, 0, sizeof(info));
  448. info.state = state;
  449. info.ec = ec;
  450. switch (state->type) {
  451. case ICS_TYPE_A3IN:
  452. dev_warn(&ec->dev, "A3IN unsupported\n");
  453. ret = -ENODEV;
  454. break;
  455. case ICS_TYPE_A3USER:
  456. dev_warn(&ec->dev, "A3USER unsupported\n");
  457. ret = -ENODEV;
  458. break;
  459. case ICS_TYPE_V5:
  460. ret = pata_icside_register_v5(&info);
  461. break;
  462. case ICS_TYPE_V6:
  463. ret = pata_icside_register_v6(&info);
  464. break;
  465. default:
  466. dev_warn(&ec->dev, "unknown interface type\n");
  467. ret = -ENODEV;
  468. break;
  469. }
  470. if (ret == 0)
  471. ret = pata_icside_add_ports(&info);
  472. if (ret == 0)
  473. goto out;
  474. release:
  475. ecard_release_resources(ec);
  476. out:
  477. return ret;
  478. }
  479. static void pata_icside_shutdown(struct expansion_card *ec)
  480. {
  481. struct ata_host *host = ecard_get_drvdata(ec);
  482. unsigned long flags;
  483. /*
  484. * Disable interrupts from this card. We need to do
  485. * this before disabling EASI since we may be accessing
  486. * this register via that region.
  487. */
  488. local_irq_save(flags);
  489. ec->ops->irqdisable(ec, ec->irq);
  490. local_irq_restore(flags);
  491. /*
  492. * Reset the ROM pointer so that we can read the ROM
  493. * after a soft reboot. This also disables access to
  494. * the IDE taskfile via the EASI region.
  495. */
  496. if (host) {
  497. struct pata_icside_state *state = host->private_data;
  498. if (state->ioc_base)
  499. writeb(0, state->ioc_base);
  500. }
  501. }
  502. static void __devexit pata_icside_remove(struct expansion_card *ec)
  503. {
  504. struct ata_host *host = ecard_get_drvdata(ec);
  505. struct pata_icside_state *state = host->private_data;
  506. ata_host_detach(host);
  507. pata_icside_shutdown(ec);
  508. /*
  509. * don't NULL out the drvdata - devres/libata wants it
  510. * to free the ata_host structure.
  511. */
  512. if (state->dma != NO_DMA)
  513. free_dma(state->dma);
  514. ecard_release_resources(ec);
  515. }
  516. static const struct ecard_id pata_icside_ids[] = {
  517. { MANU_ICS, PROD_ICS_IDE },
  518. { MANU_ICS2, PROD_ICS2_IDE },
  519. { 0xffff, 0xffff }
  520. };
  521. static struct ecard_driver pata_icside_driver = {
  522. .probe = pata_icside_probe,
  523. .remove = __devexit_p(pata_icside_remove),
  524. .shutdown = pata_icside_shutdown,
  525. .id_table = pata_icside_ids,
  526. .drv = {
  527. .name = DRV_NAME,
  528. },
  529. };
  530. static int __init pata_icside_init(void)
  531. {
  532. return ecard_register_driver(&pata_icside_driver);
  533. }
  534. static void __exit pata_icside_exit(void)
  535. {
  536. ecard_remove_driver(&pata_icside_driver);
  537. }
  538. MODULE_AUTHOR("Russell King <rmk@arm.linux.org.uk>");
  539. MODULE_LICENSE("GPL");
  540. MODULE_DESCRIPTION("ICS PATA driver");
  541. module_init(pata_icside_init);
  542. module_exit(pata_icside_exit);