dm646x.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459
  1. /*
  2. * TI DaVinci DM644x chip specific setup
  3. *
  4. * Author: Kevin Hilman, Deep Root Systems, LLC
  5. *
  6. * 2007 (c) Deep Root Systems, LLC. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/clk.h>
  14. #include <linux/platform_device.h>
  15. #include <mach/dm646x.h>
  16. #include <mach/clock.h>
  17. #include <mach/cputype.h>
  18. #include <mach/edma.h>
  19. #include <mach/irqs.h>
  20. #include <mach/psc.h>
  21. #include <mach/mux.h>
  22. #include "clock.h"
  23. #include "mux.h"
  24. /*
  25. * Device specific clocks
  26. */
  27. #define DM646X_REF_FREQ 27000000
  28. #define DM646X_AUX_FREQ 24000000
  29. static struct pll_data pll1_data = {
  30. .num = 1,
  31. .phys_base = DAVINCI_PLL1_BASE,
  32. };
  33. static struct pll_data pll2_data = {
  34. .num = 2,
  35. .phys_base = DAVINCI_PLL2_BASE,
  36. };
  37. static struct clk ref_clk = {
  38. .name = "ref_clk",
  39. .rate = DM646X_REF_FREQ,
  40. };
  41. static struct clk aux_clkin = {
  42. .name = "aux_clkin",
  43. .rate = DM646X_AUX_FREQ,
  44. };
  45. static struct clk pll1_clk = {
  46. .name = "pll1",
  47. .parent = &ref_clk,
  48. .pll_data = &pll1_data,
  49. .flags = CLK_PLL,
  50. };
  51. static struct clk pll1_sysclk1 = {
  52. .name = "pll1_sysclk1",
  53. .parent = &pll1_clk,
  54. .flags = CLK_PLL,
  55. .div_reg = PLLDIV1,
  56. };
  57. static struct clk pll1_sysclk2 = {
  58. .name = "pll1_sysclk2",
  59. .parent = &pll1_clk,
  60. .flags = CLK_PLL,
  61. .div_reg = PLLDIV2,
  62. };
  63. static struct clk pll1_sysclk3 = {
  64. .name = "pll1_sysclk3",
  65. .parent = &pll1_clk,
  66. .flags = CLK_PLL,
  67. .div_reg = PLLDIV3,
  68. };
  69. static struct clk pll1_sysclk4 = {
  70. .name = "pll1_sysclk4",
  71. .parent = &pll1_clk,
  72. .flags = CLK_PLL,
  73. .div_reg = PLLDIV4,
  74. };
  75. static struct clk pll1_sysclk5 = {
  76. .name = "pll1_sysclk5",
  77. .parent = &pll1_clk,
  78. .flags = CLK_PLL,
  79. .div_reg = PLLDIV5,
  80. };
  81. static struct clk pll1_sysclk6 = {
  82. .name = "pll1_sysclk6",
  83. .parent = &pll1_clk,
  84. .flags = CLK_PLL,
  85. .div_reg = PLLDIV6,
  86. };
  87. static struct clk pll1_sysclk8 = {
  88. .name = "pll1_sysclk8",
  89. .parent = &pll1_clk,
  90. .flags = CLK_PLL,
  91. .div_reg = PLLDIV8,
  92. };
  93. static struct clk pll1_sysclk9 = {
  94. .name = "pll1_sysclk9",
  95. .parent = &pll1_clk,
  96. .flags = CLK_PLL,
  97. .div_reg = PLLDIV9,
  98. };
  99. static struct clk pll1_sysclkbp = {
  100. .name = "pll1_sysclkbp",
  101. .parent = &pll1_clk,
  102. .flags = CLK_PLL | PRE_PLL,
  103. .div_reg = BPDIV,
  104. };
  105. static struct clk pll1_aux_clk = {
  106. .name = "pll1_aux_clk",
  107. .parent = &pll1_clk,
  108. .flags = CLK_PLL | PRE_PLL,
  109. };
  110. static struct clk pll2_clk = {
  111. .name = "pll2_clk",
  112. .parent = &ref_clk,
  113. .pll_data = &pll2_data,
  114. .flags = CLK_PLL,
  115. };
  116. static struct clk pll2_sysclk1 = {
  117. .name = "pll2_sysclk1",
  118. .parent = &pll2_clk,
  119. .flags = CLK_PLL,
  120. .div_reg = PLLDIV1,
  121. };
  122. static struct clk dsp_clk = {
  123. .name = "dsp",
  124. .parent = &pll1_sysclk1,
  125. .lpsc = DM646X_LPSC_C64X_CPU,
  126. .flags = PSC_DSP,
  127. .usecount = 1, /* REVISIT how to disable? */
  128. };
  129. static struct clk arm_clk = {
  130. .name = "arm",
  131. .parent = &pll1_sysclk2,
  132. .lpsc = DM646X_LPSC_ARM,
  133. .flags = ALWAYS_ENABLED,
  134. };
  135. static struct clk uart0_clk = {
  136. .name = "uart0",
  137. .parent = &aux_clkin,
  138. .lpsc = DM646X_LPSC_UART0,
  139. };
  140. static struct clk uart1_clk = {
  141. .name = "uart1",
  142. .parent = &aux_clkin,
  143. .lpsc = DM646X_LPSC_UART1,
  144. };
  145. static struct clk uart2_clk = {
  146. .name = "uart2",
  147. .parent = &aux_clkin,
  148. .lpsc = DM646X_LPSC_UART2,
  149. };
  150. static struct clk i2c_clk = {
  151. .name = "I2CCLK",
  152. .parent = &pll1_sysclk3,
  153. .lpsc = DM646X_LPSC_I2C,
  154. };
  155. static struct clk gpio_clk = {
  156. .name = "gpio",
  157. .parent = &pll1_sysclk3,
  158. .lpsc = DM646X_LPSC_GPIO,
  159. };
  160. static struct clk aemif_clk = {
  161. .name = "aemif",
  162. .parent = &pll1_sysclk3,
  163. .lpsc = DM646X_LPSC_AEMIF,
  164. .flags = ALWAYS_ENABLED,
  165. };
  166. static struct clk emac_clk = {
  167. .name = "emac",
  168. .parent = &pll1_sysclk3,
  169. .lpsc = DM646X_LPSC_EMAC,
  170. };
  171. static struct clk pwm0_clk = {
  172. .name = "pwm0",
  173. .parent = &pll1_sysclk3,
  174. .lpsc = DM646X_LPSC_PWM0,
  175. .usecount = 1, /* REVIST: disabling hangs system */
  176. };
  177. static struct clk pwm1_clk = {
  178. .name = "pwm1",
  179. .parent = &pll1_sysclk3,
  180. .lpsc = DM646X_LPSC_PWM1,
  181. .usecount = 1, /* REVIST: disabling hangs system */
  182. };
  183. static struct clk timer0_clk = {
  184. .name = "timer0",
  185. .parent = &pll1_sysclk3,
  186. .lpsc = DM646X_LPSC_TIMER0,
  187. };
  188. static struct clk timer1_clk = {
  189. .name = "timer1",
  190. .parent = &pll1_sysclk3,
  191. .lpsc = DM646X_LPSC_TIMER1,
  192. };
  193. static struct clk timer2_clk = {
  194. .name = "timer2",
  195. .parent = &pll1_sysclk3,
  196. .flags = ALWAYS_ENABLED, /* no LPSC, always enabled; c.f. spruep9a */
  197. };
  198. static struct clk vpif0_clk = {
  199. .name = "vpif0",
  200. .parent = &ref_clk,
  201. .lpsc = DM646X_LPSC_VPSSMSTR,
  202. .flags = ALWAYS_ENABLED,
  203. };
  204. static struct clk vpif1_clk = {
  205. .name = "vpif1",
  206. .parent = &ref_clk,
  207. .lpsc = DM646X_LPSC_VPSSSLV,
  208. .flags = ALWAYS_ENABLED,
  209. };
  210. struct davinci_clk dm646x_clks[] = {
  211. CLK(NULL, "ref", &ref_clk),
  212. CLK(NULL, "aux", &aux_clkin),
  213. CLK(NULL, "pll1", &pll1_clk),
  214. CLK(NULL, "pll1_sysclk", &pll1_sysclk1),
  215. CLK(NULL, "pll1_sysclk", &pll1_sysclk2),
  216. CLK(NULL, "pll1_sysclk", &pll1_sysclk3),
  217. CLK(NULL, "pll1_sysclk", &pll1_sysclk4),
  218. CLK(NULL, "pll1_sysclk", &pll1_sysclk5),
  219. CLK(NULL, "pll1_sysclk", &pll1_sysclk6),
  220. CLK(NULL, "pll1_sysclk", &pll1_sysclk8),
  221. CLK(NULL, "pll1_sysclk", &pll1_sysclk9),
  222. CLK(NULL, "pll1_sysclk", &pll1_sysclkbp),
  223. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  224. CLK(NULL, "pll2", &pll2_clk),
  225. CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
  226. CLK(NULL, "dsp", &dsp_clk),
  227. CLK(NULL, "arm", &arm_clk),
  228. CLK(NULL, "uart0", &uart0_clk),
  229. CLK(NULL, "uart1", &uart1_clk),
  230. CLK(NULL, "uart2", &uart2_clk),
  231. CLK("i2c_davinci.1", NULL, &i2c_clk),
  232. CLK(NULL, "gpio", &gpio_clk),
  233. CLK(NULL, "aemif", &aemif_clk),
  234. CLK("davinci_emac.1", NULL, &emac_clk),
  235. CLK(NULL, "pwm0", &pwm0_clk),
  236. CLK(NULL, "pwm1", &pwm1_clk),
  237. CLK(NULL, "timer0", &timer0_clk),
  238. CLK(NULL, "timer1", &timer1_clk),
  239. CLK("watchdog", NULL, &timer2_clk),
  240. CLK(NULL, "vpif0", &vpif0_clk),
  241. CLK(NULL, "vpif1", &vpif1_clk),
  242. CLK(NULL, NULL, NULL),
  243. };
  244. #if defined(CONFIG_TI_DAVINCI_EMAC) || defined(CONFIG_TI_DAVINCI_EMAC_MODULE)
  245. static struct resource dm646x_emac_resources[] = {
  246. {
  247. .start = DM646X_EMAC_BASE,
  248. .end = DM646X_EMAC_BASE + 0x47ff,
  249. .flags = IORESOURCE_MEM,
  250. },
  251. {
  252. .start = IRQ_DM646X_EMACRXTHINT,
  253. .end = IRQ_DM646X_EMACRXTHINT,
  254. .flags = IORESOURCE_IRQ,
  255. },
  256. {
  257. .start = IRQ_DM646X_EMACRXINT,
  258. .end = IRQ_DM646X_EMACRXINT,
  259. .flags = IORESOURCE_IRQ,
  260. },
  261. {
  262. .start = IRQ_DM646X_EMACTXINT,
  263. .end = IRQ_DM646X_EMACTXINT,
  264. .flags = IORESOURCE_IRQ,
  265. },
  266. {
  267. .start = IRQ_DM646X_EMACMISCINT,
  268. .end = IRQ_DM646X_EMACMISCINT,
  269. .flags = IORESOURCE_IRQ,
  270. },
  271. };
  272. static struct platform_device dm646x_emac_device = {
  273. .name = "davinci_emac",
  274. .id = 1,
  275. .num_resources = ARRAY_SIZE(dm646x_emac_resources),
  276. .resource = dm646x_emac_resources,
  277. };
  278. #endif
  279. /*
  280. * Device specific mux setup
  281. *
  282. * soc description mux mode mode mux dbg
  283. * reg offset mask mode
  284. */
  285. static const struct mux_config dm646x_pins[] = {
  286. MUX_CFG(DM646X, ATAEN, 0, 0, 1, 1, true)
  287. MUX_CFG(DM646X, AUDCK1, 0, 29, 1, 0, false)
  288. MUX_CFG(DM646X, AUDCK0, 0, 28, 1, 0, false)
  289. MUX_CFG(DM646X, CRGMUX, 0, 24, 7, 5, true)
  290. MUX_CFG(DM646X, STSOMUX_DISABLE, 0, 22, 3, 0, true)
  291. MUX_CFG(DM646X, STSIMUX_DISABLE, 0, 20, 3, 0, true)
  292. MUX_CFG(DM646X, PTSOMUX_DISABLE, 0, 18, 3, 0, true)
  293. MUX_CFG(DM646X, PTSIMUX_DISABLE, 0, 16, 3, 0, true)
  294. MUX_CFG(DM646X, STSOMUX, 0, 22, 3, 2, true)
  295. MUX_CFG(DM646X, STSIMUX, 0, 20, 3, 2, true)
  296. MUX_CFG(DM646X, PTSOMUX_PARALLEL, 0, 18, 3, 2, true)
  297. MUX_CFG(DM646X, PTSIMUX_PARALLEL, 0, 16, 3, 2, true)
  298. MUX_CFG(DM646X, PTSOMUX_SERIAL, 0, 18, 3, 3, true)
  299. MUX_CFG(DM646X, PTSIMUX_SERIAL, 0, 16, 3, 3, true)
  300. };
  301. /*----------------------------------------------------------------------*/
  302. static const s8 dma_chan_dm646x_no_event[] = {
  303. 0, 1, 2, 3, 13,
  304. 14, 15, 24, 25, 26,
  305. 27, 30, 31, 54, 55,
  306. 56,
  307. -1
  308. };
  309. static struct edma_soc_info dm646x_edma_info = {
  310. .n_channel = 64,
  311. .n_region = 6, /* 0-1, 4-7 */
  312. .n_slot = 512,
  313. .n_tc = 4,
  314. .noevent = dma_chan_dm646x_no_event,
  315. };
  316. static struct resource edma_resources[] = {
  317. {
  318. .name = "edma_cc",
  319. .start = 0x01c00000,
  320. .end = 0x01c00000 + SZ_64K - 1,
  321. .flags = IORESOURCE_MEM,
  322. },
  323. {
  324. .name = "edma_tc0",
  325. .start = 0x01c10000,
  326. .end = 0x01c10000 + SZ_1K - 1,
  327. .flags = IORESOURCE_MEM,
  328. },
  329. {
  330. .name = "edma_tc1",
  331. .start = 0x01c10400,
  332. .end = 0x01c10400 + SZ_1K - 1,
  333. .flags = IORESOURCE_MEM,
  334. },
  335. {
  336. .name = "edma_tc2",
  337. .start = 0x01c10800,
  338. .end = 0x01c10800 + SZ_1K - 1,
  339. .flags = IORESOURCE_MEM,
  340. },
  341. {
  342. .name = "edma_tc3",
  343. .start = 0x01c10c00,
  344. .end = 0x01c10c00 + SZ_1K - 1,
  345. .flags = IORESOURCE_MEM,
  346. },
  347. {
  348. .start = IRQ_CCINT0,
  349. .flags = IORESOURCE_IRQ,
  350. },
  351. {
  352. .start = IRQ_CCERRINT,
  353. .flags = IORESOURCE_IRQ,
  354. },
  355. /* not using TC*_ERR */
  356. };
  357. static struct platform_device dm646x_edma_device = {
  358. .name = "edma",
  359. .id = -1,
  360. .dev.platform_data = &dm646x_edma_info,
  361. .num_resources = ARRAY_SIZE(edma_resources),
  362. .resource = edma_resources,
  363. };
  364. /*----------------------------------------------------------------------*/
  365. #if defined(CONFIG_TI_DAVINCI_EMAC) || defined(CONFIG_TI_DAVINCI_EMAC_MODULE)
  366. void dm646x_init_emac(struct emac_platform_data *pdata)
  367. {
  368. pdata->ctrl_reg_offset = DM646X_EMAC_CNTRL_OFFSET;
  369. pdata->ctrl_mod_reg_offset = DM646X_EMAC_CNTRL_MOD_OFFSET;
  370. pdata->ctrl_ram_offset = DM646X_EMAC_CNTRL_RAM_OFFSET;
  371. pdata->mdio_reg_offset = DM646X_EMAC_MDIO_OFFSET;
  372. pdata->ctrl_ram_size = DM646X_EMAC_CNTRL_RAM_SIZE;
  373. pdata->version = EMAC_VERSION_2;
  374. dm646x_emac_device.dev.platform_data = pdata;
  375. platform_device_register(&dm646x_emac_device);
  376. }
  377. #else
  378. void dm646x_init_emac(struct emac_platform_data *unused) {}
  379. #endif
  380. void __init dm646x_init(void)
  381. {
  382. davinci_clk_init(dm646x_clks);
  383. davinci_mux_register(dm646x_pins, ARRAY_SIZE(dm646x_pins));
  384. }
  385. static int __init dm646x_init_devices(void)
  386. {
  387. if (!cpu_is_davinci_dm646x())
  388. return 0;
  389. platform_device_register(&dm646x_edma_device);
  390. return 0;
  391. }
  392. postcore_initcall(dm646x_init_devices);