omap_hwmod.c 103 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635
  1. /*
  2. * omap_hwmod implementation for OMAP2/3/4
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. *
  7. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  8. *
  9. * Created in collaboration with (alphabetical order): Thara Gopinath,
  10. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  11. * Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Introduction
  18. * ------------
  19. * One way to view an OMAP SoC is as a collection of largely unrelated
  20. * IP blocks connected by interconnects. The IP blocks include
  21. * devices such as ARM processors, audio serial interfaces, UARTs,
  22. * etc. Some of these devices, like the DSP, are created by TI;
  23. * others, like the SGX, largely originate from external vendors. In
  24. * TI's documentation, on-chip devices are referred to as "OMAP
  25. * modules." Some of these IP blocks are identical across several
  26. * OMAP versions. Others are revised frequently.
  27. *
  28. * These OMAP modules are tied together by various interconnects.
  29. * Most of the address and data flow between modules is via OCP-based
  30. * interconnects such as the L3 and L4 buses; but there are other
  31. * interconnects that distribute the hardware clock tree, handle idle
  32. * and reset signaling, supply power, and connect the modules to
  33. * various pads or balls on the OMAP package.
  34. *
  35. * OMAP hwmod provides a consistent way to describe the on-chip
  36. * hardware blocks and their integration into the rest of the chip.
  37. * This description can be automatically generated from the TI
  38. * hardware database. OMAP hwmod provides a standard, consistent API
  39. * to reset, enable, idle, and disable these hardware blocks. And
  40. * hwmod provides a way for other core code, such as the Linux device
  41. * code or the OMAP power management and address space mapping code,
  42. * to query the hardware database.
  43. *
  44. * Using hwmod
  45. * -----------
  46. * Drivers won't call hwmod functions directly. That is done by the
  47. * omap_device code, and in rare occasions, by custom integration code
  48. * in arch/arm/ *omap*. The omap_device code includes functions to
  49. * build a struct platform_device using omap_hwmod data, and that is
  50. * currently how hwmod data is communicated to drivers and to the
  51. * Linux driver model. Most drivers will call omap_hwmod functions only
  52. * indirectly, via pm_runtime*() functions.
  53. *
  54. * From a layering perspective, here is where the OMAP hwmod code
  55. * fits into the kernel software stack:
  56. *
  57. * +-------------------------------+
  58. * | Device driver code |
  59. * | (e.g., drivers/) |
  60. * +-------------------------------+
  61. * | Linux driver model |
  62. * | (platform_device / |
  63. * | platform_driver data/code) |
  64. * +-------------------------------+
  65. * | OMAP core-driver integration |
  66. * |(arch/arm/mach-omap2/devices.c)|
  67. * +-------------------------------+
  68. * | omap_device code |
  69. * | (../plat-omap/omap_device.c) |
  70. * +-------------------------------+
  71. * ----> | omap_hwmod code/data | <-----
  72. * | (../mach-omap2/omap_hwmod*) |
  73. * +-------------------------------+
  74. * | OMAP clock/PRCM/register fns |
  75. * | (__raw_{read,write}l, clk*) |
  76. * +-------------------------------+
  77. *
  78. * Device drivers should not contain any OMAP-specific code or data in
  79. * them. They should only contain code to operate the IP block that
  80. * the driver is responsible for. This is because these IP blocks can
  81. * also appear in other SoCs, either from TI (such as DaVinci) or from
  82. * other manufacturers; and drivers should be reusable across other
  83. * platforms.
  84. *
  85. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  86. * devices upon boot. The goal here is for the kernel to be
  87. * completely self-reliant and independent from bootloaders. This is
  88. * to ensure a repeatable configuration, both to ensure consistent
  89. * runtime behavior, and to make it easier for others to reproduce
  90. * bugs.
  91. *
  92. * OMAP module activity states
  93. * ---------------------------
  94. * The hwmod code considers modules to be in one of several activity
  95. * states. IP blocks start out in an UNKNOWN state, then once they
  96. * are registered via the hwmod code, proceed to the REGISTERED state.
  97. * Once their clock names are resolved to clock pointers, the module
  98. * enters the CLKS_INITED state; and finally, once the module has been
  99. * reset and the integration registers programmed, the INITIALIZED state
  100. * is entered. The hwmod code will then place the module into either
  101. * the IDLE state to save power, or in the case of a critical system
  102. * module, the ENABLED state.
  103. *
  104. * OMAP core integration code can then call omap_hwmod*() functions
  105. * directly to move the module between the IDLE, ENABLED, and DISABLED
  106. * states, as needed. This is done during both the PM idle loop, and
  107. * in the OMAP core integration code's implementation of the PM runtime
  108. * functions.
  109. *
  110. * References
  111. * ----------
  112. * This is a partial list.
  113. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  114. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  115. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  116. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  117. * - Open Core Protocol Specification 2.2
  118. *
  119. * To do:
  120. * - handle IO mapping
  121. * - bus throughput & module latency measurement code
  122. *
  123. * XXX add tests at the beginning of each function to ensure the hwmod is
  124. * in the appropriate state
  125. * XXX error return values should be checked to ensure that they are
  126. * appropriate
  127. */
  128. #undef DEBUG
  129. #include <linux/kernel.h>
  130. #include <linux/errno.h>
  131. #include <linux/io.h>
  132. #include <linux/clk.h>
  133. #include <linux/delay.h>
  134. #include <linux/err.h>
  135. #include <linux/list.h>
  136. #include <linux/mutex.h>
  137. #include <linux/spinlock.h>
  138. #include <linux/slab.h>
  139. #include <linux/bootmem.h>
  140. #include "common.h"
  141. #include <plat/cpu.h>
  142. #include "clockdomain.h"
  143. #include "powerdomain.h"
  144. #include <plat/clock.h>
  145. #include <plat/omap_hwmod.h>
  146. #include <plat/prcm.h>
  147. #include "cm2xxx_3xxx.h"
  148. #include "cminst44xx.h"
  149. #include "prm2xxx_3xxx.h"
  150. #include "prm44xx.h"
  151. #include "prminst44xx.h"
  152. #include "mux.h"
  153. /* Maximum microseconds to wait for OMAP module to softreset */
  154. #define MAX_MODULE_SOFTRESET_WAIT 10000
  155. /* Name of the OMAP hwmod for the MPU */
  156. #define MPU_INITIATOR_NAME "mpu"
  157. /*
  158. * Number of struct omap_hwmod_link records per struct
  159. * omap_hwmod_ocp_if record (master->slave and slave->master)
  160. */
  161. #define LINKS_PER_OCP_IF 2
  162. /**
  163. * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
  164. * @enable_module: function to enable a module (via MODULEMODE)
  165. * @disable_module: function to disable a module (via MODULEMODE)
  166. *
  167. * XXX Eventually this functionality will be hidden inside the PRM/CM
  168. * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
  169. * conditionals in this code.
  170. */
  171. struct omap_hwmod_soc_ops {
  172. void (*enable_module)(struct omap_hwmod *oh);
  173. int (*disable_module)(struct omap_hwmod *oh);
  174. int (*wait_target_ready)(struct omap_hwmod *oh);
  175. int (*assert_hardreset)(struct omap_hwmod *oh,
  176. struct omap_hwmod_rst_info *ohri);
  177. int (*deassert_hardreset)(struct omap_hwmod *oh,
  178. struct omap_hwmod_rst_info *ohri);
  179. int (*is_hardreset_asserted)(struct omap_hwmod *oh,
  180. struct omap_hwmod_rst_info *ohri);
  181. int (*init_clkdm)(struct omap_hwmod *oh);
  182. };
  183. /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
  184. static struct omap_hwmod_soc_ops soc_ops;
  185. /* omap_hwmod_list contains all registered struct omap_hwmods */
  186. static LIST_HEAD(omap_hwmod_list);
  187. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  188. static struct omap_hwmod *mpu_oh;
  189. /*
  190. * linkspace: ptr to a buffer that struct omap_hwmod_link records are
  191. * allocated from - used to reduce the number of small memory
  192. * allocations, which has a significant impact on performance
  193. */
  194. static struct omap_hwmod_link *linkspace;
  195. /*
  196. * free_ls, max_ls: array indexes into linkspace; representing the
  197. * next free struct omap_hwmod_link index, and the maximum number of
  198. * struct omap_hwmod_link records allocated (respectively)
  199. */
  200. static unsigned short free_ls, max_ls, ls_supp;
  201. /* inited: set to true once the hwmod code is initialized */
  202. static bool inited;
  203. /* Private functions */
  204. /**
  205. * _fetch_next_ocp_if - return the next OCP interface in a list
  206. * @p: ptr to a ptr to the list_head inside the ocp_if to return
  207. * @i: pointer to the index of the element pointed to by @p in the list
  208. *
  209. * Return a pointer to the struct omap_hwmod_ocp_if record
  210. * containing the struct list_head pointed to by @p, and increment
  211. * @p such that a future call to this routine will return the next
  212. * record.
  213. */
  214. static struct omap_hwmod_ocp_if *_fetch_next_ocp_if(struct list_head **p,
  215. int *i)
  216. {
  217. struct omap_hwmod_ocp_if *oi;
  218. oi = list_entry(*p, struct omap_hwmod_link, node)->ocp_if;
  219. *p = (*p)->next;
  220. *i = *i + 1;
  221. return oi;
  222. }
  223. /**
  224. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  225. * @oh: struct omap_hwmod *
  226. *
  227. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  228. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  229. * OCP_SYSCONFIG register or 0 upon success.
  230. */
  231. static int _update_sysc_cache(struct omap_hwmod *oh)
  232. {
  233. if (!oh->class->sysc) {
  234. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  235. return -EINVAL;
  236. }
  237. /* XXX ensure module interface clock is up */
  238. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  239. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  240. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  241. return 0;
  242. }
  243. /**
  244. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  245. * @v: OCP_SYSCONFIG value to write
  246. * @oh: struct omap_hwmod *
  247. *
  248. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  249. * one. No return value.
  250. */
  251. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  252. {
  253. if (!oh->class->sysc) {
  254. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  255. return;
  256. }
  257. /* XXX ensure module interface clock is up */
  258. /* Module might have lost context, always update cache and register */
  259. oh->_sysc_cache = v;
  260. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  261. }
  262. /**
  263. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  264. * @oh: struct omap_hwmod *
  265. * @standbymode: MIDLEMODE field bits
  266. * @v: pointer to register contents to modify
  267. *
  268. * Update the master standby mode bits in @v to be @standbymode for
  269. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  270. * upon error or 0 upon success.
  271. */
  272. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  273. u32 *v)
  274. {
  275. u32 mstandby_mask;
  276. u8 mstandby_shift;
  277. if (!oh->class->sysc ||
  278. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  279. return -EINVAL;
  280. if (!oh->class->sysc->sysc_fields) {
  281. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  282. return -EINVAL;
  283. }
  284. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  285. mstandby_mask = (0x3 << mstandby_shift);
  286. *v &= ~mstandby_mask;
  287. *v |= __ffs(standbymode) << mstandby_shift;
  288. return 0;
  289. }
  290. /**
  291. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  292. * @oh: struct omap_hwmod *
  293. * @idlemode: SIDLEMODE field bits
  294. * @v: pointer to register contents to modify
  295. *
  296. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  297. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  298. * or 0 upon success.
  299. */
  300. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  301. {
  302. u32 sidle_mask;
  303. u8 sidle_shift;
  304. if (!oh->class->sysc ||
  305. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  306. return -EINVAL;
  307. if (!oh->class->sysc->sysc_fields) {
  308. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  309. return -EINVAL;
  310. }
  311. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  312. sidle_mask = (0x3 << sidle_shift);
  313. *v &= ~sidle_mask;
  314. *v |= __ffs(idlemode) << sidle_shift;
  315. return 0;
  316. }
  317. /**
  318. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  319. * @oh: struct omap_hwmod *
  320. * @clockact: CLOCKACTIVITY field bits
  321. * @v: pointer to register contents to modify
  322. *
  323. * Update the clockactivity mode bits in @v to be @clockact for the
  324. * @oh hwmod. Used for additional powersaving on some modules. Does
  325. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  326. * success.
  327. */
  328. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  329. {
  330. u32 clkact_mask;
  331. u8 clkact_shift;
  332. if (!oh->class->sysc ||
  333. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  334. return -EINVAL;
  335. if (!oh->class->sysc->sysc_fields) {
  336. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  337. return -EINVAL;
  338. }
  339. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  340. clkact_mask = (0x3 << clkact_shift);
  341. *v &= ~clkact_mask;
  342. *v |= clockact << clkact_shift;
  343. return 0;
  344. }
  345. /**
  346. * _set_softreset: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  347. * @oh: struct omap_hwmod *
  348. * @v: pointer to register contents to modify
  349. *
  350. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  351. * error or 0 upon success.
  352. */
  353. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  354. {
  355. u32 softrst_mask;
  356. if (!oh->class->sysc ||
  357. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  358. return -EINVAL;
  359. if (!oh->class->sysc->sysc_fields) {
  360. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  361. return -EINVAL;
  362. }
  363. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  364. *v |= softrst_mask;
  365. return 0;
  366. }
  367. /**
  368. * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
  369. * @oh: struct omap_hwmod *
  370. *
  371. * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
  372. * of some modules. When the DMA must perform read/write accesses, the
  373. * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
  374. * for power management, software must set the DMADISABLE bit back to 1.
  375. *
  376. * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
  377. * error or 0 upon success.
  378. */
  379. static int _set_dmadisable(struct omap_hwmod *oh)
  380. {
  381. u32 v;
  382. u32 dmadisable_mask;
  383. if (!oh->class->sysc ||
  384. !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
  385. return -EINVAL;
  386. if (!oh->class->sysc->sysc_fields) {
  387. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  388. return -EINVAL;
  389. }
  390. /* clocks must be on for this operation */
  391. if (oh->_state != _HWMOD_STATE_ENABLED) {
  392. pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
  393. return -EINVAL;
  394. }
  395. pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
  396. v = oh->_sysc_cache;
  397. dmadisable_mask =
  398. (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
  399. v |= dmadisable_mask;
  400. _write_sysconfig(v, oh);
  401. return 0;
  402. }
  403. /**
  404. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  405. * @oh: struct omap_hwmod *
  406. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  407. * @v: pointer to register contents to modify
  408. *
  409. * Update the module autoidle bit in @v to be @autoidle for the @oh
  410. * hwmod. The autoidle bit controls whether the module can gate
  411. * internal clocks automatically when it isn't doing anything; the
  412. * exact function of this bit varies on a per-module basis. This
  413. * function does not write to the hardware. Returns -EINVAL upon
  414. * error or 0 upon success.
  415. */
  416. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  417. u32 *v)
  418. {
  419. u32 autoidle_mask;
  420. u8 autoidle_shift;
  421. if (!oh->class->sysc ||
  422. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  423. return -EINVAL;
  424. if (!oh->class->sysc->sysc_fields) {
  425. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  426. return -EINVAL;
  427. }
  428. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  429. autoidle_mask = (0x1 << autoidle_shift);
  430. *v &= ~autoidle_mask;
  431. *v |= autoidle << autoidle_shift;
  432. return 0;
  433. }
  434. /**
  435. * _set_idle_ioring_wakeup - enable/disable IO pad wakeup on hwmod idle for mux
  436. * @oh: struct omap_hwmod *
  437. * @set_wake: bool value indicating to set (true) or clear (false) wakeup enable
  438. *
  439. * Set or clear the I/O pad wakeup flag in the mux entries for the
  440. * hwmod @oh. This function changes the @oh->mux->pads_dynamic array
  441. * in memory. If the hwmod is currently idled, and the new idle
  442. * values don't match the previous ones, this function will also
  443. * update the SCM PADCTRL registers. Otherwise, if the hwmod is not
  444. * currently idled, this function won't touch the hardware: the new
  445. * mux settings are written to the SCM PADCTRL registers when the
  446. * hwmod is idled. No return value.
  447. */
  448. static void _set_idle_ioring_wakeup(struct omap_hwmod *oh, bool set_wake)
  449. {
  450. struct omap_device_pad *pad;
  451. bool change = false;
  452. u16 prev_idle;
  453. int j;
  454. if (!oh->mux || !oh->mux->enabled)
  455. return;
  456. for (j = 0; j < oh->mux->nr_pads_dynamic; j++) {
  457. pad = oh->mux->pads_dynamic[j];
  458. if (!(pad->flags & OMAP_DEVICE_PAD_WAKEUP))
  459. continue;
  460. prev_idle = pad->idle;
  461. if (set_wake)
  462. pad->idle |= OMAP_WAKEUP_EN;
  463. else
  464. pad->idle &= ~OMAP_WAKEUP_EN;
  465. if (prev_idle != pad->idle)
  466. change = true;
  467. }
  468. if (change && oh->_state == _HWMOD_STATE_IDLE)
  469. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  470. }
  471. /**
  472. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  473. * @oh: struct omap_hwmod *
  474. *
  475. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  476. * upon error or 0 upon success.
  477. */
  478. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  479. {
  480. if (!oh->class->sysc ||
  481. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  482. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  483. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  484. return -EINVAL;
  485. if (!oh->class->sysc->sysc_fields) {
  486. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  487. return -EINVAL;
  488. }
  489. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  490. *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
  491. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  492. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  493. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  494. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  495. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  496. oh->_int_flags |= _HWMOD_WAKEUP_ENABLED;
  497. return 0;
  498. }
  499. /**
  500. * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  501. * @oh: struct omap_hwmod *
  502. *
  503. * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
  504. * upon error or 0 upon success.
  505. */
  506. static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
  507. {
  508. if (!oh->class->sysc ||
  509. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  510. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  511. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  512. return -EINVAL;
  513. if (!oh->class->sysc->sysc_fields) {
  514. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  515. return -EINVAL;
  516. }
  517. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  518. *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  519. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  520. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
  521. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  522. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
  523. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  524. oh->_int_flags &= ~_HWMOD_WAKEUP_ENABLED;
  525. return 0;
  526. }
  527. /**
  528. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  529. * @oh: struct omap_hwmod *
  530. *
  531. * Prevent the hardware module @oh from entering idle while the
  532. * hardare module initiator @init_oh is active. Useful when a module
  533. * will be accessed by a particular initiator (e.g., if a module will
  534. * be accessed by the IVA, there should be a sleepdep between the IVA
  535. * initiator and the module). Only applies to modules in smart-idle
  536. * mode. If the clockdomain is marked as not needing autodeps, return
  537. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  538. * passes along clkdm_add_sleepdep() value upon success.
  539. */
  540. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  541. {
  542. if (!oh->_clk)
  543. return -EINVAL;
  544. if (oh->_clk->clkdm && oh->_clk->clkdm->flags & CLKDM_NO_AUTODEPS)
  545. return 0;
  546. return clkdm_add_sleepdep(oh->_clk->clkdm, init_oh->_clk->clkdm);
  547. }
  548. /**
  549. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  550. * @oh: struct omap_hwmod *
  551. *
  552. * Allow the hardware module @oh to enter idle while the hardare
  553. * module initiator @init_oh is active. Useful when a module will not
  554. * be accessed by a particular initiator (e.g., if a module will not
  555. * be accessed by the IVA, there should be no sleepdep between the IVA
  556. * initiator and the module). Only applies to modules in smart-idle
  557. * mode. If the clockdomain is marked as not needing autodeps, return
  558. * 0 without doing anything. Returns -EINVAL upon error or passes
  559. * along clkdm_del_sleepdep() value upon success.
  560. */
  561. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  562. {
  563. if (!oh->_clk)
  564. return -EINVAL;
  565. if (oh->_clk->clkdm && oh->_clk->clkdm->flags & CLKDM_NO_AUTODEPS)
  566. return 0;
  567. return clkdm_del_sleepdep(oh->_clk->clkdm, init_oh->_clk->clkdm);
  568. }
  569. /**
  570. * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
  571. * @oh: struct omap_hwmod *
  572. *
  573. * Called from _init_clocks(). Populates the @oh _clk (main
  574. * functional clock pointer) if a main_clk is present. Returns 0 on
  575. * success or -EINVAL on error.
  576. */
  577. static int _init_main_clk(struct omap_hwmod *oh)
  578. {
  579. int ret = 0;
  580. if (!oh->main_clk)
  581. return 0;
  582. oh->_clk = omap_clk_get_by_name(oh->main_clk);
  583. if (!oh->_clk) {
  584. pr_warning("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  585. oh->name, oh->main_clk);
  586. return -EINVAL;
  587. }
  588. if (!oh->_clk->clkdm)
  589. pr_warning("omap_hwmod: %s: missing clockdomain for %s.\n",
  590. oh->main_clk, oh->_clk->name);
  591. return ret;
  592. }
  593. /**
  594. * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
  595. * @oh: struct omap_hwmod *
  596. *
  597. * Called from _init_clocks(). Populates the @oh OCP slave interface
  598. * clock pointers. Returns 0 on success or -EINVAL on error.
  599. */
  600. static int _init_interface_clks(struct omap_hwmod *oh)
  601. {
  602. struct omap_hwmod_ocp_if *os;
  603. struct list_head *p;
  604. struct clk *c;
  605. int i = 0;
  606. int ret = 0;
  607. p = oh->slave_ports.next;
  608. while (i < oh->slaves_cnt) {
  609. os = _fetch_next_ocp_if(&p, &i);
  610. if (!os->clk)
  611. continue;
  612. c = omap_clk_get_by_name(os->clk);
  613. if (!c) {
  614. pr_warning("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  615. oh->name, os->clk);
  616. ret = -EINVAL;
  617. }
  618. os->_clk = c;
  619. }
  620. return ret;
  621. }
  622. /**
  623. * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
  624. * @oh: struct omap_hwmod *
  625. *
  626. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  627. * clock pointers. Returns 0 on success or -EINVAL on error.
  628. */
  629. static int _init_opt_clks(struct omap_hwmod *oh)
  630. {
  631. struct omap_hwmod_opt_clk *oc;
  632. struct clk *c;
  633. int i;
  634. int ret = 0;
  635. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  636. c = omap_clk_get_by_name(oc->clk);
  637. if (!c) {
  638. pr_warning("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  639. oh->name, oc->clk);
  640. ret = -EINVAL;
  641. }
  642. oc->_clk = c;
  643. }
  644. return ret;
  645. }
  646. /**
  647. * _enable_clocks - enable hwmod main clock and interface clocks
  648. * @oh: struct omap_hwmod *
  649. *
  650. * Enables all clocks necessary for register reads and writes to succeed
  651. * on the hwmod @oh. Returns 0.
  652. */
  653. static int _enable_clocks(struct omap_hwmod *oh)
  654. {
  655. struct omap_hwmod_ocp_if *os;
  656. struct list_head *p;
  657. int i = 0;
  658. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  659. if (oh->_clk)
  660. clk_enable(oh->_clk);
  661. p = oh->slave_ports.next;
  662. while (i < oh->slaves_cnt) {
  663. os = _fetch_next_ocp_if(&p, &i);
  664. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  665. clk_enable(os->_clk);
  666. }
  667. /* The opt clocks are controlled by the device driver. */
  668. return 0;
  669. }
  670. /**
  671. * _disable_clocks - disable hwmod main clock and interface clocks
  672. * @oh: struct omap_hwmod *
  673. *
  674. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  675. */
  676. static int _disable_clocks(struct omap_hwmod *oh)
  677. {
  678. struct omap_hwmod_ocp_if *os;
  679. struct list_head *p;
  680. int i = 0;
  681. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  682. if (oh->_clk)
  683. clk_disable(oh->_clk);
  684. p = oh->slave_ports.next;
  685. while (i < oh->slaves_cnt) {
  686. os = _fetch_next_ocp_if(&p, &i);
  687. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  688. clk_disable(os->_clk);
  689. }
  690. /* The opt clocks are controlled by the device driver. */
  691. return 0;
  692. }
  693. static void _enable_optional_clocks(struct omap_hwmod *oh)
  694. {
  695. struct omap_hwmod_opt_clk *oc;
  696. int i;
  697. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  698. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  699. if (oc->_clk) {
  700. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  701. oc->_clk->name);
  702. clk_enable(oc->_clk);
  703. }
  704. }
  705. static void _disable_optional_clocks(struct omap_hwmod *oh)
  706. {
  707. struct omap_hwmod_opt_clk *oc;
  708. int i;
  709. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  710. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  711. if (oc->_clk) {
  712. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  713. oc->_clk->name);
  714. clk_disable(oc->_clk);
  715. }
  716. }
  717. /**
  718. * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
  719. * @oh: struct omap_hwmod *
  720. *
  721. * Enables the PRCM module mode related to the hwmod @oh.
  722. * No return value.
  723. */
  724. static void _omap4_enable_module(struct omap_hwmod *oh)
  725. {
  726. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  727. return;
  728. pr_debug("omap_hwmod: %s: %s: %d\n",
  729. oh->name, __func__, oh->prcm.omap4.modulemode);
  730. omap4_cminst_module_enable(oh->prcm.omap4.modulemode,
  731. oh->clkdm->prcm_partition,
  732. oh->clkdm->cm_inst,
  733. oh->clkdm->clkdm_offs,
  734. oh->prcm.omap4.clkctrl_offs);
  735. }
  736. /**
  737. * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
  738. * @oh: struct omap_hwmod *
  739. *
  740. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  741. * does not have an IDLEST bit or if the module successfully enters
  742. * slave idle; otherwise, pass along the return value of the
  743. * appropriate *_cm*_wait_module_idle() function.
  744. */
  745. static int _omap4_wait_target_disable(struct omap_hwmod *oh)
  746. {
  747. if (!oh || !oh->clkdm)
  748. return -EINVAL;
  749. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  750. return 0;
  751. if (oh->flags & HWMOD_NO_IDLEST)
  752. return 0;
  753. return omap4_cminst_wait_module_idle(oh->clkdm->prcm_partition,
  754. oh->clkdm->cm_inst,
  755. oh->clkdm->clkdm_offs,
  756. oh->prcm.omap4.clkctrl_offs);
  757. }
  758. /**
  759. * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
  760. * @oh: struct omap_hwmod *oh
  761. *
  762. * Count and return the number of MPU IRQs associated with the hwmod
  763. * @oh. Used to allocate struct resource data. Returns 0 if @oh is
  764. * NULL.
  765. */
  766. static int _count_mpu_irqs(struct omap_hwmod *oh)
  767. {
  768. struct omap_hwmod_irq_info *ohii;
  769. int i = 0;
  770. if (!oh || !oh->mpu_irqs)
  771. return 0;
  772. do {
  773. ohii = &oh->mpu_irqs[i++];
  774. } while (ohii->irq != -1);
  775. return i-1;
  776. }
  777. /**
  778. * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
  779. * @oh: struct omap_hwmod *oh
  780. *
  781. * Count and return the number of SDMA request lines associated with
  782. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  783. * if @oh is NULL.
  784. */
  785. static int _count_sdma_reqs(struct omap_hwmod *oh)
  786. {
  787. struct omap_hwmod_dma_info *ohdi;
  788. int i = 0;
  789. if (!oh || !oh->sdma_reqs)
  790. return 0;
  791. do {
  792. ohdi = &oh->sdma_reqs[i++];
  793. } while (ohdi->dma_req != -1);
  794. return i-1;
  795. }
  796. /**
  797. * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
  798. * @oh: struct omap_hwmod *oh
  799. *
  800. * Count and return the number of address space ranges associated with
  801. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  802. * if @oh is NULL.
  803. */
  804. static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
  805. {
  806. struct omap_hwmod_addr_space *mem;
  807. int i = 0;
  808. if (!os || !os->addr)
  809. return 0;
  810. do {
  811. mem = &os->addr[i++];
  812. } while (mem->pa_start != mem->pa_end);
  813. return i-1;
  814. }
  815. /**
  816. * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
  817. * @oh: struct omap_hwmod * to operate on
  818. * @name: pointer to the name of the MPU interrupt number to fetch (optional)
  819. * @irq: pointer to an unsigned int to store the MPU IRQ number to
  820. *
  821. * Retrieve a MPU hardware IRQ line number named by @name associated
  822. * with the IP block pointed to by @oh. The IRQ number will be filled
  823. * into the address pointed to by @dma. When @name is non-null, the
  824. * IRQ line number associated with the named entry will be returned.
  825. * If @name is null, the first matching entry will be returned. Data
  826. * order is not meaningful in hwmod data, so callers are strongly
  827. * encouraged to use a non-null @name whenever possible to avoid
  828. * unpredictable effects if hwmod data is later added that causes data
  829. * ordering to change. Returns 0 upon success or a negative error
  830. * code upon error.
  831. */
  832. static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
  833. unsigned int *irq)
  834. {
  835. int i;
  836. bool found = false;
  837. if (!oh->mpu_irqs)
  838. return -ENOENT;
  839. i = 0;
  840. while (oh->mpu_irqs[i].irq != -1) {
  841. if (name == oh->mpu_irqs[i].name ||
  842. !strcmp(name, oh->mpu_irqs[i].name)) {
  843. found = true;
  844. break;
  845. }
  846. i++;
  847. }
  848. if (!found)
  849. return -ENOENT;
  850. *irq = oh->mpu_irqs[i].irq;
  851. return 0;
  852. }
  853. /**
  854. * _get_sdma_req_by_name - fetch SDMA request line ID by name
  855. * @oh: struct omap_hwmod * to operate on
  856. * @name: pointer to the name of the SDMA request line to fetch (optional)
  857. * @dma: pointer to an unsigned int to store the request line ID to
  858. *
  859. * Retrieve an SDMA request line ID named by @name on the IP block
  860. * pointed to by @oh. The ID will be filled into the address pointed
  861. * to by @dma. When @name is non-null, the request line ID associated
  862. * with the named entry will be returned. If @name is null, the first
  863. * matching entry will be returned. Data order is not meaningful in
  864. * hwmod data, so callers are strongly encouraged to use a non-null
  865. * @name whenever possible to avoid unpredictable effects if hwmod
  866. * data is later added that causes data ordering to change. Returns 0
  867. * upon success or a negative error code upon error.
  868. */
  869. static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
  870. unsigned int *dma)
  871. {
  872. int i;
  873. bool found = false;
  874. if (!oh->sdma_reqs)
  875. return -ENOENT;
  876. i = 0;
  877. while (oh->sdma_reqs[i].dma_req != -1) {
  878. if (name == oh->sdma_reqs[i].name ||
  879. !strcmp(name, oh->sdma_reqs[i].name)) {
  880. found = true;
  881. break;
  882. }
  883. i++;
  884. }
  885. if (!found)
  886. return -ENOENT;
  887. *dma = oh->sdma_reqs[i].dma_req;
  888. return 0;
  889. }
  890. /**
  891. * _get_addr_space_by_name - fetch address space start & end by name
  892. * @oh: struct omap_hwmod * to operate on
  893. * @name: pointer to the name of the address space to fetch (optional)
  894. * @pa_start: pointer to a u32 to store the starting address to
  895. * @pa_end: pointer to a u32 to store the ending address to
  896. *
  897. * Retrieve address space start and end addresses for the IP block
  898. * pointed to by @oh. The data will be filled into the addresses
  899. * pointed to by @pa_start and @pa_end. When @name is non-null, the
  900. * address space data associated with the named entry will be
  901. * returned. If @name is null, the first matching entry will be
  902. * returned. Data order is not meaningful in hwmod data, so callers
  903. * are strongly encouraged to use a non-null @name whenever possible
  904. * to avoid unpredictable effects if hwmod data is later added that
  905. * causes data ordering to change. Returns 0 upon success or a
  906. * negative error code upon error.
  907. */
  908. static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
  909. u32 *pa_start, u32 *pa_end)
  910. {
  911. int i, j;
  912. struct omap_hwmod_ocp_if *os;
  913. struct list_head *p = NULL;
  914. bool found = false;
  915. p = oh->slave_ports.next;
  916. i = 0;
  917. while (i < oh->slaves_cnt) {
  918. os = _fetch_next_ocp_if(&p, &i);
  919. if (!os->addr)
  920. return -ENOENT;
  921. j = 0;
  922. while (os->addr[j].pa_start != os->addr[j].pa_end) {
  923. if (name == os->addr[j].name ||
  924. !strcmp(name, os->addr[j].name)) {
  925. found = true;
  926. break;
  927. }
  928. j++;
  929. }
  930. if (found)
  931. break;
  932. }
  933. if (!found)
  934. return -ENOENT;
  935. *pa_start = os->addr[j].pa_start;
  936. *pa_end = os->addr[j].pa_end;
  937. return 0;
  938. }
  939. /**
  940. * _save_mpu_port_index - find and save the index to @oh's MPU port
  941. * @oh: struct omap_hwmod *
  942. *
  943. * Determines the array index of the OCP slave port that the MPU uses
  944. * to address the device, and saves it into the struct omap_hwmod.
  945. * Intended to be called during hwmod registration only. No return
  946. * value.
  947. */
  948. static void __init _save_mpu_port_index(struct omap_hwmod *oh)
  949. {
  950. struct omap_hwmod_ocp_if *os = NULL;
  951. struct list_head *p;
  952. int i = 0;
  953. if (!oh)
  954. return;
  955. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  956. p = oh->slave_ports.next;
  957. while (i < oh->slaves_cnt) {
  958. os = _fetch_next_ocp_if(&p, &i);
  959. if (os->user & OCP_USER_MPU) {
  960. oh->_mpu_port = os;
  961. oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
  962. break;
  963. }
  964. }
  965. return;
  966. }
  967. /**
  968. * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
  969. * @oh: struct omap_hwmod *
  970. *
  971. * Given a pointer to a struct omap_hwmod record @oh, return a pointer
  972. * to the struct omap_hwmod_ocp_if record that is used by the MPU to
  973. * communicate with the IP block. This interface need not be directly
  974. * connected to the MPU (and almost certainly is not), but is directly
  975. * connected to the IP block represented by @oh. Returns a pointer
  976. * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
  977. * error or if there does not appear to be a path from the MPU to this
  978. * IP block.
  979. */
  980. static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
  981. {
  982. if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
  983. return NULL;
  984. return oh->_mpu_port;
  985. };
  986. /**
  987. * _find_mpu_rt_addr_space - return MPU register target address space for @oh
  988. * @oh: struct omap_hwmod *
  989. *
  990. * Returns a pointer to the struct omap_hwmod_addr_space record representing
  991. * the register target MPU address space; or returns NULL upon error.
  992. */
  993. static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
  994. {
  995. struct omap_hwmod_ocp_if *os;
  996. struct omap_hwmod_addr_space *mem;
  997. int found = 0, i = 0;
  998. os = _find_mpu_rt_port(oh);
  999. if (!os || !os->addr)
  1000. return NULL;
  1001. do {
  1002. mem = &os->addr[i++];
  1003. if (mem->flags & ADDR_TYPE_RT)
  1004. found = 1;
  1005. } while (!found && mem->pa_start != mem->pa_end);
  1006. return (found) ? mem : NULL;
  1007. }
  1008. /**
  1009. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  1010. * @oh: struct omap_hwmod *
  1011. *
  1012. * If module is marked as SWSUP_SIDLE, force the module out of slave
  1013. * idle; otherwise, configure it for smart-idle. If module is marked
  1014. * as SWSUP_MSUSPEND, force the module out of master standby;
  1015. * otherwise, configure it for smart-standby. No return value.
  1016. */
  1017. static void _enable_sysc(struct omap_hwmod *oh)
  1018. {
  1019. u8 idlemode, sf;
  1020. u32 v;
  1021. if (!oh->class->sysc)
  1022. return;
  1023. v = oh->_sysc_cache;
  1024. sf = oh->class->sysc->sysc_flags;
  1025. if (sf & SYSC_HAS_SIDLEMODE) {
  1026. idlemode = (oh->flags & HWMOD_SWSUP_SIDLE) ?
  1027. HWMOD_IDLEMODE_NO : HWMOD_IDLEMODE_SMART;
  1028. _set_slave_idlemode(oh, idlemode, &v);
  1029. }
  1030. if (sf & SYSC_HAS_MIDLEMODE) {
  1031. if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1032. idlemode = HWMOD_IDLEMODE_NO;
  1033. } else {
  1034. if (sf & SYSC_HAS_ENAWAKEUP)
  1035. _enable_wakeup(oh, &v);
  1036. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1037. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1038. else
  1039. idlemode = HWMOD_IDLEMODE_SMART;
  1040. }
  1041. _set_master_standbymode(oh, idlemode, &v);
  1042. }
  1043. /*
  1044. * XXX The clock framework should handle this, by
  1045. * calling into this code. But this must wait until the
  1046. * clock structures are tagged with omap_hwmod entries
  1047. */
  1048. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  1049. (sf & SYSC_HAS_CLOCKACTIVITY))
  1050. _set_clockactivity(oh, oh->class->sysc->clockact, &v);
  1051. /* If slave is in SMARTIDLE, also enable wakeup */
  1052. if ((sf & SYSC_HAS_SIDLEMODE) && !(oh->flags & HWMOD_SWSUP_SIDLE))
  1053. _enable_wakeup(oh, &v);
  1054. _write_sysconfig(v, oh);
  1055. /*
  1056. * Set the autoidle bit only after setting the smartidle bit
  1057. * Setting this will not have any impact on the other modules.
  1058. */
  1059. if (sf & SYSC_HAS_AUTOIDLE) {
  1060. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  1061. 0 : 1;
  1062. _set_module_autoidle(oh, idlemode, &v);
  1063. _write_sysconfig(v, oh);
  1064. }
  1065. }
  1066. /**
  1067. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  1068. * @oh: struct omap_hwmod *
  1069. *
  1070. * If module is marked as SWSUP_SIDLE, force the module into slave
  1071. * idle; otherwise, configure it for smart-idle. If module is marked
  1072. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  1073. * configure it for smart-standby. No return value.
  1074. */
  1075. static void _idle_sysc(struct omap_hwmod *oh)
  1076. {
  1077. u8 idlemode, sf;
  1078. u32 v;
  1079. if (!oh->class->sysc)
  1080. return;
  1081. v = oh->_sysc_cache;
  1082. sf = oh->class->sysc->sysc_flags;
  1083. if (sf & SYSC_HAS_SIDLEMODE) {
  1084. idlemode = (oh->flags & HWMOD_SWSUP_SIDLE) ?
  1085. HWMOD_IDLEMODE_FORCE : HWMOD_IDLEMODE_SMART;
  1086. _set_slave_idlemode(oh, idlemode, &v);
  1087. }
  1088. if (sf & SYSC_HAS_MIDLEMODE) {
  1089. if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1090. idlemode = HWMOD_IDLEMODE_FORCE;
  1091. } else {
  1092. if (sf & SYSC_HAS_ENAWAKEUP)
  1093. _enable_wakeup(oh, &v);
  1094. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1095. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1096. else
  1097. idlemode = HWMOD_IDLEMODE_SMART;
  1098. }
  1099. _set_master_standbymode(oh, idlemode, &v);
  1100. }
  1101. /* If slave is in SMARTIDLE, also enable wakeup */
  1102. if ((sf & SYSC_HAS_SIDLEMODE) && !(oh->flags & HWMOD_SWSUP_SIDLE))
  1103. _enable_wakeup(oh, &v);
  1104. _write_sysconfig(v, oh);
  1105. }
  1106. /**
  1107. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  1108. * @oh: struct omap_hwmod *
  1109. *
  1110. * Force the module into slave idle and master suspend. No return
  1111. * value.
  1112. */
  1113. static void _shutdown_sysc(struct omap_hwmod *oh)
  1114. {
  1115. u32 v;
  1116. u8 sf;
  1117. if (!oh->class->sysc)
  1118. return;
  1119. v = oh->_sysc_cache;
  1120. sf = oh->class->sysc->sysc_flags;
  1121. if (sf & SYSC_HAS_SIDLEMODE)
  1122. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1123. if (sf & SYSC_HAS_MIDLEMODE)
  1124. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1125. if (sf & SYSC_HAS_AUTOIDLE)
  1126. _set_module_autoidle(oh, 1, &v);
  1127. _write_sysconfig(v, oh);
  1128. }
  1129. /**
  1130. * _lookup - find an omap_hwmod by name
  1131. * @name: find an omap_hwmod by name
  1132. *
  1133. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  1134. */
  1135. static struct omap_hwmod *_lookup(const char *name)
  1136. {
  1137. struct omap_hwmod *oh, *temp_oh;
  1138. oh = NULL;
  1139. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1140. if (!strcmp(name, temp_oh->name)) {
  1141. oh = temp_oh;
  1142. break;
  1143. }
  1144. }
  1145. return oh;
  1146. }
  1147. /**
  1148. * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
  1149. * @oh: struct omap_hwmod *
  1150. *
  1151. * Convert a clockdomain name stored in a struct omap_hwmod into a
  1152. * clockdomain pointer, and save it into the struct omap_hwmod.
  1153. * Return -EINVAL if the clkdm_name lookup failed.
  1154. */
  1155. static int _init_clkdm(struct omap_hwmod *oh)
  1156. {
  1157. if (!oh->clkdm_name)
  1158. return 0;
  1159. oh->clkdm = clkdm_lookup(oh->clkdm_name);
  1160. if (!oh->clkdm) {
  1161. pr_warning("omap_hwmod: %s: could not associate to clkdm %s\n",
  1162. oh->name, oh->clkdm_name);
  1163. return -EINVAL;
  1164. }
  1165. pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
  1166. oh->name, oh->clkdm_name);
  1167. return 0;
  1168. }
  1169. /**
  1170. * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
  1171. * well the clockdomain.
  1172. * @oh: struct omap_hwmod *
  1173. * @data: not used; pass NULL
  1174. *
  1175. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  1176. * Resolves all clock names embedded in the hwmod. Returns 0 on
  1177. * success, or a negative error code on failure.
  1178. */
  1179. static int _init_clocks(struct omap_hwmod *oh, void *data)
  1180. {
  1181. int ret = 0;
  1182. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1183. return 0;
  1184. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  1185. ret |= _init_main_clk(oh);
  1186. ret |= _init_interface_clks(oh);
  1187. ret |= _init_opt_clks(oh);
  1188. if (soc_ops.init_clkdm)
  1189. ret |= soc_ops.init_clkdm(oh);
  1190. if (!ret)
  1191. oh->_state = _HWMOD_STATE_CLKS_INITED;
  1192. else
  1193. pr_warning("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
  1194. return ret;
  1195. }
  1196. /**
  1197. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  1198. * @oh: struct omap_hwmod *
  1199. * @name: name of the reset line in the context of this hwmod
  1200. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  1201. *
  1202. * Return the bit position of the reset line that match the
  1203. * input name. Return -ENOENT if not found.
  1204. */
  1205. static u8 _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  1206. struct omap_hwmod_rst_info *ohri)
  1207. {
  1208. int i;
  1209. for (i = 0; i < oh->rst_lines_cnt; i++) {
  1210. const char *rst_line = oh->rst_lines[i].name;
  1211. if (!strcmp(rst_line, name)) {
  1212. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  1213. ohri->st_shift = oh->rst_lines[i].st_shift;
  1214. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  1215. oh->name, __func__, rst_line, ohri->rst_shift,
  1216. ohri->st_shift);
  1217. return 0;
  1218. }
  1219. }
  1220. return -ENOENT;
  1221. }
  1222. /**
  1223. * _assert_hardreset - assert the HW reset line of submodules
  1224. * contained in the hwmod module.
  1225. * @oh: struct omap_hwmod *
  1226. * @name: name of the reset line to lookup and assert
  1227. *
  1228. * Some IP like dsp, ipu or iva contain processor that require an HW
  1229. * reset line to be assert / deassert in order to enable fully the IP.
  1230. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1231. * asserting the hardreset line on the currently-booted SoC, or passes
  1232. * along the return value from _lookup_hardreset() or the SoC's
  1233. * assert_hardreset code.
  1234. */
  1235. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  1236. {
  1237. struct omap_hwmod_rst_info ohri;
  1238. u8 ret = -EINVAL;
  1239. if (!oh)
  1240. return -EINVAL;
  1241. if (!soc_ops.assert_hardreset)
  1242. return -ENOSYS;
  1243. ret = _lookup_hardreset(oh, name, &ohri);
  1244. if (IS_ERR_VALUE(ret))
  1245. return ret;
  1246. ret = soc_ops.assert_hardreset(oh, &ohri);
  1247. return ret;
  1248. }
  1249. /**
  1250. * _deassert_hardreset - deassert the HW reset line of submodules contained
  1251. * in the hwmod module.
  1252. * @oh: struct omap_hwmod *
  1253. * @name: name of the reset line to look up and deassert
  1254. *
  1255. * Some IP like dsp, ipu or iva contain processor that require an HW
  1256. * reset line to be assert / deassert in order to enable fully the IP.
  1257. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1258. * deasserting the hardreset line on the currently-booted SoC, or passes
  1259. * along the return value from _lookup_hardreset() or the SoC's
  1260. * deassert_hardreset code.
  1261. */
  1262. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1263. {
  1264. struct omap_hwmod_rst_info ohri;
  1265. int ret = -EINVAL;
  1266. if (!oh)
  1267. return -EINVAL;
  1268. if (!soc_ops.deassert_hardreset)
  1269. return -ENOSYS;
  1270. ret = _lookup_hardreset(oh, name, &ohri);
  1271. if (IS_ERR_VALUE(ret))
  1272. return ret;
  1273. ret = soc_ops.deassert_hardreset(oh, &ohri);
  1274. if (ret == -EBUSY)
  1275. pr_warning("omap_hwmod: %s: failed to hardreset\n", oh->name);
  1276. return ret;
  1277. }
  1278. /**
  1279. * _read_hardreset - read the HW reset line state of submodules
  1280. * contained in the hwmod module
  1281. * @oh: struct omap_hwmod *
  1282. * @name: name of the reset line to look up and read
  1283. *
  1284. * Return the state of the reset line. Returns -EINVAL if @oh is
  1285. * null, -ENOSYS if we have no way of reading the hardreset line
  1286. * status on the currently-booted SoC, or passes along the return
  1287. * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
  1288. * code.
  1289. */
  1290. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  1291. {
  1292. struct omap_hwmod_rst_info ohri;
  1293. u8 ret = -EINVAL;
  1294. if (!oh)
  1295. return -EINVAL;
  1296. if (!soc_ops.is_hardreset_asserted)
  1297. return -ENOSYS;
  1298. ret = _lookup_hardreset(oh, name, &ohri);
  1299. if (IS_ERR_VALUE(ret))
  1300. return ret;
  1301. return soc_ops.is_hardreset_asserted(oh, &ohri);
  1302. }
  1303. /**
  1304. * _are_any_hardreset_lines_asserted - return true if part of @oh is hard-reset
  1305. * @oh: struct omap_hwmod *
  1306. *
  1307. * If any hardreset line associated with @oh is asserted, then return true.
  1308. * Otherwise, if @oh has no hardreset lines associated with it, or if
  1309. * no hardreset lines associated with @oh are asserted, then return false.
  1310. * This function is used to avoid executing some parts of the IP block
  1311. * enable/disable sequence if a hardreset line is set.
  1312. */
  1313. static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
  1314. {
  1315. int i;
  1316. if (oh->rst_lines_cnt == 0)
  1317. return false;
  1318. for (i = 0; i < oh->rst_lines_cnt; i++)
  1319. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1320. return true;
  1321. return false;
  1322. }
  1323. /**
  1324. * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
  1325. * @oh: struct omap_hwmod *
  1326. *
  1327. * Disable the PRCM module mode related to the hwmod @oh.
  1328. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1329. */
  1330. static int _omap4_disable_module(struct omap_hwmod *oh)
  1331. {
  1332. int v;
  1333. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1334. return -EINVAL;
  1335. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1336. omap4_cminst_module_disable(oh->clkdm->prcm_partition,
  1337. oh->clkdm->cm_inst,
  1338. oh->clkdm->clkdm_offs,
  1339. oh->prcm.omap4.clkctrl_offs);
  1340. if (_are_any_hardreset_lines_asserted(oh))
  1341. return 0;
  1342. v = _omap4_wait_target_disable(oh);
  1343. if (v)
  1344. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1345. oh->name);
  1346. return 0;
  1347. }
  1348. /**
  1349. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  1350. * @oh: struct omap_hwmod *
  1351. *
  1352. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  1353. * enabled for this to work. Returns -ENOENT if the hwmod cannot be
  1354. * reset this way, -EINVAL if the hwmod is in the wrong state,
  1355. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1356. *
  1357. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1358. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1359. * use the SYSCONFIG softreset bit to provide the status.
  1360. *
  1361. * Note that some IP like McBSP do have reset control but don't have
  1362. * reset status.
  1363. */
  1364. static int _ocp_softreset(struct omap_hwmod *oh)
  1365. {
  1366. u32 v, softrst_mask;
  1367. int c = 0;
  1368. int ret = 0;
  1369. if (!oh->class->sysc ||
  1370. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1371. return -ENOENT;
  1372. /* clocks must be on for this operation */
  1373. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1374. pr_warning("omap_hwmod: %s: reset can only be entered from "
  1375. "enabled state\n", oh->name);
  1376. return -EINVAL;
  1377. }
  1378. /* For some modules, all optionnal clocks need to be enabled as well */
  1379. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1380. _enable_optional_clocks(oh);
  1381. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1382. v = oh->_sysc_cache;
  1383. ret = _set_softreset(oh, &v);
  1384. if (ret)
  1385. goto dis_opt_clks;
  1386. _write_sysconfig(v, oh);
  1387. if (oh->class->sysc->srst_udelay)
  1388. udelay(oh->class->sysc->srst_udelay);
  1389. if (oh->class->sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
  1390. omap_test_timeout((omap_hwmod_read(oh,
  1391. oh->class->sysc->syss_offs)
  1392. & SYSS_RESETDONE_MASK),
  1393. MAX_MODULE_SOFTRESET_WAIT, c);
  1394. else if (oh->class->sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
  1395. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  1396. omap_test_timeout(!(omap_hwmod_read(oh,
  1397. oh->class->sysc->sysc_offs)
  1398. & softrst_mask),
  1399. MAX_MODULE_SOFTRESET_WAIT, c);
  1400. }
  1401. if (c == MAX_MODULE_SOFTRESET_WAIT)
  1402. pr_warning("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1403. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1404. else
  1405. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1406. /*
  1407. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1408. * _wait_target_ready() or _reset()
  1409. */
  1410. ret = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
  1411. dis_opt_clks:
  1412. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1413. _disable_optional_clocks(oh);
  1414. return ret;
  1415. }
  1416. /**
  1417. * _reset - reset an omap_hwmod
  1418. * @oh: struct omap_hwmod *
  1419. *
  1420. * Resets an omap_hwmod @oh. If the module has a custom reset
  1421. * function pointer defined, then call it to reset the IP block, and
  1422. * pass along its return value to the caller. Otherwise, if the IP
  1423. * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
  1424. * associated with it, call a function to reset the IP block via that
  1425. * method, and pass along the return value to the caller. Finally, if
  1426. * the IP block has some hardreset lines associated with it, assert
  1427. * all of those, but do _not_ deassert them. (This is because driver
  1428. * authors have expressed an apparent requirement to control the
  1429. * deassertion of the hardreset lines themselves.)
  1430. *
  1431. * The default software reset mechanism for most OMAP IP blocks is
  1432. * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
  1433. * hwmods cannot be reset via this method. Some are not targets and
  1434. * therefore have no OCP header registers to access. Others (like the
  1435. * IVA) have idiosyncratic reset sequences. So for these relatively
  1436. * rare cases, custom reset code can be supplied in the struct
  1437. * omap_hwmod_class .reset function pointer.
  1438. *
  1439. * _set_dmadisable() is called to set the DMADISABLE bit so that it
  1440. * does not prevent idling of the system. This is necessary for cases
  1441. * where ROMCODE/BOOTLOADER uses dma and transfers control to the
  1442. * kernel without disabling dma.
  1443. *
  1444. * Passes along the return value from either _ocp_softreset() or the
  1445. * custom reset function - these must return -EINVAL if the hwmod
  1446. * cannot be reset this way or if the hwmod is in the wrong state,
  1447. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1448. */
  1449. static int _reset(struct omap_hwmod *oh)
  1450. {
  1451. int i, r;
  1452. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1453. if (oh->class->reset) {
  1454. r = oh->class->reset(oh);
  1455. } else {
  1456. if (oh->rst_lines_cnt > 0) {
  1457. for (i = 0; i < oh->rst_lines_cnt; i++)
  1458. _assert_hardreset(oh, oh->rst_lines[i].name);
  1459. return 0;
  1460. } else {
  1461. r = _ocp_softreset(oh);
  1462. if (r == -ENOENT)
  1463. r = 0;
  1464. }
  1465. }
  1466. _set_dmadisable(oh);
  1467. /*
  1468. * OCP_SYSCONFIG bits need to be reprogrammed after a
  1469. * softreset. The _enable() function should be split to avoid
  1470. * the rewrite of the OCP_SYSCONFIG register.
  1471. */
  1472. if (oh->class->sysc) {
  1473. _update_sysc_cache(oh);
  1474. _enable_sysc(oh);
  1475. }
  1476. return r;
  1477. }
  1478. /**
  1479. * _enable - enable an omap_hwmod
  1480. * @oh: struct omap_hwmod *
  1481. *
  1482. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1483. * register target. Returns -EINVAL if the hwmod is in the wrong
  1484. * state or passes along the return value of _wait_target_ready().
  1485. */
  1486. static int _enable(struct omap_hwmod *oh)
  1487. {
  1488. int r;
  1489. int hwsup = 0;
  1490. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1491. /*
  1492. * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
  1493. * state at init. Now that someone is really trying to enable
  1494. * them, just ensure that the hwmod mux is set.
  1495. */
  1496. if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
  1497. /*
  1498. * If the caller has mux data populated, do the mux'ing
  1499. * which wouldn't have been done as part of the _enable()
  1500. * done during setup.
  1501. */
  1502. if (oh->mux)
  1503. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1504. oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
  1505. return 0;
  1506. }
  1507. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1508. oh->_state != _HWMOD_STATE_IDLE &&
  1509. oh->_state != _HWMOD_STATE_DISABLED) {
  1510. WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
  1511. oh->name);
  1512. return -EINVAL;
  1513. }
  1514. /*
  1515. * If an IP block contains HW reset lines and any of them are
  1516. * asserted, we let integration code associated with that
  1517. * block handle the enable. We've received very little
  1518. * information on what those driver authors need, and until
  1519. * detailed information is provided and the driver code is
  1520. * posted to the public lists, this is probably the best we
  1521. * can do.
  1522. */
  1523. if (_are_any_hardreset_lines_asserted(oh))
  1524. return 0;
  1525. /* Mux pins for device runtime if populated */
  1526. if (oh->mux && (!oh->mux->enabled ||
  1527. ((oh->_state == _HWMOD_STATE_IDLE) &&
  1528. oh->mux->pads_dynamic)))
  1529. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1530. _add_initiator_dep(oh, mpu_oh);
  1531. if (oh->clkdm) {
  1532. /*
  1533. * A clockdomain must be in SW_SUP before enabling
  1534. * completely the module. The clockdomain can be set
  1535. * in HW_AUTO only when the module become ready.
  1536. */
  1537. hwsup = clkdm_in_hwsup(oh->clkdm);
  1538. r = clkdm_hwmod_enable(oh->clkdm, oh);
  1539. if (r) {
  1540. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1541. oh->name, oh->clkdm->name, r);
  1542. return r;
  1543. }
  1544. }
  1545. _enable_clocks(oh);
  1546. if (soc_ops.enable_module)
  1547. soc_ops.enable_module(oh);
  1548. r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
  1549. -EINVAL;
  1550. if (!r) {
  1551. /*
  1552. * Set the clockdomain to HW_AUTO only if the target is ready,
  1553. * assuming that the previous state was HW_AUTO
  1554. */
  1555. if (oh->clkdm && hwsup)
  1556. clkdm_allow_idle(oh->clkdm);
  1557. oh->_state = _HWMOD_STATE_ENABLED;
  1558. /* Access the sysconfig only if the target is ready */
  1559. if (oh->class->sysc) {
  1560. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1561. _update_sysc_cache(oh);
  1562. _enable_sysc(oh);
  1563. }
  1564. } else {
  1565. _disable_clocks(oh);
  1566. pr_debug("omap_hwmod: %s: _wait_target_ready: %d\n",
  1567. oh->name, r);
  1568. if (oh->clkdm)
  1569. clkdm_hwmod_disable(oh->clkdm, oh);
  1570. }
  1571. return r;
  1572. }
  1573. /**
  1574. * _idle - idle an omap_hwmod
  1575. * @oh: struct omap_hwmod *
  1576. *
  1577. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1578. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1579. * state or returns 0.
  1580. */
  1581. static int _idle(struct omap_hwmod *oh)
  1582. {
  1583. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1584. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1585. WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
  1586. oh->name);
  1587. return -EINVAL;
  1588. }
  1589. if (_are_any_hardreset_lines_asserted(oh))
  1590. return 0;
  1591. if (oh->class->sysc)
  1592. _idle_sysc(oh);
  1593. _del_initiator_dep(oh, mpu_oh);
  1594. if (soc_ops.disable_module)
  1595. soc_ops.disable_module(oh);
  1596. /*
  1597. * The module must be in idle mode before disabling any parents
  1598. * clocks. Otherwise, the parent clock might be disabled before
  1599. * the module transition is done, and thus will prevent the
  1600. * transition to complete properly.
  1601. */
  1602. _disable_clocks(oh);
  1603. if (oh->clkdm)
  1604. clkdm_hwmod_disable(oh->clkdm, oh);
  1605. /* Mux pins for device idle if populated */
  1606. if (oh->mux && oh->mux->pads_dynamic)
  1607. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  1608. oh->_state = _HWMOD_STATE_IDLE;
  1609. return 0;
  1610. }
  1611. /**
  1612. * omap_hwmod_set_ocp_autoidle - set the hwmod's OCP autoidle bit
  1613. * @oh: struct omap_hwmod *
  1614. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  1615. *
  1616. * Sets the IP block's OCP autoidle bit in hardware, and updates our
  1617. * local copy. Intended to be used by drivers that require
  1618. * direct manipulation of the AUTOIDLE bits.
  1619. * Returns -EINVAL if @oh is null or is not in the ENABLED state, or passes
  1620. * along the return value from _set_module_autoidle().
  1621. *
  1622. * Any users of this function should be scrutinized carefully.
  1623. */
  1624. int omap_hwmod_set_ocp_autoidle(struct omap_hwmod *oh, u8 autoidle)
  1625. {
  1626. u32 v;
  1627. int retval = 0;
  1628. unsigned long flags;
  1629. if (!oh || oh->_state != _HWMOD_STATE_ENABLED)
  1630. return -EINVAL;
  1631. spin_lock_irqsave(&oh->_lock, flags);
  1632. v = oh->_sysc_cache;
  1633. retval = _set_module_autoidle(oh, autoidle, &v);
  1634. if (!retval)
  1635. _write_sysconfig(v, oh);
  1636. spin_unlock_irqrestore(&oh->_lock, flags);
  1637. return retval;
  1638. }
  1639. /**
  1640. * _shutdown - shutdown an omap_hwmod
  1641. * @oh: struct omap_hwmod *
  1642. *
  1643. * Shut down an omap_hwmod @oh. This should be called when the driver
  1644. * used for the hwmod is removed or unloaded or if the driver is not
  1645. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1646. * state or returns 0.
  1647. */
  1648. static int _shutdown(struct omap_hwmod *oh)
  1649. {
  1650. int ret, i;
  1651. u8 prev_state;
  1652. if (oh->_state != _HWMOD_STATE_IDLE &&
  1653. oh->_state != _HWMOD_STATE_ENABLED) {
  1654. WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
  1655. oh->name);
  1656. return -EINVAL;
  1657. }
  1658. if (_are_any_hardreset_lines_asserted(oh))
  1659. return 0;
  1660. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1661. if (oh->class->pre_shutdown) {
  1662. prev_state = oh->_state;
  1663. if (oh->_state == _HWMOD_STATE_IDLE)
  1664. _enable(oh);
  1665. ret = oh->class->pre_shutdown(oh);
  1666. if (ret) {
  1667. if (prev_state == _HWMOD_STATE_IDLE)
  1668. _idle(oh);
  1669. return ret;
  1670. }
  1671. }
  1672. if (oh->class->sysc) {
  1673. if (oh->_state == _HWMOD_STATE_IDLE)
  1674. _enable(oh);
  1675. _shutdown_sysc(oh);
  1676. }
  1677. /* clocks and deps are already disabled in idle */
  1678. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1679. _del_initiator_dep(oh, mpu_oh);
  1680. /* XXX what about the other system initiators here? dma, dsp */
  1681. if (soc_ops.disable_module)
  1682. soc_ops.disable_module(oh);
  1683. _disable_clocks(oh);
  1684. if (oh->clkdm)
  1685. clkdm_hwmod_disable(oh->clkdm, oh);
  1686. }
  1687. /* XXX Should this code also force-disable the optional clocks? */
  1688. for (i = 0; i < oh->rst_lines_cnt; i++)
  1689. _assert_hardreset(oh, oh->rst_lines[i].name);
  1690. /* Mux pins to safe mode or use populated off mode values */
  1691. if (oh->mux)
  1692. omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
  1693. oh->_state = _HWMOD_STATE_DISABLED;
  1694. return 0;
  1695. }
  1696. /**
  1697. * _init_mpu_rt_base - populate the virtual address for a hwmod
  1698. * @oh: struct omap_hwmod * to locate the virtual address
  1699. *
  1700. * Cache the virtual address used by the MPU to access this IP block's
  1701. * registers. This address is needed early so the OCP registers that
  1702. * are part of the device's address space can be ioremapped properly.
  1703. * No return value.
  1704. */
  1705. static void __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data)
  1706. {
  1707. struct omap_hwmod_addr_space *mem;
  1708. void __iomem *va_start;
  1709. if (!oh)
  1710. return;
  1711. _save_mpu_port_index(oh);
  1712. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  1713. return;
  1714. mem = _find_mpu_rt_addr_space(oh);
  1715. if (!mem) {
  1716. pr_debug("omap_hwmod: %s: no MPU register target found\n",
  1717. oh->name);
  1718. return;
  1719. }
  1720. va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
  1721. if (!va_start) {
  1722. pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
  1723. return;
  1724. }
  1725. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  1726. oh->name, va_start);
  1727. oh->_mpu_rt_va = va_start;
  1728. }
  1729. /**
  1730. * _init - initialize internal data for the hwmod @oh
  1731. * @oh: struct omap_hwmod *
  1732. * @n: (unused)
  1733. *
  1734. * Look up the clocks and the address space used by the MPU to access
  1735. * registers belonging to the hwmod @oh. @oh must already be
  1736. * registered at this point. This is the first of two phases for
  1737. * hwmod initialization. Code called here does not touch any hardware
  1738. * registers, it simply prepares internal data structures. Returns 0
  1739. * upon success or if the hwmod isn't registered, or -EINVAL upon
  1740. * failure.
  1741. */
  1742. static int __init _init(struct omap_hwmod *oh, void *data)
  1743. {
  1744. int r;
  1745. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1746. return 0;
  1747. _init_mpu_rt_base(oh, NULL);
  1748. r = _init_clocks(oh, NULL);
  1749. if (IS_ERR_VALUE(r)) {
  1750. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
  1751. return -EINVAL;
  1752. }
  1753. oh->_state = _HWMOD_STATE_INITIALIZED;
  1754. return 0;
  1755. }
  1756. /**
  1757. * _setup_iclk_autoidle - configure an IP block's interface clocks
  1758. * @oh: struct omap_hwmod *
  1759. *
  1760. * Set up the module's interface clocks. XXX This function is still mostly
  1761. * a stub; implementing this properly requires iclk autoidle usecounting in
  1762. * the clock code. No return value.
  1763. */
  1764. static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
  1765. {
  1766. struct omap_hwmod_ocp_if *os;
  1767. struct list_head *p;
  1768. int i = 0;
  1769. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  1770. return;
  1771. p = oh->slave_ports.next;
  1772. while (i < oh->slaves_cnt) {
  1773. os = _fetch_next_ocp_if(&p, &i);
  1774. if (!os->_clk)
  1775. continue;
  1776. if (os->flags & OCPIF_SWSUP_IDLE) {
  1777. /* XXX omap_iclk_deny_idle(c); */
  1778. } else {
  1779. /* XXX omap_iclk_allow_idle(c); */
  1780. clk_enable(os->_clk);
  1781. }
  1782. }
  1783. return;
  1784. }
  1785. /**
  1786. * _setup_reset - reset an IP block during the setup process
  1787. * @oh: struct omap_hwmod *
  1788. *
  1789. * Reset the IP block corresponding to the hwmod @oh during the setup
  1790. * process. The IP block is first enabled so it can be successfully
  1791. * reset. Returns 0 upon success or a negative error code upon
  1792. * failure.
  1793. */
  1794. static int __init _setup_reset(struct omap_hwmod *oh)
  1795. {
  1796. int r;
  1797. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  1798. return -EINVAL;
  1799. if (oh->rst_lines_cnt == 0) {
  1800. r = _enable(oh);
  1801. if (r) {
  1802. pr_warning("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
  1803. oh->name, oh->_state);
  1804. return -EINVAL;
  1805. }
  1806. }
  1807. if (!(oh->flags & HWMOD_INIT_NO_RESET))
  1808. r = _reset(oh);
  1809. return r;
  1810. }
  1811. /**
  1812. * _setup_postsetup - transition to the appropriate state after _setup
  1813. * @oh: struct omap_hwmod *
  1814. *
  1815. * Place an IP block represented by @oh into a "post-setup" state --
  1816. * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
  1817. * this function is called at the end of _setup().) The postsetup
  1818. * state for an IP block can be changed by calling
  1819. * omap_hwmod_enter_postsetup_state() early in the boot process,
  1820. * before one of the omap_hwmod_setup*() functions are called for the
  1821. * IP block.
  1822. *
  1823. * The IP block stays in this state until a PM runtime-based driver is
  1824. * loaded for that IP block. A post-setup state of IDLE is
  1825. * appropriate for almost all IP blocks with runtime PM-enabled
  1826. * drivers, since those drivers are able to enable the IP block. A
  1827. * post-setup state of ENABLED is appropriate for kernels with PM
  1828. * runtime disabled. The DISABLED state is appropriate for unusual IP
  1829. * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
  1830. * included, since the WDTIMER starts running on reset and will reset
  1831. * the MPU if left active.
  1832. *
  1833. * This post-setup mechanism is deprecated. Once all of the OMAP
  1834. * drivers have been converted to use PM runtime, and all of the IP
  1835. * block data and interconnect data is available to the hwmod code, it
  1836. * should be possible to replace this mechanism with a "lazy reset"
  1837. * arrangement. In a "lazy reset" setup, each IP block is enabled
  1838. * when the driver first probes, then all remaining IP blocks without
  1839. * drivers are either shut down or enabled after the drivers have
  1840. * loaded. However, this cannot take place until the above
  1841. * preconditions have been met, since otherwise the late reset code
  1842. * has no way of knowing which IP blocks are in use by drivers, and
  1843. * which ones are unused.
  1844. *
  1845. * No return value.
  1846. */
  1847. static void __init _setup_postsetup(struct omap_hwmod *oh)
  1848. {
  1849. u8 postsetup_state;
  1850. if (oh->rst_lines_cnt > 0)
  1851. return;
  1852. postsetup_state = oh->_postsetup_state;
  1853. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  1854. postsetup_state = _HWMOD_STATE_ENABLED;
  1855. /*
  1856. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  1857. * it should be set by the core code as a runtime flag during startup
  1858. */
  1859. if ((oh->flags & HWMOD_INIT_NO_IDLE) &&
  1860. (postsetup_state == _HWMOD_STATE_IDLE)) {
  1861. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  1862. postsetup_state = _HWMOD_STATE_ENABLED;
  1863. }
  1864. if (postsetup_state == _HWMOD_STATE_IDLE)
  1865. _idle(oh);
  1866. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  1867. _shutdown(oh);
  1868. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  1869. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  1870. oh->name, postsetup_state);
  1871. return;
  1872. }
  1873. /**
  1874. * _setup - prepare IP block hardware for use
  1875. * @oh: struct omap_hwmod *
  1876. * @n: (unused, pass NULL)
  1877. *
  1878. * Configure the IP block represented by @oh. This may include
  1879. * enabling the IP block, resetting it, and placing it into a
  1880. * post-setup state, depending on the type of IP block and applicable
  1881. * flags. IP blocks are reset to prevent any previous configuration
  1882. * by the bootloader or previous operating system from interfering
  1883. * with power management or other parts of the system. The reset can
  1884. * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
  1885. * two phases for hwmod initialization. Code called here generally
  1886. * affects the IP block hardware, or system integration hardware
  1887. * associated with the IP block. Returns 0.
  1888. */
  1889. static int __init _setup(struct omap_hwmod *oh, void *data)
  1890. {
  1891. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  1892. return 0;
  1893. _setup_iclk_autoidle(oh);
  1894. if (!_setup_reset(oh))
  1895. _setup_postsetup(oh);
  1896. return 0;
  1897. }
  1898. /**
  1899. * _register - register a struct omap_hwmod
  1900. * @oh: struct omap_hwmod *
  1901. *
  1902. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  1903. * already has been registered by the same name; -EINVAL if the
  1904. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  1905. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  1906. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  1907. * success.
  1908. *
  1909. * XXX The data should be copied into bootmem, so the original data
  1910. * should be marked __initdata and freed after init. This would allow
  1911. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  1912. * that the copy process would be relatively complex due to the large number
  1913. * of substructures.
  1914. */
  1915. static int __init _register(struct omap_hwmod *oh)
  1916. {
  1917. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  1918. (oh->_state != _HWMOD_STATE_UNKNOWN))
  1919. return -EINVAL;
  1920. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  1921. if (_lookup(oh->name))
  1922. return -EEXIST;
  1923. list_add_tail(&oh->node, &omap_hwmod_list);
  1924. INIT_LIST_HEAD(&oh->master_ports);
  1925. INIT_LIST_HEAD(&oh->slave_ports);
  1926. spin_lock_init(&oh->_lock);
  1927. oh->_state = _HWMOD_STATE_REGISTERED;
  1928. /*
  1929. * XXX Rather than doing a strcmp(), this should test a flag
  1930. * set in the hwmod data, inserted by the autogenerator code.
  1931. */
  1932. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  1933. mpu_oh = oh;
  1934. return 0;
  1935. }
  1936. /**
  1937. * _alloc_links - return allocated memory for hwmod links
  1938. * @ml: pointer to a struct omap_hwmod_link * for the master link
  1939. * @sl: pointer to a struct omap_hwmod_link * for the slave link
  1940. *
  1941. * Return pointers to two struct omap_hwmod_link records, via the
  1942. * addresses pointed to by @ml and @sl. Will first attempt to return
  1943. * memory allocated as part of a large initial block, but if that has
  1944. * been exhausted, will allocate memory itself. Since ideally this
  1945. * second allocation path will never occur, the number of these
  1946. * 'supplemental' allocations will be logged when debugging is
  1947. * enabled. Returns 0.
  1948. */
  1949. static int __init _alloc_links(struct omap_hwmod_link **ml,
  1950. struct omap_hwmod_link **sl)
  1951. {
  1952. unsigned int sz;
  1953. if ((free_ls + LINKS_PER_OCP_IF) <= max_ls) {
  1954. *ml = &linkspace[free_ls++];
  1955. *sl = &linkspace[free_ls++];
  1956. return 0;
  1957. }
  1958. sz = sizeof(struct omap_hwmod_link) * LINKS_PER_OCP_IF;
  1959. *sl = NULL;
  1960. *ml = alloc_bootmem(sz);
  1961. memset(*ml, 0, sz);
  1962. *sl = (void *)(*ml) + sizeof(struct omap_hwmod_link);
  1963. ls_supp++;
  1964. pr_debug("omap_hwmod: supplemental link allocations needed: %d\n",
  1965. ls_supp * LINKS_PER_OCP_IF);
  1966. return 0;
  1967. };
  1968. /**
  1969. * _add_link - add an interconnect between two IP blocks
  1970. * @oi: pointer to a struct omap_hwmod_ocp_if record
  1971. *
  1972. * Add struct omap_hwmod_link records connecting the master IP block
  1973. * specified in @oi->master to @oi, and connecting the slave IP block
  1974. * specified in @oi->slave to @oi. This code is assumed to run before
  1975. * preemption or SMP has been enabled, thus avoiding the need for
  1976. * locking in this code. Changes to this assumption will require
  1977. * additional locking. Returns 0.
  1978. */
  1979. static int __init _add_link(struct omap_hwmod_ocp_if *oi)
  1980. {
  1981. struct omap_hwmod_link *ml, *sl;
  1982. pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
  1983. oi->slave->name);
  1984. _alloc_links(&ml, &sl);
  1985. ml->ocp_if = oi;
  1986. INIT_LIST_HEAD(&ml->node);
  1987. list_add(&ml->node, &oi->master->master_ports);
  1988. oi->master->masters_cnt++;
  1989. sl->ocp_if = oi;
  1990. INIT_LIST_HEAD(&sl->node);
  1991. list_add(&sl->node, &oi->slave->slave_ports);
  1992. oi->slave->slaves_cnt++;
  1993. return 0;
  1994. }
  1995. /**
  1996. * _register_link - register a struct omap_hwmod_ocp_if
  1997. * @oi: struct omap_hwmod_ocp_if *
  1998. *
  1999. * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
  2000. * has already been registered; -EINVAL if @oi is NULL or if the
  2001. * record pointed to by @oi is missing required fields; or 0 upon
  2002. * success.
  2003. *
  2004. * XXX The data should be copied into bootmem, so the original data
  2005. * should be marked __initdata and freed after init. This would allow
  2006. * unneeded omap_hwmods to be freed on multi-OMAP configurations.
  2007. */
  2008. static int __init _register_link(struct omap_hwmod_ocp_if *oi)
  2009. {
  2010. if (!oi || !oi->master || !oi->slave || !oi->user)
  2011. return -EINVAL;
  2012. if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
  2013. return -EEXIST;
  2014. pr_debug("omap_hwmod: registering link from %s to %s\n",
  2015. oi->master->name, oi->slave->name);
  2016. /*
  2017. * Register the connected hwmods, if they haven't been
  2018. * registered already
  2019. */
  2020. if (oi->master->_state != _HWMOD_STATE_REGISTERED)
  2021. _register(oi->master);
  2022. if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
  2023. _register(oi->slave);
  2024. _add_link(oi);
  2025. oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
  2026. return 0;
  2027. }
  2028. /**
  2029. * _alloc_linkspace - allocate large block of hwmod links
  2030. * @ois: pointer to an array of struct omap_hwmod_ocp_if records to count
  2031. *
  2032. * Allocate a large block of struct omap_hwmod_link records. This
  2033. * improves boot time significantly by avoiding the need to allocate
  2034. * individual records one by one. If the number of records to
  2035. * allocate in the block hasn't been manually specified, this function
  2036. * will count the number of struct omap_hwmod_ocp_if records in @ois
  2037. * and use that to determine the allocation size. For SoC families
  2038. * that require multiple list registrations, such as OMAP3xxx, this
  2039. * estimation process isn't optimal, so manual estimation is advised
  2040. * in those cases. Returns -EEXIST if the allocation has already occurred
  2041. * or 0 upon success.
  2042. */
  2043. static int __init _alloc_linkspace(struct omap_hwmod_ocp_if **ois)
  2044. {
  2045. unsigned int i = 0;
  2046. unsigned int sz;
  2047. if (linkspace) {
  2048. WARN(1, "linkspace already allocated\n");
  2049. return -EEXIST;
  2050. }
  2051. if (max_ls == 0)
  2052. while (ois[i++])
  2053. max_ls += LINKS_PER_OCP_IF;
  2054. sz = sizeof(struct omap_hwmod_link) * max_ls;
  2055. pr_debug("omap_hwmod: %s: allocating %d byte linkspace (%d links)\n",
  2056. __func__, sz, max_ls);
  2057. linkspace = alloc_bootmem(sz);
  2058. memset(linkspace, 0, sz);
  2059. return 0;
  2060. }
  2061. /* Static functions intended only for use in soc_ops field function pointers */
  2062. /**
  2063. * _omap2_wait_target_ready - wait for a module to leave slave idle
  2064. * @oh: struct omap_hwmod *
  2065. *
  2066. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2067. * does not have an IDLEST bit or if the module successfully leaves
  2068. * slave idle; otherwise, pass along the return value of the
  2069. * appropriate *_cm*_wait_module_ready() function.
  2070. */
  2071. static int _omap2_wait_target_ready(struct omap_hwmod *oh)
  2072. {
  2073. if (!oh)
  2074. return -EINVAL;
  2075. if (oh->flags & HWMOD_NO_IDLEST)
  2076. return 0;
  2077. if (!_find_mpu_rt_port(oh))
  2078. return 0;
  2079. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2080. return omap2_cm_wait_module_ready(oh->prcm.omap2.module_offs,
  2081. oh->prcm.omap2.idlest_reg_id,
  2082. oh->prcm.omap2.idlest_idle_bit);
  2083. }
  2084. /**
  2085. * _omap4_wait_target_ready - wait for a module to leave slave idle
  2086. * @oh: struct omap_hwmod *
  2087. *
  2088. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2089. * does not have an IDLEST bit or if the module successfully leaves
  2090. * slave idle; otherwise, pass along the return value of the
  2091. * appropriate *_cm*_wait_module_ready() function.
  2092. */
  2093. static int _omap4_wait_target_ready(struct omap_hwmod *oh)
  2094. {
  2095. if (!oh || !oh->clkdm)
  2096. return -EINVAL;
  2097. if (oh->flags & HWMOD_NO_IDLEST)
  2098. return 0;
  2099. if (!_find_mpu_rt_port(oh))
  2100. return 0;
  2101. /* XXX check module SIDLEMODE, hardreset status */
  2102. return omap4_cminst_wait_module_ready(oh->clkdm->prcm_partition,
  2103. oh->clkdm->cm_inst,
  2104. oh->clkdm->clkdm_offs,
  2105. oh->prcm.omap4.clkctrl_offs);
  2106. }
  2107. /**
  2108. * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2109. * @oh: struct omap_hwmod * to assert hardreset
  2110. * @ohri: hardreset line data
  2111. *
  2112. * Call omap2_prm_assert_hardreset() with parameters extracted from
  2113. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2114. * use as an soc_ops function pointer. Passes along the return value
  2115. * from omap2_prm_assert_hardreset(). XXX This function is scheduled
  2116. * for removal when the PRM code is moved into drivers/.
  2117. */
  2118. static int _omap2_assert_hardreset(struct omap_hwmod *oh,
  2119. struct omap_hwmod_rst_info *ohri)
  2120. {
  2121. return omap2_prm_assert_hardreset(oh->prcm.omap2.module_offs,
  2122. ohri->rst_shift);
  2123. }
  2124. /**
  2125. * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2126. * @oh: struct omap_hwmod * to deassert hardreset
  2127. * @ohri: hardreset line data
  2128. *
  2129. * Call omap2_prm_deassert_hardreset() with parameters extracted from
  2130. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2131. * use as an soc_ops function pointer. Passes along the return value
  2132. * from omap2_prm_deassert_hardreset(). XXX This function is
  2133. * scheduled for removal when the PRM code is moved into drivers/.
  2134. */
  2135. static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
  2136. struct omap_hwmod_rst_info *ohri)
  2137. {
  2138. return omap2_prm_deassert_hardreset(oh->prcm.omap2.module_offs,
  2139. ohri->rst_shift,
  2140. ohri->st_shift);
  2141. }
  2142. /**
  2143. * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
  2144. * @oh: struct omap_hwmod * to test hardreset
  2145. * @ohri: hardreset line data
  2146. *
  2147. * Call omap2_prm_is_hardreset_asserted() with parameters extracted
  2148. * from the hwmod @oh and the hardreset line data @ohri. Only
  2149. * intended for use as an soc_ops function pointer. Passes along the
  2150. * return value from omap2_prm_is_hardreset_asserted(). XXX This
  2151. * function is scheduled for removal when the PRM code is moved into
  2152. * drivers/.
  2153. */
  2154. static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
  2155. struct omap_hwmod_rst_info *ohri)
  2156. {
  2157. return omap2_prm_is_hardreset_asserted(oh->prcm.omap2.module_offs,
  2158. ohri->st_shift);
  2159. }
  2160. /**
  2161. * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2162. * @oh: struct omap_hwmod * to assert hardreset
  2163. * @ohri: hardreset line data
  2164. *
  2165. * Call omap4_prminst_assert_hardreset() with parameters extracted
  2166. * from the hwmod @oh and the hardreset line data @ohri. Only
  2167. * intended for use as an soc_ops function pointer. Passes along the
  2168. * return value from omap4_prminst_assert_hardreset(). XXX This
  2169. * function is scheduled for removal when the PRM code is moved into
  2170. * drivers/.
  2171. */
  2172. static int _omap4_assert_hardreset(struct omap_hwmod *oh,
  2173. struct omap_hwmod_rst_info *ohri)
  2174. {
  2175. if (!oh->clkdm)
  2176. return -EINVAL;
  2177. return omap4_prminst_assert_hardreset(ohri->rst_shift,
  2178. oh->clkdm->pwrdm.ptr->prcm_partition,
  2179. oh->clkdm->pwrdm.ptr->prcm_offs,
  2180. oh->prcm.omap4.rstctrl_offs);
  2181. }
  2182. /**
  2183. * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2184. * @oh: struct omap_hwmod * to deassert hardreset
  2185. * @ohri: hardreset line data
  2186. *
  2187. * Call omap4_prminst_deassert_hardreset() with parameters extracted
  2188. * from the hwmod @oh and the hardreset line data @ohri. Only
  2189. * intended for use as an soc_ops function pointer. Passes along the
  2190. * return value from omap4_prminst_deassert_hardreset(). XXX This
  2191. * function is scheduled for removal when the PRM code is moved into
  2192. * drivers/.
  2193. */
  2194. static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
  2195. struct omap_hwmod_rst_info *ohri)
  2196. {
  2197. if (!oh->clkdm)
  2198. return -EINVAL;
  2199. if (ohri->st_shift)
  2200. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2201. oh->name, ohri->name);
  2202. return omap4_prminst_deassert_hardreset(ohri->rst_shift,
  2203. oh->clkdm->pwrdm.ptr->prcm_partition,
  2204. oh->clkdm->pwrdm.ptr->prcm_offs,
  2205. oh->prcm.omap4.rstctrl_offs);
  2206. }
  2207. /**
  2208. * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
  2209. * @oh: struct omap_hwmod * to test hardreset
  2210. * @ohri: hardreset line data
  2211. *
  2212. * Call omap4_prminst_is_hardreset_asserted() with parameters
  2213. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2214. * Only intended for use as an soc_ops function pointer. Passes along
  2215. * the return value from omap4_prminst_is_hardreset_asserted(). XXX
  2216. * This function is scheduled for removal when the PRM code is moved
  2217. * into drivers/.
  2218. */
  2219. static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
  2220. struct omap_hwmod_rst_info *ohri)
  2221. {
  2222. if (!oh->clkdm)
  2223. return -EINVAL;
  2224. return omap4_prminst_is_hardreset_asserted(ohri->rst_shift,
  2225. oh->clkdm->pwrdm.ptr->prcm_partition,
  2226. oh->clkdm->pwrdm.ptr->prcm_offs,
  2227. oh->prcm.omap4.rstctrl_offs);
  2228. }
  2229. /* Public functions */
  2230. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  2231. {
  2232. if (oh->flags & HWMOD_16BIT_REG)
  2233. return __raw_readw(oh->_mpu_rt_va + reg_offs);
  2234. else
  2235. return __raw_readl(oh->_mpu_rt_va + reg_offs);
  2236. }
  2237. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  2238. {
  2239. if (oh->flags & HWMOD_16BIT_REG)
  2240. __raw_writew(v, oh->_mpu_rt_va + reg_offs);
  2241. else
  2242. __raw_writel(v, oh->_mpu_rt_va + reg_offs);
  2243. }
  2244. /**
  2245. * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
  2246. * @oh: struct omap_hwmod *
  2247. *
  2248. * This is a public function exposed to drivers. Some drivers may need to do
  2249. * some settings before and after resetting the device. Those drivers after
  2250. * doing the necessary settings could use this function to start a reset by
  2251. * setting the SYSCONFIG.SOFTRESET bit.
  2252. */
  2253. int omap_hwmod_softreset(struct omap_hwmod *oh)
  2254. {
  2255. u32 v;
  2256. int ret;
  2257. if (!oh || !(oh->_sysc_cache))
  2258. return -EINVAL;
  2259. v = oh->_sysc_cache;
  2260. ret = _set_softreset(oh, &v);
  2261. if (ret)
  2262. goto error;
  2263. _write_sysconfig(v, oh);
  2264. error:
  2265. return ret;
  2266. }
  2267. /**
  2268. * omap_hwmod_set_slave_idlemode - set the hwmod's OCP slave idlemode
  2269. * @oh: struct omap_hwmod *
  2270. * @idlemode: SIDLEMODE field bits (shifted to bit 0)
  2271. *
  2272. * Sets the IP block's OCP slave idlemode in hardware, and updates our
  2273. * local copy. Intended to be used by drivers that have some erratum
  2274. * that requires direct manipulation of the SIDLEMODE bits. Returns
  2275. * -EINVAL if @oh is null, or passes along the return value from
  2276. * _set_slave_idlemode().
  2277. *
  2278. * XXX Does this function have any current users? If not, we should
  2279. * remove it; it is better to let the rest of the hwmod code handle this.
  2280. * Any users of this function should be scrutinized carefully.
  2281. */
  2282. int omap_hwmod_set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode)
  2283. {
  2284. u32 v;
  2285. int retval = 0;
  2286. if (!oh)
  2287. return -EINVAL;
  2288. v = oh->_sysc_cache;
  2289. retval = _set_slave_idlemode(oh, idlemode, &v);
  2290. if (!retval)
  2291. _write_sysconfig(v, oh);
  2292. return retval;
  2293. }
  2294. /**
  2295. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  2296. * @name: name of the omap_hwmod to look up
  2297. *
  2298. * Given a @name of an omap_hwmod, return a pointer to the registered
  2299. * struct omap_hwmod *, or NULL upon error.
  2300. */
  2301. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  2302. {
  2303. struct omap_hwmod *oh;
  2304. if (!name)
  2305. return NULL;
  2306. oh = _lookup(name);
  2307. return oh;
  2308. }
  2309. /**
  2310. * omap_hwmod_for_each - call function for each registered omap_hwmod
  2311. * @fn: pointer to a callback function
  2312. * @data: void * data to pass to callback function
  2313. *
  2314. * Call @fn for each registered omap_hwmod, passing @data to each
  2315. * function. @fn must return 0 for success or any other value for
  2316. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  2317. * will stop and the non-zero return value will be passed to the
  2318. * caller of omap_hwmod_for_each(). @fn is called with
  2319. * omap_hwmod_for_each() held.
  2320. */
  2321. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  2322. void *data)
  2323. {
  2324. struct omap_hwmod *temp_oh;
  2325. int ret = 0;
  2326. if (!fn)
  2327. return -EINVAL;
  2328. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2329. ret = (*fn)(temp_oh, data);
  2330. if (ret)
  2331. break;
  2332. }
  2333. return ret;
  2334. }
  2335. /**
  2336. * omap_hwmod_register_links - register an array of hwmod links
  2337. * @ois: pointer to an array of omap_hwmod_ocp_if to register
  2338. *
  2339. * Intended to be called early in boot before the clock framework is
  2340. * initialized. If @ois is not null, will register all omap_hwmods
  2341. * listed in @ois that are valid for this chip. Returns -EINVAL if
  2342. * omap_hwmod_init() hasn't been called before calling this function,
  2343. * -ENOMEM if the link memory area can't be allocated, or 0 upon
  2344. * success.
  2345. */
  2346. int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
  2347. {
  2348. int r, i;
  2349. if (!inited)
  2350. return -EINVAL;
  2351. if (!ois)
  2352. return 0;
  2353. if (!linkspace) {
  2354. if (_alloc_linkspace(ois)) {
  2355. pr_err("omap_hwmod: could not allocate link space\n");
  2356. return -ENOMEM;
  2357. }
  2358. }
  2359. i = 0;
  2360. do {
  2361. r = _register_link(ois[i]);
  2362. WARN(r && r != -EEXIST,
  2363. "omap_hwmod: _register_link(%s -> %s) returned %d\n",
  2364. ois[i]->master->name, ois[i]->slave->name, r);
  2365. } while (ois[++i]);
  2366. return 0;
  2367. }
  2368. /**
  2369. * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
  2370. * @oh: pointer to the hwmod currently being set up (usually not the MPU)
  2371. *
  2372. * If the hwmod data corresponding to the MPU subsystem IP block
  2373. * hasn't been initialized and set up yet, do so now. This must be
  2374. * done first since sleep dependencies may be added from other hwmods
  2375. * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
  2376. * return value.
  2377. */
  2378. static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
  2379. {
  2380. if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
  2381. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  2382. __func__, MPU_INITIATOR_NAME);
  2383. else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  2384. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  2385. }
  2386. /**
  2387. * omap_hwmod_setup_one - set up a single hwmod
  2388. * @oh_name: const char * name of the already-registered hwmod to set up
  2389. *
  2390. * Initialize and set up a single hwmod. Intended to be used for a
  2391. * small number of early devices, such as the timer IP blocks used for
  2392. * the scheduler clock. Must be called after omap2_clk_init().
  2393. * Resolves the struct clk names to struct clk pointers for each
  2394. * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
  2395. * -EINVAL upon error or 0 upon success.
  2396. */
  2397. int __init omap_hwmod_setup_one(const char *oh_name)
  2398. {
  2399. struct omap_hwmod *oh;
  2400. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  2401. oh = _lookup(oh_name);
  2402. if (!oh) {
  2403. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  2404. return -EINVAL;
  2405. }
  2406. _ensure_mpu_hwmod_is_setup(oh);
  2407. _init(oh, NULL);
  2408. _setup(oh, NULL);
  2409. return 0;
  2410. }
  2411. /**
  2412. * omap_hwmod_setup_all - set up all registered IP blocks
  2413. *
  2414. * Initialize and set up all IP blocks registered with the hwmod code.
  2415. * Must be called after omap2_clk_init(). Resolves the struct clk
  2416. * names to struct clk pointers for each registered omap_hwmod. Also
  2417. * calls _setup() on each hwmod. Returns 0 upon success.
  2418. */
  2419. static int __init omap_hwmod_setup_all(void)
  2420. {
  2421. _ensure_mpu_hwmod_is_setup(NULL);
  2422. omap_hwmod_for_each(_init, NULL);
  2423. omap_hwmod_for_each(_setup, NULL);
  2424. return 0;
  2425. }
  2426. core_initcall(omap_hwmod_setup_all);
  2427. /**
  2428. * omap_hwmod_enable - enable an omap_hwmod
  2429. * @oh: struct omap_hwmod *
  2430. *
  2431. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  2432. * Returns -EINVAL on error or passes along the return value from _enable().
  2433. */
  2434. int omap_hwmod_enable(struct omap_hwmod *oh)
  2435. {
  2436. int r;
  2437. unsigned long flags;
  2438. if (!oh)
  2439. return -EINVAL;
  2440. spin_lock_irqsave(&oh->_lock, flags);
  2441. r = _enable(oh);
  2442. spin_unlock_irqrestore(&oh->_lock, flags);
  2443. return r;
  2444. }
  2445. /**
  2446. * omap_hwmod_idle - idle an omap_hwmod
  2447. * @oh: struct omap_hwmod *
  2448. *
  2449. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  2450. * Returns -EINVAL on error or passes along the return value from _idle().
  2451. */
  2452. int omap_hwmod_idle(struct omap_hwmod *oh)
  2453. {
  2454. unsigned long flags;
  2455. if (!oh)
  2456. return -EINVAL;
  2457. spin_lock_irqsave(&oh->_lock, flags);
  2458. _idle(oh);
  2459. spin_unlock_irqrestore(&oh->_lock, flags);
  2460. return 0;
  2461. }
  2462. /**
  2463. * omap_hwmod_shutdown - shutdown an omap_hwmod
  2464. * @oh: struct omap_hwmod *
  2465. *
  2466. * Shutdown an omap_hwmod @oh. Intended to be called by
  2467. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  2468. * the return value from _shutdown().
  2469. */
  2470. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  2471. {
  2472. unsigned long flags;
  2473. if (!oh)
  2474. return -EINVAL;
  2475. spin_lock_irqsave(&oh->_lock, flags);
  2476. _shutdown(oh);
  2477. spin_unlock_irqrestore(&oh->_lock, flags);
  2478. return 0;
  2479. }
  2480. /**
  2481. * omap_hwmod_enable_clocks - enable main_clk, all interface clocks
  2482. * @oh: struct omap_hwmod *oh
  2483. *
  2484. * Intended to be called by the omap_device code.
  2485. */
  2486. int omap_hwmod_enable_clocks(struct omap_hwmod *oh)
  2487. {
  2488. unsigned long flags;
  2489. spin_lock_irqsave(&oh->_lock, flags);
  2490. _enable_clocks(oh);
  2491. spin_unlock_irqrestore(&oh->_lock, flags);
  2492. return 0;
  2493. }
  2494. /**
  2495. * omap_hwmod_disable_clocks - disable main_clk, all interface clocks
  2496. * @oh: struct omap_hwmod *oh
  2497. *
  2498. * Intended to be called by the omap_device code.
  2499. */
  2500. int omap_hwmod_disable_clocks(struct omap_hwmod *oh)
  2501. {
  2502. unsigned long flags;
  2503. spin_lock_irqsave(&oh->_lock, flags);
  2504. _disable_clocks(oh);
  2505. spin_unlock_irqrestore(&oh->_lock, flags);
  2506. return 0;
  2507. }
  2508. /**
  2509. * omap_hwmod_ocp_barrier - wait for posted writes against the hwmod to complete
  2510. * @oh: struct omap_hwmod *oh
  2511. *
  2512. * Intended to be called by drivers and core code when all posted
  2513. * writes to a device must complete before continuing further
  2514. * execution (for example, after clearing some device IRQSTATUS
  2515. * register bits)
  2516. *
  2517. * XXX what about targets with multiple OCP threads?
  2518. */
  2519. void omap_hwmod_ocp_barrier(struct omap_hwmod *oh)
  2520. {
  2521. BUG_ON(!oh);
  2522. if (!oh->class->sysc || !oh->class->sysc->sysc_flags) {
  2523. WARN(1, "omap_device: %s: OCP barrier impossible due to device configuration\n",
  2524. oh->name);
  2525. return;
  2526. }
  2527. /*
  2528. * Forces posted writes to complete on the OCP thread handling
  2529. * register writes
  2530. */
  2531. omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  2532. }
  2533. /**
  2534. * omap_hwmod_reset - reset the hwmod
  2535. * @oh: struct omap_hwmod *
  2536. *
  2537. * Under some conditions, a driver may wish to reset the entire device.
  2538. * Called from omap_device code. Returns -EINVAL on error or passes along
  2539. * the return value from _reset().
  2540. */
  2541. int omap_hwmod_reset(struct omap_hwmod *oh)
  2542. {
  2543. int r;
  2544. unsigned long flags;
  2545. if (!oh)
  2546. return -EINVAL;
  2547. spin_lock_irqsave(&oh->_lock, flags);
  2548. r = _reset(oh);
  2549. spin_unlock_irqrestore(&oh->_lock, flags);
  2550. return r;
  2551. }
  2552. /*
  2553. * IP block data retrieval functions
  2554. */
  2555. /**
  2556. * omap_hwmod_count_resources - count number of struct resources needed by hwmod
  2557. * @oh: struct omap_hwmod *
  2558. * @res: pointer to the first element of an array of struct resource to fill
  2559. *
  2560. * Count the number of struct resource array elements necessary to
  2561. * contain omap_hwmod @oh resources. Intended to be called by code
  2562. * that registers omap_devices. Intended to be used to determine the
  2563. * size of a dynamically-allocated struct resource array, before
  2564. * calling omap_hwmod_fill_resources(). Returns the number of struct
  2565. * resource array elements needed.
  2566. *
  2567. * XXX This code is not optimized. It could attempt to merge adjacent
  2568. * resource IDs.
  2569. *
  2570. */
  2571. int omap_hwmod_count_resources(struct omap_hwmod *oh)
  2572. {
  2573. struct omap_hwmod_ocp_if *os;
  2574. struct list_head *p;
  2575. int ret;
  2576. int i = 0;
  2577. ret = _count_mpu_irqs(oh) + _count_sdma_reqs(oh);
  2578. p = oh->slave_ports.next;
  2579. while (i < oh->slaves_cnt) {
  2580. os = _fetch_next_ocp_if(&p, &i);
  2581. ret += _count_ocp_if_addr_spaces(os);
  2582. }
  2583. return ret;
  2584. }
  2585. /**
  2586. * omap_hwmod_fill_resources - fill struct resource array with hwmod data
  2587. * @oh: struct omap_hwmod *
  2588. * @res: pointer to the first element of an array of struct resource to fill
  2589. *
  2590. * Fill the struct resource array @res with resource data from the
  2591. * omap_hwmod @oh. Intended to be called by code that registers
  2592. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  2593. * number of array elements filled.
  2594. */
  2595. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
  2596. {
  2597. struct omap_hwmod_ocp_if *os;
  2598. struct list_head *p;
  2599. int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
  2600. int r = 0;
  2601. /* For each IRQ, DMA, memory area, fill in array.*/
  2602. mpu_irqs_cnt = _count_mpu_irqs(oh);
  2603. for (i = 0; i < mpu_irqs_cnt; i++) {
  2604. (res + r)->name = (oh->mpu_irqs + i)->name;
  2605. (res + r)->start = (oh->mpu_irqs + i)->irq;
  2606. (res + r)->end = (oh->mpu_irqs + i)->irq;
  2607. (res + r)->flags = IORESOURCE_IRQ;
  2608. r++;
  2609. }
  2610. sdma_reqs_cnt = _count_sdma_reqs(oh);
  2611. for (i = 0; i < sdma_reqs_cnt; i++) {
  2612. (res + r)->name = (oh->sdma_reqs + i)->name;
  2613. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  2614. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  2615. (res + r)->flags = IORESOURCE_DMA;
  2616. r++;
  2617. }
  2618. p = oh->slave_ports.next;
  2619. i = 0;
  2620. while (i < oh->slaves_cnt) {
  2621. os = _fetch_next_ocp_if(&p, &i);
  2622. addr_cnt = _count_ocp_if_addr_spaces(os);
  2623. for (j = 0; j < addr_cnt; j++) {
  2624. (res + r)->name = (os->addr + j)->name;
  2625. (res + r)->start = (os->addr + j)->pa_start;
  2626. (res + r)->end = (os->addr + j)->pa_end;
  2627. (res + r)->flags = IORESOURCE_MEM;
  2628. r++;
  2629. }
  2630. }
  2631. return r;
  2632. }
  2633. /**
  2634. * omap_hwmod_get_resource_byname - fetch IP block integration data by name
  2635. * @oh: struct omap_hwmod * to operate on
  2636. * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
  2637. * @name: pointer to the name of the data to fetch (optional)
  2638. * @rsrc: pointer to a struct resource, allocated by the caller
  2639. *
  2640. * Retrieve MPU IRQ, SDMA request line, or address space start/end
  2641. * data for the IP block pointed to by @oh. The data will be filled
  2642. * into a struct resource record pointed to by @rsrc. The struct
  2643. * resource must be allocated by the caller. When @name is non-null,
  2644. * the data associated with the matching entry in the IRQ/SDMA/address
  2645. * space hwmod data arrays will be returned. If @name is null, the
  2646. * first array entry will be returned. Data order is not meaningful
  2647. * in hwmod data, so callers are strongly encouraged to use a non-null
  2648. * @name whenever possible to avoid unpredictable effects if hwmod
  2649. * data is later added that causes data ordering to change. This
  2650. * function is only intended for use by OMAP core code. Device
  2651. * drivers should not call this function - the appropriate bus-related
  2652. * data accessor functions should be used instead. Returns 0 upon
  2653. * success or a negative error code upon error.
  2654. */
  2655. int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
  2656. const char *name, struct resource *rsrc)
  2657. {
  2658. int r;
  2659. unsigned int irq, dma;
  2660. u32 pa_start, pa_end;
  2661. if (!oh || !rsrc)
  2662. return -EINVAL;
  2663. if (type == IORESOURCE_IRQ) {
  2664. r = _get_mpu_irq_by_name(oh, name, &irq);
  2665. if (r)
  2666. return r;
  2667. rsrc->start = irq;
  2668. rsrc->end = irq;
  2669. } else if (type == IORESOURCE_DMA) {
  2670. r = _get_sdma_req_by_name(oh, name, &dma);
  2671. if (r)
  2672. return r;
  2673. rsrc->start = dma;
  2674. rsrc->end = dma;
  2675. } else if (type == IORESOURCE_MEM) {
  2676. r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
  2677. if (r)
  2678. return r;
  2679. rsrc->start = pa_start;
  2680. rsrc->end = pa_end;
  2681. } else {
  2682. return -EINVAL;
  2683. }
  2684. rsrc->flags = type;
  2685. rsrc->name = name;
  2686. return 0;
  2687. }
  2688. /**
  2689. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  2690. * @oh: struct omap_hwmod *
  2691. *
  2692. * Return the powerdomain pointer associated with the OMAP module
  2693. * @oh's main clock. If @oh does not have a main clk, return the
  2694. * powerdomain associated with the interface clock associated with the
  2695. * module's MPU port. (XXX Perhaps this should use the SDMA port
  2696. * instead?) Returns NULL on error, or a struct powerdomain * on
  2697. * success.
  2698. */
  2699. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  2700. {
  2701. struct clk *c;
  2702. struct omap_hwmod_ocp_if *oi;
  2703. if (!oh)
  2704. return NULL;
  2705. if (oh->_clk) {
  2706. c = oh->_clk;
  2707. } else {
  2708. oi = _find_mpu_rt_port(oh);
  2709. if (!oi)
  2710. return NULL;
  2711. c = oi->_clk;
  2712. }
  2713. if (!c->clkdm)
  2714. return NULL;
  2715. return c->clkdm->pwrdm.ptr;
  2716. }
  2717. /**
  2718. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  2719. * @oh: struct omap_hwmod *
  2720. *
  2721. * Returns the virtual address corresponding to the beginning of the
  2722. * module's register target, in the address range that is intended to
  2723. * be used by the MPU. Returns the virtual address upon success or NULL
  2724. * upon error.
  2725. */
  2726. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  2727. {
  2728. if (!oh)
  2729. return NULL;
  2730. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  2731. return NULL;
  2732. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  2733. return NULL;
  2734. return oh->_mpu_rt_va;
  2735. }
  2736. /**
  2737. * omap_hwmod_add_initiator_dep - add sleepdep from @init_oh to @oh
  2738. * @oh: struct omap_hwmod *
  2739. * @init_oh: struct omap_hwmod * (initiator)
  2740. *
  2741. * Add a sleep dependency between the initiator @init_oh and @oh.
  2742. * Intended to be called by DSP/Bridge code via platform_data for the
  2743. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  2744. * code needs to add/del initiator dependencies dynamically
  2745. * before/after accessing a device. Returns the return value from
  2746. * _add_initiator_dep().
  2747. *
  2748. * XXX Keep a usecount in the clockdomain code
  2749. */
  2750. int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
  2751. struct omap_hwmod *init_oh)
  2752. {
  2753. return _add_initiator_dep(oh, init_oh);
  2754. }
  2755. /*
  2756. * XXX what about functions for drivers to save/restore ocp_sysconfig
  2757. * for context save/restore operations?
  2758. */
  2759. /**
  2760. * omap_hwmod_del_initiator_dep - remove sleepdep from @init_oh to @oh
  2761. * @oh: struct omap_hwmod *
  2762. * @init_oh: struct omap_hwmod * (initiator)
  2763. *
  2764. * Remove a sleep dependency between the initiator @init_oh and @oh.
  2765. * Intended to be called by DSP/Bridge code via platform_data for the
  2766. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  2767. * code needs to add/del initiator dependencies dynamically
  2768. * before/after accessing a device. Returns the return value from
  2769. * _del_initiator_dep().
  2770. *
  2771. * XXX Keep a usecount in the clockdomain code
  2772. */
  2773. int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
  2774. struct omap_hwmod *init_oh)
  2775. {
  2776. return _del_initiator_dep(oh, init_oh);
  2777. }
  2778. /**
  2779. * omap_hwmod_enable_wakeup - allow device to wake up the system
  2780. * @oh: struct omap_hwmod *
  2781. *
  2782. * Sets the module OCP socket ENAWAKEUP bit to allow the module to
  2783. * send wakeups to the PRCM, and enable I/O ring wakeup events for
  2784. * this IP block if it has dynamic mux entries. Eventually this
  2785. * should set PRCM wakeup registers to cause the PRCM to receive
  2786. * wakeup events from the module. Does not set any wakeup routing
  2787. * registers beyond this point - if the module is to wake up any other
  2788. * module or subsystem, that must be set separately. Called by
  2789. * omap_device code. Returns -EINVAL on error or 0 upon success.
  2790. */
  2791. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
  2792. {
  2793. unsigned long flags;
  2794. u32 v;
  2795. spin_lock_irqsave(&oh->_lock, flags);
  2796. if (oh->class->sysc &&
  2797. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  2798. v = oh->_sysc_cache;
  2799. _enable_wakeup(oh, &v);
  2800. _write_sysconfig(v, oh);
  2801. }
  2802. _set_idle_ioring_wakeup(oh, true);
  2803. spin_unlock_irqrestore(&oh->_lock, flags);
  2804. return 0;
  2805. }
  2806. /**
  2807. * omap_hwmod_disable_wakeup - prevent device from waking the system
  2808. * @oh: struct omap_hwmod *
  2809. *
  2810. * Clears the module OCP socket ENAWAKEUP bit to prevent the module
  2811. * from sending wakeups to the PRCM, and disable I/O ring wakeup
  2812. * events for this IP block if it has dynamic mux entries. Eventually
  2813. * this should clear PRCM wakeup registers to cause the PRCM to ignore
  2814. * wakeup events from the module. Does not set any wakeup routing
  2815. * registers beyond this point - if the module is to wake up any other
  2816. * module or subsystem, that must be set separately. Called by
  2817. * omap_device code. Returns -EINVAL on error or 0 upon success.
  2818. */
  2819. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
  2820. {
  2821. unsigned long flags;
  2822. u32 v;
  2823. spin_lock_irqsave(&oh->_lock, flags);
  2824. if (oh->class->sysc &&
  2825. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  2826. v = oh->_sysc_cache;
  2827. _disable_wakeup(oh, &v);
  2828. _write_sysconfig(v, oh);
  2829. }
  2830. _set_idle_ioring_wakeup(oh, false);
  2831. spin_unlock_irqrestore(&oh->_lock, flags);
  2832. return 0;
  2833. }
  2834. /**
  2835. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  2836. * contained in the hwmod module.
  2837. * @oh: struct omap_hwmod *
  2838. * @name: name of the reset line to lookup and assert
  2839. *
  2840. * Some IP like dsp, ipu or iva contain processor that require
  2841. * an HW reset line to be assert / deassert in order to enable fully
  2842. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  2843. * yet supported on this OMAP; otherwise, passes along the return value
  2844. * from _assert_hardreset().
  2845. */
  2846. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  2847. {
  2848. int ret;
  2849. unsigned long flags;
  2850. if (!oh)
  2851. return -EINVAL;
  2852. spin_lock_irqsave(&oh->_lock, flags);
  2853. ret = _assert_hardreset(oh, name);
  2854. spin_unlock_irqrestore(&oh->_lock, flags);
  2855. return ret;
  2856. }
  2857. /**
  2858. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  2859. * contained in the hwmod module.
  2860. * @oh: struct omap_hwmod *
  2861. * @name: name of the reset line to look up and deassert
  2862. *
  2863. * Some IP like dsp, ipu or iva contain processor that require
  2864. * an HW reset line to be assert / deassert in order to enable fully
  2865. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  2866. * yet supported on this OMAP; otherwise, passes along the return value
  2867. * from _deassert_hardreset().
  2868. */
  2869. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  2870. {
  2871. int ret;
  2872. unsigned long flags;
  2873. if (!oh)
  2874. return -EINVAL;
  2875. spin_lock_irqsave(&oh->_lock, flags);
  2876. ret = _deassert_hardreset(oh, name);
  2877. spin_unlock_irqrestore(&oh->_lock, flags);
  2878. return ret;
  2879. }
  2880. /**
  2881. * omap_hwmod_read_hardreset - read the HW reset line state of submodules
  2882. * contained in the hwmod module
  2883. * @oh: struct omap_hwmod *
  2884. * @name: name of the reset line to look up and read
  2885. *
  2886. * Return the current state of the hwmod @oh's reset line named @name:
  2887. * returns -EINVAL upon parameter error or if this operation
  2888. * is unsupported on the current OMAP; otherwise, passes along the return
  2889. * value from _read_hardreset().
  2890. */
  2891. int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name)
  2892. {
  2893. int ret;
  2894. unsigned long flags;
  2895. if (!oh)
  2896. return -EINVAL;
  2897. spin_lock_irqsave(&oh->_lock, flags);
  2898. ret = _read_hardreset(oh, name);
  2899. spin_unlock_irqrestore(&oh->_lock, flags);
  2900. return ret;
  2901. }
  2902. /**
  2903. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  2904. * @classname: struct omap_hwmod_class name to search for
  2905. * @fn: callback function pointer to call for each hwmod in class @classname
  2906. * @user: arbitrary context data to pass to the callback function
  2907. *
  2908. * For each omap_hwmod of class @classname, call @fn.
  2909. * If the callback function returns something other than
  2910. * zero, the iterator is terminated, and the callback function's return
  2911. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  2912. * if @classname or @fn are NULL, or passes back the error code from @fn.
  2913. */
  2914. int omap_hwmod_for_each_by_class(const char *classname,
  2915. int (*fn)(struct omap_hwmod *oh,
  2916. void *user),
  2917. void *user)
  2918. {
  2919. struct omap_hwmod *temp_oh;
  2920. int ret = 0;
  2921. if (!classname || !fn)
  2922. return -EINVAL;
  2923. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  2924. __func__, classname);
  2925. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2926. if (!strcmp(temp_oh->class->name, classname)) {
  2927. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  2928. __func__, temp_oh->name);
  2929. ret = (*fn)(temp_oh, user);
  2930. if (ret)
  2931. break;
  2932. }
  2933. }
  2934. if (ret)
  2935. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  2936. __func__, ret);
  2937. return ret;
  2938. }
  2939. /**
  2940. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  2941. * @oh: struct omap_hwmod *
  2942. * @state: state that _setup() should leave the hwmod in
  2943. *
  2944. * Sets the hwmod state that @oh will enter at the end of _setup()
  2945. * (called by omap_hwmod_setup_*()). See also the documentation
  2946. * for _setup_postsetup(), above. Returns 0 upon success or
  2947. * -EINVAL if there is a problem with the arguments or if the hwmod is
  2948. * in the wrong state.
  2949. */
  2950. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  2951. {
  2952. int ret;
  2953. unsigned long flags;
  2954. if (!oh)
  2955. return -EINVAL;
  2956. if (state != _HWMOD_STATE_DISABLED &&
  2957. state != _HWMOD_STATE_ENABLED &&
  2958. state != _HWMOD_STATE_IDLE)
  2959. return -EINVAL;
  2960. spin_lock_irqsave(&oh->_lock, flags);
  2961. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  2962. ret = -EINVAL;
  2963. goto ohsps_unlock;
  2964. }
  2965. oh->_postsetup_state = state;
  2966. ret = 0;
  2967. ohsps_unlock:
  2968. spin_unlock_irqrestore(&oh->_lock, flags);
  2969. return ret;
  2970. }
  2971. /**
  2972. * omap_hwmod_get_context_loss_count - get lost context count
  2973. * @oh: struct omap_hwmod *
  2974. *
  2975. * Query the powerdomain of of @oh to get the context loss
  2976. * count for this device.
  2977. *
  2978. * Returns the context loss count of the powerdomain assocated with @oh
  2979. * upon success, or zero if no powerdomain exists for @oh.
  2980. */
  2981. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  2982. {
  2983. struct powerdomain *pwrdm;
  2984. int ret = 0;
  2985. pwrdm = omap_hwmod_get_pwrdm(oh);
  2986. if (pwrdm)
  2987. ret = pwrdm_get_context_loss_count(pwrdm);
  2988. return ret;
  2989. }
  2990. /**
  2991. * omap_hwmod_no_setup_reset - prevent a hwmod from being reset upon setup
  2992. * @oh: struct omap_hwmod *
  2993. *
  2994. * Prevent the hwmod @oh from being reset during the setup process.
  2995. * Intended for use by board-*.c files on boards with devices that
  2996. * cannot tolerate being reset. Must be called before the hwmod has
  2997. * been set up. Returns 0 upon success or negative error code upon
  2998. * failure.
  2999. */
  3000. int omap_hwmod_no_setup_reset(struct omap_hwmod *oh)
  3001. {
  3002. if (!oh)
  3003. return -EINVAL;
  3004. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3005. pr_err("omap_hwmod: %s: cannot prevent setup reset; in wrong state\n",
  3006. oh->name);
  3007. return -EINVAL;
  3008. }
  3009. oh->flags |= HWMOD_INIT_NO_RESET;
  3010. return 0;
  3011. }
  3012. /**
  3013. * omap_hwmod_pad_route_irq - route an I/O pad wakeup to a particular MPU IRQ
  3014. * @oh: struct omap_hwmod * containing hwmod mux entries
  3015. * @pad_idx: array index in oh->mux of the hwmod mux entry to route wakeup
  3016. * @irq_idx: the hwmod mpu_irqs array index of the IRQ to trigger on wakeup
  3017. *
  3018. * When an I/O pad wakeup arrives for the dynamic or wakeup hwmod mux
  3019. * entry number @pad_idx for the hwmod @oh, trigger the interrupt
  3020. * service routine for the hwmod's mpu_irqs array index @irq_idx. If
  3021. * this function is not called for a given pad_idx, then the ISR
  3022. * associated with @oh's first MPU IRQ will be triggered when an I/O
  3023. * pad wakeup occurs on that pad. Note that @pad_idx is the index of
  3024. * the _dynamic or wakeup_ entry: if there are other entries not
  3025. * marked with OMAP_DEVICE_PAD_WAKEUP or OMAP_DEVICE_PAD_REMUX, these
  3026. * entries are NOT COUNTED in the dynamic pad index. This function
  3027. * must be called separately for each pad that requires its interrupt
  3028. * to be re-routed this way. Returns -EINVAL if there is an argument
  3029. * problem or if @oh does not have hwmod mux entries or MPU IRQs;
  3030. * returns -ENOMEM if memory cannot be allocated; or 0 upon success.
  3031. *
  3032. * XXX This function interface is fragile. Rather than using array
  3033. * indexes, which are subject to unpredictable change, it should be
  3034. * using hwmod IRQ names, and some other stable key for the hwmod mux
  3035. * pad records.
  3036. */
  3037. int omap_hwmod_pad_route_irq(struct omap_hwmod *oh, int pad_idx, int irq_idx)
  3038. {
  3039. int nr_irqs;
  3040. might_sleep();
  3041. if (!oh || !oh->mux || !oh->mpu_irqs || pad_idx < 0 ||
  3042. pad_idx >= oh->mux->nr_pads_dynamic)
  3043. return -EINVAL;
  3044. /* Check the number of available mpu_irqs */
  3045. for (nr_irqs = 0; oh->mpu_irqs[nr_irqs].irq >= 0; nr_irqs++)
  3046. ;
  3047. if (irq_idx >= nr_irqs)
  3048. return -EINVAL;
  3049. if (!oh->mux->irqs) {
  3050. /* XXX What frees this? */
  3051. oh->mux->irqs = kzalloc(sizeof(int) * oh->mux->nr_pads_dynamic,
  3052. GFP_KERNEL);
  3053. if (!oh->mux->irqs)
  3054. return -ENOMEM;
  3055. }
  3056. oh->mux->irqs[pad_idx] = irq_idx;
  3057. return 0;
  3058. }
  3059. /**
  3060. * omap_hwmod_init - initialize the hwmod code
  3061. *
  3062. * Sets up some function pointers needed by the hwmod code to operate on the
  3063. * currently-booted SoC. Intended to be called once during kernel init
  3064. * before any hwmods are registered. No return value.
  3065. */
  3066. void __init omap_hwmod_init(void)
  3067. {
  3068. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  3069. soc_ops.wait_target_ready = _omap2_wait_target_ready;
  3070. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3071. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3072. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3073. } else if (cpu_is_omap44xx()) {
  3074. soc_ops.enable_module = _omap4_enable_module;
  3075. soc_ops.disable_module = _omap4_disable_module;
  3076. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3077. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3078. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3079. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3080. soc_ops.init_clkdm = _init_clkdm;
  3081. } else {
  3082. WARN(1, "omap_hwmod: unknown SoC type\n");
  3083. }
  3084. inited = true;
  3085. }