omap-serial.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617
  1. /*
  2. * Driver for OMAP-UART controller.
  3. * Based on drivers/serial/8250.c
  4. *
  5. * Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Authors:
  8. * Govindraj R <govindraj.raja@ti.com>
  9. * Thara Gopinath <thara@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * Note: This driver is made separate from 8250 driver as we cannot
  17. * over load 8250 driver with omap platform specific configuration for
  18. * features like DMA, it makes easier to implement features like DMA and
  19. * hardware flow control and software flow control configuration with
  20. * this driver as required for the omap-platform.
  21. */
  22. #if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/serial_reg.h>
  29. #include <linux/delay.h>
  30. #include <linux/slab.h>
  31. #include <linux/tty.h>
  32. #include <linux/tty_flip.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/io.h>
  35. #include <linux/clk.h>
  36. #include <linux/serial_core.h>
  37. #include <linux/irq.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/of.h>
  40. #include <linux/gpio.h>
  41. #include <linux/pinctrl/consumer.h>
  42. #include <plat/omap-serial.h>
  43. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  44. #define OMAP_UART_REV_42 0x0402
  45. #define OMAP_UART_REV_46 0x0406
  46. #define OMAP_UART_REV_52 0x0502
  47. #define OMAP_UART_REV_63 0x0603
  48. #define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
  49. /* SCR register bitmasks */
  50. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  51. /* FCR register bitmasks */
  52. #define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
  53. #define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
  54. /* MVR register bitmasks */
  55. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  56. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  57. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  58. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  59. #define OMAP_UART_MVR_MAJ_MASK 0x700
  60. #define OMAP_UART_MVR_MAJ_SHIFT 8
  61. #define OMAP_UART_MVR_MIN_MASK 0x3f
  62. struct uart_omap_port {
  63. struct uart_port port;
  64. struct uart_omap_dma uart_dma;
  65. struct device *dev;
  66. unsigned char ier;
  67. unsigned char lcr;
  68. unsigned char mcr;
  69. unsigned char fcr;
  70. unsigned char efr;
  71. unsigned char dll;
  72. unsigned char dlh;
  73. unsigned char mdr1;
  74. unsigned char scr;
  75. int use_dma;
  76. /*
  77. * Some bits in registers are cleared on a read, so they must
  78. * be saved whenever the register is read but the bits will not
  79. * be immediately processed.
  80. */
  81. unsigned int lsr_break_flag;
  82. unsigned char msr_saved_flags;
  83. char name[20];
  84. unsigned long port_activity;
  85. u32 context_loss_cnt;
  86. u32 errata;
  87. u8 wakeups_enabled;
  88. unsigned int irq_pending:1;
  89. int DTR_gpio;
  90. int DTR_inverted;
  91. int DTR_active;
  92. struct pm_qos_request pm_qos_request;
  93. u32 latency;
  94. u32 calc_latency;
  95. struct work_struct qos_work;
  96. struct pinctrl *pins;
  97. };
  98. #define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
  99. static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
  100. /* Forward declaration of functions */
  101. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
  102. static struct workqueue_struct *serial_omap_uart_wq;
  103. static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
  104. {
  105. offset <<= up->port.regshift;
  106. return readw(up->port.membase + offset);
  107. }
  108. static inline void serial_out(struct uart_omap_port *up, int offset, int value)
  109. {
  110. offset <<= up->port.regshift;
  111. writew(value, up->port.membase + offset);
  112. }
  113. static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
  114. {
  115. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
  116. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
  117. UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  118. serial_out(up, UART_FCR, 0);
  119. }
  120. static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
  121. {
  122. struct omap_uart_port_info *pdata = up->dev->platform_data;
  123. if (!pdata || !pdata->get_context_loss_count)
  124. return 0;
  125. return pdata->get_context_loss_count(up->dev);
  126. }
  127. static void serial_omap_set_forceidle(struct uart_omap_port *up)
  128. {
  129. struct omap_uart_port_info *pdata = up->dev->platform_data;
  130. if (!pdata || !pdata->set_forceidle)
  131. return;
  132. pdata->set_forceidle(up->dev);
  133. }
  134. static void serial_omap_set_noidle(struct uart_omap_port *up)
  135. {
  136. struct omap_uart_port_info *pdata = up->dev->platform_data;
  137. if (!pdata || !pdata->set_noidle)
  138. return;
  139. pdata->set_noidle(up->dev);
  140. }
  141. static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
  142. {
  143. struct omap_uart_port_info *pdata = up->dev->platform_data;
  144. if (!pdata || !pdata->enable_wakeup)
  145. return;
  146. pdata->enable_wakeup(up->dev, enable);
  147. }
  148. /*
  149. * serial_omap_get_divisor - calculate divisor value
  150. * @port: uart port info
  151. * @baud: baudrate for which divisor needs to be calculated.
  152. *
  153. * We have written our own function to get the divisor so as to support
  154. * 13x mode. 3Mbps Baudrate as an different divisor.
  155. * Reference OMAP TRM Chapter 17:
  156. * Table 17-1. UART Mode Baud Rates, Divisor Values, and Error Rates
  157. * referring to oversampling - divisor value
  158. * baudrate 460,800 to 3,686,400 all have divisor 13
  159. * except 3,000,000 which has divisor value 16
  160. */
  161. static unsigned int
  162. serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
  163. {
  164. unsigned int divisor;
  165. if (baud > OMAP_MODE13X_SPEED && baud != 3000000)
  166. divisor = 13;
  167. else
  168. divisor = 16;
  169. return port->uartclk/(baud * divisor);
  170. }
  171. static void serial_omap_enable_ms(struct uart_port *port)
  172. {
  173. struct uart_omap_port *up = to_uart_omap_port(port);
  174. dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
  175. pm_runtime_get_sync(up->dev);
  176. up->ier |= UART_IER_MSI;
  177. serial_out(up, UART_IER, up->ier);
  178. pm_runtime_mark_last_busy(up->dev);
  179. pm_runtime_put_autosuspend(up->dev);
  180. }
  181. static void serial_omap_stop_tx(struct uart_port *port)
  182. {
  183. struct uart_omap_port *up = to_uart_omap_port(port);
  184. pm_runtime_get_sync(up->dev);
  185. if (up->ier & UART_IER_THRI) {
  186. up->ier &= ~UART_IER_THRI;
  187. serial_out(up, UART_IER, up->ier);
  188. }
  189. serial_omap_set_forceidle(up);
  190. pm_runtime_mark_last_busy(up->dev);
  191. pm_runtime_put_autosuspend(up->dev);
  192. }
  193. static void serial_omap_stop_rx(struct uart_port *port)
  194. {
  195. struct uart_omap_port *up = to_uart_omap_port(port);
  196. pm_runtime_get_sync(up->dev);
  197. up->ier &= ~UART_IER_RLSI;
  198. up->port.read_status_mask &= ~UART_LSR_DR;
  199. serial_out(up, UART_IER, up->ier);
  200. pm_runtime_mark_last_busy(up->dev);
  201. pm_runtime_put_autosuspend(up->dev);
  202. }
  203. static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
  204. {
  205. struct circ_buf *xmit = &up->port.state->xmit;
  206. int count;
  207. if (!(lsr & UART_LSR_THRE))
  208. return;
  209. if (up->port.x_char) {
  210. serial_out(up, UART_TX, up->port.x_char);
  211. up->port.icount.tx++;
  212. up->port.x_char = 0;
  213. return;
  214. }
  215. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  216. serial_omap_stop_tx(&up->port);
  217. return;
  218. }
  219. count = up->port.fifosize / 4;
  220. do {
  221. serial_out(up, UART_TX, xmit->buf[xmit->tail]);
  222. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  223. up->port.icount.tx++;
  224. if (uart_circ_empty(xmit))
  225. break;
  226. } while (--count > 0);
  227. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
  228. spin_unlock(&up->port.lock);
  229. uart_write_wakeup(&up->port);
  230. spin_lock(&up->port.lock);
  231. }
  232. if (uart_circ_empty(xmit))
  233. serial_omap_stop_tx(&up->port);
  234. }
  235. static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
  236. {
  237. if (!(up->ier & UART_IER_THRI)) {
  238. up->ier |= UART_IER_THRI;
  239. serial_out(up, UART_IER, up->ier);
  240. }
  241. }
  242. static void serial_omap_start_tx(struct uart_port *port)
  243. {
  244. struct uart_omap_port *up = to_uart_omap_port(port);
  245. pm_runtime_get_sync(up->dev);
  246. serial_omap_enable_ier_thri(up);
  247. serial_omap_set_noidle(up);
  248. pm_runtime_mark_last_busy(up->dev);
  249. pm_runtime_put_autosuspend(up->dev);
  250. }
  251. static unsigned int check_modem_status(struct uart_omap_port *up)
  252. {
  253. unsigned int status;
  254. status = serial_in(up, UART_MSR);
  255. status |= up->msr_saved_flags;
  256. up->msr_saved_flags = 0;
  257. if ((status & UART_MSR_ANY_DELTA) == 0)
  258. return status;
  259. if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
  260. up->port.state != NULL) {
  261. if (status & UART_MSR_TERI)
  262. up->port.icount.rng++;
  263. if (status & UART_MSR_DDSR)
  264. up->port.icount.dsr++;
  265. if (status & UART_MSR_DDCD)
  266. uart_handle_dcd_change
  267. (&up->port, status & UART_MSR_DCD);
  268. if (status & UART_MSR_DCTS)
  269. uart_handle_cts_change
  270. (&up->port, status & UART_MSR_CTS);
  271. wake_up_interruptible(&up->port.state->port.delta_msr_wait);
  272. }
  273. return status;
  274. }
  275. static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
  276. {
  277. unsigned int flag;
  278. up->port.icount.rx++;
  279. flag = TTY_NORMAL;
  280. if (lsr & UART_LSR_BI) {
  281. flag = TTY_BREAK;
  282. lsr &= ~(UART_LSR_FE | UART_LSR_PE);
  283. up->port.icount.brk++;
  284. /*
  285. * We do the SysRQ and SAK checking
  286. * here because otherwise the break
  287. * may get masked by ignore_status_mask
  288. * or read_status_mask.
  289. */
  290. if (uart_handle_break(&up->port))
  291. return;
  292. }
  293. if (lsr & UART_LSR_PE) {
  294. flag = TTY_PARITY;
  295. up->port.icount.parity++;
  296. }
  297. if (lsr & UART_LSR_FE) {
  298. flag = TTY_FRAME;
  299. up->port.icount.frame++;
  300. }
  301. if (lsr & UART_LSR_OE)
  302. up->port.icount.overrun++;
  303. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  304. if (up->port.line == up->port.cons->index) {
  305. /* Recover the break flag from console xmit */
  306. lsr |= up->lsr_break_flag;
  307. }
  308. #endif
  309. uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
  310. }
  311. static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
  312. {
  313. unsigned char ch = 0;
  314. unsigned int flag;
  315. if (!(lsr & UART_LSR_DR))
  316. return;
  317. ch = serial_in(up, UART_RX);
  318. flag = TTY_NORMAL;
  319. up->port.icount.rx++;
  320. if (uart_handle_sysrq_char(&up->port, ch))
  321. return;
  322. uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
  323. }
  324. /**
  325. * serial_omap_irq() - This handles the interrupt from one port
  326. * @irq: uart port irq number
  327. * @dev_id: uart port info
  328. */
  329. static irqreturn_t serial_omap_irq(int irq, void *dev_id)
  330. {
  331. struct uart_omap_port *up = dev_id;
  332. struct tty_struct *tty = up->port.state->port.tty;
  333. unsigned int iir, lsr;
  334. unsigned int type;
  335. irqreturn_t ret = IRQ_NONE;
  336. int max_count = 256;
  337. spin_lock(&up->port.lock);
  338. pm_runtime_get_sync(up->dev);
  339. do {
  340. iir = serial_in(up, UART_IIR);
  341. if (iir & UART_IIR_NO_INT)
  342. break;
  343. ret = IRQ_HANDLED;
  344. lsr = serial_in(up, UART_LSR);
  345. /* extract IRQ type from IIR register */
  346. type = iir & 0x3e;
  347. switch (type) {
  348. case UART_IIR_MSI:
  349. check_modem_status(up);
  350. break;
  351. case UART_IIR_THRI:
  352. transmit_chars(up, lsr);
  353. break;
  354. case UART_IIR_RX_TIMEOUT:
  355. /* FALLTHROUGH */
  356. case UART_IIR_RDI:
  357. serial_omap_rdi(up, lsr);
  358. break;
  359. case UART_IIR_RLSI:
  360. serial_omap_rlsi(up, lsr);
  361. break;
  362. case UART_IIR_CTS_RTS_DSR:
  363. /* simply try again */
  364. break;
  365. case UART_IIR_XOFF:
  366. /* FALLTHROUGH */
  367. default:
  368. break;
  369. }
  370. } while (!(iir & UART_IIR_NO_INT) && max_count--);
  371. spin_unlock(&up->port.lock);
  372. tty_flip_buffer_push(tty);
  373. pm_runtime_mark_last_busy(up->dev);
  374. pm_runtime_put_autosuspend(up->dev);
  375. up->port_activity = jiffies;
  376. return ret;
  377. }
  378. static unsigned int serial_omap_tx_empty(struct uart_port *port)
  379. {
  380. struct uart_omap_port *up = to_uart_omap_port(port);
  381. unsigned long flags = 0;
  382. unsigned int ret = 0;
  383. pm_runtime_get_sync(up->dev);
  384. dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
  385. spin_lock_irqsave(&up->port.lock, flags);
  386. ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
  387. spin_unlock_irqrestore(&up->port.lock, flags);
  388. pm_runtime_mark_last_busy(up->dev);
  389. pm_runtime_put_autosuspend(up->dev);
  390. return ret;
  391. }
  392. static unsigned int serial_omap_get_mctrl(struct uart_port *port)
  393. {
  394. struct uart_omap_port *up = to_uart_omap_port(port);
  395. unsigned int status;
  396. unsigned int ret = 0;
  397. pm_runtime_get_sync(up->dev);
  398. status = check_modem_status(up);
  399. pm_runtime_mark_last_busy(up->dev);
  400. pm_runtime_put_autosuspend(up->dev);
  401. dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
  402. if (status & UART_MSR_DCD)
  403. ret |= TIOCM_CAR;
  404. if (status & UART_MSR_RI)
  405. ret |= TIOCM_RNG;
  406. if (status & UART_MSR_DSR)
  407. ret |= TIOCM_DSR;
  408. if (status & UART_MSR_CTS)
  409. ret |= TIOCM_CTS;
  410. return ret;
  411. }
  412. static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
  413. {
  414. struct uart_omap_port *up = to_uart_omap_port(port);
  415. unsigned char mcr = 0;
  416. dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
  417. if (mctrl & TIOCM_RTS)
  418. mcr |= UART_MCR_RTS;
  419. if (mctrl & TIOCM_DTR)
  420. mcr |= UART_MCR_DTR;
  421. if (mctrl & TIOCM_OUT1)
  422. mcr |= UART_MCR_OUT1;
  423. if (mctrl & TIOCM_OUT2)
  424. mcr |= UART_MCR_OUT2;
  425. if (mctrl & TIOCM_LOOP)
  426. mcr |= UART_MCR_LOOP;
  427. pm_runtime_get_sync(up->dev);
  428. up->mcr = serial_in(up, UART_MCR);
  429. up->mcr |= mcr;
  430. serial_out(up, UART_MCR, up->mcr);
  431. pm_runtime_mark_last_busy(up->dev);
  432. pm_runtime_put_autosuspend(up->dev);
  433. if (gpio_is_valid(up->DTR_gpio) &&
  434. !!(mctrl & TIOCM_DTR) != up->DTR_active) {
  435. up->DTR_active = !up->DTR_active;
  436. if (gpio_cansleep(up->DTR_gpio))
  437. schedule_work(&up->qos_work);
  438. else
  439. gpio_set_value(up->DTR_gpio,
  440. up->DTR_active != up->DTR_inverted);
  441. }
  442. }
  443. static void serial_omap_break_ctl(struct uart_port *port, int break_state)
  444. {
  445. struct uart_omap_port *up = to_uart_omap_port(port);
  446. unsigned long flags = 0;
  447. dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
  448. pm_runtime_get_sync(up->dev);
  449. spin_lock_irqsave(&up->port.lock, flags);
  450. if (break_state == -1)
  451. up->lcr |= UART_LCR_SBC;
  452. else
  453. up->lcr &= ~UART_LCR_SBC;
  454. serial_out(up, UART_LCR, up->lcr);
  455. spin_unlock_irqrestore(&up->port.lock, flags);
  456. pm_runtime_mark_last_busy(up->dev);
  457. pm_runtime_put_autosuspend(up->dev);
  458. }
  459. static int serial_omap_startup(struct uart_port *port)
  460. {
  461. struct uart_omap_port *up = to_uart_omap_port(port);
  462. unsigned long flags = 0;
  463. int retval;
  464. /*
  465. * Allocate the IRQ
  466. */
  467. retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
  468. up->name, up);
  469. if (retval)
  470. return retval;
  471. dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
  472. pm_runtime_get_sync(up->dev);
  473. /*
  474. * Clear the FIFO buffers and disable them.
  475. * (they will be reenabled in set_termios())
  476. */
  477. serial_omap_clear_fifos(up);
  478. /* For Hardware flow control */
  479. serial_out(up, UART_MCR, UART_MCR_RTS);
  480. /*
  481. * Clear the interrupt registers.
  482. */
  483. (void) serial_in(up, UART_LSR);
  484. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  485. (void) serial_in(up, UART_RX);
  486. (void) serial_in(up, UART_IIR);
  487. (void) serial_in(up, UART_MSR);
  488. /*
  489. * Now, initialize the UART
  490. */
  491. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  492. spin_lock_irqsave(&up->port.lock, flags);
  493. /*
  494. * Most PC uarts need OUT2 raised to enable interrupts.
  495. */
  496. up->port.mctrl |= TIOCM_OUT2;
  497. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  498. spin_unlock_irqrestore(&up->port.lock, flags);
  499. up->msr_saved_flags = 0;
  500. /*
  501. * Finally, enable interrupts. Note: Modem status interrupts
  502. * are set via set_termios(), which will be occurring imminently
  503. * anyway, so we don't enable them here.
  504. */
  505. up->ier = UART_IER_RLSI | UART_IER_RDI;
  506. serial_out(up, UART_IER, up->ier);
  507. /* Enable module level wake up */
  508. serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
  509. pm_runtime_mark_last_busy(up->dev);
  510. pm_runtime_put_autosuspend(up->dev);
  511. up->port_activity = jiffies;
  512. return 0;
  513. }
  514. static void serial_omap_shutdown(struct uart_port *port)
  515. {
  516. struct uart_omap_port *up = to_uart_omap_port(port);
  517. unsigned long flags = 0;
  518. dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
  519. pm_runtime_get_sync(up->dev);
  520. /*
  521. * Disable interrupts from this port
  522. */
  523. up->ier = 0;
  524. serial_out(up, UART_IER, 0);
  525. spin_lock_irqsave(&up->port.lock, flags);
  526. up->port.mctrl &= ~TIOCM_OUT2;
  527. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  528. spin_unlock_irqrestore(&up->port.lock, flags);
  529. /*
  530. * Disable break condition and FIFOs
  531. */
  532. serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
  533. serial_omap_clear_fifos(up);
  534. /*
  535. * Read data port to reset things, and then free the irq
  536. */
  537. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  538. (void) serial_in(up, UART_RX);
  539. pm_runtime_mark_last_busy(up->dev);
  540. pm_runtime_put_autosuspend(up->dev);
  541. free_irq(up->port.irq, up);
  542. }
  543. static inline void
  544. serial_omap_configure_xonxoff
  545. (struct uart_omap_port *up, struct ktermios *termios)
  546. {
  547. up->lcr = serial_in(up, UART_LCR);
  548. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  549. up->efr = serial_in(up, UART_EFR);
  550. serial_out(up, UART_EFR, up->efr & ~UART_EFR_ECB);
  551. serial_out(up, UART_XON1, termios->c_cc[VSTART]);
  552. serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
  553. /* clear SW control mode bits */
  554. up->efr &= OMAP_UART_SW_CLR;
  555. /*
  556. * IXON Flag:
  557. * Flow control for OMAP.TX
  558. * OMAP.RX should listen for XON/XOFF
  559. */
  560. if (termios->c_iflag & IXON)
  561. up->efr |= OMAP_UART_SW_RX;
  562. /*
  563. * IXOFF Flag:
  564. * Flow control for OMAP.RX
  565. * OMAP.TX should send XON/XOFF
  566. */
  567. if (termios->c_iflag & IXOFF)
  568. up->efr |= OMAP_UART_SW_TX;
  569. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  570. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  571. up->mcr = serial_in(up, UART_MCR);
  572. /*
  573. * IXANY Flag:
  574. * Enable any character to restart output.
  575. * Operation resumes after receiving any
  576. * character after recognition of the XOFF character
  577. */
  578. if (termios->c_iflag & IXANY)
  579. up->mcr |= UART_MCR_XONANY;
  580. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  581. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  582. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  583. /* Enable special char function UARTi.EFR_REG[5] and
  584. * load the new software flow control mode IXON or IXOFF
  585. * and restore the UARTi.EFR_REG[4] ENHANCED_EN value.
  586. */
  587. serial_out(up, UART_EFR, up->efr | UART_EFR_SCD);
  588. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  589. serial_out(up, UART_MCR, up->mcr & ~UART_MCR_TCRTLR);
  590. serial_out(up, UART_LCR, up->lcr);
  591. }
  592. static void serial_omap_uart_qos_work(struct work_struct *work)
  593. {
  594. struct uart_omap_port *up = container_of(work, struct uart_omap_port,
  595. qos_work);
  596. pm_qos_update_request(&up->pm_qos_request, up->latency);
  597. if (gpio_is_valid(up->DTR_gpio))
  598. gpio_set_value_cansleep(up->DTR_gpio,
  599. up->DTR_active != up->DTR_inverted);
  600. }
  601. static void
  602. serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
  603. struct ktermios *old)
  604. {
  605. struct uart_omap_port *up = to_uart_omap_port(port);
  606. unsigned char cval = 0;
  607. unsigned char efr = 0;
  608. unsigned long flags = 0;
  609. unsigned int baud, quot;
  610. switch (termios->c_cflag & CSIZE) {
  611. case CS5:
  612. cval = UART_LCR_WLEN5;
  613. break;
  614. case CS6:
  615. cval = UART_LCR_WLEN6;
  616. break;
  617. case CS7:
  618. cval = UART_LCR_WLEN7;
  619. break;
  620. default:
  621. case CS8:
  622. cval = UART_LCR_WLEN8;
  623. break;
  624. }
  625. if (termios->c_cflag & CSTOPB)
  626. cval |= UART_LCR_STOP;
  627. if (termios->c_cflag & PARENB)
  628. cval |= UART_LCR_PARITY;
  629. if (!(termios->c_cflag & PARODD))
  630. cval |= UART_LCR_EPAR;
  631. /*
  632. * Ask the core to calculate the divisor for us.
  633. */
  634. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
  635. quot = serial_omap_get_divisor(port, baud);
  636. /* calculate wakeup latency constraint */
  637. up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
  638. up->latency = up->calc_latency;
  639. schedule_work(&up->qos_work);
  640. up->dll = quot & 0xff;
  641. up->dlh = quot >> 8;
  642. up->mdr1 = UART_OMAP_MDR1_DISABLE;
  643. up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
  644. UART_FCR_ENABLE_FIFO;
  645. /*
  646. * Ok, we're now changing the port state. Do it with
  647. * interrupts disabled.
  648. */
  649. pm_runtime_get_sync(up->dev);
  650. spin_lock_irqsave(&up->port.lock, flags);
  651. /*
  652. * Update the per-port timeout.
  653. */
  654. uart_update_timeout(port, termios->c_cflag, baud);
  655. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  656. if (termios->c_iflag & INPCK)
  657. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  658. if (termios->c_iflag & (BRKINT | PARMRK))
  659. up->port.read_status_mask |= UART_LSR_BI;
  660. /*
  661. * Characters to ignore
  662. */
  663. up->port.ignore_status_mask = 0;
  664. if (termios->c_iflag & IGNPAR)
  665. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  666. if (termios->c_iflag & IGNBRK) {
  667. up->port.ignore_status_mask |= UART_LSR_BI;
  668. /*
  669. * If we're ignoring parity and break indicators,
  670. * ignore overruns too (for real raw support).
  671. */
  672. if (termios->c_iflag & IGNPAR)
  673. up->port.ignore_status_mask |= UART_LSR_OE;
  674. }
  675. /*
  676. * ignore all characters if CREAD is not set
  677. */
  678. if ((termios->c_cflag & CREAD) == 0)
  679. up->port.ignore_status_mask |= UART_LSR_DR;
  680. /*
  681. * Modem status interrupts
  682. */
  683. up->ier &= ~UART_IER_MSI;
  684. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  685. up->ier |= UART_IER_MSI;
  686. serial_out(up, UART_IER, up->ier);
  687. serial_out(up, UART_LCR, cval); /* reset DLAB */
  688. up->lcr = cval;
  689. up->scr = OMAP_UART_SCR_TX_EMPTY;
  690. /* FIFOs and DMA Settings */
  691. /* FCR can be changed only when the
  692. * baud clock is not running
  693. * DLL_REG and DLH_REG set to 0.
  694. */
  695. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  696. serial_out(up, UART_DLL, 0);
  697. serial_out(up, UART_DLM, 0);
  698. serial_out(up, UART_LCR, 0);
  699. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  700. up->efr = serial_in(up, UART_EFR);
  701. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  702. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  703. up->mcr = serial_in(up, UART_MCR);
  704. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  705. /* FIFO ENABLE, DMA MODE */
  706. up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
  707. /* Set receive FIFO threshold to 16 characters and
  708. * transmit FIFO threshold to 16 spaces
  709. */
  710. up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
  711. up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
  712. up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
  713. UART_FCR_ENABLE_FIFO;
  714. serial_out(up, UART_FCR, up->fcr);
  715. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  716. serial_out(up, UART_OMAP_SCR, up->scr);
  717. serial_out(up, UART_EFR, up->efr);
  718. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  719. serial_out(up, UART_MCR, up->mcr);
  720. /* Protocol, Baud Rate, and Interrupt Settings */
  721. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  722. serial_omap_mdr1_errataset(up, up->mdr1);
  723. else
  724. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  725. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  726. up->efr = serial_in(up, UART_EFR);
  727. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  728. serial_out(up, UART_LCR, 0);
  729. serial_out(up, UART_IER, 0);
  730. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  731. serial_out(up, UART_DLL, up->dll); /* LS of divisor */
  732. serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
  733. serial_out(up, UART_LCR, 0);
  734. serial_out(up, UART_IER, up->ier);
  735. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  736. serial_out(up, UART_EFR, up->efr);
  737. serial_out(up, UART_LCR, cval);
  738. if (baud > 230400 && baud != 3000000)
  739. up->mdr1 = UART_OMAP_MDR1_13X_MODE;
  740. else
  741. up->mdr1 = UART_OMAP_MDR1_16X_MODE;
  742. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  743. serial_omap_mdr1_errataset(up, up->mdr1);
  744. else
  745. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  746. /* Hardware Flow Control Configuration */
  747. if (termios->c_cflag & CRTSCTS) {
  748. efr |= (UART_EFR_CTS | UART_EFR_RTS);
  749. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  750. up->mcr = serial_in(up, UART_MCR);
  751. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  752. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  753. up->efr = serial_in(up, UART_EFR);
  754. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  755. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  756. serial_out(up, UART_EFR, efr); /* Enable AUTORTS and AUTOCTS */
  757. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  758. serial_out(up, UART_MCR, up->mcr | UART_MCR_RTS);
  759. serial_out(up, UART_LCR, cval);
  760. }
  761. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  762. /* Software Flow Control Configuration */
  763. serial_omap_configure_xonxoff(up, termios);
  764. spin_unlock_irqrestore(&up->port.lock, flags);
  765. pm_runtime_mark_last_busy(up->dev);
  766. pm_runtime_put_autosuspend(up->dev);
  767. dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
  768. }
  769. static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
  770. {
  771. struct uart_omap_port *up = to_uart_omap_port(port);
  772. serial_omap_enable_wakeup(up, state);
  773. return 0;
  774. }
  775. static void
  776. serial_omap_pm(struct uart_port *port, unsigned int state,
  777. unsigned int oldstate)
  778. {
  779. struct uart_omap_port *up = to_uart_omap_port(port);
  780. unsigned char efr;
  781. dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
  782. pm_runtime_get_sync(up->dev);
  783. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  784. efr = serial_in(up, UART_EFR);
  785. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  786. serial_out(up, UART_LCR, 0);
  787. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  788. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  789. serial_out(up, UART_EFR, efr);
  790. serial_out(up, UART_LCR, 0);
  791. if (!device_may_wakeup(up->dev)) {
  792. if (!state)
  793. pm_runtime_forbid(up->dev);
  794. else
  795. pm_runtime_allow(up->dev);
  796. }
  797. pm_runtime_mark_last_busy(up->dev);
  798. pm_runtime_put_autosuspend(up->dev);
  799. }
  800. static void serial_omap_release_port(struct uart_port *port)
  801. {
  802. dev_dbg(port->dev, "serial_omap_release_port+\n");
  803. }
  804. static int serial_omap_request_port(struct uart_port *port)
  805. {
  806. dev_dbg(port->dev, "serial_omap_request_port+\n");
  807. return 0;
  808. }
  809. static void serial_omap_config_port(struct uart_port *port, int flags)
  810. {
  811. struct uart_omap_port *up = to_uart_omap_port(port);
  812. dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
  813. up->port.line);
  814. up->port.type = PORT_OMAP;
  815. }
  816. static int
  817. serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
  818. {
  819. /* we don't want the core code to modify any port params */
  820. dev_dbg(port->dev, "serial_omap_verify_port+\n");
  821. return -EINVAL;
  822. }
  823. static const char *
  824. serial_omap_type(struct uart_port *port)
  825. {
  826. struct uart_omap_port *up = to_uart_omap_port(port);
  827. dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
  828. return up->name;
  829. }
  830. #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
  831. static inline void wait_for_xmitr(struct uart_omap_port *up)
  832. {
  833. unsigned int status, tmout = 10000;
  834. /* Wait up to 10ms for the character(s) to be sent. */
  835. do {
  836. status = serial_in(up, UART_LSR);
  837. if (status & UART_LSR_BI)
  838. up->lsr_break_flag = UART_LSR_BI;
  839. if (--tmout == 0)
  840. break;
  841. udelay(1);
  842. } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
  843. /* Wait up to 1s for flow control if necessary */
  844. if (up->port.flags & UPF_CONS_FLOW) {
  845. tmout = 1000000;
  846. for (tmout = 1000000; tmout; tmout--) {
  847. unsigned int msr = serial_in(up, UART_MSR);
  848. up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
  849. if (msr & UART_MSR_CTS)
  850. break;
  851. udelay(1);
  852. }
  853. }
  854. }
  855. #ifdef CONFIG_CONSOLE_POLL
  856. static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
  857. {
  858. struct uart_omap_port *up = to_uart_omap_port(port);
  859. pm_runtime_get_sync(up->dev);
  860. wait_for_xmitr(up);
  861. serial_out(up, UART_TX, ch);
  862. pm_runtime_mark_last_busy(up->dev);
  863. pm_runtime_put_autosuspend(up->dev);
  864. }
  865. static int serial_omap_poll_get_char(struct uart_port *port)
  866. {
  867. struct uart_omap_port *up = to_uart_omap_port(port);
  868. unsigned int status;
  869. pm_runtime_get_sync(up->dev);
  870. status = serial_in(up, UART_LSR);
  871. if (!(status & UART_LSR_DR)) {
  872. status = NO_POLL_CHAR;
  873. goto out;
  874. }
  875. status = serial_in(up, UART_RX);
  876. out:
  877. pm_runtime_mark_last_busy(up->dev);
  878. pm_runtime_put_autosuspend(up->dev);
  879. return status;
  880. }
  881. #endif /* CONFIG_CONSOLE_POLL */
  882. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  883. static struct uart_omap_port *serial_omap_console_ports[4];
  884. static struct uart_driver serial_omap_reg;
  885. static void serial_omap_console_putchar(struct uart_port *port, int ch)
  886. {
  887. struct uart_omap_port *up = to_uart_omap_port(port);
  888. wait_for_xmitr(up);
  889. serial_out(up, UART_TX, ch);
  890. }
  891. static void
  892. serial_omap_console_write(struct console *co, const char *s,
  893. unsigned int count)
  894. {
  895. struct uart_omap_port *up = serial_omap_console_ports[co->index];
  896. unsigned long flags;
  897. unsigned int ier;
  898. int locked = 1;
  899. pm_runtime_get_sync(up->dev);
  900. local_irq_save(flags);
  901. if (up->port.sysrq)
  902. locked = 0;
  903. else if (oops_in_progress)
  904. locked = spin_trylock(&up->port.lock);
  905. else
  906. spin_lock(&up->port.lock);
  907. /*
  908. * First save the IER then disable the interrupts
  909. */
  910. ier = serial_in(up, UART_IER);
  911. serial_out(up, UART_IER, 0);
  912. uart_console_write(&up->port, s, count, serial_omap_console_putchar);
  913. /*
  914. * Finally, wait for transmitter to become empty
  915. * and restore the IER
  916. */
  917. wait_for_xmitr(up);
  918. serial_out(up, UART_IER, ier);
  919. /*
  920. * The receive handling will happen properly because the
  921. * receive ready bit will still be set; it is not cleared
  922. * on read. However, modem control will not, we must
  923. * call it if we have saved something in the saved flags
  924. * while processing with interrupts off.
  925. */
  926. if (up->msr_saved_flags)
  927. check_modem_status(up);
  928. pm_runtime_mark_last_busy(up->dev);
  929. pm_runtime_put_autosuspend(up->dev);
  930. if (locked)
  931. spin_unlock(&up->port.lock);
  932. local_irq_restore(flags);
  933. }
  934. static int __init
  935. serial_omap_console_setup(struct console *co, char *options)
  936. {
  937. struct uart_omap_port *up;
  938. int baud = 115200;
  939. int bits = 8;
  940. int parity = 'n';
  941. int flow = 'n';
  942. if (serial_omap_console_ports[co->index] == NULL)
  943. return -ENODEV;
  944. up = serial_omap_console_ports[co->index];
  945. if (options)
  946. uart_parse_options(options, &baud, &parity, &bits, &flow);
  947. return uart_set_options(&up->port, co, baud, parity, bits, flow);
  948. }
  949. static struct console serial_omap_console = {
  950. .name = OMAP_SERIAL_NAME,
  951. .write = serial_omap_console_write,
  952. .device = uart_console_device,
  953. .setup = serial_omap_console_setup,
  954. .flags = CON_PRINTBUFFER,
  955. .index = -1,
  956. .data = &serial_omap_reg,
  957. };
  958. static void serial_omap_add_console_port(struct uart_omap_port *up)
  959. {
  960. serial_omap_console_ports[up->port.line] = up;
  961. }
  962. #define OMAP_CONSOLE (&serial_omap_console)
  963. #else
  964. #define OMAP_CONSOLE NULL
  965. static inline void serial_omap_add_console_port(struct uart_omap_port *up)
  966. {}
  967. #endif
  968. static struct uart_ops serial_omap_pops = {
  969. .tx_empty = serial_omap_tx_empty,
  970. .set_mctrl = serial_omap_set_mctrl,
  971. .get_mctrl = serial_omap_get_mctrl,
  972. .stop_tx = serial_omap_stop_tx,
  973. .start_tx = serial_omap_start_tx,
  974. .stop_rx = serial_omap_stop_rx,
  975. .enable_ms = serial_omap_enable_ms,
  976. .break_ctl = serial_omap_break_ctl,
  977. .startup = serial_omap_startup,
  978. .shutdown = serial_omap_shutdown,
  979. .set_termios = serial_omap_set_termios,
  980. .pm = serial_omap_pm,
  981. .set_wake = serial_omap_set_wake,
  982. .type = serial_omap_type,
  983. .release_port = serial_omap_release_port,
  984. .request_port = serial_omap_request_port,
  985. .config_port = serial_omap_config_port,
  986. .verify_port = serial_omap_verify_port,
  987. #ifdef CONFIG_CONSOLE_POLL
  988. .poll_put_char = serial_omap_poll_put_char,
  989. .poll_get_char = serial_omap_poll_get_char,
  990. #endif
  991. };
  992. static struct uart_driver serial_omap_reg = {
  993. .owner = THIS_MODULE,
  994. .driver_name = "OMAP-SERIAL",
  995. .dev_name = OMAP_SERIAL_NAME,
  996. .nr = OMAP_MAX_HSUART_PORTS,
  997. .cons = OMAP_CONSOLE,
  998. };
  999. #ifdef CONFIG_PM_SLEEP
  1000. static int serial_omap_suspend(struct device *dev)
  1001. {
  1002. struct uart_omap_port *up = dev_get_drvdata(dev);
  1003. uart_suspend_port(&serial_omap_reg, &up->port);
  1004. flush_work_sync(&up->qos_work);
  1005. return 0;
  1006. }
  1007. static int serial_omap_resume(struct device *dev)
  1008. {
  1009. struct uart_omap_port *up = dev_get_drvdata(dev);
  1010. uart_resume_port(&serial_omap_reg, &up->port);
  1011. return 0;
  1012. }
  1013. #endif
  1014. static void __devinit omap_serial_fill_features_erratas(struct uart_omap_port *up)
  1015. {
  1016. u32 mvr, scheme;
  1017. u16 revision, major, minor;
  1018. mvr = serial_in(up, UART_OMAP_MVER);
  1019. /* Check revision register scheme */
  1020. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  1021. switch (scheme) {
  1022. case 0: /* Legacy Scheme: OMAP2/3 */
  1023. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  1024. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  1025. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  1026. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  1027. break;
  1028. case 1:
  1029. /* New Scheme: OMAP4+ */
  1030. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  1031. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  1032. OMAP_UART_MVR_MAJ_SHIFT;
  1033. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  1034. break;
  1035. default:
  1036. dev_warn(up->dev,
  1037. "Unknown %s revision, defaulting to highest\n",
  1038. up->name);
  1039. /* highest possible revision */
  1040. major = 0xff;
  1041. minor = 0xff;
  1042. }
  1043. /* normalize revision for the driver */
  1044. revision = UART_BUILD_REVISION(major, minor);
  1045. switch (revision) {
  1046. case OMAP_UART_REV_46:
  1047. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1048. UART_ERRATA_i291_DMA_FORCEIDLE);
  1049. break;
  1050. case OMAP_UART_REV_52:
  1051. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1052. UART_ERRATA_i291_DMA_FORCEIDLE);
  1053. break;
  1054. case OMAP_UART_REV_63:
  1055. up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  1056. break;
  1057. default:
  1058. break;
  1059. }
  1060. }
  1061. static __devinit struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
  1062. {
  1063. struct omap_uart_port_info *omap_up_info;
  1064. omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
  1065. if (!omap_up_info)
  1066. return NULL; /* out of memory */
  1067. of_property_read_u32(dev->of_node, "clock-frequency",
  1068. &omap_up_info->uartclk);
  1069. return omap_up_info;
  1070. }
  1071. static int __devinit serial_omap_probe(struct platform_device *pdev)
  1072. {
  1073. struct uart_omap_port *up;
  1074. struct resource *mem, *irq;
  1075. struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
  1076. int ret;
  1077. if (pdev->dev.of_node)
  1078. omap_up_info = of_get_uart_port_info(&pdev->dev);
  1079. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1080. if (!mem) {
  1081. dev_err(&pdev->dev, "no mem resource?\n");
  1082. return -ENODEV;
  1083. }
  1084. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1085. if (!irq) {
  1086. dev_err(&pdev->dev, "no irq resource?\n");
  1087. return -ENODEV;
  1088. }
  1089. if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
  1090. pdev->dev.driver->name)) {
  1091. dev_err(&pdev->dev, "memory region already claimed\n");
  1092. return -EBUSY;
  1093. }
  1094. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1095. omap_up_info->DTR_present) {
  1096. ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
  1097. if (ret < 0)
  1098. return ret;
  1099. ret = gpio_direction_output(omap_up_info->DTR_gpio,
  1100. omap_up_info->DTR_inverted);
  1101. if (ret < 0)
  1102. return ret;
  1103. }
  1104. up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
  1105. if (!up)
  1106. return -ENOMEM;
  1107. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1108. omap_up_info->DTR_present) {
  1109. up->DTR_gpio = omap_up_info->DTR_gpio;
  1110. up->DTR_inverted = omap_up_info->DTR_inverted;
  1111. } else
  1112. up->DTR_gpio = -EINVAL;
  1113. up->DTR_active = 0;
  1114. up->dev = &pdev->dev;
  1115. up->port.dev = &pdev->dev;
  1116. up->port.type = PORT_OMAP;
  1117. up->port.iotype = UPIO_MEM;
  1118. up->port.irq = irq->start;
  1119. up->port.regshift = 2;
  1120. up->port.fifosize = 64;
  1121. up->port.ops = &serial_omap_pops;
  1122. if (pdev->dev.of_node)
  1123. up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
  1124. else
  1125. up->port.line = pdev->id;
  1126. if (up->port.line < 0) {
  1127. dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
  1128. up->port.line);
  1129. ret = -ENODEV;
  1130. goto err_port_line;
  1131. }
  1132. up->pins = devm_pinctrl_get_select_default(&pdev->dev);
  1133. if (IS_ERR(up->pins)) {
  1134. dev_warn(&pdev->dev, "did not get pins for uart%i error: %li\n",
  1135. up->port.line, PTR_ERR(up->pins));
  1136. up->pins = NULL;
  1137. }
  1138. sprintf(up->name, "OMAP UART%d", up->port.line);
  1139. up->port.mapbase = mem->start;
  1140. up->port.membase = devm_ioremap(&pdev->dev, mem->start,
  1141. resource_size(mem));
  1142. if (!up->port.membase) {
  1143. dev_err(&pdev->dev, "can't ioremap UART\n");
  1144. ret = -ENOMEM;
  1145. goto err_ioremap;
  1146. }
  1147. up->port.flags = omap_up_info->flags;
  1148. up->port.uartclk = omap_up_info->uartclk;
  1149. if (!up->port.uartclk) {
  1150. up->port.uartclk = DEFAULT_CLK_SPEED;
  1151. dev_warn(&pdev->dev, "No clock speed specified: using default:"
  1152. "%d\n", DEFAULT_CLK_SPEED);
  1153. }
  1154. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1155. up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1156. pm_qos_add_request(&up->pm_qos_request,
  1157. PM_QOS_CPU_DMA_LATENCY, up->latency);
  1158. serial_omap_uart_wq = create_singlethread_workqueue(up->name);
  1159. INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
  1160. platform_set_drvdata(pdev, up);
  1161. pm_runtime_enable(&pdev->dev);
  1162. pm_runtime_use_autosuspend(&pdev->dev);
  1163. pm_runtime_set_autosuspend_delay(&pdev->dev,
  1164. omap_up_info->autosuspend_timeout);
  1165. pm_runtime_irq_safe(&pdev->dev);
  1166. pm_runtime_get_sync(&pdev->dev);
  1167. omap_serial_fill_features_erratas(up);
  1168. ui[up->port.line] = up;
  1169. serial_omap_add_console_port(up);
  1170. ret = uart_add_one_port(&serial_omap_reg, &up->port);
  1171. if (ret != 0)
  1172. goto err_add_port;
  1173. pm_runtime_mark_last_busy(up->dev);
  1174. pm_runtime_put_autosuspend(up->dev);
  1175. return 0;
  1176. err_add_port:
  1177. pm_runtime_put(&pdev->dev);
  1178. pm_runtime_disable(&pdev->dev);
  1179. err_ioremap:
  1180. err_port_line:
  1181. dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
  1182. pdev->id, __func__, ret);
  1183. return ret;
  1184. }
  1185. static int __devexit serial_omap_remove(struct platform_device *dev)
  1186. {
  1187. struct uart_omap_port *up = platform_get_drvdata(dev);
  1188. pm_runtime_put_sync(up->dev);
  1189. pm_runtime_disable(up->dev);
  1190. uart_remove_one_port(&serial_omap_reg, &up->port);
  1191. pm_qos_remove_request(&up->pm_qos_request);
  1192. return 0;
  1193. }
  1194. /*
  1195. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  1196. * The access to uart register after MDR1 Access
  1197. * causes UART to corrupt data.
  1198. *
  1199. * Need a delay =
  1200. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  1201. * give 10 times as much
  1202. */
  1203. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
  1204. {
  1205. u8 timeout = 255;
  1206. serial_out(up, UART_OMAP_MDR1, mdr1);
  1207. udelay(2);
  1208. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  1209. UART_FCR_CLEAR_RCVR);
  1210. /*
  1211. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  1212. * TX_FIFO_E bit is 1.
  1213. */
  1214. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  1215. (UART_LSR_THRE | UART_LSR_DR))) {
  1216. timeout--;
  1217. if (!timeout) {
  1218. /* Should *never* happen. we warn and carry on */
  1219. dev_crit(up->dev, "Errata i202: timedout %x\n",
  1220. serial_in(up, UART_LSR));
  1221. break;
  1222. }
  1223. udelay(1);
  1224. }
  1225. }
  1226. #ifdef CONFIG_PM_RUNTIME
  1227. static void serial_omap_restore_context(struct uart_omap_port *up)
  1228. {
  1229. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1230. serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
  1231. else
  1232. serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  1233. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1234. serial_out(up, UART_EFR, UART_EFR_ECB);
  1235. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1236. serial_out(up, UART_IER, 0x0);
  1237. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1238. serial_out(up, UART_DLL, up->dll);
  1239. serial_out(up, UART_DLM, up->dlh);
  1240. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1241. serial_out(up, UART_IER, up->ier);
  1242. serial_out(up, UART_FCR, up->fcr);
  1243. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  1244. serial_out(up, UART_MCR, up->mcr);
  1245. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1246. serial_out(up, UART_OMAP_SCR, up->scr);
  1247. serial_out(up, UART_EFR, up->efr);
  1248. serial_out(up, UART_LCR, up->lcr);
  1249. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1250. serial_omap_mdr1_errataset(up, up->mdr1);
  1251. else
  1252. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  1253. }
  1254. static int serial_omap_runtime_suspend(struct device *dev)
  1255. {
  1256. struct uart_omap_port *up = dev_get_drvdata(dev);
  1257. struct omap_uart_port_info *pdata = dev->platform_data;
  1258. if (!up)
  1259. return -EINVAL;
  1260. if (!pdata)
  1261. return 0;
  1262. up->context_loss_cnt = serial_omap_get_context_loss_count(up);
  1263. if (device_may_wakeup(dev)) {
  1264. if (!up->wakeups_enabled) {
  1265. serial_omap_enable_wakeup(up, true);
  1266. up->wakeups_enabled = true;
  1267. }
  1268. } else {
  1269. if (up->wakeups_enabled) {
  1270. serial_omap_enable_wakeup(up, false);
  1271. up->wakeups_enabled = false;
  1272. }
  1273. }
  1274. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1275. schedule_work(&up->qos_work);
  1276. return 0;
  1277. }
  1278. static int serial_omap_runtime_resume(struct device *dev)
  1279. {
  1280. struct uart_omap_port *up = dev_get_drvdata(dev);
  1281. u32 loss_cnt = serial_omap_get_context_loss_count(up);
  1282. if (up->context_loss_cnt != loss_cnt)
  1283. serial_omap_restore_context(up);
  1284. up->latency = up->calc_latency;
  1285. schedule_work(&up->qos_work);
  1286. return 0;
  1287. }
  1288. #endif
  1289. static const struct dev_pm_ops serial_omap_dev_pm_ops = {
  1290. SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
  1291. SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
  1292. serial_omap_runtime_resume, NULL)
  1293. };
  1294. #if defined(CONFIG_OF)
  1295. static const struct of_device_id omap_serial_of_match[] = {
  1296. { .compatible = "ti,omap2-uart" },
  1297. { .compatible = "ti,omap3-uart" },
  1298. { .compatible = "ti,omap4-uart" },
  1299. {},
  1300. };
  1301. MODULE_DEVICE_TABLE(of, omap_serial_of_match);
  1302. #endif
  1303. static struct platform_driver serial_omap_driver = {
  1304. .probe = serial_omap_probe,
  1305. .remove = __devexit_p(serial_omap_remove),
  1306. .driver = {
  1307. .name = DRIVER_NAME,
  1308. .pm = &serial_omap_dev_pm_ops,
  1309. .of_match_table = of_match_ptr(omap_serial_of_match),
  1310. },
  1311. };
  1312. static int __init serial_omap_init(void)
  1313. {
  1314. int ret;
  1315. ret = uart_register_driver(&serial_omap_reg);
  1316. if (ret != 0)
  1317. return ret;
  1318. ret = platform_driver_register(&serial_omap_driver);
  1319. if (ret != 0)
  1320. uart_unregister_driver(&serial_omap_reg);
  1321. return ret;
  1322. }
  1323. static void __exit serial_omap_exit(void)
  1324. {
  1325. platform_driver_unregister(&serial_omap_driver);
  1326. uart_unregister_driver(&serial_omap_reg);
  1327. }
  1328. module_init(serial_omap_init);
  1329. module_exit(serial_omap_exit);
  1330. MODULE_DESCRIPTION("OMAP High Speed UART driver");
  1331. MODULE_LICENSE("GPL");
  1332. MODULE_AUTHOR("Texas Instruments Inc");