paravirt.h 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063
  1. #ifndef _ASM_X86_PARAVIRT_H
  2. #define _ASM_X86_PARAVIRT_H
  3. /* Various instructions on x86 need to be replaced for
  4. * para-virtualization: those hooks are defined here. */
  5. #ifdef CONFIG_PARAVIRT
  6. #include <asm/pgtable_types.h>
  7. #include <asm/asm.h>
  8. #include <asm/paravirt_types.h>
  9. #ifndef __ASSEMBLY__
  10. #include <linux/types.h>
  11. #include <linux/cpumask.h>
  12. static inline int paravirt_enabled(void)
  13. {
  14. return pv_info.paravirt_enabled;
  15. }
  16. static inline void load_sp0(struct tss_struct *tss,
  17. struct thread_struct *thread)
  18. {
  19. PVOP_VCALL2(pv_cpu_ops.load_sp0, tss, thread);
  20. }
  21. #define ARCH_SETUP pv_init_ops.arch_setup();
  22. static inline unsigned long get_wallclock(void)
  23. {
  24. return PVOP_CALL0(unsigned long, pv_time_ops.get_wallclock);
  25. }
  26. static inline int set_wallclock(unsigned long nowtime)
  27. {
  28. return PVOP_CALL1(int, pv_time_ops.set_wallclock, nowtime);
  29. }
  30. static inline void (*choose_time_init(void))(void)
  31. {
  32. return pv_time_ops.time_init;
  33. }
  34. /* The paravirtualized CPUID instruction. */
  35. static inline void __cpuid(unsigned int *eax, unsigned int *ebx,
  36. unsigned int *ecx, unsigned int *edx)
  37. {
  38. PVOP_VCALL4(pv_cpu_ops.cpuid, eax, ebx, ecx, edx);
  39. }
  40. /*
  41. * These special macros can be used to get or set a debugging register
  42. */
  43. static inline unsigned long paravirt_get_debugreg(int reg)
  44. {
  45. return PVOP_CALL1(unsigned long, pv_cpu_ops.get_debugreg, reg);
  46. }
  47. #define get_debugreg(var, reg) var = paravirt_get_debugreg(reg)
  48. static inline void set_debugreg(unsigned long val, int reg)
  49. {
  50. PVOP_VCALL2(pv_cpu_ops.set_debugreg, reg, val);
  51. }
  52. static inline void clts(void)
  53. {
  54. PVOP_VCALL0(pv_cpu_ops.clts);
  55. }
  56. static inline unsigned long read_cr0(void)
  57. {
  58. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr0);
  59. }
  60. static inline void write_cr0(unsigned long x)
  61. {
  62. PVOP_VCALL1(pv_cpu_ops.write_cr0, x);
  63. }
  64. static inline unsigned long read_cr2(void)
  65. {
  66. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr2);
  67. }
  68. static inline void write_cr2(unsigned long x)
  69. {
  70. PVOP_VCALL1(pv_mmu_ops.write_cr2, x);
  71. }
  72. static inline unsigned long read_cr3(void)
  73. {
  74. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr3);
  75. }
  76. static inline void write_cr3(unsigned long x)
  77. {
  78. PVOP_VCALL1(pv_mmu_ops.write_cr3, x);
  79. }
  80. static inline unsigned long read_cr4(void)
  81. {
  82. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4);
  83. }
  84. static inline unsigned long read_cr4_safe(void)
  85. {
  86. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4_safe);
  87. }
  88. static inline void write_cr4(unsigned long x)
  89. {
  90. PVOP_VCALL1(pv_cpu_ops.write_cr4, x);
  91. }
  92. #ifdef CONFIG_X86_64
  93. static inline unsigned long read_cr8(void)
  94. {
  95. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr8);
  96. }
  97. static inline void write_cr8(unsigned long x)
  98. {
  99. PVOP_VCALL1(pv_cpu_ops.write_cr8, x);
  100. }
  101. #endif
  102. static inline void raw_safe_halt(void)
  103. {
  104. PVOP_VCALL0(pv_irq_ops.safe_halt);
  105. }
  106. static inline void halt(void)
  107. {
  108. PVOP_VCALL0(pv_irq_ops.safe_halt);
  109. }
  110. static inline void wbinvd(void)
  111. {
  112. PVOP_VCALL0(pv_cpu_ops.wbinvd);
  113. }
  114. #define get_kernel_rpl() (pv_info.kernel_rpl)
  115. static inline u64 paravirt_read_msr(unsigned msr, int *err)
  116. {
  117. return PVOP_CALL2(u64, pv_cpu_ops.read_msr, msr, err);
  118. }
  119. static inline u64 paravirt_read_msr_amd(unsigned msr, int *err)
  120. {
  121. return PVOP_CALL2(u64, pv_cpu_ops.read_msr_amd, msr, err);
  122. }
  123. static inline int paravirt_write_msr(unsigned msr, unsigned low, unsigned high)
  124. {
  125. return PVOP_CALL3(int, pv_cpu_ops.write_msr, msr, low, high);
  126. }
  127. /* These should all do BUG_ON(_err), but our headers are too tangled. */
  128. #define rdmsr(msr, val1, val2) \
  129. do { \
  130. int _err; \
  131. u64 _l = paravirt_read_msr(msr, &_err); \
  132. val1 = (u32)_l; \
  133. val2 = _l >> 32; \
  134. } while (0)
  135. #define wrmsr(msr, val1, val2) \
  136. do { \
  137. paravirt_write_msr(msr, val1, val2); \
  138. } while (0)
  139. #define rdmsrl(msr, val) \
  140. do { \
  141. int _err; \
  142. val = paravirt_read_msr(msr, &_err); \
  143. } while (0)
  144. #define wrmsrl(msr, val) wrmsr(msr, (u32)((u64)(val)), ((u64)(val))>>32)
  145. #define wrmsr_safe(msr, a, b) paravirt_write_msr(msr, a, b)
  146. /* rdmsr with exception handling */
  147. #define rdmsr_safe(msr, a, b) \
  148. ({ \
  149. int _err; \
  150. u64 _l = paravirt_read_msr(msr, &_err); \
  151. (*a) = (u32)_l; \
  152. (*b) = _l >> 32; \
  153. _err; \
  154. })
  155. static inline int rdmsrl_safe(unsigned msr, unsigned long long *p)
  156. {
  157. int err;
  158. *p = paravirt_read_msr(msr, &err);
  159. return err;
  160. }
  161. static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
  162. {
  163. int err;
  164. *p = paravirt_read_msr_amd(msr, &err);
  165. return err;
  166. }
  167. static inline u64 paravirt_read_tsc(void)
  168. {
  169. return PVOP_CALL0(u64, pv_cpu_ops.read_tsc);
  170. }
  171. #define rdtscl(low) \
  172. do { \
  173. u64 _l = paravirt_read_tsc(); \
  174. low = (int)_l; \
  175. } while (0)
  176. #define rdtscll(val) (val = paravirt_read_tsc())
  177. static inline unsigned long long paravirt_sched_clock(void)
  178. {
  179. return PVOP_CALL0(unsigned long long, pv_time_ops.sched_clock);
  180. }
  181. #define calibrate_tsc() (pv_time_ops.get_tsc_khz())
  182. static inline unsigned long long paravirt_read_pmc(int counter)
  183. {
  184. return PVOP_CALL1(u64, pv_cpu_ops.read_pmc, counter);
  185. }
  186. #define rdpmc(counter, low, high) \
  187. do { \
  188. u64 _l = paravirt_read_pmc(counter); \
  189. low = (u32)_l; \
  190. high = _l >> 32; \
  191. } while (0)
  192. static inline unsigned long long paravirt_rdtscp(unsigned int *aux)
  193. {
  194. return PVOP_CALL1(u64, pv_cpu_ops.read_tscp, aux);
  195. }
  196. #define rdtscp(low, high, aux) \
  197. do { \
  198. int __aux; \
  199. unsigned long __val = paravirt_rdtscp(&__aux); \
  200. (low) = (u32)__val; \
  201. (high) = (u32)(__val >> 32); \
  202. (aux) = __aux; \
  203. } while (0)
  204. #define rdtscpll(val, aux) \
  205. do { \
  206. unsigned long __aux; \
  207. val = paravirt_rdtscp(&__aux); \
  208. (aux) = __aux; \
  209. } while (0)
  210. static inline void paravirt_alloc_ldt(struct desc_struct *ldt, unsigned entries)
  211. {
  212. PVOP_VCALL2(pv_cpu_ops.alloc_ldt, ldt, entries);
  213. }
  214. static inline void paravirt_free_ldt(struct desc_struct *ldt, unsigned entries)
  215. {
  216. PVOP_VCALL2(pv_cpu_ops.free_ldt, ldt, entries);
  217. }
  218. static inline void load_TR_desc(void)
  219. {
  220. PVOP_VCALL0(pv_cpu_ops.load_tr_desc);
  221. }
  222. static inline void load_gdt(const struct desc_ptr *dtr)
  223. {
  224. PVOP_VCALL1(pv_cpu_ops.load_gdt, dtr);
  225. }
  226. static inline void load_idt(const struct desc_ptr *dtr)
  227. {
  228. PVOP_VCALL1(pv_cpu_ops.load_idt, dtr);
  229. }
  230. static inline void set_ldt(const void *addr, unsigned entries)
  231. {
  232. PVOP_VCALL2(pv_cpu_ops.set_ldt, addr, entries);
  233. }
  234. static inline void store_gdt(struct desc_ptr *dtr)
  235. {
  236. PVOP_VCALL1(pv_cpu_ops.store_gdt, dtr);
  237. }
  238. static inline void store_idt(struct desc_ptr *dtr)
  239. {
  240. PVOP_VCALL1(pv_cpu_ops.store_idt, dtr);
  241. }
  242. static inline unsigned long paravirt_store_tr(void)
  243. {
  244. return PVOP_CALL0(unsigned long, pv_cpu_ops.store_tr);
  245. }
  246. #define store_tr(tr) ((tr) = paravirt_store_tr())
  247. static inline void load_TLS(struct thread_struct *t, unsigned cpu)
  248. {
  249. PVOP_VCALL2(pv_cpu_ops.load_tls, t, cpu);
  250. }
  251. #ifdef CONFIG_X86_64
  252. static inline void load_gs_index(unsigned int gs)
  253. {
  254. PVOP_VCALL1(pv_cpu_ops.load_gs_index, gs);
  255. }
  256. #endif
  257. static inline void write_ldt_entry(struct desc_struct *dt, int entry,
  258. const void *desc)
  259. {
  260. PVOP_VCALL3(pv_cpu_ops.write_ldt_entry, dt, entry, desc);
  261. }
  262. static inline void write_gdt_entry(struct desc_struct *dt, int entry,
  263. void *desc, int type)
  264. {
  265. PVOP_VCALL4(pv_cpu_ops.write_gdt_entry, dt, entry, desc, type);
  266. }
  267. static inline void write_idt_entry(gate_desc *dt, int entry, const gate_desc *g)
  268. {
  269. PVOP_VCALL3(pv_cpu_ops.write_idt_entry, dt, entry, g);
  270. }
  271. static inline void set_iopl_mask(unsigned mask)
  272. {
  273. PVOP_VCALL1(pv_cpu_ops.set_iopl_mask, mask);
  274. }
  275. /* The paravirtualized I/O functions */
  276. static inline void slow_down_io(void)
  277. {
  278. pv_cpu_ops.io_delay();
  279. #ifdef REALLY_SLOW_IO
  280. pv_cpu_ops.io_delay();
  281. pv_cpu_ops.io_delay();
  282. pv_cpu_ops.io_delay();
  283. #endif
  284. }
  285. #ifdef CONFIG_X86_LOCAL_APIC
  286. static inline void setup_boot_clock(void)
  287. {
  288. PVOP_VCALL0(pv_apic_ops.setup_boot_clock);
  289. }
  290. static inline void setup_secondary_clock(void)
  291. {
  292. PVOP_VCALL0(pv_apic_ops.setup_secondary_clock);
  293. }
  294. #endif
  295. static inline void paravirt_post_allocator_init(void)
  296. {
  297. if (pv_init_ops.post_allocator_init)
  298. (*pv_init_ops.post_allocator_init)();
  299. }
  300. static inline void paravirt_pagetable_setup_start(pgd_t *base)
  301. {
  302. (*pv_mmu_ops.pagetable_setup_start)(base);
  303. }
  304. static inline void paravirt_pagetable_setup_done(pgd_t *base)
  305. {
  306. (*pv_mmu_ops.pagetable_setup_done)(base);
  307. }
  308. #ifdef CONFIG_SMP
  309. static inline void startup_ipi_hook(int phys_apicid, unsigned long start_eip,
  310. unsigned long start_esp)
  311. {
  312. PVOP_VCALL3(pv_apic_ops.startup_ipi_hook,
  313. phys_apicid, start_eip, start_esp);
  314. }
  315. #endif
  316. static inline void paravirt_activate_mm(struct mm_struct *prev,
  317. struct mm_struct *next)
  318. {
  319. PVOP_VCALL2(pv_mmu_ops.activate_mm, prev, next);
  320. }
  321. static inline void arch_dup_mmap(struct mm_struct *oldmm,
  322. struct mm_struct *mm)
  323. {
  324. PVOP_VCALL2(pv_mmu_ops.dup_mmap, oldmm, mm);
  325. }
  326. static inline void arch_exit_mmap(struct mm_struct *mm)
  327. {
  328. PVOP_VCALL1(pv_mmu_ops.exit_mmap, mm);
  329. }
  330. static inline void __flush_tlb(void)
  331. {
  332. PVOP_VCALL0(pv_mmu_ops.flush_tlb_user);
  333. }
  334. static inline void __flush_tlb_global(void)
  335. {
  336. PVOP_VCALL0(pv_mmu_ops.flush_tlb_kernel);
  337. }
  338. static inline void __flush_tlb_single(unsigned long addr)
  339. {
  340. PVOP_VCALL1(pv_mmu_ops.flush_tlb_single, addr);
  341. }
  342. static inline void flush_tlb_others(const struct cpumask *cpumask,
  343. struct mm_struct *mm,
  344. unsigned long va)
  345. {
  346. PVOP_VCALL3(pv_mmu_ops.flush_tlb_others, cpumask, mm, va);
  347. }
  348. static inline int paravirt_pgd_alloc(struct mm_struct *mm)
  349. {
  350. return PVOP_CALL1(int, pv_mmu_ops.pgd_alloc, mm);
  351. }
  352. static inline void paravirt_pgd_free(struct mm_struct *mm, pgd_t *pgd)
  353. {
  354. PVOP_VCALL2(pv_mmu_ops.pgd_free, mm, pgd);
  355. }
  356. static inline void paravirt_alloc_pte(struct mm_struct *mm, unsigned long pfn)
  357. {
  358. PVOP_VCALL2(pv_mmu_ops.alloc_pte, mm, pfn);
  359. }
  360. static inline void paravirt_release_pte(unsigned long pfn)
  361. {
  362. PVOP_VCALL1(pv_mmu_ops.release_pte, pfn);
  363. }
  364. static inline void paravirt_alloc_pmd(struct mm_struct *mm, unsigned long pfn)
  365. {
  366. PVOP_VCALL2(pv_mmu_ops.alloc_pmd, mm, pfn);
  367. }
  368. static inline void paravirt_alloc_pmd_clone(unsigned long pfn, unsigned long clonepfn,
  369. unsigned long start, unsigned long count)
  370. {
  371. PVOP_VCALL4(pv_mmu_ops.alloc_pmd_clone, pfn, clonepfn, start, count);
  372. }
  373. static inline void paravirt_release_pmd(unsigned long pfn)
  374. {
  375. PVOP_VCALL1(pv_mmu_ops.release_pmd, pfn);
  376. }
  377. static inline void paravirt_alloc_pud(struct mm_struct *mm, unsigned long pfn)
  378. {
  379. PVOP_VCALL2(pv_mmu_ops.alloc_pud, mm, pfn);
  380. }
  381. static inline void paravirt_release_pud(unsigned long pfn)
  382. {
  383. PVOP_VCALL1(pv_mmu_ops.release_pud, pfn);
  384. }
  385. #ifdef CONFIG_HIGHPTE
  386. static inline void *kmap_atomic_pte(struct page *page, enum km_type type)
  387. {
  388. unsigned long ret;
  389. ret = PVOP_CALL2(unsigned long, pv_mmu_ops.kmap_atomic_pte, page, type);
  390. return (void *)ret;
  391. }
  392. #endif
  393. static inline void pte_update(struct mm_struct *mm, unsigned long addr,
  394. pte_t *ptep)
  395. {
  396. PVOP_VCALL3(pv_mmu_ops.pte_update, mm, addr, ptep);
  397. }
  398. static inline void pte_update_defer(struct mm_struct *mm, unsigned long addr,
  399. pte_t *ptep)
  400. {
  401. PVOP_VCALL3(pv_mmu_ops.pte_update_defer, mm, addr, ptep);
  402. }
  403. static inline pte_t __pte(pteval_t val)
  404. {
  405. pteval_t ret;
  406. if (sizeof(pteval_t) > sizeof(long))
  407. ret = PVOP_CALLEE2(pteval_t,
  408. pv_mmu_ops.make_pte,
  409. val, (u64)val >> 32);
  410. else
  411. ret = PVOP_CALLEE1(pteval_t,
  412. pv_mmu_ops.make_pte,
  413. val);
  414. return (pte_t) { .pte = ret };
  415. }
  416. static inline pteval_t pte_val(pte_t pte)
  417. {
  418. pteval_t ret;
  419. if (sizeof(pteval_t) > sizeof(long))
  420. ret = PVOP_CALLEE2(pteval_t, pv_mmu_ops.pte_val,
  421. pte.pte, (u64)pte.pte >> 32);
  422. else
  423. ret = PVOP_CALLEE1(pteval_t, pv_mmu_ops.pte_val,
  424. pte.pte);
  425. return ret;
  426. }
  427. static inline pgd_t __pgd(pgdval_t val)
  428. {
  429. pgdval_t ret;
  430. if (sizeof(pgdval_t) > sizeof(long))
  431. ret = PVOP_CALLEE2(pgdval_t, pv_mmu_ops.make_pgd,
  432. val, (u64)val >> 32);
  433. else
  434. ret = PVOP_CALLEE1(pgdval_t, pv_mmu_ops.make_pgd,
  435. val);
  436. return (pgd_t) { ret };
  437. }
  438. static inline pgdval_t pgd_val(pgd_t pgd)
  439. {
  440. pgdval_t ret;
  441. if (sizeof(pgdval_t) > sizeof(long))
  442. ret = PVOP_CALLEE2(pgdval_t, pv_mmu_ops.pgd_val,
  443. pgd.pgd, (u64)pgd.pgd >> 32);
  444. else
  445. ret = PVOP_CALLEE1(pgdval_t, pv_mmu_ops.pgd_val,
  446. pgd.pgd);
  447. return ret;
  448. }
  449. #define __HAVE_ARCH_PTEP_MODIFY_PROT_TRANSACTION
  450. static inline pte_t ptep_modify_prot_start(struct mm_struct *mm, unsigned long addr,
  451. pte_t *ptep)
  452. {
  453. pteval_t ret;
  454. ret = PVOP_CALL3(pteval_t, pv_mmu_ops.ptep_modify_prot_start,
  455. mm, addr, ptep);
  456. return (pte_t) { .pte = ret };
  457. }
  458. static inline void ptep_modify_prot_commit(struct mm_struct *mm, unsigned long addr,
  459. pte_t *ptep, pte_t pte)
  460. {
  461. if (sizeof(pteval_t) > sizeof(long))
  462. /* 5 arg words */
  463. pv_mmu_ops.ptep_modify_prot_commit(mm, addr, ptep, pte);
  464. else
  465. PVOP_VCALL4(pv_mmu_ops.ptep_modify_prot_commit,
  466. mm, addr, ptep, pte.pte);
  467. }
  468. static inline void set_pte(pte_t *ptep, pte_t pte)
  469. {
  470. if (sizeof(pteval_t) > sizeof(long))
  471. PVOP_VCALL3(pv_mmu_ops.set_pte, ptep,
  472. pte.pte, (u64)pte.pte >> 32);
  473. else
  474. PVOP_VCALL2(pv_mmu_ops.set_pte, ptep,
  475. pte.pte);
  476. }
  477. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
  478. pte_t *ptep, pte_t pte)
  479. {
  480. if (sizeof(pteval_t) > sizeof(long))
  481. /* 5 arg words */
  482. pv_mmu_ops.set_pte_at(mm, addr, ptep, pte);
  483. else
  484. PVOP_VCALL4(pv_mmu_ops.set_pte_at, mm, addr, ptep, pte.pte);
  485. }
  486. static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
  487. {
  488. pmdval_t val = native_pmd_val(pmd);
  489. if (sizeof(pmdval_t) > sizeof(long))
  490. PVOP_VCALL3(pv_mmu_ops.set_pmd, pmdp, val, (u64)val >> 32);
  491. else
  492. PVOP_VCALL2(pv_mmu_ops.set_pmd, pmdp, val);
  493. }
  494. #if PAGETABLE_LEVELS >= 3
  495. static inline pmd_t __pmd(pmdval_t val)
  496. {
  497. pmdval_t ret;
  498. if (sizeof(pmdval_t) > sizeof(long))
  499. ret = PVOP_CALLEE2(pmdval_t, pv_mmu_ops.make_pmd,
  500. val, (u64)val >> 32);
  501. else
  502. ret = PVOP_CALLEE1(pmdval_t, pv_mmu_ops.make_pmd,
  503. val);
  504. return (pmd_t) { ret };
  505. }
  506. static inline pmdval_t pmd_val(pmd_t pmd)
  507. {
  508. pmdval_t ret;
  509. if (sizeof(pmdval_t) > sizeof(long))
  510. ret = PVOP_CALLEE2(pmdval_t, pv_mmu_ops.pmd_val,
  511. pmd.pmd, (u64)pmd.pmd >> 32);
  512. else
  513. ret = PVOP_CALLEE1(pmdval_t, pv_mmu_ops.pmd_val,
  514. pmd.pmd);
  515. return ret;
  516. }
  517. static inline void set_pud(pud_t *pudp, pud_t pud)
  518. {
  519. pudval_t val = native_pud_val(pud);
  520. if (sizeof(pudval_t) > sizeof(long))
  521. PVOP_VCALL3(pv_mmu_ops.set_pud, pudp,
  522. val, (u64)val >> 32);
  523. else
  524. PVOP_VCALL2(pv_mmu_ops.set_pud, pudp,
  525. val);
  526. }
  527. #if PAGETABLE_LEVELS == 4
  528. static inline pud_t __pud(pudval_t val)
  529. {
  530. pudval_t ret;
  531. if (sizeof(pudval_t) > sizeof(long))
  532. ret = PVOP_CALLEE2(pudval_t, pv_mmu_ops.make_pud,
  533. val, (u64)val >> 32);
  534. else
  535. ret = PVOP_CALLEE1(pudval_t, pv_mmu_ops.make_pud,
  536. val);
  537. return (pud_t) { ret };
  538. }
  539. static inline pudval_t pud_val(pud_t pud)
  540. {
  541. pudval_t ret;
  542. if (sizeof(pudval_t) > sizeof(long))
  543. ret = PVOP_CALLEE2(pudval_t, pv_mmu_ops.pud_val,
  544. pud.pud, (u64)pud.pud >> 32);
  545. else
  546. ret = PVOP_CALLEE1(pudval_t, pv_mmu_ops.pud_val,
  547. pud.pud);
  548. return ret;
  549. }
  550. static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
  551. {
  552. pgdval_t val = native_pgd_val(pgd);
  553. if (sizeof(pgdval_t) > sizeof(long))
  554. PVOP_VCALL3(pv_mmu_ops.set_pgd, pgdp,
  555. val, (u64)val >> 32);
  556. else
  557. PVOP_VCALL2(pv_mmu_ops.set_pgd, pgdp,
  558. val);
  559. }
  560. static inline void pgd_clear(pgd_t *pgdp)
  561. {
  562. set_pgd(pgdp, __pgd(0));
  563. }
  564. static inline void pud_clear(pud_t *pudp)
  565. {
  566. set_pud(pudp, __pud(0));
  567. }
  568. #endif /* PAGETABLE_LEVELS == 4 */
  569. #endif /* PAGETABLE_LEVELS >= 3 */
  570. #ifdef CONFIG_X86_PAE
  571. /* Special-case pte-setting operations for PAE, which can't update a
  572. 64-bit pte atomically */
  573. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  574. {
  575. PVOP_VCALL3(pv_mmu_ops.set_pte_atomic, ptep,
  576. pte.pte, pte.pte >> 32);
  577. }
  578. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  579. pte_t *ptep)
  580. {
  581. PVOP_VCALL3(pv_mmu_ops.pte_clear, mm, addr, ptep);
  582. }
  583. static inline void pmd_clear(pmd_t *pmdp)
  584. {
  585. PVOP_VCALL1(pv_mmu_ops.pmd_clear, pmdp);
  586. }
  587. #else /* !CONFIG_X86_PAE */
  588. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  589. {
  590. set_pte(ptep, pte);
  591. }
  592. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  593. pte_t *ptep)
  594. {
  595. set_pte_at(mm, addr, ptep, __pte(0));
  596. }
  597. static inline void pmd_clear(pmd_t *pmdp)
  598. {
  599. set_pmd(pmdp, __pmd(0));
  600. }
  601. #endif /* CONFIG_X86_PAE */
  602. #define __HAVE_ARCH_START_CONTEXT_SWITCH
  603. static inline void arch_start_context_switch(struct task_struct *prev)
  604. {
  605. PVOP_VCALL1(pv_cpu_ops.start_context_switch, prev);
  606. }
  607. static inline void arch_end_context_switch(struct task_struct *next)
  608. {
  609. PVOP_VCALL1(pv_cpu_ops.end_context_switch, next);
  610. }
  611. #define __HAVE_ARCH_ENTER_LAZY_MMU_MODE
  612. static inline void arch_enter_lazy_mmu_mode(void)
  613. {
  614. PVOP_VCALL0(pv_mmu_ops.lazy_mode.enter);
  615. }
  616. static inline void arch_leave_lazy_mmu_mode(void)
  617. {
  618. PVOP_VCALL0(pv_mmu_ops.lazy_mode.leave);
  619. }
  620. void arch_flush_lazy_mmu_mode(void);
  621. static inline void __set_fixmap(unsigned /* enum fixed_addresses */ idx,
  622. phys_addr_t phys, pgprot_t flags)
  623. {
  624. pv_mmu_ops.set_fixmap(idx, phys, flags);
  625. }
  626. #if defined(CONFIG_SMP) && defined(CONFIG_PARAVIRT_SPINLOCKS)
  627. static inline int __raw_spin_is_locked(struct raw_spinlock *lock)
  628. {
  629. return PVOP_CALL1(int, pv_lock_ops.spin_is_locked, lock);
  630. }
  631. static inline int __raw_spin_is_contended(struct raw_spinlock *lock)
  632. {
  633. return PVOP_CALL1(int, pv_lock_ops.spin_is_contended, lock);
  634. }
  635. #define __raw_spin_is_contended __raw_spin_is_contended
  636. static __always_inline void __raw_spin_lock(struct raw_spinlock *lock)
  637. {
  638. PVOP_VCALL1(pv_lock_ops.spin_lock, lock);
  639. }
  640. static __always_inline void __raw_spin_lock_flags(struct raw_spinlock *lock,
  641. unsigned long flags)
  642. {
  643. PVOP_VCALL2(pv_lock_ops.spin_lock_flags, lock, flags);
  644. }
  645. static __always_inline int __raw_spin_trylock(struct raw_spinlock *lock)
  646. {
  647. return PVOP_CALL1(int, pv_lock_ops.spin_trylock, lock);
  648. }
  649. static __always_inline void __raw_spin_unlock(struct raw_spinlock *lock)
  650. {
  651. PVOP_VCALL1(pv_lock_ops.spin_unlock, lock);
  652. }
  653. #endif
  654. #ifdef CONFIG_X86_32
  655. #define PV_SAVE_REGS "pushl %ecx; pushl %edx;"
  656. #define PV_RESTORE_REGS "popl %edx; popl %ecx;"
  657. /* save and restore all caller-save registers, except return value */
  658. #define PV_SAVE_ALL_CALLER_REGS "pushl %ecx;"
  659. #define PV_RESTORE_ALL_CALLER_REGS "popl %ecx;"
  660. #define PV_FLAGS_ARG "0"
  661. #define PV_EXTRA_CLOBBERS
  662. #define PV_VEXTRA_CLOBBERS
  663. #else
  664. /* save and restore all caller-save registers, except return value */
  665. #define PV_SAVE_ALL_CALLER_REGS \
  666. "push %rcx;" \
  667. "push %rdx;" \
  668. "push %rsi;" \
  669. "push %rdi;" \
  670. "push %r8;" \
  671. "push %r9;" \
  672. "push %r10;" \
  673. "push %r11;"
  674. #define PV_RESTORE_ALL_CALLER_REGS \
  675. "pop %r11;" \
  676. "pop %r10;" \
  677. "pop %r9;" \
  678. "pop %r8;" \
  679. "pop %rdi;" \
  680. "pop %rsi;" \
  681. "pop %rdx;" \
  682. "pop %rcx;"
  683. /* We save some registers, but all of them, that's too much. We clobber all
  684. * caller saved registers but the argument parameter */
  685. #define PV_SAVE_REGS "pushq %%rdi;"
  686. #define PV_RESTORE_REGS "popq %%rdi;"
  687. #define PV_EXTRA_CLOBBERS EXTRA_CLOBBERS, "rcx" , "rdx", "rsi"
  688. #define PV_VEXTRA_CLOBBERS EXTRA_CLOBBERS, "rdi", "rcx" , "rdx", "rsi"
  689. #define PV_FLAGS_ARG "D"
  690. #endif
  691. /*
  692. * Generate a thunk around a function which saves all caller-save
  693. * registers except for the return value. This allows C functions to
  694. * be called from assembler code where fewer than normal registers are
  695. * available. It may also help code generation around calls from C
  696. * code if the common case doesn't use many registers.
  697. *
  698. * When a callee is wrapped in a thunk, the caller can assume that all
  699. * arg regs and all scratch registers are preserved across the
  700. * call. The return value in rax/eax will not be saved, even for void
  701. * functions.
  702. */
  703. #define PV_CALLEE_SAVE_REGS_THUNK(func) \
  704. extern typeof(func) __raw_callee_save_##func; \
  705. static void *__##func##__ __used = func; \
  706. \
  707. asm(".pushsection .text;" \
  708. "__raw_callee_save_" #func ": " \
  709. PV_SAVE_ALL_CALLER_REGS \
  710. "call " #func ";" \
  711. PV_RESTORE_ALL_CALLER_REGS \
  712. "ret;" \
  713. ".popsection")
  714. /* Get a reference to a callee-save function */
  715. #define PV_CALLEE_SAVE(func) \
  716. ((struct paravirt_callee_save) { __raw_callee_save_##func })
  717. /* Promise that "func" already uses the right calling convention */
  718. #define __PV_IS_CALLEE_SAVE(func) \
  719. ((struct paravirt_callee_save) { func })
  720. static inline unsigned long __raw_local_save_flags(void)
  721. {
  722. unsigned long f;
  723. asm volatile(paravirt_alt(PARAVIRT_CALL)
  724. : "=a"(f)
  725. : paravirt_type(pv_irq_ops.save_fl),
  726. paravirt_clobber(CLBR_EAX)
  727. : "memory", "cc");
  728. return f;
  729. }
  730. static inline void raw_local_irq_restore(unsigned long f)
  731. {
  732. asm volatile(paravirt_alt(PARAVIRT_CALL)
  733. : "=a"(f)
  734. : PV_FLAGS_ARG(f),
  735. paravirt_type(pv_irq_ops.restore_fl),
  736. paravirt_clobber(CLBR_EAX)
  737. : "memory", "cc");
  738. }
  739. static inline void raw_local_irq_disable(void)
  740. {
  741. asm volatile(paravirt_alt(PARAVIRT_CALL)
  742. :
  743. : paravirt_type(pv_irq_ops.irq_disable),
  744. paravirt_clobber(CLBR_EAX)
  745. : "memory", "eax", "cc");
  746. }
  747. static inline void raw_local_irq_enable(void)
  748. {
  749. asm volatile(paravirt_alt(PARAVIRT_CALL)
  750. :
  751. : paravirt_type(pv_irq_ops.irq_enable),
  752. paravirt_clobber(CLBR_EAX)
  753. : "memory", "eax", "cc");
  754. }
  755. static inline unsigned long __raw_local_irq_save(void)
  756. {
  757. unsigned long f;
  758. f = __raw_local_save_flags();
  759. raw_local_irq_disable();
  760. return f;
  761. }
  762. /* Make sure as little as possible of this mess escapes. */
  763. #undef PARAVIRT_CALL
  764. #undef __PVOP_CALL
  765. #undef __PVOP_VCALL
  766. #undef PVOP_VCALL0
  767. #undef PVOP_CALL0
  768. #undef PVOP_VCALL1
  769. #undef PVOP_CALL1
  770. #undef PVOP_VCALL2
  771. #undef PVOP_CALL2
  772. #undef PVOP_VCALL3
  773. #undef PVOP_CALL3
  774. #undef PVOP_VCALL4
  775. #undef PVOP_CALL4
  776. #else /* __ASSEMBLY__ */
  777. #define _PVSITE(ptype, clobbers, ops, word, algn) \
  778. 771:; \
  779. ops; \
  780. 772:; \
  781. .pushsection .parainstructions,"a"; \
  782. .align algn; \
  783. word 771b; \
  784. .byte ptype; \
  785. .byte 772b-771b; \
  786. .short clobbers; \
  787. .popsection
  788. #define COND_PUSH(set, mask, reg) \
  789. .if ((~(set)) & mask); push %reg; .endif
  790. #define COND_POP(set, mask, reg) \
  791. .if ((~(set)) & mask); pop %reg; .endif
  792. #ifdef CONFIG_X86_64
  793. #define PV_SAVE_REGS(set) \
  794. COND_PUSH(set, CLBR_RAX, rax); \
  795. COND_PUSH(set, CLBR_RCX, rcx); \
  796. COND_PUSH(set, CLBR_RDX, rdx); \
  797. COND_PUSH(set, CLBR_RSI, rsi); \
  798. COND_PUSH(set, CLBR_RDI, rdi); \
  799. COND_PUSH(set, CLBR_R8, r8); \
  800. COND_PUSH(set, CLBR_R9, r9); \
  801. COND_PUSH(set, CLBR_R10, r10); \
  802. COND_PUSH(set, CLBR_R11, r11)
  803. #define PV_RESTORE_REGS(set) \
  804. COND_POP(set, CLBR_R11, r11); \
  805. COND_POP(set, CLBR_R10, r10); \
  806. COND_POP(set, CLBR_R9, r9); \
  807. COND_POP(set, CLBR_R8, r8); \
  808. COND_POP(set, CLBR_RDI, rdi); \
  809. COND_POP(set, CLBR_RSI, rsi); \
  810. COND_POP(set, CLBR_RDX, rdx); \
  811. COND_POP(set, CLBR_RCX, rcx); \
  812. COND_POP(set, CLBR_RAX, rax)
  813. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 8)
  814. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .quad, 8)
  815. #define PARA_INDIRECT(addr) *addr(%rip)
  816. #else
  817. #define PV_SAVE_REGS(set) \
  818. COND_PUSH(set, CLBR_EAX, eax); \
  819. COND_PUSH(set, CLBR_EDI, edi); \
  820. COND_PUSH(set, CLBR_ECX, ecx); \
  821. COND_PUSH(set, CLBR_EDX, edx)
  822. #define PV_RESTORE_REGS(set) \
  823. COND_POP(set, CLBR_EDX, edx); \
  824. COND_POP(set, CLBR_ECX, ecx); \
  825. COND_POP(set, CLBR_EDI, edi); \
  826. COND_POP(set, CLBR_EAX, eax)
  827. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 4)
  828. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .long, 4)
  829. #define PARA_INDIRECT(addr) *%cs:addr
  830. #endif
  831. #define INTERRUPT_RETURN \
  832. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_iret), CLBR_NONE, \
  833. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_iret))
  834. #define DISABLE_INTERRUPTS(clobbers) \
  835. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_disable), clobbers, \
  836. PV_SAVE_REGS(clobbers | CLBR_CALLEE_SAVE); \
  837. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_irq_disable); \
  838. PV_RESTORE_REGS(clobbers | CLBR_CALLEE_SAVE);)
  839. #define ENABLE_INTERRUPTS(clobbers) \
  840. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_enable), clobbers, \
  841. PV_SAVE_REGS(clobbers | CLBR_CALLEE_SAVE); \
  842. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_irq_enable); \
  843. PV_RESTORE_REGS(clobbers | CLBR_CALLEE_SAVE);)
  844. #define USERGS_SYSRET32 \
  845. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_usergs_sysret32), \
  846. CLBR_NONE, \
  847. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_usergs_sysret32))
  848. #ifdef CONFIG_X86_32
  849. #define GET_CR0_INTO_EAX \
  850. push %ecx; push %edx; \
  851. call PARA_INDIRECT(pv_cpu_ops+PV_CPU_read_cr0); \
  852. pop %edx; pop %ecx
  853. #define ENABLE_INTERRUPTS_SYSEXIT \
  854. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_sysexit), \
  855. CLBR_NONE, \
  856. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_irq_enable_sysexit))
  857. #else /* !CONFIG_X86_32 */
  858. /*
  859. * If swapgs is used while the userspace stack is still current,
  860. * there's no way to call a pvop. The PV replacement *must* be
  861. * inlined, or the swapgs instruction must be trapped and emulated.
  862. */
  863. #define SWAPGS_UNSAFE_STACK \
  864. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
  865. swapgs)
  866. /*
  867. * Note: swapgs is very special, and in practise is either going to be
  868. * implemented with a single "swapgs" instruction or something very
  869. * special. Either way, we don't need to save any registers for
  870. * it.
  871. */
  872. #define SWAPGS \
  873. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
  874. call PARA_INDIRECT(pv_cpu_ops+PV_CPU_swapgs) \
  875. )
  876. #define GET_CR2_INTO_RCX \
  877. call PARA_INDIRECT(pv_mmu_ops+PV_MMU_read_cr2); \
  878. movq %rax, %rcx; \
  879. xorq %rax, %rax;
  880. #define PARAVIRT_ADJUST_EXCEPTION_FRAME \
  881. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_adjust_exception_frame), \
  882. CLBR_NONE, \
  883. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_adjust_exception_frame))
  884. #define USERGS_SYSRET64 \
  885. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_usergs_sysret64), \
  886. CLBR_NONE, \
  887. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_usergs_sysret64))
  888. #define ENABLE_INTERRUPTS_SYSEXIT32 \
  889. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_sysexit), \
  890. CLBR_NONE, \
  891. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_irq_enable_sysexit))
  892. #endif /* CONFIG_X86_32 */
  893. #endif /* __ASSEMBLY__ */
  894. #endif /* CONFIG_PARAVIRT */
  895. #endif /* _ASM_X86_PARAVIRT_H */