wm_adsp.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245
  1. /*
  2. * wm_adsp.c -- Wolfson ADSP support
  3. *
  4. * Copyright 2012 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/firmware.h>
  17. #include <linux/list.h>
  18. #include <linux/pm.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/regmap.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/pcm.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/soc.h>
  27. #include <sound/jack.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <linux/mfd/arizona/registers.h>
  31. #include "wm_adsp.h"
  32. #define adsp_crit(_dsp, fmt, ...) \
  33. dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  34. #define adsp_err(_dsp, fmt, ...) \
  35. dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  36. #define adsp_warn(_dsp, fmt, ...) \
  37. dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  38. #define adsp_info(_dsp, fmt, ...) \
  39. dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  40. #define adsp_dbg(_dsp, fmt, ...) \
  41. dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  42. #define ADSP1_CONTROL_1 0x00
  43. #define ADSP1_CONTROL_2 0x02
  44. #define ADSP1_CONTROL_3 0x03
  45. #define ADSP1_CONTROL_4 0x04
  46. #define ADSP1_CONTROL_5 0x06
  47. #define ADSP1_CONTROL_6 0x07
  48. #define ADSP1_CONTROL_7 0x08
  49. #define ADSP1_CONTROL_8 0x09
  50. #define ADSP1_CONTROL_9 0x0A
  51. #define ADSP1_CONTROL_10 0x0B
  52. #define ADSP1_CONTROL_11 0x0C
  53. #define ADSP1_CONTROL_12 0x0D
  54. #define ADSP1_CONTROL_13 0x0F
  55. #define ADSP1_CONTROL_14 0x10
  56. #define ADSP1_CONTROL_15 0x11
  57. #define ADSP1_CONTROL_16 0x12
  58. #define ADSP1_CONTROL_17 0x13
  59. #define ADSP1_CONTROL_18 0x14
  60. #define ADSP1_CONTROL_19 0x16
  61. #define ADSP1_CONTROL_20 0x17
  62. #define ADSP1_CONTROL_21 0x18
  63. #define ADSP1_CONTROL_22 0x1A
  64. #define ADSP1_CONTROL_23 0x1B
  65. #define ADSP1_CONTROL_24 0x1C
  66. #define ADSP1_CONTROL_25 0x1E
  67. #define ADSP1_CONTROL_26 0x20
  68. #define ADSP1_CONTROL_27 0x21
  69. #define ADSP1_CONTROL_28 0x22
  70. #define ADSP1_CONTROL_29 0x23
  71. #define ADSP1_CONTROL_30 0x24
  72. #define ADSP1_CONTROL_31 0x26
  73. /*
  74. * ADSP1 Control 19
  75. */
  76. #define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  77. #define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  78. #define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  79. /*
  80. * ADSP1 Control 30
  81. */
  82. #define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
  83. #define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
  84. #define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
  85. #define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
  86. #define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  87. #define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  88. #define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  89. #define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  90. #define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  91. #define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  92. #define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  93. #define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  94. #define ADSP1_START 0x0001 /* DSP1_START */
  95. #define ADSP1_START_MASK 0x0001 /* DSP1_START */
  96. #define ADSP1_START_SHIFT 0 /* DSP1_START */
  97. #define ADSP1_START_WIDTH 1 /* DSP1_START */
  98. /*
  99. * ADSP1 Control 31
  100. */
  101. #define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  102. #define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  103. #define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  104. #define ADSP2_CONTROL 0x0
  105. #define ADSP2_CLOCKING 0x1
  106. #define ADSP2_STATUS1 0x4
  107. #define ADSP2_WDMA_CONFIG_1 0x30
  108. #define ADSP2_WDMA_CONFIG_2 0x31
  109. #define ADSP2_RDMA_CONFIG_1 0x34
  110. /*
  111. * ADSP2 Control
  112. */
  113. #define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
  114. #define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
  115. #define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
  116. #define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
  117. #define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  118. #define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  119. #define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  120. #define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  121. #define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  122. #define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  123. #define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  124. #define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  125. #define ADSP2_START 0x0001 /* DSP1_START */
  126. #define ADSP2_START_MASK 0x0001 /* DSP1_START */
  127. #define ADSP2_START_SHIFT 0 /* DSP1_START */
  128. #define ADSP2_START_WIDTH 1 /* DSP1_START */
  129. /*
  130. * ADSP2 clocking
  131. */
  132. #define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  133. #define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  134. #define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  135. /*
  136. * ADSP2 Status 1
  137. */
  138. #define ADSP2_RAM_RDY 0x0001
  139. #define ADSP2_RAM_RDY_MASK 0x0001
  140. #define ADSP2_RAM_RDY_SHIFT 0
  141. #define ADSP2_RAM_RDY_WIDTH 1
  142. struct wm_adsp_buf {
  143. struct list_head list;
  144. void *buf;
  145. };
  146. static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
  147. struct list_head *list)
  148. {
  149. struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
  150. if (buf == NULL)
  151. return NULL;
  152. buf->buf = kmemdup(src, len, GFP_KERNEL | GFP_DMA);
  153. if (!buf->buf) {
  154. kfree(buf);
  155. return NULL;
  156. }
  157. if (list)
  158. list_add_tail(&buf->list, list);
  159. return buf;
  160. }
  161. static void wm_adsp_buf_free(struct list_head *list)
  162. {
  163. while (!list_empty(list)) {
  164. struct wm_adsp_buf *buf = list_first_entry(list,
  165. struct wm_adsp_buf,
  166. list);
  167. list_del(&buf->list);
  168. kfree(buf->buf);
  169. kfree(buf);
  170. }
  171. }
  172. #define WM_ADSP_NUM_FW 4
  173. #define WM_ADSP_FW_MBC_VSS 0
  174. #define WM_ADSP_FW_TX 1
  175. #define WM_ADSP_FW_TX_SPK 2
  176. #define WM_ADSP_FW_RX_ANC 3
  177. static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
  178. [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
  179. [WM_ADSP_FW_TX] = "Tx",
  180. [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
  181. [WM_ADSP_FW_RX_ANC] = "Rx ANC",
  182. };
  183. static struct {
  184. const char *file;
  185. } wm_adsp_fw[WM_ADSP_NUM_FW] = {
  186. [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
  187. [WM_ADSP_FW_TX] = { .file = "tx" },
  188. [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
  189. [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
  190. };
  191. static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
  192. struct snd_ctl_elem_value *ucontrol)
  193. {
  194. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  195. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  196. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  197. ucontrol->value.integer.value[0] = adsp[e->shift_l].fw;
  198. return 0;
  199. }
  200. static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
  201. struct snd_ctl_elem_value *ucontrol)
  202. {
  203. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  204. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  205. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  206. if (ucontrol->value.integer.value[0] == adsp[e->shift_l].fw)
  207. return 0;
  208. if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
  209. return -EINVAL;
  210. if (adsp[e->shift_l].running)
  211. return -EBUSY;
  212. adsp[e->shift_l].fw = ucontrol->value.integer.value[0];
  213. return 0;
  214. }
  215. static const struct soc_enum wm_adsp_fw_enum[] = {
  216. SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  217. SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  218. SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  219. SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  220. };
  221. const struct snd_kcontrol_new wm_adsp_fw_controls[] = {
  222. SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
  223. wm_adsp_fw_get, wm_adsp_fw_put),
  224. SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
  225. wm_adsp_fw_get, wm_adsp_fw_put),
  226. SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
  227. wm_adsp_fw_get, wm_adsp_fw_put),
  228. SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
  229. wm_adsp_fw_get, wm_adsp_fw_put),
  230. };
  231. EXPORT_SYMBOL_GPL(wm_adsp_fw_controls);
  232. static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
  233. int type)
  234. {
  235. int i;
  236. for (i = 0; i < dsp->num_mems; i++)
  237. if (dsp->mem[i].type == type)
  238. return &dsp->mem[i];
  239. return NULL;
  240. }
  241. static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *region,
  242. unsigned int offset)
  243. {
  244. switch (region->type) {
  245. case WMFW_ADSP1_PM:
  246. return region->base + (offset * 3);
  247. case WMFW_ADSP1_DM:
  248. return region->base + (offset * 2);
  249. case WMFW_ADSP2_XM:
  250. return region->base + (offset * 2);
  251. case WMFW_ADSP2_YM:
  252. return region->base + (offset * 2);
  253. case WMFW_ADSP1_ZM:
  254. return region->base + (offset * 2);
  255. default:
  256. WARN_ON(NULL != "Unknown memory region type");
  257. return offset;
  258. }
  259. }
  260. static int wm_adsp_load(struct wm_adsp *dsp)
  261. {
  262. LIST_HEAD(buf_list);
  263. const struct firmware *firmware;
  264. struct regmap *regmap = dsp->regmap;
  265. unsigned int pos = 0;
  266. const struct wmfw_header *header;
  267. const struct wmfw_adsp1_sizes *adsp1_sizes;
  268. const struct wmfw_adsp2_sizes *adsp2_sizes;
  269. const struct wmfw_footer *footer;
  270. const struct wmfw_region *region;
  271. const struct wm_adsp_region *mem;
  272. const char *region_name;
  273. char *file, *text;
  274. struct wm_adsp_buf *buf;
  275. unsigned int reg;
  276. int regions = 0;
  277. int ret, offset, type, sizes;
  278. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  279. if (file == NULL)
  280. return -ENOMEM;
  281. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
  282. wm_adsp_fw[dsp->fw].file);
  283. file[PAGE_SIZE - 1] = '\0';
  284. ret = request_firmware(&firmware, file, dsp->dev);
  285. if (ret != 0) {
  286. adsp_err(dsp, "Failed to request '%s'\n", file);
  287. goto out;
  288. }
  289. ret = -EINVAL;
  290. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  291. if (pos >= firmware->size) {
  292. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  293. file, firmware->size);
  294. goto out_fw;
  295. }
  296. header = (void*)&firmware->data[0];
  297. if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
  298. adsp_err(dsp, "%s: invalid magic\n", file);
  299. goto out_fw;
  300. }
  301. if (header->ver != 0) {
  302. adsp_err(dsp, "%s: unknown file format %d\n",
  303. file, header->ver);
  304. goto out_fw;
  305. }
  306. if (header->core != dsp->type) {
  307. adsp_err(dsp, "%s: invalid core %d != %d\n",
  308. file, header->core, dsp->type);
  309. goto out_fw;
  310. }
  311. switch (dsp->type) {
  312. case WMFW_ADSP1:
  313. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  314. adsp1_sizes = (void *)&(header[1]);
  315. footer = (void *)&(adsp1_sizes[1]);
  316. sizes = sizeof(*adsp1_sizes);
  317. adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
  318. file, le32_to_cpu(adsp1_sizes->dm),
  319. le32_to_cpu(adsp1_sizes->pm),
  320. le32_to_cpu(adsp1_sizes->zm));
  321. break;
  322. case WMFW_ADSP2:
  323. pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
  324. adsp2_sizes = (void *)&(header[1]);
  325. footer = (void *)&(adsp2_sizes[1]);
  326. sizes = sizeof(*adsp2_sizes);
  327. adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
  328. file, le32_to_cpu(adsp2_sizes->xm),
  329. le32_to_cpu(adsp2_sizes->ym),
  330. le32_to_cpu(adsp2_sizes->pm),
  331. le32_to_cpu(adsp2_sizes->zm));
  332. break;
  333. default:
  334. BUG_ON(NULL == "Unknown DSP type");
  335. goto out_fw;
  336. }
  337. if (le32_to_cpu(header->len) != sizeof(*header) +
  338. sizes + sizeof(*footer)) {
  339. adsp_err(dsp, "%s: unexpected header length %d\n",
  340. file, le32_to_cpu(header->len));
  341. goto out_fw;
  342. }
  343. adsp_dbg(dsp, "%s: timestamp %llu\n", file,
  344. le64_to_cpu(footer->timestamp));
  345. while (pos < firmware->size &&
  346. pos - firmware->size > sizeof(*region)) {
  347. region = (void *)&(firmware->data[pos]);
  348. region_name = "Unknown";
  349. reg = 0;
  350. text = NULL;
  351. offset = le32_to_cpu(region->offset) & 0xffffff;
  352. type = be32_to_cpu(region->type) & 0xff;
  353. mem = wm_adsp_find_region(dsp, type);
  354. switch (type) {
  355. case WMFW_NAME_TEXT:
  356. region_name = "Firmware name";
  357. text = kzalloc(le32_to_cpu(region->len) + 1,
  358. GFP_KERNEL);
  359. break;
  360. case WMFW_INFO_TEXT:
  361. region_name = "Information";
  362. text = kzalloc(le32_to_cpu(region->len) + 1,
  363. GFP_KERNEL);
  364. break;
  365. case WMFW_ABSOLUTE:
  366. region_name = "Absolute";
  367. reg = offset;
  368. break;
  369. case WMFW_ADSP1_PM:
  370. BUG_ON(!mem);
  371. region_name = "PM";
  372. reg = wm_adsp_region_to_reg(mem, offset);
  373. break;
  374. case WMFW_ADSP1_DM:
  375. BUG_ON(!mem);
  376. region_name = "DM";
  377. reg = wm_adsp_region_to_reg(mem, offset);
  378. break;
  379. case WMFW_ADSP2_XM:
  380. BUG_ON(!mem);
  381. region_name = "XM";
  382. reg = wm_adsp_region_to_reg(mem, offset);
  383. break;
  384. case WMFW_ADSP2_YM:
  385. BUG_ON(!mem);
  386. region_name = "YM";
  387. reg = wm_adsp_region_to_reg(mem, offset);
  388. break;
  389. case WMFW_ADSP1_ZM:
  390. BUG_ON(!mem);
  391. region_name = "ZM";
  392. reg = wm_adsp_region_to_reg(mem, offset);
  393. break;
  394. default:
  395. adsp_warn(dsp,
  396. "%s.%d: Unknown region type %x at %d(%x)\n",
  397. file, regions, type, pos, pos);
  398. break;
  399. }
  400. adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
  401. regions, le32_to_cpu(region->len), offset,
  402. region_name);
  403. if (text) {
  404. memcpy(text, region->data, le32_to_cpu(region->len));
  405. adsp_info(dsp, "%s: %s\n", file, text);
  406. kfree(text);
  407. }
  408. if (reg) {
  409. buf = wm_adsp_buf_alloc(region->data,
  410. le32_to_cpu(region->len),
  411. &buf_list);
  412. if (!buf) {
  413. adsp_err(dsp, "Out of memory\n");
  414. return -ENOMEM;
  415. }
  416. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  417. le32_to_cpu(region->len));
  418. if (ret != 0) {
  419. adsp_err(dsp,
  420. "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
  421. file, regions,
  422. le32_to_cpu(region->len), offset,
  423. region_name, ret);
  424. goto out_fw;
  425. }
  426. }
  427. pos += le32_to_cpu(region->len) + sizeof(*region);
  428. regions++;
  429. }
  430. ret = regmap_async_complete(regmap);
  431. if (ret != 0) {
  432. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  433. goto out_fw;
  434. }
  435. if (pos > firmware->size)
  436. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  437. file, regions, pos - firmware->size);
  438. out_fw:
  439. regmap_async_complete(regmap);
  440. wm_adsp_buf_free(&buf_list);
  441. release_firmware(firmware);
  442. out:
  443. kfree(file);
  444. return ret;
  445. }
  446. static int wm_adsp_setup_algs(struct wm_adsp *dsp)
  447. {
  448. struct regmap *regmap = dsp->regmap;
  449. struct wmfw_adsp1_id_hdr adsp1_id;
  450. struct wmfw_adsp2_id_hdr adsp2_id;
  451. struct wmfw_adsp1_alg_hdr *adsp1_alg;
  452. struct wmfw_adsp2_alg_hdr *adsp2_alg;
  453. void *alg, *buf;
  454. struct wm_adsp_alg_region *region;
  455. const struct wm_adsp_region *mem;
  456. unsigned int pos, term;
  457. size_t algs, buf_size;
  458. __be32 val;
  459. int i, ret;
  460. switch (dsp->type) {
  461. case WMFW_ADSP1:
  462. mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
  463. break;
  464. case WMFW_ADSP2:
  465. mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
  466. break;
  467. default:
  468. mem = NULL;
  469. break;
  470. }
  471. if (mem == NULL) {
  472. BUG_ON(mem != NULL);
  473. return -EINVAL;
  474. }
  475. switch (dsp->type) {
  476. case WMFW_ADSP1:
  477. ret = regmap_raw_read(regmap, mem->base, &adsp1_id,
  478. sizeof(adsp1_id));
  479. if (ret != 0) {
  480. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  481. ret);
  482. return ret;
  483. }
  484. buf = &adsp1_id;
  485. buf_size = sizeof(adsp1_id);
  486. algs = be32_to_cpu(adsp1_id.algs);
  487. dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
  488. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  489. dsp->fw_id,
  490. (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
  491. (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
  492. be32_to_cpu(adsp1_id.fw.ver) & 0xff,
  493. algs);
  494. region = kzalloc(sizeof(*region), GFP_KERNEL);
  495. if (!region)
  496. return -ENOMEM;
  497. region->type = WMFW_ADSP1_ZM;
  498. region->alg = be32_to_cpu(adsp1_id.fw.id);
  499. region->base = be32_to_cpu(adsp1_id.zm);
  500. list_add_tail(&region->list, &dsp->alg_regions);
  501. region = kzalloc(sizeof(*region), GFP_KERNEL);
  502. if (!region)
  503. return -ENOMEM;
  504. region->type = WMFW_ADSP1_DM;
  505. region->alg = be32_to_cpu(adsp1_id.fw.id);
  506. region->base = be32_to_cpu(adsp1_id.dm);
  507. list_add_tail(&region->list, &dsp->alg_regions);
  508. pos = sizeof(adsp1_id) / 2;
  509. term = pos + ((sizeof(*adsp1_alg) * algs) / 2);
  510. break;
  511. case WMFW_ADSP2:
  512. ret = regmap_raw_read(regmap, mem->base, &adsp2_id,
  513. sizeof(adsp2_id));
  514. if (ret != 0) {
  515. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  516. ret);
  517. return ret;
  518. }
  519. buf = &adsp2_id;
  520. buf_size = sizeof(adsp2_id);
  521. algs = be32_to_cpu(adsp2_id.algs);
  522. dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
  523. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  524. dsp->fw_id,
  525. (be32_to_cpu(adsp2_id.fw.ver) & 0xff0000) >> 16,
  526. (be32_to_cpu(adsp2_id.fw.ver) & 0xff00) >> 8,
  527. be32_to_cpu(adsp2_id.fw.ver) & 0xff,
  528. algs);
  529. region = kzalloc(sizeof(*region), GFP_KERNEL);
  530. if (!region)
  531. return -ENOMEM;
  532. region->type = WMFW_ADSP2_XM;
  533. region->alg = be32_to_cpu(adsp2_id.fw.id);
  534. region->base = be32_to_cpu(adsp2_id.xm);
  535. list_add_tail(&region->list, &dsp->alg_regions);
  536. region = kzalloc(sizeof(*region), GFP_KERNEL);
  537. if (!region)
  538. return -ENOMEM;
  539. region->type = WMFW_ADSP2_YM;
  540. region->alg = be32_to_cpu(adsp2_id.fw.id);
  541. region->base = be32_to_cpu(adsp2_id.ym);
  542. list_add_tail(&region->list, &dsp->alg_regions);
  543. region = kzalloc(sizeof(*region), GFP_KERNEL);
  544. if (!region)
  545. return -ENOMEM;
  546. region->type = WMFW_ADSP2_ZM;
  547. region->alg = be32_to_cpu(adsp2_id.fw.id);
  548. region->base = be32_to_cpu(adsp2_id.zm);
  549. list_add_tail(&region->list, &dsp->alg_regions);
  550. pos = sizeof(adsp2_id) / 2;
  551. term = pos + ((sizeof(*adsp2_alg) * algs) / 2);
  552. break;
  553. default:
  554. BUG_ON(NULL == "Unknown DSP type");
  555. return -EINVAL;
  556. }
  557. if (algs == 0) {
  558. adsp_err(dsp, "No algorithms\n");
  559. return -EINVAL;
  560. }
  561. if (algs > 1024) {
  562. adsp_err(dsp, "Algorithm count %zx excessive\n", algs);
  563. print_hex_dump_bytes(dev_name(dsp->dev), DUMP_PREFIX_OFFSET,
  564. buf, buf_size);
  565. return -EINVAL;
  566. }
  567. /* Read the terminator first to validate the length */
  568. ret = regmap_raw_read(regmap, mem->base + term, &val, sizeof(val));
  569. if (ret != 0) {
  570. adsp_err(dsp, "Failed to read algorithm list end: %d\n",
  571. ret);
  572. return ret;
  573. }
  574. if (be32_to_cpu(val) != 0xbedead)
  575. adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
  576. term, be32_to_cpu(val));
  577. alg = kzalloc((term - pos) * 2, GFP_KERNEL | GFP_DMA);
  578. if (!alg)
  579. return -ENOMEM;
  580. ret = regmap_raw_read(regmap, mem->base + pos, alg, (term - pos) * 2);
  581. if (ret != 0) {
  582. adsp_err(dsp, "Failed to read algorithm list: %d\n",
  583. ret);
  584. goto out;
  585. }
  586. adsp1_alg = alg;
  587. adsp2_alg = alg;
  588. for (i = 0; i < algs; i++) {
  589. switch (dsp->type) {
  590. case WMFW_ADSP1:
  591. adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
  592. i, be32_to_cpu(adsp1_alg[i].alg.id),
  593. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
  594. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
  595. be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
  596. be32_to_cpu(adsp1_alg[i].dm),
  597. be32_to_cpu(adsp1_alg[i].zm));
  598. region = kzalloc(sizeof(*region), GFP_KERNEL);
  599. if (!region)
  600. return -ENOMEM;
  601. region->type = WMFW_ADSP1_DM;
  602. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  603. region->base = be32_to_cpu(adsp1_alg[i].dm);
  604. list_add_tail(&region->list, &dsp->alg_regions);
  605. region = kzalloc(sizeof(*region), GFP_KERNEL);
  606. if (!region)
  607. return -ENOMEM;
  608. region->type = WMFW_ADSP1_ZM;
  609. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  610. region->base = be32_to_cpu(adsp1_alg[i].zm);
  611. list_add_tail(&region->list, &dsp->alg_regions);
  612. break;
  613. case WMFW_ADSP2:
  614. adsp_info(dsp,
  615. "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
  616. i, be32_to_cpu(adsp2_alg[i].alg.id),
  617. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
  618. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
  619. be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
  620. be32_to_cpu(adsp2_alg[i].xm),
  621. be32_to_cpu(adsp2_alg[i].ym),
  622. be32_to_cpu(adsp2_alg[i].zm));
  623. region = kzalloc(sizeof(*region), GFP_KERNEL);
  624. if (!region)
  625. return -ENOMEM;
  626. region->type = WMFW_ADSP2_XM;
  627. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  628. region->base = be32_to_cpu(adsp2_alg[i].xm);
  629. list_add_tail(&region->list, &dsp->alg_regions);
  630. region = kzalloc(sizeof(*region), GFP_KERNEL);
  631. if (!region)
  632. return -ENOMEM;
  633. region->type = WMFW_ADSP2_YM;
  634. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  635. region->base = be32_to_cpu(adsp2_alg[i].ym);
  636. list_add_tail(&region->list, &dsp->alg_regions);
  637. region = kzalloc(sizeof(*region), GFP_KERNEL);
  638. if (!region)
  639. return -ENOMEM;
  640. region->type = WMFW_ADSP2_ZM;
  641. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  642. region->base = be32_to_cpu(adsp2_alg[i].zm);
  643. list_add_tail(&region->list, &dsp->alg_regions);
  644. break;
  645. }
  646. }
  647. out:
  648. kfree(alg);
  649. return ret;
  650. }
  651. static int wm_adsp_load_coeff(struct wm_adsp *dsp)
  652. {
  653. LIST_HEAD(buf_list);
  654. struct regmap *regmap = dsp->regmap;
  655. struct wmfw_coeff_hdr *hdr;
  656. struct wmfw_coeff_item *blk;
  657. const struct firmware *firmware;
  658. const struct wm_adsp_region *mem;
  659. struct wm_adsp_alg_region *alg_region;
  660. const char *region_name;
  661. int ret, pos, blocks, type, offset, reg;
  662. char *file;
  663. struct wm_adsp_buf *buf;
  664. int tmp;
  665. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  666. if (file == NULL)
  667. return -ENOMEM;
  668. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
  669. wm_adsp_fw[dsp->fw].file);
  670. file[PAGE_SIZE - 1] = '\0';
  671. ret = request_firmware(&firmware, file, dsp->dev);
  672. if (ret != 0) {
  673. adsp_warn(dsp, "Failed to request '%s'\n", file);
  674. ret = 0;
  675. goto out;
  676. }
  677. ret = -EINVAL;
  678. if (sizeof(*hdr) >= firmware->size) {
  679. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  680. file, firmware->size);
  681. goto out_fw;
  682. }
  683. hdr = (void*)&firmware->data[0];
  684. if (memcmp(hdr->magic, "WMDR", 4) != 0) {
  685. adsp_err(dsp, "%s: invalid magic\n", file);
  686. goto out_fw;
  687. }
  688. switch (be32_to_cpu(hdr->rev) & 0xff) {
  689. case 1:
  690. break;
  691. default:
  692. adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
  693. file, be32_to_cpu(hdr->rev) & 0xff);
  694. ret = -EINVAL;
  695. goto out_fw;
  696. }
  697. adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
  698. (le32_to_cpu(hdr->ver) >> 16) & 0xff,
  699. (le32_to_cpu(hdr->ver) >> 8) & 0xff,
  700. le32_to_cpu(hdr->ver) & 0xff);
  701. pos = le32_to_cpu(hdr->len);
  702. blocks = 0;
  703. while (pos < firmware->size &&
  704. pos - firmware->size > sizeof(*blk)) {
  705. blk = (void*)(&firmware->data[pos]);
  706. type = le16_to_cpu(blk->type);
  707. offset = le16_to_cpu(blk->offset);
  708. adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
  709. file, blocks, le32_to_cpu(blk->id),
  710. (le32_to_cpu(blk->ver) >> 16) & 0xff,
  711. (le32_to_cpu(blk->ver) >> 8) & 0xff,
  712. le32_to_cpu(blk->ver) & 0xff);
  713. adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
  714. file, blocks, le32_to_cpu(blk->len), offset, type);
  715. reg = 0;
  716. region_name = "Unknown";
  717. switch (type) {
  718. case (WMFW_NAME_TEXT << 8):
  719. case (WMFW_INFO_TEXT << 8):
  720. break;
  721. case (WMFW_ABSOLUTE << 8):
  722. /*
  723. * Old files may use this for global
  724. * coefficients.
  725. */
  726. if (le32_to_cpu(blk->id) == dsp->fw_id &&
  727. offset == 0) {
  728. region_name = "global coefficients";
  729. mem = wm_adsp_find_region(dsp, type);
  730. if (!mem) {
  731. adsp_err(dsp, "No ZM\n");
  732. break;
  733. }
  734. reg = wm_adsp_region_to_reg(mem, 0);
  735. } else {
  736. region_name = "register";
  737. reg = offset;
  738. }
  739. break;
  740. case WMFW_ADSP1_DM:
  741. case WMFW_ADSP1_ZM:
  742. case WMFW_ADSP2_XM:
  743. case WMFW_ADSP2_YM:
  744. adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
  745. file, blocks, le32_to_cpu(blk->len),
  746. type, le32_to_cpu(blk->id));
  747. mem = wm_adsp_find_region(dsp, type);
  748. if (!mem) {
  749. adsp_err(dsp, "No base for region %x\n", type);
  750. break;
  751. }
  752. reg = 0;
  753. list_for_each_entry(alg_region,
  754. &dsp->alg_regions, list) {
  755. if (le32_to_cpu(blk->id) == alg_region->alg &&
  756. type == alg_region->type) {
  757. reg = alg_region->base;
  758. reg = wm_adsp_region_to_reg(mem,
  759. reg);
  760. reg += offset;
  761. }
  762. }
  763. if (reg == 0)
  764. adsp_err(dsp, "No %x for algorithm %x\n",
  765. type, le32_to_cpu(blk->id));
  766. break;
  767. default:
  768. adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
  769. file, blocks, type, pos);
  770. break;
  771. }
  772. if (reg) {
  773. buf = wm_adsp_buf_alloc(blk->data,
  774. le32_to_cpu(blk->len),
  775. &buf_list);
  776. if (!buf) {
  777. adsp_err(dsp, "Out of memory\n");
  778. return -ENOMEM;
  779. }
  780. adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
  781. file, blocks, le32_to_cpu(blk->len),
  782. reg);
  783. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  784. le32_to_cpu(blk->len));
  785. if (ret != 0) {
  786. adsp_err(dsp,
  787. "%s.%d: Failed to write to %x in %s\n",
  788. file, blocks, reg, region_name);
  789. }
  790. }
  791. tmp = le32_to_cpu(blk->len) % 4;
  792. if (tmp)
  793. pos += le32_to_cpu(blk->len) + (4 - tmp) + sizeof(*blk);
  794. else
  795. pos += le32_to_cpu(blk->len) + sizeof(*blk);
  796. blocks++;
  797. }
  798. ret = regmap_async_complete(regmap);
  799. if (ret != 0)
  800. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  801. if (pos > firmware->size)
  802. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  803. file, blocks, pos - firmware->size);
  804. out_fw:
  805. release_firmware(firmware);
  806. wm_adsp_buf_free(&buf_list);
  807. out:
  808. kfree(file);
  809. return 0;
  810. }
  811. int wm_adsp1_init(struct wm_adsp *adsp)
  812. {
  813. INIT_LIST_HEAD(&adsp->alg_regions);
  814. return 0;
  815. }
  816. EXPORT_SYMBOL_GPL(wm_adsp1_init);
  817. int wm_adsp1_event(struct snd_soc_dapm_widget *w,
  818. struct snd_kcontrol *kcontrol,
  819. int event)
  820. {
  821. struct snd_soc_codec *codec = w->codec;
  822. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  823. struct wm_adsp *dsp = &dsps[w->shift];
  824. int ret;
  825. int val;
  826. switch (event) {
  827. case SND_SOC_DAPM_POST_PMU:
  828. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  829. ADSP1_SYS_ENA, ADSP1_SYS_ENA);
  830. /*
  831. * For simplicity set the DSP clock rate to be the
  832. * SYSCLK rate rather than making it configurable.
  833. */
  834. if(dsp->sysclk_reg) {
  835. ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
  836. if (ret != 0) {
  837. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  838. ret);
  839. return ret;
  840. }
  841. val = (val & dsp->sysclk_mask)
  842. >> dsp->sysclk_shift;
  843. ret = regmap_update_bits(dsp->regmap,
  844. dsp->base + ADSP1_CONTROL_31,
  845. ADSP1_CLK_SEL_MASK, val);
  846. if (ret != 0) {
  847. adsp_err(dsp, "Failed to set clock rate: %d\n",
  848. ret);
  849. return ret;
  850. }
  851. }
  852. ret = wm_adsp_load(dsp);
  853. if (ret != 0)
  854. goto err;
  855. ret = wm_adsp_setup_algs(dsp);
  856. if (ret != 0)
  857. goto err;
  858. ret = wm_adsp_load_coeff(dsp);
  859. if (ret != 0)
  860. goto err;
  861. /* Start the core running */
  862. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  863. ADSP1_CORE_ENA | ADSP1_START,
  864. ADSP1_CORE_ENA | ADSP1_START);
  865. break;
  866. case SND_SOC_DAPM_PRE_PMD:
  867. /* Halt the core */
  868. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  869. ADSP1_CORE_ENA | ADSP1_START, 0);
  870. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
  871. ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
  872. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  873. ADSP1_SYS_ENA, 0);
  874. break;
  875. default:
  876. break;
  877. }
  878. return 0;
  879. err:
  880. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  881. ADSP1_SYS_ENA, 0);
  882. return ret;
  883. }
  884. EXPORT_SYMBOL_GPL(wm_adsp1_event);
  885. static int wm_adsp2_ena(struct wm_adsp *dsp)
  886. {
  887. unsigned int val;
  888. int ret, count;
  889. ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  890. ADSP2_SYS_ENA, ADSP2_SYS_ENA);
  891. if (ret != 0)
  892. return ret;
  893. /* Wait for the RAM to start, should be near instantaneous */
  894. count = 0;
  895. do {
  896. ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
  897. &val);
  898. if (ret != 0)
  899. return ret;
  900. } while (!(val & ADSP2_RAM_RDY) && ++count < 10);
  901. if (!(val & ADSP2_RAM_RDY)) {
  902. adsp_err(dsp, "Failed to start DSP RAM\n");
  903. return -EBUSY;
  904. }
  905. adsp_dbg(dsp, "RAM ready after %d polls\n", count);
  906. adsp_info(dsp, "RAM ready after %d polls\n", count);
  907. return 0;
  908. }
  909. int wm_adsp2_event(struct snd_soc_dapm_widget *w,
  910. struct snd_kcontrol *kcontrol, int event)
  911. {
  912. struct snd_soc_codec *codec = w->codec;
  913. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  914. struct wm_adsp *dsp = &dsps[w->shift];
  915. struct wm_adsp_alg_region *alg_region;
  916. unsigned int val;
  917. int ret;
  918. switch (event) {
  919. case SND_SOC_DAPM_POST_PMU:
  920. /*
  921. * For simplicity set the DSP clock rate to be the
  922. * SYSCLK rate rather than making it configurable.
  923. */
  924. ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
  925. if (ret != 0) {
  926. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  927. ret);
  928. return ret;
  929. }
  930. val = (val & ARIZONA_SYSCLK_FREQ_MASK)
  931. >> ARIZONA_SYSCLK_FREQ_SHIFT;
  932. ret = regmap_update_bits(dsp->regmap,
  933. dsp->base + ADSP2_CLOCKING,
  934. ADSP2_CLK_SEL_MASK, val);
  935. if (ret != 0) {
  936. adsp_err(dsp, "Failed to set clock rate: %d\n",
  937. ret);
  938. return ret;
  939. }
  940. if (dsp->dvfs) {
  941. ret = regmap_read(dsp->regmap,
  942. dsp->base + ADSP2_CLOCKING, &val);
  943. if (ret != 0) {
  944. dev_err(dsp->dev,
  945. "Failed to read clocking: %d\n", ret);
  946. return ret;
  947. }
  948. if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
  949. ret = regulator_enable(dsp->dvfs);
  950. if (ret != 0) {
  951. dev_err(dsp->dev,
  952. "Failed to enable supply: %d\n",
  953. ret);
  954. return ret;
  955. }
  956. ret = regulator_set_voltage(dsp->dvfs,
  957. 1800000,
  958. 1800000);
  959. if (ret != 0) {
  960. dev_err(dsp->dev,
  961. "Failed to raise supply: %d\n",
  962. ret);
  963. return ret;
  964. }
  965. }
  966. }
  967. ret = wm_adsp2_ena(dsp);
  968. if (ret != 0)
  969. return ret;
  970. ret = wm_adsp_load(dsp);
  971. if (ret != 0)
  972. goto err;
  973. ret = wm_adsp_setup_algs(dsp);
  974. if (ret != 0)
  975. goto err;
  976. ret = wm_adsp_load_coeff(dsp);
  977. if (ret != 0)
  978. goto err;
  979. ret = regmap_update_bits(dsp->regmap,
  980. dsp->base + ADSP2_CONTROL,
  981. ADSP2_CORE_ENA | ADSP2_START,
  982. ADSP2_CORE_ENA | ADSP2_START);
  983. if (ret != 0)
  984. goto err;
  985. dsp->running = true;
  986. break;
  987. case SND_SOC_DAPM_PRE_PMD:
  988. dsp->running = false;
  989. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  990. ADSP2_SYS_ENA | ADSP2_CORE_ENA |
  991. ADSP2_START, 0);
  992. /* Make sure DMAs are quiesced */
  993. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
  994. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
  995. regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
  996. if (dsp->dvfs) {
  997. ret = regulator_set_voltage(dsp->dvfs, 1200000,
  998. 1800000);
  999. if (ret != 0)
  1000. dev_warn(dsp->dev,
  1001. "Failed to lower supply: %d\n",
  1002. ret);
  1003. ret = regulator_disable(dsp->dvfs);
  1004. if (ret != 0)
  1005. dev_err(dsp->dev,
  1006. "Failed to enable supply: %d\n",
  1007. ret);
  1008. }
  1009. while (!list_empty(&dsp->alg_regions)) {
  1010. alg_region = list_first_entry(&dsp->alg_regions,
  1011. struct wm_adsp_alg_region,
  1012. list);
  1013. list_del(&alg_region->list);
  1014. kfree(alg_region);
  1015. }
  1016. break;
  1017. default:
  1018. break;
  1019. }
  1020. return 0;
  1021. err:
  1022. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1023. ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
  1024. return ret;
  1025. }
  1026. EXPORT_SYMBOL_GPL(wm_adsp2_event);
  1027. int wm_adsp2_init(struct wm_adsp *adsp, bool dvfs)
  1028. {
  1029. int ret;
  1030. /*
  1031. * Disable the DSP memory by default when in reset for a small
  1032. * power saving.
  1033. */
  1034. ret = regmap_update_bits(adsp->regmap, adsp->base + ADSP2_CONTROL,
  1035. ADSP2_MEM_ENA, 0);
  1036. if (ret != 0) {
  1037. adsp_err(adsp, "Failed to clear memory retention: %d\n", ret);
  1038. return ret;
  1039. }
  1040. INIT_LIST_HEAD(&adsp->alg_regions);
  1041. if (dvfs) {
  1042. adsp->dvfs = devm_regulator_get(adsp->dev, "DCVDD");
  1043. if (IS_ERR(adsp->dvfs)) {
  1044. ret = PTR_ERR(adsp->dvfs);
  1045. dev_err(adsp->dev, "Failed to get DCVDD: %d\n", ret);
  1046. return ret;
  1047. }
  1048. ret = regulator_enable(adsp->dvfs);
  1049. if (ret != 0) {
  1050. dev_err(adsp->dev, "Failed to enable DCVDD: %d\n",
  1051. ret);
  1052. return ret;
  1053. }
  1054. ret = regulator_set_voltage(adsp->dvfs, 1200000, 1800000);
  1055. if (ret != 0) {
  1056. dev_err(adsp->dev, "Failed to initialise DVFS: %d\n",
  1057. ret);
  1058. return ret;
  1059. }
  1060. ret = regulator_disable(adsp->dvfs);
  1061. if (ret != 0) {
  1062. dev_err(adsp->dev, "Failed to disable DCVDD: %d\n",
  1063. ret);
  1064. return ret;
  1065. }
  1066. }
  1067. return 0;
  1068. }
  1069. EXPORT_SYMBOL_GPL(wm_adsp2_init);