sleep.S 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139
  1. /*
  2. * arch/arm/mach-tegra/sleep.S
  3. *
  4. * Copyright (c) 2010-2011, NVIDIA Corporation.
  5. * Copyright (c) 2011, Google, Inc.
  6. *
  7. * Author: Colin Cross <ccross@android.com>
  8. * Gary King <gking@nvidia.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  18. * more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along
  21. * with this program; if not, write to the Free Software Foundation, Inc.,
  22. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  23. */
  24. #include <linux/linkage.h>
  25. #include <asm/assembler.h>
  26. #include <asm/cache.h>
  27. #include <asm/cp15.h>
  28. #include <asm/hardware/cache-l2x0.h>
  29. #include "iomap.h"
  30. #include "flowctrl.h"
  31. #include "sleep.h"
  32. #define CLK_RESET_CCLK_BURST 0x20
  33. #define CLK_RESET_CCLK_DIVIDER 0x24
  34. #if defined(CONFIG_HOTPLUG_CPU) || defined(CONFIG_PM_SLEEP)
  35. /*
  36. * tegra_disable_clean_inv_dcache
  37. *
  38. * disable, clean & invalidate the D-cache
  39. *
  40. * Corrupted registers: r1-r3, r6, r8, r9-r11
  41. */
  42. ENTRY(tegra_disable_clean_inv_dcache)
  43. stmfd sp!, {r0, r4-r5, r7, r9-r11, lr}
  44. dmb @ ensure ordering
  45. /* Disable the D-cache */
  46. mrc p15, 0, r2, c1, c0, 0
  47. bic r2, r2, #CR_C
  48. mcr p15, 0, r2, c1, c0, 0
  49. isb
  50. /* Flush the D-cache */
  51. cmp r0, #TEGRA_FLUSH_CACHE_ALL
  52. blne v7_flush_dcache_louis
  53. bleq v7_flush_dcache_all
  54. /* Trun off coherency */
  55. exit_smp r4, r5
  56. ldmfd sp!, {r0, r4-r5, r7, r9-r11, pc}
  57. ENDPROC(tegra_disable_clean_inv_dcache)
  58. #endif
  59. #ifdef CONFIG_PM_SLEEP
  60. /*
  61. * tegra_sleep_cpu_finish(unsigned long v2p)
  62. *
  63. * enters suspend in LP2 by turning off the mmu and jumping to
  64. * tegra?_tear_down_cpu
  65. */
  66. ENTRY(tegra_sleep_cpu_finish)
  67. mov r4, r0
  68. /* Flush and disable the L1 data cache */
  69. mov r0, #TEGRA_FLUSH_CACHE_ALL
  70. bl tegra_disable_clean_inv_dcache
  71. mov r0, r4
  72. mov32 r6, tegra_tear_down_cpu
  73. ldr r1, [r6]
  74. add r1, r1, r0
  75. mov32 r3, tegra_shut_off_mmu
  76. add r3, r3, r0
  77. mov r0, r1
  78. mov pc, r3
  79. ENDPROC(tegra_sleep_cpu_finish)
  80. /*
  81. * tegra_shut_off_mmu
  82. *
  83. * r0 = physical address to jump to with mmu off
  84. *
  85. * called with VA=PA mapping
  86. * turns off MMU, icache, dcache and branch prediction
  87. */
  88. .align L1_CACHE_SHIFT
  89. .pushsection .idmap.text, "ax"
  90. ENTRY(tegra_shut_off_mmu)
  91. mrc p15, 0, r3, c1, c0, 0
  92. movw r2, #CR_I | CR_Z | CR_C | CR_M
  93. bic r3, r3, r2
  94. dsb
  95. mcr p15, 0, r3, c1, c0, 0
  96. isb
  97. #ifdef CONFIG_CACHE_L2X0
  98. /* Disable L2 cache */
  99. check_cpu_part_num 0xc09, r9, r10
  100. movweq r4, #:lower16:(TEGRA_ARM_PERIF_BASE + 0x3000)
  101. movteq r4, #:upper16:(TEGRA_ARM_PERIF_BASE + 0x3000)
  102. moveq r5, #0
  103. streq r5, [r4, #L2X0_CTRL]
  104. #endif
  105. mov pc, r0
  106. ENDPROC(tegra_shut_off_mmu)
  107. .popsection
  108. /*
  109. * tegra_switch_cpu_to_pllp
  110. *
  111. * In LP2 the normal cpu clock pllx will be turned off. Switch the CPU to pllp
  112. */
  113. ENTRY(tegra_switch_cpu_to_pllp)
  114. /* in LP2 idle (SDRAM active), set the CPU burst policy to PLLP */
  115. mov32 r5, TEGRA_CLK_RESET_BASE
  116. mov r0, #(2 << 28) @ burst policy = run mode
  117. orr r0, r0, #(4 << 4) @ use PLLP in run mode burst
  118. str r0, [r5, #CLK_RESET_CCLK_BURST]
  119. mov r0, #0
  120. str r0, [r5, #CLK_RESET_CCLK_DIVIDER]
  121. mov pc, lr
  122. ENDPROC(tegra_switch_cpu_to_pllp)
  123. #endif