hdmi.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313
  1. /*
  2. * Copyright (C) 2012 Avionic Design GmbH
  3. * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/debugfs.h>
  11. #include <linux/gpio.h>
  12. #include <linux/hdmi.h>
  13. #include <linux/module.h>
  14. #include <linux/of.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/regulator/consumer.h>
  17. #include <mach/clk.h>
  18. #include <drm/drm_edid.h>
  19. #include "hdmi.h"
  20. #include "drm.h"
  21. #include "dc.h"
  22. struct tegra_hdmi {
  23. struct host1x_client client;
  24. struct tegra_output output;
  25. struct device *dev;
  26. struct regulator *vdd;
  27. struct regulator *pll;
  28. void __iomem *regs;
  29. unsigned int irq;
  30. struct clk *clk_parent;
  31. struct clk *clk;
  32. unsigned int audio_source;
  33. unsigned int audio_freq;
  34. bool stereo;
  35. bool dvi;
  36. struct drm_info_list *debugfs_files;
  37. struct drm_minor *minor;
  38. struct dentry *debugfs;
  39. };
  40. static inline struct tegra_hdmi *
  41. host1x_client_to_hdmi(struct host1x_client *client)
  42. {
  43. return container_of(client, struct tegra_hdmi, client);
  44. }
  45. static inline struct tegra_hdmi *to_hdmi(struct tegra_output *output)
  46. {
  47. return container_of(output, struct tegra_hdmi, output);
  48. }
  49. #define HDMI_AUDIOCLK_FREQ 216000000
  50. #define HDMI_REKEY_DEFAULT 56
  51. enum {
  52. AUTO = 0,
  53. SPDIF,
  54. HDA,
  55. };
  56. static inline unsigned long tegra_hdmi_readl(struct tegra_hdmi *hdmi,
  57. unsigned long reg)
  58. {
  59. return readl(hdmi->regs + (reg << 2));
  60. }
  61. static inline void tegra_hdmi_writel(struct tegra_hdmi *hdmi, unsigned long val,
  62. unsigned long reg)
  63. {
  64. writel(val, hdmi->regs + (reg << 2));
  65. }
  66. struct tegra_hdmi_audio_config {
  67. unsigned int pclk;
  68. unsigned int n;
  69. unsigned int cts;
  70. unsigned int aval;
  71. };
  72. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_32k[] = {
  73. { 25200000, 4096, 25200, 24000 },
  74. { 27000000, 4096, 27000, 24000 },
  75. { 74250000, 4096, 74250, 24000 },
  76. { 148500000, 4096, 148500, 24000 },
  77. { 0, 0, 0, 0 },
  78. };
  79. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_44_1k[] = {
  80. { 25200000, 5880, 26250, 25000 },
  81. { 27000000, 5880, 28125, 25000 },
  82. { 74250000, 4704, 61875, 20000 },
  83. { 148500000, 4704, 123750, 20000 },
  84. { 0, 0, 0, 0 },
  85. };
  86. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_48k[] = {
  87. { 25200000, 6144, 25200, 24000 },
  88. { 27000000, 6144, 27000, 24000 },
  89. { 74250000, 6144, 74250, 24000 },
  90. { 148500000, 6144, 148500, 24000 },
  91. { 0, 0, 0, 0 },
  92. };
  93. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_88_2k[] = {
  94. { 25200000, 11760, 26250, 25000 },
  95. { 27000000, 11760, 28125, 25000 },
  96. { 74250000, 9408, 61875, 20000 },
  97. { 148500000, 9408, 123750, 20000 },
  98. { 0, 0, 0, 0 },
  99. };
  100. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_96k[] = {
  101. { 25200000, 12288, 25200, 24000 },
  102. { 27000000, 12288, 27000, 24000 },
  103. { 74250000, 12288, 74250, 24000 },
  104. { 148500000, 12288, 148500, 24000 },
  105. { 0, 0, 0, 0 },
  106. };
  107. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_176_4k[] = {
  108. { 25200000, 23520, 26250, 25000 },
  109. { 27000000, 23520, 28125, 25000 },
  110. { 74250000, 18816, 61875, 20000 },
  111. { 148500000, 18816, 123750, 20000 },
  112. { 0, 0, 0, 0 },
  113. };
  114. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_192k[] = {
  115. { 25200000, 24576, 25200, 24000 },
  116. { 27000000, 24576, 27000, 24000 },
  117. { 74250000, 24576, 74250, 24000 },
  118. { 148500000, 24576, 148500, 24000 },
  119. { 0, 0, 0, 0 },
  120. };
  121. struct tmds_config {
  122. unsigned int pclk;
  123. u32 pll0;
  124. u32 pll1;
  125. u32 pe_current;
  126. u32 drive_current;
  127. };
  128. static const struct tmds_config tegra2_tmds_config[] = {
  129. { /* slow pixel clock modes */
  130. .pclk = 27000000,
  131. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  132. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
  133. SOR_PLL_TX_REG_LOAD(3),
  134. .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
  135. .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
  136. PE_CURRENT1(PE_CURRENT_0_0_mA) |
  137. PE_CURRENT2(PE_CURRENT_0_0_mA) |
  138. PE_CURRENT3(PE_CURRENT_0_0_mA),
  139. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
  140. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
  141. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
  142. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
  143. },
  144. { /* high pixel clock modes */
  145. .pclk = UINT_MAX,
  146. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  147. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
  148. SOR_PLL_TX_REG_LOAD(3),
  149. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  150. .pe_current = PE_CURRENT0(PE_CURRENT_6_0_mA) |
  151. PE_CURRENT1(PE_CURRENT_6_0_mA) |
  152. PE_CURRENT2(PE_CURRENT_6_0_mA) |
  153. PE_CURRENT3(PE_CURRENT_6_0_mA),
  154. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
  155. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
  156. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
  157. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
  158. },
  159. };
  160. static const struct tmds_config tegra3_tmds_config[] = {
  161. { /* 480p modes */
  162. .pclk = 27000000,
  163. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  164. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
  165. SOR_PLL_TX_REG_LOAD(0),
  166. .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
  167. .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
  168. PE_CURRENT1(PE_CURRENT_0_0_mA) |
  169. PE_CURRENT2(PE_CURRENT_0_0_mA) |
  170. PE_CURRENT3(PE_CURRENT_0_0_mA),
  171. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  172. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  173. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  174. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  175. }, { /* 720p modes */
  176. .pclk = 74250000,
  177. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  178. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
  179. SOR_PLL_TX_REG_LOAD(0),
  180. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  181. .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
  182. PE_CURRENT1(PE_CURRENT_5_0_mA) |
  183. PE_CURRENT2(PE_CURRENT_5_0_mA) |
  184. PE_CURRENT3(PE_CURRENT_5_0_mA),
  185. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  186. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  187. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  188. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  189. }, { /* 1080p modes */
  190. .pclk = UINT_MAX,
  191. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  192. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(3) |
  193. SOR_PLL_TX_REG_LOAD(0),
  194. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  195. .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
  196. PE_CURRENT1(PE_CURRENT_5_0_mA) |
  197. PE_CURRENT2(PE_CURRENT_5_0_mA) |
  198. PE_CURRENT3(PE_CURRENT_5_0_mA),
  199. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  200. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  201. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  202. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  203. },
  204. };
  205. static const struct tegra_hdmi_audio_config *
  206. tegra_hdmi_get_audio_config(unsigned int audio_freq, unsigned int pclk)
  207. {
  208. const struct tegra_hdmi_audio_config *table;
  209. switch (audio_freq) {
  210. case 32000:
  211. table = tegra_hdmi_audio_32k;
  212. break;
  213. case 44100:
  214. table = tegra_hdmi_audio_44_1k;
  215. break;
  216. case 48000:
  217. table = tegra_hdmi_audio_48k;
  218. break;
  219. case 88200:
  220. table = tegra_hdmi_audio_88_2k;
  221. break;
  222. case 96000:
  223. table = tegra_hdmi_audio_96k;
  224. break;
  225. case 176400:
  226. table = tegra_hdmi_audio_176_4k;
  227. break;
  228. case 192000:
  229. table = tegra_hdmi_audio_192k;
  230. break;
  231. default:
  232. return NULL;
  233. }
  234. while (table->pclk) {
  235. if (table->pclk == pclk)
  236. return table;
  237. table++;
  238. }
  239. return NULL;
  240. }
  241. static void tegra_hdmi_setup_audio_fs_tables(struct tegra_hdmi *hdmi)
  242. {
  243. const unsigned int freqs[] = {
  244. 32000, 44100, 48000, 88200, 96000, 176400, 192000
  245. };
  246. unsigned int i;
  247. for (i = 0; i < ARRAY_SIZE(freqs); i++) {
  248. unsigned int f = freqs[i];
  249. unsigned int eight_half;
  250. unsigned long value;
  251. unsigned int delta;
  252. if (f > 96000)
  253. delta = 2;
  254. else if (f > 480000)
  255. delta = 6;
  256. else
  257. delta = 9;
  258. eight_half = (8 * HDMI_AUDIOCLK_FREQ) / (f * 128);
  259. value = AUDIO_FS_LOW(eight_half - delta) |
  260. AUDIO_FS_HIGH(eight_half + delta);
  261. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_FS(i));
  262. }
  263. }
  264. static int tegra_hdmi_setup_audio(struct tegra_hdmi *hdmi, unsigned int pclk)
  265. {
  266. struct device_node *node = hdmi->dev->of_node;
  267. const struct tegra_hdmi_audio_config *config;
  268. unsigned int offset = 0;
  269. unsigned long value;
  270. switch (hdmi->audio_source) {
  271. case HDA:
  272. value = AUDIO_CNTRL0_SOURCE_SELECT_HDAL;
  273. break;
  274. case SPDIF:
  275. value = AUDIO_CNTRL0_SOURCE_SELECT_SPDIF;
  276. break;
  277. default:
  278. value = AUDIO_CNTRL0_SOURCE_SELECT_AUTO;
  279. break;
  280. }
  281. if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
  282. value |= AUDIO_CNTRL0_ERROR_TOLERANCE(6) |
  283. AUDIO_CNTRL0_FRAMES_PER_BLOCK(0xc0);
  284. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_CNTRL0);
  285. } else {
  286. value |= AUDIO_CNTRL0_INJECT_NULLSMPL;
  287. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
  288. value = AUDIO_CNTRL0_ERROR_TOLERANCE(6) |
  289. AUDIO_CNTRL0_FRAMES_PER_BLOCK(0xc0);
  290. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_CNTRL0);
  291. }
  292. config = tegra_hdmi_get_audio_config(hdmi->audio_freq, pclk);
  293. if (!config) {
  294. dev_err(hdmi->dev, "cannot set audio to %u at %u pclk\n",
  295. hdmi->audio_freq, pclk);
  296. return -EINVAL;
  297. }
  298. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_HDMI_ACR_CTRL);
  299. value = AUDIO_N_RESETF | AUDIO_N_GENERATE_ALTERNATE |
  300. AUDIO_N_VALUE(config->n - 1);
  301. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
  302. tegra_hdmi_writel(hdmi, ACR_SUBPACK_N(config->n) | ACR_ENABLE,
  303. HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
  304. value = ACR_SUBPACK_CTS(config->cts);
  305. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
  306. value = SPARE_HW_CTS | SPARE_FORCE_SW_CTS | SPARE_CTS_RESET_VAL(1);
  307. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_SPARE);
  308. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_AUDIO_N);
  309. value &= ~AUDIO_N_RESETF;
  310. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
  311. if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
  312. switch (hdmi->audio_freq) {
  313. case 32000:
  314. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0320;
  315. break;
  316. case 44100:
  317. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0441;
  318. break;
  319. case 48000:
  320. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0480;
  321. break;
  322. case 88200:
  323. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0882;
  324. break;
  325. case 96000:
  326. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0960;
  327. break;
  328. case 176400:
  329. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_1764;
  330. break;
  331. case 192000:
  332. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_1920;
  333. break;
  334. }
  335. tegra_hdmi_writel(hdmi, config->aval, offset);
  336. }
  337. tegra_hdmi_setup_audio_fs_tables(hdmi);
  338. return 0;
  339. }
  340. static inline unsigned long tegra_hdmi_subpack(const u8 *ptr, size_t size)
  341. {
  342. unsigned long value = 0;
  343. size_t i;
  344. for (i = size; i > 0; i--)
  345. value = (value << 8) | ptr[i - 1];
  346. return value;
  347. }
  348. static void tegra_hdmi_write_infopack(struct tegra_hdmi *hdmi, const void *data,
  349. size_t size)
  350. {
  351. const u8 *ptr = data;
  352. unsigned long offset;
  353. unsigned long value;
  354. size_t i, j;
  355. switch (ptr[0]) {
  356. case HDMI_INFOFRAME_TYPE_AVI:
  357. offset = HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER;
  358. break;
  359. case HDMI_INFOFRAME_TYPE_AUDIO:
  360. offset = HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER;
  361. break;
  362. case HDMI_INFOFRAME_TYPE_VENDOR:
  363. offset = HDMI_NV_PDISP_HDMI_GENERIC_HEADER;
  364. break;
  365. default:
  366. dev_err(hdmi->dev, "unsupported infoframe type: %02x\n",
  367. ptr[0]);
  368. return;
  369. }
  370. value = INFOFRAME_HEADER_TYPE(ptr[0]) |
  371. INFOFRAME_HEADER_VERSION(ptr[1]) |
  372. INFOFRAME_HEADER_LEN(ptr[2]);
  373. tegra_hdmi_writel(hdmi, value, offset);
  374. offset++;
  375. /*
  376. * Each subpack contains 7 bytes, divided into:
  377. * - subpack_low: bytes 0 - 3
  378. * - subpack_high: bytes 4 - 6 (with byte 7 padded to 0x00)
  379. */
  380. for (i = 3, j = 0; i < size; i += 7, j += 8) {
  381. size_t rem = size - i, num = min_t(size_t, rem, 4);
  382. value = tegra_hdmi_subpack(&ptr[i], num);
  383. tegra_hdmi_writel(hdmi, value, offset++);
  384. num = min_t(size_t, rem - num, 3);
  385. value = tegra_hdmi_subpack(&ptr[i + 4], num);
  386. tegra_hdmi_writel(hdmi, value, offset++);
  387. }
  388. }
  389. static void tegra_hdmi_setup_avi_infoframe(struct tegra_hdmi *hdmi,
  390. struct drm_display_mode *mode)
  391. {
  392. struct hdmi_avi_infoframe frame;
  393. u8 buffer[17];
  394. ssize_t err;
  395. if (hdmi->dvi) {
  396. tegra_hdmi_writel(hdmi, 0,
  397. HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  398. return;
  399. }
  400. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  401. if (err < 0) {
  402. dev_err(hdmi->dev, "failed to setup AVI infoframe: %zd\n", err);
  403. return;
  404. }
  405. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  406. if (err < 0) {
  407. dev_err(hdmi->dev, "failed to pack AVI infoframe: %zd\n", err);
  408. return;
  409. }
  410. tegra_hdmi_write_infopack(hdmi, buffer, err);
  411. tegra_hdmi_writel(hdmi, INFOFRAME_CTRL_ENABLE,
  412. HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  413. }
  414. static void tegra_hdmi_setup_audio_infoframe(struct tegra_hdmi *hdmi)
  415. {
  416. struct hdmi_audio_infoframe frame;
  417. u8 buffer[14];
  418. ssize_t err;
  419. if (hdmi->dvi) {
  420. tegra_hdmi_writel(hdmi, 0,
  421. HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  422. return;
  423. }
  424. err = hdmi_audio_infoframe_init(&frame);
  425. if (err < 0) {
  426. dev_err(hdmi->dev, "failed to initialize audio infoframe: %d\n",
  427. err);
  428. return;
  429. }
  430. frame.channels = 2;
  431. err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
  432. if (err < 0) {
  433. dev_err(hdmi->dev, "failed to pack audio infoframe: %zd\n",
  434. err);
  435. return;
  436. }
  437. /*
  438. * The audio infoframe has only one set of subpack registers, so the
  439. * infoframe needs to be truncated. One set of subpack registers can
  440. * contain 7 bytes. Including the 3 byte header only the first 10
  441. * bytes can be programmed.
  442. */
  443. tegra_hdmi_write_infopack(hdmi, buffer, min(10, err));
  444. tegra_hdmi_writel(hdmi, INFOFRAME_CTRL_ENABLE,
  445. HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  446. }
  447. static void tegra_hdmi_setup_stereo_infoframe(struct tegra_hdmi *hdmi)
  448. {
  449. struct hdmi_vendor_infoframe frame;
  450. unsigned long value;
  451. u8 buffer[10];
  452. ssize_t err;
  453. if (!hdmi->stereo) {
  454. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  455. value &= ~GENERIC_CTRL_ENABLE;
  456. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  457. return;
  458. }
  459. memset(&frame, 0, sizeof(frame));
  460. frame.type = HDMI_INFOFRAME_TYPE_VENDOR;
  461. frame.version = 0x01;
  462. frame.length = 6;
  463. frame.data[0] = 0x03; /* regid0 */
  464. frame.data[1] = 0x0c; /* regid1 */
  465. frame.data[2] = 0x00; /* regid2 */
  466. frame.data[3] = 0x02 << 5; /* video format */
  467. /* TODO: 74 MHz limit? */
  468. if (1) {
  469. frame.data[4] = 0x00 << 4; /* 3D structure */
  470. } else {
  471. frame.data[4] = 0x08 << 4; /* 3D structure */
  472. frame.data[5] = 0x00 << 4; /* 3D ext. data */
  473. }
  474. err = hdmi_vendor_infoframe_pack(&frame, buffer, sizeof(buffer));
  475. if (err < 0) {
  476. dev_err(hdmi->dev, "failed to pack vendor infoframe: %zd\n",
  477. err);
  478. return;
  479. }
  480. tegra_hdmi_write_infopack(hdmi, buffer, err);
  481. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  482. value |= GENERIC_CTRL_ENABLE;
  483. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  484. }
  485. static void tegra_hdmi_setup_tmds(struct tegra_hdmi *hdmi,
  486. const struct tmds_config *tmds)
  487. {
  488. unsigned long value;
  489. tegra_hdmi_writel(hdmi, tmds->pll0, HDMI_NV_PDISP_SOR_PLL0);
  490. tegra_hdmi_writel(hdmi, tmds->pll1, HDMI_NV_PDISP_SOR_PLL1);
  491. tegra_hdmi_writel(hdmi, tmds->pe_current, HDMI_NV_PDISP_PE_CURRENT);
  492. value = tmds->drive_current | DRIVE_CURRENT_FUSE_OVERRIDE;
  493. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
  494. }
  495. static int tegra_output_hdmi_enable(struct tegra_output *output)
  496. {
  497. unsigned int h_sync_width, h_front_porch, h_back_porch, i, rekey;
  498. struct tegra_dc *dc = to_tegra_dc(output->encoder.crtc);
  499. struct drm_display_mode *mode = &dc->base.mode;
  500. struct tegra_hdmi *hdmi = to_hdmi(output);
  501. struct device_node *node = hdmi->dev->of_node;
  502. unsigned int pulse_start, div82, pclk;
  503. const struct tmds_config *tmds;
  504. unsigned int num_tmds;
  505. unsigned long value;
  506. int retries = 1000;
  507. int err;
  508. pclk = mode->clock * 1000;
  509. h_sync_width = mode->hsync_end - mode->hsync_start;
  510. h_back_porch = mode->htotal - mode->hsync_end;
  511. h_front_porch = mode->hsync_start - mode->hdisplay;
  512. err = regulator_enable(hdmi->vdd);
  513. if (err < 0) {
  514. dev_err(hdmi->dev, "failed to enable VDD regulator: %d\n", err);
  515. return err;
  516. }
  517. err = regulator_enable(hdmi->pll);
  518. if (err < 0) {
  519. dev_err(hdmi->dev, "failed to enable PLL regulator: %d\n", err);
  520. return err;
  521. }
  522. /*
  523. * This assumes that the display controller will divide its parent
  524. * clock by 2 to generate the pixel clock.
  525. */
  526. err = tegra_output_setup_clock(output, hdmi->clk, pclk * 2);
  527. if (err < 0) {
  528. dev_err(hdmi->dev, "failed to setup clock: %d\n", err);
  529. return err;
  530. }
  531. err = clk_set_rate(hdmi->clk, pclk);
  532. if (err < 0)
  533. return err;
  534. err = clk_enable(hdmi->clk);
  535. if (err < 0) {
  536. dev_err(hdmi->dev, "failed to enable clock: %d\n", err);
  537. return err;
  538. }
  539. tegra_periph_reset_assert(hdmi->clk);
  540. usleep_range(1000, 2000);
  541. tegra_periph_reset_deassert(hdmi->clk);
  542. tegra_dc_writel(dc, VSYNC_H_POSITION(1),
  543. DC_DISP_DISP_TIMING_OPTIONS);
  544. tegra_dc_writel(dc, DITHER_CONTROL_DISABLE | BASE_COLOR_SIZE888,
  545. DC_DISP_DISP_COLOR_CONTROL);
  546. /* video_preamble uses h_pulse2 */
  547. pulse_start = 1 + h_sync_width + h_back_porch - 10;
  548. tegra_dc_writel(dc, H_PULSE_2_ENABLE, DC_DISP_DISP_SIGNAL_OPTIONS0);
  549. value = PULSE_MODE_NORMAL | PULSE_POLARITY_HIGH | PULSE_QUAL_VACTIVE |
  550. PULSE_LAST_END_A;
  551. tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL);
  552. value = PULSE_START(pulse_start) | PULSE_END(pulse_start + 8);
  553. tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A);
  554. value = VSYNC_WINDOW_END(0x210) | VSYNC_WINDOW_START(0x200) |
  555. VSYNC_WINDOW_ENABLE;
  556. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
  557. if (dc->pipe)
  558. value = HDMI_SRC_DISPLAYB;
  559. else
  560. value = HDMI_SRC_DISPLAYA;
  561. if ((mode->hdisplay == 720) && ((mode->vdisplay == 480) ||
  562. (mode->vdisplay == 576)))
  563. tegra_hdmi_writel(hdmi,
  564. value | ARM_VIDEO_RANGE_FULL,
  565. HDMI_NV_PDISP_INPUT_CONTROL);
  566. else
  567. tegra_hdmi_writel(hdmi,
  568. value | ARM_VIDEO_RANGE_LIMITED,
  569. HDMI_NV_PDISP_INPUT_CONTROL);
  570. div82 = clk_get_rate(hdmi->clk) / 1000000 * 4;
  571. value = SOR_REFCLK_DIV_INT(div82 >> 2) | SOR_REFCLK_DIV_FRAC(div82);
  572. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_REFCLK);
  573. if (!hdmi->dvi) {
  574. err = tegra_hdmi_setup_audio(hdmi, pclk);
  575. if (err < 0)
  576. hdmi->dvi = true;
  577. }
  578. if (of_device_is_compatible(node, "nvidia,tegra20-hdmi")) {
  579. /*
  580. * TODO: add ELD support
  581. */
  582. }
  583. rekey = HDMI_REKEY_DEFAULT;
  584. value = HDMI_CTRL_REKEY(rekey);
  585. value |= HDMI_CTRL_MAX_AC_PACKET((h_sync_width + h_back_porch +
  586. h_front_porch - rekey - 18) / 32);
  587. if (!hdmi->dvi)
  588. value |= HDMI_CTRL_ENABLE;
  589. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_CTRL);
  590. if (hdmi->dvi)
  591. tegra_hdmi_writel(hdmi, 0x0,
  592. HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  593. else
  594. tegra_hdmi_writel(hdmi, GENERIC_CTRL_AUDIO,
  595. HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  596. tegra_hdmi_setup_avi_infoframe(hdmi, mode);
  597. tegra_hdmi_setup_audio_infoframe(hdmi);
  598. tegra_hdmi_setup_stereo_infoframe(hdmi);
  599. /* TMDS CONFIG */
  600. if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
  601. num_tmds = ARRAY_SIZE(tegra3_tmds_config);
  602. tmds = tegra3_tmds_config;
  603. } else {
  604. num_tmds = ARRAY_SIZE(tegra2_tmds_config);
  605. tmds = tegra2_tmds_config;
  606. }
  607. for (i = 0; i < num_tmds; i++) {
  608. if (pclk <= tmds[i].pclk) {
  609. tegra_hdmi_setup_tmds(hdmi, &tmds[i]);
  610. break;
  611. }
  612. }
  613. tegra_hdmi_writel(hdmi,
  614. SOR_SEQ_CTL_PU_PC(0) |
  615. SOR_SEQ_PU_PC_ALT(0) |
  616. SOR_SEQ_PD_PC(8) |
  617. SOR_SEQ_PD_PC_ALT(8),
  618. HDMI_NV_PDISP_SOR_SEQ_CTL);
  619. value = SOR_SEQ_INST_WAIT_TIME(1) |
  620. SOR_SEQ_INST_WAIT_UNITS_VSYNC |
  621. SOR_SEQ_INST_HALT |
  622. SOR_SEQ_INST_PIN_A_LOW |
  623. SOR_SEQ_INST_PIN_B_LOW |
  624. SOR_SEQ_INST_DRIVE_PWM_OUT_LO;
  625. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(0));
  626. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(8));
  627. value = 0x1c800;
  628. value &= ~SOR_CSTM_ROTCLK(~0);
  629. value |= SOR_CSTM_ROTCLK(2);
  630. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_CSTM);
  631. tegra_dc_writel(dc, DISP_CTRL_MODE_STOP, DC_CMD_DISPLAY_COMMAND);
  632. tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
  633. tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
  634. /* start SOR */
  635. tegra_hdmi_writel(hdmi,
  636. SOR_PWR_NORMAL_STATE_PU |
  637. SOR_PWR_NORMAL_START_NORMAL |
  638. SOR_PWR_SAFE_STATE_PD |
  639. SOR_PWR_SETTING_NEW_TRIGGER,
  640. HDMI_NV_PDISP_SOR_PWR);
  641. tegra_hdmi_writel(hdmi,
  642. SOR_PWR_NORMAL_STATE_PU |
  643. SOR_PWR_NORMAL_START_NORMAL |
  644. SOR_PWR_SAFE_STATE_PD |
  645. SOR_PWR_SETTING_NEW_DONE,
  646. HDMI_NV_PDISP_SOR_PWR);
  647. do {
  648. BUG_ON(--retries < 0);
  649. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PWR);
  650. } while (value & SOR_PWR_SETTING_NEW_PENDING);
  651. value = SOR_STATE_ASY_CRCMODE_COMPLETE |
  652. SOR_STATE_ASY_OWNER_HEAD0 |
  653. SOR_STATE_ASY_SUBOWNER_BOTH |
  654. SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A |
  655. SOR_STATE_ASY_DEPOL_POS;
  656. /* setup sync polarities */
  657. if (mode->flags & DRM_MODE_FLAG_PHSYNC)
  658. value |= SOR_STATE_ASY_HSYNCPOL_POS;
  659. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  660. value |= SOR_STATE_ASY_HSYNCPOL_NEG;
  661. if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  662. value |= SOR_STATE_ASY_VSYNCPOL_POS;
  663. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  664. value |= SOR_STATE_ASY_VSYNCPOL_NEG;
  665. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE2);
  666. value = SOR_STATE_ASY_HEAD_OPMODE_AWAKE | SOR_STATE_ASY_ORMODE_NORMAL;
  667. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE1);
  668. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
  669. tegra_hdmi_writel(hdmi, SOR_STATE_UPDATE, HDMI_NV_PDISP_SOR_STATE0);
  670. tegra_hdmi_writel(hdmi, value | SOR_STATE_ATTACHED,
  671. HDMI_NV_PDISP_SOR_STATE1);
  672. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
  673. tegra_dc_writel(dc, HDMI_ENABLE, DC_DISP_DISP_WIN_OPTIONS);
  674. value = PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
  675. PW4_ENABLE | PM0_ENABLE | PM1_ENABLE;
  676. tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
  677. value = DISP_CTRL_MODE_C_DISPLAY;
  678. tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
  679. tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
  680. tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
  681. /* TODO: add HDCP support */
  682. return 0;
  683. }
  684. static int tegra_output_hdmi_disable(struct tegra_output *output)
  685. {
  686. struct tegra_hdmi *hdmi = to_hdmi(output);
  687. tegra_periph_reset_assert(hdmi->clk);
  688. clk_disable(hdmi->clk);
  689. regulator_disable(hdmi->pll);
  690. regulator_disable(hdmi->vdd);
  691. return 0;
  692. }
  693. static int tegra_output_hdmi_setup_clock(struct tegra_output *output,
  694. struct clk *clk, unsigned long pclk)
  695. {
  696. struct tegra_hdmi *hdmi = to_hdmi(output);
  697. struct clk *base;
  698. int err;
  699. err = clk_set_parent(clk, hdmi->clk_parent);
  700. if (err < 0) {
  701. dev_err(output->dev, "failed to set parent: %d\n", err);
  702. return err;
  703. }
  704. base = clk_get_parent(hdmi->clk_parent);
  705. /*
  706. * This assumes that the parent clock is pll_d_out0 or pll_d2_out
  707. * respectively, each of which divides the base pll_d by 2.
  708. */
  709. err = clk_set_rate(base, pclk * 2);
  710. if (err < 0)
  711. dev_err(output->dev,
  712. "failed to set base clock rate to %lu Hz\n",
  713. pclk * 2);
  714. return 0;
  715. }
  716. static int tegra_output_hdmi_check_mode(struct tegra_output *output,
  717. struct drm_display_mode *mode,
  718. enum drm_mode_status *status)
  719. {
  720. struct tegra_hdmi *hdmi = to_hdmi(output);
  721. unsigned long pclk = mode->clock * 1000;
  722. struct clk *parent;
  723. long err;
  724. parent = clk_get_parent(hdmi->clk_parent);
  725. err = clk_round_rate(parent, pclk * 4);
  726. if (err < 0)
  727. *status = MODE_NOCLOCK;
  728. else
  729. *status = MODE_OK;
  730. return 0;
  731. }
  732. static const struct tegra_output_ops hdmi_ops = {
  733. .enable = tegra_output_hdmi_enable,
  734. .disable = tegra_output_hdmi_disable,
  735. .setup_clock = tegra_output_hdmi_setup_clock,
  736. .check_mode = tegra_output_hdmi_check_mode,
  737. };
  738. static int tegra_hdmi_show_regs(struct seq_file *s, void *data)
  739. {
  740. struct drm_info_node *node = s->private;
  741. struct tegra_hdmi *hdmi = node->info_ent->data;
  742. #define DUMP_REG(name) \
  743. seq_printf(s, "%-56s %#05x %08lx\n", #name, name, \
  744. tegra_hdmi_readl(hdmi, name))
  745. DUMP_REG(HDMI_CTXSW);
  746. DUMP_REG(HDMI_NV_PDISP_SOR_STATE0);
  747. DUMP_REG(HDMI_NV_PDISP_SOR_STATE1);
  748. DUMP_REG(HDMI_NV_PDISP_SOR_STATE2);
  749. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AN_MSB);
  750. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AN_LSB);
  751. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CN_MSB);
  752. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CN_LSB);
  753. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AKSV_MSB);
  754. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AKSV_LSB);
  755. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_BKSV_MSB);
  756. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_BKSV_LSB);
  757. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CKSV_MSB);
  758. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CKSV_LSB);
  759. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_DKSV_MSB);
  760. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_DKSV_LSB);
  761. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CTRL);
  762. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CMODE);
  763. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_MPRIME_MSB);
  764. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_MPRIME_LSB);
  765. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_MSB);
  766. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB2);
  767. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB1);
  768. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_RI);
  769. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CS_MSB);
  770. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CS_LSB);
  771. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU0);
  772. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU_RDATA0);
  773. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU1);
  774. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU2);
  775. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  776. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_STATUS);
  777. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER);
  778. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_LOW);
  779. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_HIGH);
  780. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  781. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_STATUS);
  782. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER);
  783. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_LOW);
  784. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_HIGH);
  785. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_LOW);
  786. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_HIGH);
  787. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  788. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_STATUS);
  789. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_HEADER);
  790. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_LOW);
  791. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_HIGH);
  792. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_LOW);
  793. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_HIGH);
  794. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_LOW);
  795. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_HIGH);
  796. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_LOW);
  797. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_HIGH);
  798. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_CTRL);
  799. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_LOW);
  800. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_HIGH);
  801. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
  802. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
  803. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_LOW);
  804. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_HIGH);
  805. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_LOW);
  806. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_HIGH);
  807. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_LOW);
  808. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_HIGH);
  809. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_LOW);
  810. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_HIGH);
  811. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_LOW);
  812. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_HIGH);
  813. DUMP_REG(HDMI_NV_PDISP_HDMI_CTRL);
  814. DUMP_REG(HDMI_NV_PDISP_HDMI_VSYNC_KEEPOUT);
  815. DUMP_REG(HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
  816. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_CTRL);
  817. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_STATUS);
  818. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_SUBPACK);
  819. DUMP_REG(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS1);
  820. DUMP_REG(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS2);
  821. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU0);
  822. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU1);
  823. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU1_RDATA);
  824. DUMP_REG(HDMI_NV_PDISP_HDMI_SPARE);
  825. DUMP_REG(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS1);
  826. DUMP_REG(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS2);
  827. DUMP_REG(HDMI_NV_PDISP_HDMI_HDCPRIF_ROM_CTRL);
  828. DUMP_REG(HDMI_NV_PDISP_SOR_CAP);
  829. DUMP_REG(HDMI_NV_PDISP_SOR_PWR);
  830. DUMP_REG(HDMI_NV_PDISP_SOR_TEST);
  831. DUMP_REG(HDMI_NV_PDISP_SOR_PLL0);
  832. DUMP_REG(HDMI_NV_PDISP_SOR_PLL1);
  833. DUMP_REG(HDMI_NV_PDISP_SOR_PLL2);
  834. DUMP_REG(HDMI_NV_PDISP_SOR_CSTM);
  835. DUMP_REG(HDMI_NV_PDISP_SOR_LVDS);
  836. DUMP_REG(HDMI_NV_PDISP_SOR_CRCA);
  837. DUMP_REG(HDMI_NV_PDISP_SOR_CRCB);
  838. DUMP_REG(HDMI_NV_PDISP_SOR_BLANK);
  839. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_CTL);
  840. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(0));
  841. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(1));
  842. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(2));
  843. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(3));
  844. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(4));
  845. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(5));
  846. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(6));
  847. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(7));
  848. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(8));
  849. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(9));
  850. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(10));
  851. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(11));
  852. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(12));
  853. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(13));
  854. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(14));
  855. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(15));
  856. DUMP_REG(HDMI_NV_PDISP_SOR_VCRCA0);
  857. DUMP_REG(HDMI_NV_PDISP_SOR_VCRCA1);
  858. DUMP_REG(HDMI_NV_PDISP_SOR_CCRCA0);
  859. DUMP_REG(HDMI_NV_PDISP_SOR_CCRCA1);
  860. DUMP_REG(HDMI_NV_PDISP_SOR_EDATAA0);
  861. DUMP_REG(HDMI_NV_PDISP_SOR_EDATAA1);
  862. DUMP_REG(HDMI_NV_PDISP_SOR_COUNTA0);
  863. DUMP_REG(HDMI_NV_PDISP_SOR_COUNTA1);
  864. DUMP_REG(HDMI_NV_PDISP_SOR_DEBUGA0);
  865. DUMP_REG(HDMI_NV_PDISP_SOR_DEBUGA1);
  866. DUMP_REG(HDMI_NV_PDISP_SOR_TRIG);
  867. DUMP_REG(HDMI_NV_PDISP_SOR_MSCHECK);
  868. DUMP_REG(HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
  869. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG0);
  870. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG1);
  871. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG2);
  872. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(0));
  873. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(1));
  874. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(2));
  875. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(3));
  876. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(4));
  877. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(5));
  878. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(6));
  879. DUMP_REG(HDMI_NV_PDISP_AUDIO_PULSE_WIDTH);
  880. DUMP_REG(HDMI_NV_PDISP_AUDIO_THRESHOLD);
  881. DUMP_REG(HDMI_NV_PDISP_AUDIO_CNTRL0);
  882. DUMP_REG(HDMI_NV_PDISP_AUDIO_N);
  883. DUMP_REG(HDMI_NV_PDISP_HDCPRIF_ROM_TIMING);
  884. DUMP_REG(HDMI_NV_PDISP_SOR_REFCLK);
  885. DUMP_REG(HDMI_NV_PDISP_CRC_CONTROL);
  886. DUMP_REG(HDMI_NV_PDISP_INPUT_CONTROL);
  887. DUMP_REG(HDMI_NV_PDISP_SCRATCH);
  888. DUMP_REG(HDMI_NV_PDISP_PE_CURRENT);
  889. DUMP_REG(HDMI_NV_PDISP_KEY_CTRL);
  890. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG0);
  891. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG1);
  892. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG2);
  893. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_0);
  894. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_1);
  895. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_2);
  896. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_3);
  897. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_TRIG);
  898. DUMP_REG(HDMI_NV_PDISP_KEY_SKEY_INDEX);
  899. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
  900. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_ELD_BUFWR);
  901. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_PRESENSE);
  902. #undef DUMP_REG
  903. return 0;
  904. }
  905. static struct drm_info_list debugfs_files[] = {
  906. { "regs", tegra_hdmi_show_regs, 0, NULL },
  907. };
  908. static int tegra_hdmi_debugfs_init(struct tegra_hdmi *hdmi,
  909. struct drm_minor *minor)
  910. {
  911. unsigned int i;
  912. int err;
  913. hdmi->debugfs = debugfs_create_dir("hdmi", minor->debugfs_root);
  914. if (!hdmi->debugfs)
  915. return -ENOMEM;
  916. hdmi->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
  917. GFP_KERNEL);
  918. if (!hdmi->debugfs_files) {
  919. err = -ENOMEM;
  920. goto remove;
  921. }
  922. for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
  923. hdmi->debugfs_files[i].data = hdmi;
  924. err = drm_debugfs_create_files(hdmi->debugfs_files,
  925. ARRAY_SIZE(debugfs_files),
  926. hdmi->debugfs, minor);
  927. if (err < 0)
  928. goto free;
  929. hdmi->minor = minor;
  930. return 0;
  931. free:
  932. kfree(hdmi->debugfs_files);
  933. hdmi->debugfs_files = NULL;
  934. remove:
  935. debugfs_remove(hdmi->debugfs);
  936. hdmi->debugfs = NULL;
  937. return err;
  938. }
  939. static int tegra_hdmi_debugfs_exit(struct tegra_hdmi *hdmi)
  940. {
  941. drm_debugfs_remove_files(hdmi->debugfs_files, ARRAY_SIZE(debugfs_files),
  942. hdmi->minor);
  943. hdmi->minor = NULL;
  944. kfree(hdmi->debugfs_files);
  945. hdmi->debugfs_files = NULL;
  946. debugfs_remove(hdmi->debugfs);
  947. hdmi->debugfs = NULL;
  948. return 0;
  949. }
  950. static int tegra_hdmi_drm_init(struct host1x_client *client,
  951. struct drm_device *drm)
  952. {
  953. struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
  954. int err;
  955. hdmi->output.type = TEGRA_OUTPUT_HDMI;
  956. hdmi->output.dev = client->dev;
  957. hdmi->output.ops = &hdmi_ops;
  958. err = tegra_output_init(drm, &hdmi->output);
  959. if (err < 0) {
  960. dev_err(client->dev, "output setup failed: %d\n", err);
  961. return err;
  962. }
  963. if (IS_ENABLED(CONFIG_DEBUG_FS)) {
  964. err = tegra_hdmi_debugfs_init(hdmi, drm->primary);
  965. if (err < 0)
  966. dev_err(client->dev, "debugfs setup failed: %d\n", err);
  967. }
  968. return 0;
  969. }
  970. static int tegra_hdmi_drm_exit(struct host1x_client *client)
  971. {
  972. struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
  973. int err;
  974. if (IS_ENABLED(CONFIG_DEBUG_FS)) {
  975. err = tegra_hdmi_debugfs_exit(hdmi);
  976. if (err < 0)
  977. dev_err(client->dev, "debugfs cleanup failed: %d\n",
  978. err);
  979. }
  980. err = tegra_output_disable(&hdmi->output);
  981. if (err < 0) {
  982. dev_err(client->dev, "output failed to disable: %d\n", err);
  983. return err;
  984. }
  985. err = tegra_output_exit(&hdmi->output);
  986. if (err < 0) {
  987. dev_err(client->dev, "output cleanup failed: %d\n", err);
  988. return err;
  989. }
  990. return 0;
  991. }
  992. static const struct host1x_client_ops hdmi_client_ops = {
  993. .drm_init = tegra_hdmi_drm_init,
  994. .drm_exit = tegra_hdmi_drm_exit,
  995. };
  996. static int tegra_hdmi_probe(struct platform_device *pdev)
  997. {
  998. struct host1x *host1x = dev_get_drvdata(pdev->dev.parent);
  999. struct tegra_hdmi *hdmi;
  1000. struct resource *regs;
  1001. int err;
  1002. hdmi = devm_kzalloc(&pdev->dev, sizeof(*hdmi), GFP_KERNEL);
  1003. if (!hdmi)
  1004. return -ENOMEM;
  1005. hdmi->dev = &pdev->dev;
  1006. hdmi->audio_source = AUTO;
  1007. hdmi->audio_freq = 44100;
  1008. hdmi->stereo = false;
  1009. hdmi->dvi = false;
  1010. hdmi->clk = devm_clk_get(&pdev->dev, NULL);
  1011. if (IS_ERR(hdmi->clk)) {
  1012. dev_err(&pdev->dev, "failed to get clock\n");
  1013. return PTR_ERR(hdmi->clk);
  1014. }
  1015. err = clk_prepare(hdmi->clk);
  1016. if (err < 0)
  1017. return err;
  1018. hdmi->clk_parent = devm_clk_get(&pdev->dev, "parent");
  1019. if (IS_ERR(hdmi->clk_parent))
  1020. return PTR_ERR(hdmi->clk_parent);
  1021. err = clk_prepare(hdmi->clk_parent);
  1022. if (err < 0)
  1023. return err;
  1024. err = clk_set_parent(hdmi->clk, hdmi->clk_parent);
  1025. if (err < 0) {
  1026. dev_err(&pdev->dev, "failed to setup clocks: %d\n", err);
  1027. return err;
  1028. }
  1029. hdmi->vdd = devm_regulator_get(&pdev->dev, "vdd");
  1030. if (IS_ERR(hdmi->vdd)) {
  1031. dev_err(&pdev->dev, "failed to get VDD regulator\n");
  1032. return PTR_ERR(hdmi->vdd);
  1033. }
  1034. hdmi->pll = devm_regulator_get(&pdev->dev, "pll");
  1035. if (IS_ERR(hdmi->pll)) {
  1036. dev_err(&pdev->dev, "failed to get PLL regulator\n");
  1037. return PTR_ERR(hdmi->pll);
  1038. }
  1039. hdmi->output.dev = &pdev->dev;
  1040. err = tegra_output_parse_dt(&hdmi->output);
  1041. if (err < 0)
  1042. return err;
  1043. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1044. if (!regs)
  1045. return -ENXIO;
  1046. hdmi->regs = devm_request_and_ioremap(&pdev->dev, regs);
  1047. if (!hdmi->regs)
  1048. return -EADDRNOTAVAIL;
  1049. err = platform_get_irq(pdev, 0);
  1050. if (err < 0)
  1051. return err;
  1052. hdmi->irq = err;
  1053. hdmi->client.ops = &hdmi_client_ops;
  1054. INIT_LIST_HEAD(&hdmi->client.list);
  1055. hdmi->client.dev = &pdev->dev;
  1056. err = host1x_register_client(host1x, &hdmi->client);
  1057. if (err < 0) {
  1058. dev_err(&pdev->dev, "failed to register host1x client: %d\n",
  1059. err);
  1060. return err;
  1061. }
  1062. platform_set_drvdata(pdev, hdmi);
  1063. return 0;
  1064. }
  1065. static int tegra_hdmi_remove(struct platform_device *pdev)
  1066. {
  1067. struct host1x *host1x = dev_get_drvdata(pdev->dev.parent);
  1068. struct tegra_hdmi *hdmi = platform_get_drvdata(pdev);
  1069. int err;
  1070. err = host1x_unregister_client(host1x, &hdmi->client);
  1071. if (err < 0) {
  1072. dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
  1073. err);
  1074. return err;
  1075. }
  1076. clk_unprepare(hdmi->clk_parent);
  1077. clk_unprepare(hdmi->clk);
  1078. return 0;
  1079. }
  1080. static struct of_device_id tegra_hdmi_of_match[] = {
  1081. { .compatible = "nvidia,tegra30-hdmi", },
  1082. { .compatible = "nvidia,tegra20-hdmi", },
  1083. { },
  1084. };
  1085. struct platform_driver tegra_hdmi_driver = {
  1086. .driver = {
  1087. .name = "tegra-hdmi",
  1088. .owner = THIS_MODULE,
  1089. .of_match_table = tegra_hdmi_of_match,
  1090. },
  1091. .probe = tegra_hdmi_probe,
  1092. .remove = tegra_hdmi_remove,
  1093. };