pci.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303
  1. /*
  2. * Copyright (c) 2008 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/nl80211.h>
  17. #include <linux/pci.h>
  18. #include "ath9k.h"
  19. static struct pci_device_id ath_pci_id_table[] __devinitdata = {
  20. { PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI */
  21. { PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */
  22. { PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI */
  23. { PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI */
  24. { PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */
  25. { PCI_VDEVICE(ATHEROS, 0x002B) }, /* PCI-E */
  26. { 0 }
  27. };
  28. /* return bus cachesize in 4B word units */
  29. static void ath_pci_read_cachesize(struct ath_softc *sc, int *csz)
  30. {
  31. u8 u8tmp;
  32. pci_read_config_byte(to_pci_dev(sc->dev), PCI_CACHE_LINE_SIZE,
  33. (u8 *)&u8tmp);
  34. *csz = (int)u8tmp;
  35. /*
  36. * This check was put in to avoid "unplesant" consequences if
  37. * the bootrom has not fully initialized all PCI devices.
  38. * Sometimes the cache line size register is not set
  39. */
  40. if (*csz == 0)
  41. *csz = DEFAULT_CACHELINE >> 2; /* Use the default size */
  42. }
  43. static void ath_pci_cleanup(struct ath_softc *sc)
  44. {
  45. struct pci_dev *pdev = to_pci_dev(sc->dev);
  46. pci_iounmap(pdev, sc->mem);
  47. pci_release_region(pdev, 0);
  48. pci_disable_device(pdev);
  49. }
  50. static bool ath_pci_eeprom_read(struct ath_hw *ah, u32 off, u16 *data)
  51. {
  52. (void)REG_READ(ah, AR5416_EEPROM_OFFSET + (off << AR5416_EEPROM_S));
  53. if (!ath9k_hw_wait(ah,
  54. AR_EEPROM_STATUS_DATA,
  55. AR_EEPROM_STATUS_DATA_BUSY |
  56. AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0)) {
  57. return false;
  58. }
  59. *data = MS(REG_READ(ah, AR_EEPROM_STATUS_DATA),
  60. AR_EEPROM_STATUS_DATA_VAL);
  61. return true;
  62. }
  63. static struct ath_bus_ops ath_pci_bus_ops = {
  64. .read_cachesize = ath_pci_read_cachesize,
  65. .cleanup = ath_pci_cleanup,
  66. .eeprom_read = ath_pci_eeprom_read,
  67. };
  68. static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  69. {
  70. void __iomem *mem;
  71. struct ath_softc *sc;
  72. struct ieee80211_hw *hw;
  73. u8 csz;
  74. u32 val;
  75. int ret = 0;
  76. struct ath_hw *ah;
  77. if (pci_enable_device(pdev))
  78. return -EIO;
  79. ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  80. if (ret) {
  81. printk(KERN_ERR "ath9k: 32-bit DMA not available\n");
  82. goto bad;
  83. }
  84. ret = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  85. if (ret) {
  86. printk(KERN_ERR "ath9k: 32-bit DMA consistent "
  87. "DMA enable failed\n");
  88. goto bad;
  89. }
  90. /*
  91. * Cache line size is used to size and align various
  92. * structures used to communicate with the hardware.
  93. */
  94. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  95. if (csz == 0) {
  96. /*
  97. * Linux 2.4.18 (at least) writes the cache line size
  98. * register as a 16-bit wide register which is wrong.
  99. * We must have this setup properly for rx buffer
  100. * DMA to work so force a reasonable value here if it
  101. * comes up zero.
  102. */
  103. csz = L1_CACHE_BYTES / sizeof(u32);
  104. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  105. }
  106. /*
  107. * The default setting of latency timer yields poor results,
  108. * set it to the value used by other systems. It may be worth
  109. * tweaking this setting more.
  110. */
  111. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  112. pci_set_master(pdev);
  113. /*
  114. * Disable the RETRY_TIMEOUT register (0x41) to keep
  115. * PCI Tx retries from interfering with C3 CPU state.
  116. */
  117. pci_read_config_dword(pdev, 0x40, &val);
  118. if ((val & 0x0000ff00) != 0)
  119. pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
  120. ret = pci_request_region(pdev, 0, "ath9k");
  121. if (ret) {
  122. dev_err(&pdev->dev, "PCI memory region reserve error\n");
  123. ret = -ENODEV;
  124. goto bad;
  125. }
  126. mem = pci_iomap(pdev, 0, 0);
  127. if (!mem) {
  128. printk(KERN_ERR "PCI memory map error\n") ;
  129. ret = -EIO;
  130. goto bad1;
  131. }
  132. hw = ieee80211_alloc_hw(sizeof(struct ath_softc), &ath9k_ops);
  133. if (hw == NULL) {
  134. printk(KERN_ERR "ath_pci: no memory for ieee80211_hw\n");
  135. goto bad2;
  136. }
  137. SET_IEEE80211_DEV(hw, &pdev->dev);
  138. pci_set_drvdata(pdev, hw);
  139. sc = hw->priv;
  140. sc->hw = hw;
  141. sc->dev = &pdev->dev;
  142. sc->mem = mem;
  143. sc->bus_ops = &ath_pci_bus_ops;
  144. if (ath_attach(id->device, sc) != 0) {
  145. ret = -ENODEV;
  146. goto bad3;
  147. }
  148. /* setup interrupt service routine */
  149. if (request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath", sc)) {
  150. printk(KERN_ERR "%s: request_irq failed\n",
  151. wiphy_name(hw->wiphy));
  152. ret = -EIO;
  153. goto bad4;
  154. }
  155. sc->irq = pdev->irq;
  156. ah = sc->sc_ah;
  157. printk(KERN_INFO
  158. "%s: Atheros AR%s MAC/BB Rev:%x "
  159. "AR%s RF Rev:%x: mem=0x%lx, irq=%d\n",
  160. wiphy_name(hw->wiphy),
  161. ath_mac_bb_name(ah->hw_version.macVersion),
  162. ah->hw_version.macRev,
  163. ath_rf_name((ah->hw_version.analog5GhzRev & AR_RADIO_SREV_MAJOR)),
  164. ah->hw_version.phyRev,
  165. (unsigned long)mem, pdev->irq);
  166. return 0;
  167. bad4:
  168. ath_detach(sc);
  169. bad3:
  170. ieee80211_free_hw(hw);
  171. bad2:
  172. pci_iounmap(pdev, mem);
  173. bad1:
  174. pci_release_region(pdev, 0);
  175. bad:
  176. pci_disable_device(pdev);
  177. return ret;
  178. }
  179. static void ath_pci_remove(struct pci_dev *pdev)
  180. {
  181. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  182. struct ath_softc *sc = hw->priv;
  183. ath_cleanup(sc);
  184. }
  185. #ifdef CONFIG_PM
  186. static int ath_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  187. {
  188. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  189. struct ath_softc *sc = hw->priv;
  190. ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
  191. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  192. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
  193. cancel_delayed_work_sync(&sc->rf_kill.rfkill_poll);
  194. #endif
  195. pci_save_state(pdev);
  196. pci_disable_device(pdev);
  197. pci_set_power_state(pdev, PCI_D3hot);
  198. return 0;
  199. }
  200. static int ath_pci_resume(struct pci_dev *pdev)
  201. {
  202. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  203. struct ath_softc *sc = hw->priv;
  204. u32 val;
  205. int err;
  206. err = pci_enable_device(pdev);
  207. if (err)
  208. return err;
  209. pci_restore_state(pdev);
  210. /*
  211. * Suspend/Resume resets the PCI configuration space, so we have to
  212. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  213. * PCI Tx retries from interfering with C3 CPU state
  214. */
  215. pci_read_config_dword(pdev, 0x40, &val);
  216. if ((val & 0x0000ff00) != 0)
  217. pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
  218. /* Enable LED */
  219. ath9k_hw_cfg_output(sc->sc_ah, ATH_LED_PIN,
  220. AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
  221. ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
  222. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  223. /*
  224. * check the h/w rfkill state on resume
  225. * and start the rfkill poll timer
  226. */
  227. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
  228. queue_delayed_work(sc->hw->workqueue,
  229. &sc->rf_kill.rfkill_poll, 0);
  230. #endif
  231. return 0;
  232. }
  233. #endif /* CONFIG_PM */
  234. MODULE_DEVICE_TABLE(pci, ath_pci_id_table);
  235. static struct pci_driver ath_pci_driver = {
  236. .name = "ath9k",
  237. .id_table = ath_pci_id_table,
  238. .probe = ath_pci_probe,
  239. .remove = ath_pci_remove,
  240. #ifdef CONFIG_PM
  241. .suspend = ath_pci_suspend,
  242. .resume = ath_pci_resume,
  243. #endif /* CONFIG_PM */
  244. };
  245. int __init ath_pci_init(void)
  246. {
  247. return pci_register_driver(&ath_pci_driver);
  248. }
  249. void ath_pci_exit(void)
  250. {
  251. pci_unregister_driver(&ath_pci_driver);
  252. }