ipr.h 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562
  1. /*
  2. * ipr.h -- driver for IBM Power Linux RAID adapters
  3. *
  4. * Written By: Brian King <brking@us.ibm.com>, IBM Corporation
  5. *
  6. * Copyright (C) 2003, 2004 IBM Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. * Alan Cox <alan@redhat.com> - Removed several careless u32/dma_addr_t errors
  23. * that broke 64bit platforms.
  24. */
  25. #ifndef _IPR_H
  26. #define _IPR_H
  27. #include <linux/types.h>
  28. #include <linux/completion.h>
  29. #include <linux/libata.h>
  30. #include <linux/list.h>
  31. #include <linux/kref.h>
  32. #include <scsi/scsi.h>
  33. #include <scsi/scsi_cmnd.h>
  34. /*
  35. * Literals
  36. */
  37. #define IPR_DRIVER_VERSION "2.4.0"
  38. #define IPR_DRIVER_DATE "(April 24, 2007)"
  39. /*
  40. * IPR_MAX_CMD_PER_LUN: This defines the maximum number of outstanding
  41. * ops per device for devices not running tagged command queuing.
  42. * This can be adjusted at runtime through sysfs device attributes.
  43. */
  44. #define IPR_MAX_CMD_PER_LUN 6
  45. #define IPR_MAX_CMD_PER_ATA_LUN 1
  46. /*
  47. * IPR_NUM_BASE_CMD_BLKS: This defines the maximum number of
  48. * ops the mid-layer can send to the adapter.
  49. */
  50. #define IPR_NUM_BASE_CMD_BLKS 100
  51. #define PCI_DEVICE_ID_IBM_OBSIDIAN_E 0x0339
  52. #define PCI_DEVICE_ID_IBM_SCAMP_E 0x034A
  53. #define IPR_SUBS_DEV_ID_2780 0x0264
  54. #define IPR_SUBS_DEV_ID_5702 0x0266
  55. #define IPR_SUBS_DEV_ID_5703 0x0278
  56. #define IPR_SUBS_DEV_ID_572E 0x028D
  57. #define IPR_SUBS_DEV_ID_573E 0x02D3
  58. #define IPR_SUBS_DEV_ID_573D 0x02D4
  59. #define IPR_SUBS_DEV_ID_571A 0x02C0
  60. #define IPR_SUBS_DEV_ID_571B 0x02BE
  61. #define IPR_SUBS_DEV_ID_571E 0x02BF
  62. #define IPR_SUBS_DEV_ID_571F 0x02D5
  63. #define IPR_SUBS_DEV_ID_572A 0x02C1
  64. #define IPR_SUBS_DEV_ID_572B 0x02C2
  65. #define IPR_SUBS_DEV_ID_572F 0x02C3
  66. #define IPR_SUBS_DEV_ID_574D 0x030B
  67. #define IPR_SUBS_DEV_ID_574E 0x030A
  68. #define IPR_SUBS_DEV_ID_575B 0x030D
  69. #define IPR_SUBS_DEV_ID_575C 0x0338
  70. #define IPR_SUBS_DEV_ID_575D 0x033E
  71. #define IPR_SUBS_DEV_ID_57B3 0x033A
  72. #define IPR_SUBS_DEV_ID_57B7 0x0360
  73. #define IPR_SUBS_DEV_ID_57B8 0x02C2
  74. #define IPR_NAME "ipr"
  75. /*
  76. * Return codes
  77. */
  78. #define IPR_RC_JOB_CONTINUE 1
  79. #define IPR_RC_JOB_RETURN 2
  80. /*
  81. * IOASCs
  82. */
  83. #define IPR_IOASC_NR_INIT_CMD_REQUIRED 0x02040200
  84. #define IPR_IOASC_NR_IOA_RESET_REQUIRED 0x02048000
  85. #define IPR_IOASC_SYNC_REQUIRED 0x023f0000
  86. #define IPR_IOASC_MED_DO_NOT_REALLOC 0x03110C00
  87. #define IPR_IOASC_HW_SEL_TIMEOUT 0x04050000
  88. #define IPR_IOASC_HW_DEV_BUS_STATUS 0x04448500
  89. #define IPR_IOASC_IOASC_MASK 0xFFFFFF00
  90. #define IPR_IOASC_SCSI_STATUS_MASK 0x000000FF
  91. #define IPR_IOASC_IR_INVALID_REQ_TYPE_OR_PKT 0x05240000
  92. #define IPR_IOASC_IR_RESOURCE_HANDLE 0x05250000
  93. #define IPR_IOASC_IR_NO_CMDS_TO_2ND_IOA 0x05258100
  94. #define IPR_IOASA_IR_DUAL_IOA_DISABLED 0x052C8000
  95. #define IPR_IOASC_BUS_WAS_RESET 0x06290000
  96. #define IPR_IOASC_BUS_WAS_RESET_BY_OTHER 0x06298000
  97. #define IPR_IOASC_ABORTED_CMD_TERM_BY_HOST 0x0B5A0000
  98. #define IPR_FIRST_DRIVER_IOASC 0x10000000
  99. #define IPR_IOASC_IOA_WAS_RESET 0x10000001
  100. #define IPR_IOASC_PCI_ACCESS_ERROR 0x10000002
  101. /* Driver data flags */
  102. #define IPR_USE_LONG_TRANSOP_TIMEOUT 0x00000001
  103. #define IPR_DEFAULT_MAX_ERROR_DUMP 984
  104. #define IPR_NUM_LOG_HCAMS 2
  105. #define IPR_NUM_CFG_CHG_HCAMS 2
  106. #define IPR_NUM_HCAMS (IPR_NUM_LOG_HCAMS + IPR_NUM_CFG_CHG_HCAMS)
  107. #define IPR_MAX_NUM_TARGETS_PER_BUS 256
  108. #define IPR_MAX_NUM_LUNS_PER_TARGET 256
  109. #define IPR_MAX_NUM_VSET_LUNS_PER_TARGET 8
  110. #define IPR_VSET_BUS 0xff
  111. #define IPR_IOA_BUS 0xff
  112. #define IPR_IOA_TARGET 0xff
  113. #define IPR_IOA_LUN 0xff
  114. #define IPR_MAX_NUM_BUSES 16
  115. #define IPR_MAX_BUS_TO_SCAN IPR_MAX_NUM_BUSES
  116. #define IPR_NUM_RESET_RELOAD_RETRIES 3
  117. /* We need resources for HCAMS, IOA reset, IOA bringdown, and ERP */
  118. #define IPR_NUM_INTERNAL_CMD_BLKS (IPR_NUM_HCAMS + \
  119. ((IPR_NUM_RESET_RELOAD_RETRIES + 1) * 2) + 3)
  120. #define IPR_MAX_COMMANDS IPR_NUM_BASE_CMD_BLKS
  121. #define IPR_NUM_CMD_BLKS (IPR_NUM_BASE_CMD_BLKS + \
  122. IPR_NUM_INTERNAL_CMD_BLKS)
  123. #define IPR_MAX_PHYSICAL_DEVS 192
  124. #define IPR_MAX_SGLIST 64
  125. #define IPR_IOA_MAX_SECTORS 32767
  126. #define IPR_VSET_MAX_SECTORS 512
  127. #define IPR_MAX_CDB_LEN 16
  128. #define IPR_DEFAULT_BUS_WIDTH 16
  129. #define IPR_80MBs_SCSI_RATE ((80 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  130. #define IPR_U160_SCSI_RATE ((160 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  131. #define IPR_U320_SCSI_RATE ((320 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  132. #define IPR_MAX_SCSI_RATE(width) ((320 * 10) / ((width) / 8))
  133. #define IPR_IOA_RES_HANDLE 0xffffffff
  134. #define IPR_INVALID_RES_HANDLE 0
  135. #define IPR_IOA_RES_ADDR 0x00ffffff
  136. /*
  137. * Adapter Commands
  138. */
  139. #define IPR_QUERY_RSRC_STATE 0xC2
  140. #define IPR_RESET_DEVICE 0xC3
  141. #define IPR_RESET_TYPE_SELECT 0x80
  142. #define IPR_LUN_RESET 0x40
  143. #define IPR_TARGET_RESET 0x20
  144. #define IPR_BUS_RESET 0x10
  145. #define IPR_ATA_PHY_RESET 0x80
  146. #define IPR_ID_HOST_RR_Q 0xC4
  147. #define IPR_QUERY_IOA_CONFIG 0xC5
  148. #define IPR_CANCEL_ALL_REQUESTS 0xCE
  149. #define IPR_HOST_CONTROLLED_ASYNC 0xCF
  150. #define IPR_HCAM_CDB_OP_CODE_CONFIG_CHANGE 0x01
  151. #define IPR_HCAM_CDB_OP_CODE_LOG_DATA 0x02
  152. #define IPR_SET_SUPPORTED_DEVICES 0xFB
  153. #define IPR_IOA_SHUTDOWN 0xF7
  154. #define IPR_WR_BUF_DOWNLOAD_AND_SAVE 0x05
  155. /*
  156. * Timeouts
  157. */
  158. #define IPR_SHUTDOWN_TIMEOUT (ipr_fastfail ? 60 * HZ : 10 * 60 * HZ)
  159. #define IPR_VSET_RW_TIMEOUT (ipr_fastfail ? 30 * HZ : 2 * 60 * HZ)
  160. #define IPR_ABBREV_SHUTDOWN_TIMEOUT (10 * HZ)
  161. #define IPR_DUAL_IOA_ABBR_SHUTDOWN_TO (2 * 60 * HZ)
  162. #define IPR_DEVICE_RESET_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  163. #define IPR_CANCEL_ALL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  164. #define IPR_ABORT_TASK_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  165. #define IPR_INTERNAL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  166. #define IPR_WRITE_BUFFER_TIMEOUT (10 * 60 * HZ)
  167. #define IPR_SET_SUP_DEVICE_TIMEOUT (2 * 60 * HZ)
  168. #define IPR_REQUEST_SENSE_TIMEOUT (10 * HZ)
  169. #define IPR_OPERATIONAL_TIMEOUT (5 * 60)
  170. #define IPR_LONG_OPERATIONAL_TIMEOUT (12 * 60)
  171. #define IPR_WAIT_FOR_RESET_TIMEOUT (2 * HZ)
  172. #define IPR_CHECK_FOR_RESET_TIMEOUT (HZ / 10)
  173. #define IPR_WAIT_FOR_BIST_TIMEOUT (2 * HZ)
  174. #define IPR_DUMP_TIMEOUT (15 * HZ)
  175. /*
  176. * SCSI Literals
  177. */
  178. #define IPR_VENDOR_ID_LEN 8
  179. #define IPR_PROD_ID_LEN 16
  180. #define IPR_SERIAL_NUM_LEN 8
  181. /*
  182. * Hardware literals
  183. */
  184. #define IPR_FMT2_MBX_ADDR_MASK 0x0fffffff
  185. #define IPR_FMT2_MBX_BAR_SEL_MASK 0xf0000000
  186. #define IPR_FMT2_MKR_BAR_SEL_SHIFT 28
  187. #define IPR_GET_FMT2_BAR_SEL(mbx) \
  188. (((mbx) & IPR_FMT2_MBX_BAR_SEL_MASK) >> IPR_FMT2_MKR_BAR_SEL_SHIFT)
  189. #define IPR_SDT_FMT2_BAR0_SEL 0x0
  190. #define IPR_SDT_FMT2_BAR1_SEL 0x1
  191. #define IPR_SDT_FMT2_BAR2_SEL 0x2
  192. #define IPR_SDT_FMT2_BAR3_SEL 0x3
  193. #define IPR_SDT_FMT2_BAR4_SEL 0x4
  194. #define IPR_SDT_FMT2_BAR5_SEL 0x5
  195. #define IPR_SDT_FMT2_EXP_ROM_SEL 0x8
  196. #define IPR_FMT2_SDT_READY_TO_USE 0xC4D4E3F2
  197. #define IPR_DOORBELL 0x82800000
  198. #define IPR_RUNTIME_RESET 0x40000000
  199. #define IPR_PCII_IOA_TRANS_TO_OPER (0x80000000 >> 0)
  200. #define IPR_PCII_IOARCB_XFER_FAILED (0x80000000 >> 3)
  201. #define IPR_PCII_IOA_UNIT_CHECKED (0x80000000 >> 4)
  202. #define IPR_PCII_NO_HOST_RRQ (0x80000000 >> 5)
  203. #define IPR_PCII_CRITICAL_OPERATION (0x80000000 >> 6)
  204. #define IPR_PCII_IO_DEBUG_ACKNOWLEDGE (0x80000000 >> 7)
  205. #define IPR_PCII_IOARRIN_LOST (0x80000000 >> 27)
  206. #define IPR_PCII_MMIO_ERROR (0x80000000 >> 28)
  207. #define IPR_PCII_PROC_ERR_STATE (0x80000000 >> 29)
  208. #define IPR_PCII_HRRQ_UPDATED (0x80000000 >> 30)
  209. #define IPR_PCII_CORE_ISSUED_RST_REQ (0x80000000 >> 31)
  210. #define IPR_PCII_ERROR_INTERRUPTS \
  211. (IPR_PCII_IOARCB_XFER_FAILED | IPR_PCII_IOA_UNIT_CHECKED | \
  212. IPR_PCII_NO_HOST_RRQ | IPR_PCII_IOARRIN_LOST | IPR_PCII_MMIO_ERROR)
  213. #define IPR_PCII_OPER_INTERRUPTS \
  214. (IPR_PCII_ERROR_INTERRUPTS | IPR_PCII_HRRQ_UPDATED | IPR_PCII_IOA_TRANS_TO_OPER)
  215. #define IPR_UPROCI_RESET_ALERT (0x80000000 >> 7)
  216. #define IPR_UPROCI_IO_DEBUG_ALERT (0x80000000 >> 9)
  217. #define IPR_LDUMP_MAX_LONG_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  218. #define IPR_LDUMP_MAX_SHORT_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  219. /*
  220. * Dump literals
  221. */
  222. #define IPR_MAX_IOA_DUMP_SIZE (4 * 1024 * 1024)
  223. #define IPR_NUM_SDT_ENTRIES 511
  224. #define IPR_MAX_NUM_DUMP_PAGES ((IPR_MAX_IOA_DUMP_SIZE / PAGE_SIZE) + 1)
  225. /*
  226. * Misc literals
  227. */
  228. #define IPR_NUM_IOADL_ENTRIES IPR_MAX_SGLIST
  229. /*
  230. * Adapter interface types
  231. */
  232. struct ipr_res_addr {
  233. u8 reserved;
  234. u8 bus;
  235. u8 target;
  236. u8 lun;
  237. #define IPR_GET_PHYS_LOC(res_addr) \
  238. (((res_addr).bus << 16) | ((res_addr).target << 8) | (res_addr).lun)
  239. }__attribute__((packed, aligned (4)));
  240. struct ipr_std_inq_vpids {
  241. u8 vendor_id[IPR_VENDOR_ID_LEN];
  242. u8 product_id[IPR_PROD_ID_LEN];
  243. }__attribute__((packed));
  244. struct ipr_vpd {
  245. struct ipr_std_inq_vpids vpids;
  246. u8 sn[IPR_SERIAL_NUM_LEN];
  247. }__attribute__((packed));
  248. struct ipr_ext_vpd {
  249. struct ipr_vpd vpd;
  250. __be32 wwid[2];
  251. }__attribute__((packed));
  252. struct ipr_std_inq_data {
  253. u8 peri_qual_dev_type;
  254. #define IPR_STD_INQ_PERI_QUAL(peri) ((peri) >> 5)
  255. #define IPR_STD_INQ_PERI_DEV_TYPE(peri) ((peri) & 0x1F)
  256. u8 removeable_medium_rsvd;
  257. #define IPR_STD_INQ_REMOVEABLE_MEDIUM 0x80
  258. #define IPR_IS_DASD_DEVICE(std_inq) \
  259. ((IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_DISK) && \
  260. !(((std_inq).removeable_medium_rsvd) & IPR_STD_INQ_REMOVEABLE_MEDIUM))
  261. #define IPR_IS_SES_DEVICE(std_inq) \
  262. (IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_ENCLOSURE)
  263. u8 version;
  264. u8 aen_naca_fmt;
  265. u8 additional_len;
  266. u8 sccs_rsvd;
  267. u8 bq_enc_multi;
  268. u8 sync_cmdq_flags;
  269. struct ipr_std_inq_vpids vpids;
  270. u8 ros_rsvd_ram_rsvd[4];
  271. u8 serial_num[IPR_SERIAL_NUM_LEN];
  272. }__attribute__ ((packed));
  273. struct ipr_config_table_entry {
  274. u8 proto;
  275. #define IPR_PROTO_SATA 0x02
  276. #define IPR_PROTO_SATA_ATAPI 0x03
  277. #define IPR_PROTO_SAS_STP 0x06
  278. #define IPR_PROTO_SAS_STP_ATAPI 0x07
  279. u8 array_id;
  280. u8 flags;
  281. #define IPR_IS_IOA_RESOURCE 0x80
  282. #define IPR_IS_ARRAY_MEMBER 0x20
  283. #define IPR_IS_HOT_SPARE 0x10
  284. u8 rsvd_subtype;
  285. #define IPR_RES_SUBTYPE(res) (((res)->cfgte.rsvd_subtype) & 0x0f)
  286. #define IPR_SUBTYPE_AF_DASD 0
  287. #define IPR_SUBTYPE_GENERIC_SCSI 1
  288. #define IPR_SUBTYPE_VOLUME_SET 2
  289. #define IPR_SUBTYPE_GENERIC_ATA 4
  290. #define IPR_QUEUEING_MODEL(res) ((((res)->cfgte.flags) & 0x70) >> 4)
  291. #define IPR_QUEUE_FROZEN_MODEL 0
  292. #define IPR_QUEUE_NACA_MODEL 1
  293. struct ipr_res_addr res_addr;
  294. __be32 res_handle;
  295. __be32 reserved4[2];
  296. struct ipr_std_inq_data std_inq_data;
  297. }__attribute__ ((packed, aligned (4)));
  298. struct ipr_config_table_hdr {
  299. u8 num_entries;
  300. u8 flags;
  301. #define IPR_UCODE_DOWNLOAD_REQ 0x10
  302. __be16 reserved;
  303. }__attribute__((packed, aligned (4)));
  304. struct ipr_config_table {
  305. struct ipr_config_table_hdr hdr;
  306. struct ipr_config_table_entry dev[IPR_MAX_PHYSICAL_DEVS];
  307. }__attribute__((packed, aligned (4)));
  308. struct ipr_hostrcb_cfg_ch_not {
  309. struct ipr_config_table_entry cfgte;
  310. u8 reserved[936];
  311. }__attribute__((packed, aligned (4)));
  312. struct ipr_supported_device {
  313. __be16 data_length;
  314. u8 reserved;
  315. u8 num_records;
  316. struct ipr_std_inq_vpids vpids;
  317. u8 reserved2[16];
  318. }__attribute__((packed, aligned (4)));
  319. /* Command packet structure */
  320. struct ipr_cmd_pkt {
  321. __be16 reserved; /* Reserved by IOA */
  322. u8 request_type;
  323. #define IPR_RQTYPE_SCSICDB 0x00
  324. #define IPR_RQTYPE_IOACMD 0x01
  325. #define IPR_RQTYPE_HCAM 0x02
  326. #define IPR_RQTYPE_ATA_PASSTHRU 0x04
  327. u8 luntar_luntrn;
  328. u8 flags_hi;
  329. #define IPR_FLAGS_HI_WRITE_NOT_READ 0x80
  330. #define IPR_FLAGS_HI_NO_ULEN_CHK 0x20
  331. #define IPR_FLAGS_HI_SYNC_OVERRIDE 0x10
  332. #define IPR_FLAGS_HI_SYNC_COMPLETE 0x08
  333. #define IPR_FLAGS_HI_NO_LINK_DESC 0x04
  334. u8 flags_lo;
  335. #define IPR_FLAGS_LO_ALIGNED_BFR 0x20
  336. #define IPR_FLAGS_LO_DELAY_AFTER_RST 0x10
  337. #define IPR_FLAGS_LO_UNTAGGED_TASK 0x00
  338. #define IPR_FLAGS_LO_SIMPLE_TASK 0x02
  339. #define IPR_FLAGS_LO_ORDERED_TASK 0x04
  340. #define IPR_FLAGS_LO_HEAD_OF_Q_TASK 0x06
  341. #define IPR_FLAGS_LO_ACA_TASK 0x08
  342. u8 cdb[16];
  343. __be16 timeout;
  344. }__attribute__ ((packed, aligned(4)));
  345. struct ipr_ioarcb_ata_regs {
  346. u8 flags;
  347. #define IPR_ATA_FLAG_PACKET_CMD 0x80
  348. #define IPR_ATA_FLAG_XFER_TYPE_DMA 0x40
  349. #define IPR_ATA_FLAG_STATUS_ON_GOOD_COMPLETION 0x20
  350. u8 reserved[3];
  351. __be16 data;
  352. u8 feature;
  353. u8 nsect;
  354. u8 lbal;
  355. u8 lbam;
  356. u8 lbah;
  357. u8 device;
  358. u8 command;
  359. u8 reserved2[3];
  360. u8 hob_feature;
  361. u8 hob_nsect;
  362. u8 hob_lbal;
  363. u8 hob_lbam;
  364. u8 hob_lbah;
  365. u8 ctl;
  366. }__attribute__ ((packed, aligned(4)));
  367. struct ipr_ioadl_desc {
  368. __be32 flags_and_data_len;
  369. #define IPR_IOADL_FLAGS_MASK 0xff000000
  370. #define IPR_IOADL_GET_FLAGS(x) (be32_to_cpu(x) & IPR_IOADL_FLAGS_MASK)
  371. #define IPR_IOADL_DATA_LEN_MASK 0x00ffffff
  372. #define IPR_IOADL_GET_DATA_LEN(x) (be32_to_cpu(x) & IPR_IOADL_DATA_LEN_MASK)
  373. #define IPR_IOADL_FLAGS_READ 0x48000000
  374. #define IPR_IOADL_FLAGS_READ_LAST 0x49000000
  375. #define IPR_IOADL_FLAGS_WRITE 0x68000000
  376. #define IPR_IOADL_FLAGS_WRITE_LAST 0x69000000
  377. #define IPR_IOADL_FLAGS_LAST 0x01000000
  378. __be32 address;
  379. }__attribute__((packed, aligned (8)));
  380. struct ipr_ioarcb_add_data {
  381. union {
  382. struct ipr_ioarcb_ata_regs regs;
  383. struct ipr_ioadl_desc ioadl[5];
  384. __be32 add_cmd_parms[10];
  385. }u;
  386. }__attribute__ ((packed, aligned(4)));
  387. /* IOA Request Control Block 128 bytes */
  388. struct ipr_ioarcb {
  389. __be32 ioarcb_host_pci_addr;
  390. __be32 reserved;
  391. __be32 res_handle;
  392. __be32 host_response_handle;
  393. __be32 reserved1;
  394. __be32 reserved2;
  395. __be32 reserved3;
  396. __be32 write_data_transfer_length;
  397. __be32 read_data_transfer_length;
  398. __be32 write_ioadl_addr;
  399. __be32 write_ioadl_len;
  400. __be32 read_ioadl_addr;
  401. __be32 read_ioadl_len;
  402. __be32 ioasa_host_pci_addr;
  403. __be16 ioasa_len;
  404. __be16 reserved4;
  405. struct ipr_cmd_pkt cmd_pkt;
  406. __be32 add_cmd_parms_len;
  407. struct ipr_ioarcb_add_data add_data;
  408. }__attribute__((packed, aligned (4)));
  409. struct ipr_ioasa_vset {
  410. __be32 failing_lba_hi;
  411. __be32 failing_lba_lo;
  412. __be32 reserved;
  413. }__attribute__((packed, aligned (4)));
  414. struct ipr_ioasa_af_dasd {
  415. __be32 failing_lba;
  416. __be32 reserved[2];
  417. }__attribute__((packed, aligned (4)));
  418. struct ipr_ioasa_gpdd {
  419. u8 end_state;
  420. u8 bus_phase;
  421. __be16 reserved;
  422. __be32 ioa_data[2];
  423. }__attribute__((packed, aligned (4)));
  424. struct ipr_ioasa_gata {
  425. u8 error;
  426. u8 nsect; /* Interrupt reason */
  427. u8 lbal;
  428. u8 lbam;
  429. u8 lbah;
  430. u8 device;
  431. u8 status;
  432. u8 alt_status; /* ATA CTL */
  433. u8 hob_nsect;
  434. u8 hob_lbal;
  435. u8 hob_lbam;
  436. u8 hob_lbah;
  437. }__attribute__((packed, aligned (4)));
  438. struct ipr_auto_sense {
  439. __be16 auto_sense_len;
  440. __be16 ioa_data_len;
  441. __be32 data[SCSI_SENSE_BUFFERSIZE/sizeof(__be32)];
  442. };
  443. struct ipr_ioasa {
  444. __be32 ioasc;
  445. #define IPR_IOASC_SENSE_KEY(ioasc) ((ioasc) >> 24)
  446. #define IPR_IOASC_SENSE_CODE(ioasc) (((ioasc) & 0x00ff0000) >> 16)
  447. #define IPR_IOASC_SENSE_QUAL(ioasc) (((ioasc) & 0x0000ff00) >> 8)
  448. #define IPR_IOASC_SENSE_STATUS(ioasc) ((ioasc) & 0x000000ff)
  449. __be16 ret_stat_len; /* Length of the returned IOASA */
  450. __be16 avail_stat_len; /* Total Length of status available. */
  451. __be32 residual_data_len; /* number of bytes in the host data */
  452. /* buffers that were not used by the IOARCB command. */
  453. __be32 ilid;
  454. #define IPR_NO_ILID 0
  455. #define IPR_DRIVER_ILID 0xffffffff
  456. __be32 fd_ioasc;
  457. __be32 fd_phys_locator;
  458. __be32 fd_res_handle;
  459. __be32 ioasc_specific; /* status code specific field */
  460. #define IPR_ADDITIONAL_STATUS_FMT 0x80000000
  461. #define IPR_AUTOSENSE_VALID 0x40000000
  462. #define IPR_ATA_DEVICE_WAS_RESET 0x20000000
  463. #define IPR_IOASC_SPECIFIC_MASK 0x00ffffff
  464. #define IPR_FIELD_POINTER_VALID (0x80000000 >> 8)
  465. #define IPR_FIELD_POINTER_MASK 0x0000ffff
  466. union {
  467. struct ipr_ioasa_vset vset;
  468. struct ipr_ioasa_af_dasd dasd;
  469. struct ipr_ioasa_gpdd gpdd;
  470. struct ipr_ioasa_gata gata;
  471. } u;
  472. struct ipr_auto_sense auto_sense;
  473. }__attribute__((packed, aligned (4)));
  474. struct ipr_mode_parm_hdr {
  475. u8 length;
  476. u8 medium_type;
  477. u8 device_spec_parms;
  478. u8 block_desc_len;
  479. }__attribute__((packed));
  480. struct ipr_mode_pages {
  481. struct ipr_mode_parm_hdr hdr;
  482. u8 data[255 - sizeof(struct ipr_mode_parm_hdr)];
  483. }__attribute__((packed));
  484. struct ipr_mode_page_hdr {
  485. u8 ps_page_code;
  486. #define IPR_MODE_PAGE_PS 0x80
  487. #define IPR_GET_MODE_PAGE_CODE(hdr) ((hdr)->ps_page_code & 0x3F)
  488. u8 page_length;
  489. }__attribute__ ((packed));
  490. struct ipr_dev_bus_entry {
  491. struct ipr_res_addr res_addr;
  492. u8 flags;
  493. #define IPR_SCSI_ATTR_ENABLE_QAS 0x80
  494. #define IPR_SCSI_ATTR_DISABLE_QAS 0x40
  495. #define IPR_SCSI_ATTR_QAS_MASK 0xC0
  496. #define IPR_SCSI_ATTR_ENABLE_TM 0x20
  497. #define IPR_SCSI_ATTR_NO_TERM_PWR 0x10
  498. #define IPR_SCSI_ATTR_TM_SUPPORTED 0x08
  499. #define IPR_SCSI_ATTR_LVD_TO_SE_NOT_ALLOWED 0x04
  500. u8 scsi_id;
  501. u8 bus_width;
  502. u8 extended_reset_delay;
  503. #define IPR_EXTENDED_RESET_DELAY 7
  504. __be32 max_xfer_rate;
  505. u8 spinup_delay;
  506. u8 reserved3;
  507. __be16 reserved4;
  508. }__attribute__((packed, aligned (4)));
  509. struct ipr_mode_page28 {
  510. struct ipr_mode_page_hdr hdr;
  511. u8 num_entries;
  512. u8 entry_length;
  513. struct ipr_dev_bus_entry bus[0];
  514. }__attribute__((packed));
  515. struct ipr_mode_page24 {
  516. struct ipr_mode_page_hdr hdr;
  517. u8 flags;
  518. #define IPR_ENABLE_DUAL_IOA_AF 0x80
  519. }__attribute__((packed));
  520. struct ipr_ioa_vpd {
  521. struct ipr_std_inq_data std_inq_data;
  522. u8 ascii_part_num[12];
  523. u8 reserved[40];
  524. u8 ascii_plant_code[4];
  525. }__attribute__((packed));
  526. struct ipr_inquiry_page3 {
  527. u8 peri_qual_dev_type;
  528. u8 page_code;
  529. u8 reserved1;
  530. u8 page_length;
  531. u8 ascii_len;
  532. u8 reserved2[3];
  533. u8 load_id[4];
  534. u8 major_release;
  535. u8 card_type;
  536. u8 minor_release[2];
  537. u8 ptf_number[4];
  538. u8 patch_number[4];
  539. }__attribute__((packed));
  540. struct ipr_inquiry_cap {
  541. u8 peri_qual_dev_type;
  542. u8 page_code;
  543. u8 reserved1;
  544. u8 page_length;
  545. u8 ascii_len;
  546. u8 reserved2;
  547. u8 sis_version[2];
  548. u8 cap;
  549. #define IPR_CAP_DUAL_IOA_RAID 0x80
  550. u8 reserved3[15];
  551. }__attribute__((packed));
  552. #define IPR_INQUIRY_PAGE0_ENTRIES 20
  553. struct ipr_inquiry_page0 {
  554. u8 peri_qual_dev_type;
  555. u8 page_code;
  556. u8 reserved1;
  557. u8 len;
  558. u8 page[IPR_INQUIRY_PAGE0_ENTRIES];
  559. }__attribute__((packed));
  560. struct ipr_hostrcb_device_data_entry {
  561. struct ipr_vpd vpd;
  562. struct ipr_res_addr dev_res_addr;
  563. struct ipr_vpd new_vpd;
  564. struct ipr_vpd ioa_last_with_dev_vpd;
  565. struct ipr_vpd cfc_last_with_dev_vpd;
  566. __be32 ioa_data[5];
  567. }__attribute__((packed, aligned (4)));
  568. struct ipr_hostrcb_device_data_entry_enhanced {
  569. struct ipr_ext_vpd vpd;
  570. u8 ccin[4];
  571. struct ipr_res_addr dev_res_addr;
  572. struct ipr_ext_vpd new_vpd;
  573. u8 new_ccin[4];
  574. struct ipr_ext_vpd ioa_last_with_dev_vpd;
  575. struct ipr_ext_vpd cfc_last_with_dev_vpd;
  576. }__attribute__((packed, aligned (4)));
  577. struct ipr_hostrcb_array_data_entry {
  578. struct ipr_vpd vpd;
  579. struct ipr_res_addr expected_dev_res_addr;
  580. struct ipr_res_addr dev_res_addr;
  581. }__attribute__((packed, aligned (4)));
  582. struct ipr_hostrcb_array_data_entry_enhanced {
  583. struct ipr_ext_vpd vpd;
  584. u8 ccin[4];
  585. struct ipr_res_addr expected_dev_res_addr;
  586. struct ipr_res_addr dev_res_addr;
  587. }__attribute__((packed, aligned (4)));
  588. struct ipr_hostrcb_type_ff_error {
  589. __be32 ioa_data[502];
  590. }__attribute__((packed, aligned (4)));
  591. struct ipr_hostrcb_type_01_error {
  592. __be32 seek_counter;
  593. __be32 read_counter;
  594. u8 sense_data[32];
  595. __be32 ioa_data[236];
  596. }__attribute__((packed, aligned (4)));
  597. struct ipr_hostrcb_type_02_error {
  598. struct ipr_vpd ioa_vpd;
  599. struct ipr_vpd cfc_vpd;
  600. struct ipr_vpd ioa_last_attached_to_cfc_vpd;
  601. struct ipr_vpd cfc_last_attached_to_ioa_vpd;
  602. __be32 ioa_data[3];
  603. }__attribute__((packed, aligned (4)));
  604. struct ipr_hostrcb_type_12_error {
  605. struct ipr_ext_vpd ioa_vpd;
  606. struct ipr_ext_vpd cfc_vpd;
  607. struct ipr_ext_vpd ioa_last_attached_to_cfc_vpd;
  608. struct ipr_ext_vpd cfc_last_attached_to_ioa_vpd;
  609. __be32 ioa_data[3];
  610. }__attribute__((packed, aligned (4)));
  611. struct ipr_hostrcb_type_03_error {
  612. struct ipr_vpd ioa_vpd;
  613. struct ipr_vpd cfc_vpd;
  614. __be32 errors_detected;
  615. __be32 errors_logged;
  616. u8 ioa_data[12];
  617. struct ipr_hostrcb_device_data_entry dev[3];
  618. }__attribute__((packed, aligned (4)));
  619. struct ipr_hostrcb_type_13_error {
  620. struct ipr_ext_vpd ioa_vpd;
  621. struct ipr_ext_vpd cfc_vpd;
  622. __be32 errors_detected;
  623. __be32 errors_logged;
  624. struct ipr_hostrcb_device_data_entry_enhanced dev[3];
  625. }__attribute__((packed, aligned (4)));
  626. struct ipr_hostrcb_type_04_error {
  627. struct ipr_vpd ioa_vpd;
  628. struct ipr_vpd cfc_vpd;
  629. u8 ioa_data[12];
  630. struct ipr_hostrcb_array_data_entry array_member[10];
  631. __be32 exposed_mode_adn;
  632. __be32 array_id;
  633. struct ipr_vpd incomp_dev_vpd;
  634. __be32 ioa_data2;
  635. struct ipr_hostrcb_array_data_entry array_member2[8];
  636. struct ipr_res_addr last_func_vset_res_addr;
  637. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  638. u8 protection_level[8];
  639. }__attribute__((packed, aligned (4)));
  640. struct ipr_hostrcb_type_14_error {
  641. struct ipr_ext_vpd ioa_vpd;
  642. struct ipr_ext_vpd cfc_vpd;
  643. __be32 exposed_mode_adn;
  644. __be32 array_id;
  645. struct ipr_res_addr last_func_vset_res_addr;
  646. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  647. u8 protection_level[8];
  648. __be32 num_entries;
  649. struct ipr_hostrcb_array_data_entry_enhanced array_member[18];
  650. }__attribute__((packed, aligned (4)));
  651. struct ipr_hostrcb_type_07_error {
  652. u8 failure_reason[64];
  653. struct ipr_vpd vpd;
  654. u32 data[222];
  655. }__attribute__((packed, aligned (4)));
  656. struct ipr_hostrcb_type_17_error {
  657. u8 failure_reason[64];
  658. struct ipr_ext_vpd vpd;
  659. u32 data[476];
  660. }__attribute__((packed, aligned (4)));
  661. struct ipr_hostrcb_config_element {
  662. u8 type_status;
  663. #define IPR_PATH_CFG_TYPE_MASK 0xF0
  664. #define IPR_PATH_CFG_NOT_EXIST 0x00
  665. #define IPR_PATH_CFG_IOA_PORT 0x10
  666. #define IPR_PATH_CFG_EXP_PORT 0x20
  667. #define IPR_PATH_CFG_DEVICE_PORT 0x30
  668. #define IPR_PATH_CFG_DEVICE_LUN 0x40
  669. #define IPR_PATH_CFG_STATUS_MASK 0x0F
  670. #define IPR_PATH_CFG_NO_PROB 0x00
  671. #define IPR_PATH_CFG_DEGRADED 0x01
  672. #define IPR_PATH_CFG_FAILED 0x02
  673. #define IPR_PATH_CFG_SUSPECT 0x03
  674. #define IPR_PATH_NOT_DETECTED 0x04
  675. #define IPR_PATH_INCORRECT_CONN 0x05
  676. u8 cascaded_expander;
  677. u8 phy;
  678. u8 link_rate;
  679. #define IPR_PHY_LINK_RATE_MASK 0x0F
  680. __be32 wwid[2];
  681. }__attribute__((packed, aligned (4)));
  682. struct ipr_hostrcb_fabric_desc {
  683. __be16 length;
  684. u8 ioa_port;
  685. u8 cascaded_expander;
  686. u8 phy;
  687. u8 path_state;
  688. #define IPR_PATH_ACTIVE_MASK 0xC0
  689. #define IPR_PATH_NO_INFO 0x00
  690. #define IPR_PATH_ACTIVE 0x40
  691. #define IPR_PATH_NOT_ACTIVE 0x80
  692. #define IPR_PATH_STATE_MASK 0x0F
  693. #define IPR_PATH_STATE_NO_INFO 0x00
  694. #define IPR_PATH_HEALTHY 0x01
  695. #define IPR_PATH_DEGRADED 0x02
  696. #define IPR_PATH_FAILED 0x03
  697. __be16 num_entries;
  698. struct ipr_hostrcb_config_element elem[1];
  699. }__attribute__((packed, aligned (4)));
  700. #define for_each_fabric_cfg(fabric, cfg) \
  701. for (cfg = (fabric)->elem; \
  702. cfg < ((fabric)->elem + be16_to_cpu((fabric)->num_entries)); \
  703. cfg++)
  704. struct ipr_hostrcb_type_20_error {
  705. u8 failure_reason[64];
  706. u8 reserved[3];
  707. u8 num_entries;
  708. struct ipr_hostrcb_fabric_desc desc[1];
  709. }__attribute__((packed, aligned (4)));
  710. struct ipr_hostrcb_error {
  711. __be32 failing_dev_ioasc;
  712. struct ipr_res_addr failing_dev_res_addr;
  713. __be32 failing_dev_res_handle;
  714. __be32 prc;
  715. union {
  716. struct ipr_hostrcb_type_ff_error type_ff_error;
  717. struct ipr_hostrcb_type_01_error type_01_error;
  718. struct ipr_hostrcb_type_02_error type_02_error;
  719. struct ipr_hostrcb_type_03_error type_03_error;
  720. struct ipr_hostrcb_type_04_error type_04_error;
  721. struct ipr_hostrcb_type_07_error type_07_error;
  722. struct ipr_hostrcb_type_12_error type_12_error;
  723. struct ipr_hostrcb_type_13_error type_13_error;
  724. struct ipr_hostrcb_type_14_error type_14_error;
  725. struct ipr_hostrcb_type_17_error type_17_error;
  726. struct ipr_hostrcb_type_20_error type_20_error;
  727. } u;
  728. }__attribute__((packed, aligned (4)));
  729. struct ipr_hostrcb_raw {
  730. __be32 data[sizeof(struct ipr_hostrcb_error)/sizeof(__be32)];
  731. }__attribute__((packed, aligned (4)));
  732. struct ipr_hcam {
  733. u8 op_code;
  734. #define IPR_HOST_RCB_OP_CODE_CONFIG_CHANGE 0xE1
  735. #define IPR_HOST_RCB_OP_CODE_LOG_DATA 0xE2
  736. u8 notify_type;
  737. #define IPR_HOST_RCB_NOTIF_TYPE_EXISTING_CHANGED 0x00
  738. #define IPR_HOST_RCB_NOTIF_TYPE_NEW_ENTRY 0x01
  739. #define IPR_HOST_RCB_NOTIF_TYPE_REM_ENTRY 0x02
  740. #define IPR_HOST_RCB_NOTIF_TYPE_ERROR_LOG_ENTRY 0x10
  741. #define IPR_HOST_RCB_NOTIF_TYPE_INFORMATION_ENTRY 0x11
  742. u8 notifications_lost;
  743. #define IPR_HOST_RCB_NO_NOTIFICATIONS_LOST 0
  744. #define IPR_HOST_RCB_NOTIFICATIONS_LOST 0x80
  745. u8 flags;
  746. #define IPR_HOSTRCB_INTERNAL_OPER 0x80
  747. #define IPR_HOSTRCB_ERR_RESP_SENT 0x40
  748. u8 overlay_id;
  749. #define IPR_HOST_RCB_OVERLAY_ID_1 0x01
  750. #define IPR_HOST_RCB_OVERLAY_ID_2 0x02
  751. #define IPR_HOST_RCB_OVERLAY_ID_3 0x03
  752. #define IPR_HOST_RCB_OVERLAY_ID_4 0x04
  753. #define IPR_HOST_RCB_OVERLAY_ID_6 0x06
  754. #define IPR_HOST_RCB_OVERLAY_ID_7 0x07
  755. #define IPR_HOST_RCB_OVERLAY_ID_12 0x12
  756. #define IPR_HOST_RCB_OVERLAY_ID_13 0x13
  757. #define IPR_HOST_RCB_OVERLAY_ID_14 0x14
  758. #define IPR_HOST_RCB_OVERLAY_ID_16 0x16
  759. #define IPR_HOST_RCB_OVERLAY_ID_17 0x17
  760. #define IPR_HOST_RCB_OVERLAY_ID_20 0x20
  761. #define IPR_HOST_RCB_OVERLAY_ID_DEFAULT 0xFF
  762. u8 reserved1[3];
  763. __be32 ilid;
  764. __be32 time_since_last_ioa_reset;
  765. __be32 reserved2;
  766. __be32 length;
  767. union {
  768. struct ipr_hostrcb_error error;
  769. struct ipr_hostrcb_cfg_ch_not ccn;
  770. struct ipr_hostrcb_raw raw;
  771. } u;
  772. }__attribute__((packed, aligned (4)));
  773. struct ipr_hostrcb {
  774. struct ipr_hcam hcam;
  775. dma_addr_t hostrcb_dma;
  776. struct list_head queue;
  777. struct ipr_ioa_cfg *ioa_cfg;
  778. };
  779. /* IPR smart dump table structures */
  780. struct ipr_sdt_entry {
  781. __be32 bar_str_offset;
  782. __be32 end_offset;
  783. u8 entry_byte;
  784. u8 reserved[3];
  785. u8 flags;
  786. #define IPR_SDT_ENDIAN 0x80
  787. #define IPR_SDT_VALID_ENTRY 0x20
  788. u8 resv;
  789. __be16 priority;
  790. }__attribute__((packed, aligned (4)));
  791. struct ipr_sdt_header {
  792. __be32 state;
  793. __be32 num_entries;
  794. __be32 num_entries_used;
  795. __be32 dump_size;
  796. }__attribute__((packed, aligned (4)));
  797. struct ipr_sdt {
  798. struct ipr_sdt_header hdr;
  799. struct ipr_sdt_entry entry[IPR_NUM_SDT_ENTRIES];
  800. }__attribute__((packed, aligned (4)));
  801. struct ipr_uc_sdt {
  802. struct ipr_sdt_header hdr;
  803. struct ipr_sdt_entry entry[1];
  804. }__attribute__((packed, aligned (4)));
  805. /*
  806. * Driver types
  807. */
  808. struct ipr_bus_attributes {
  809. u8 bus;
  810. u8 qas_enabled;
  811. u8 bus_width;
  812. u8 reserved;
  813. u32 max_xfer_rate;
  814. };
  815. struct ipr_sata_port {
  816. struct ipr_ioa_cfg *ioa_cfg;
  817. struct ata_port *ap;
  818. struct ipr_resource_entry *res;
  819. struct ipr_ioasa_gata ioasa;
  820. };
  821. struct ipr_resource_entry {
  822. struct ipr_config_table_entry cfgte;
  823. u8 needs_sync_complete:1;
  824. u8 in_erp:1;
  825. u8 add_to_ml:1;
  826. u8 del_from_ml:1;
  827. u8 resetting_device:1;
  828. struct scsi_device *sdev;
  829. struct ipr_sata_port *sata_port;
  830. struct list_head queue;
  831. };
  832. struct ipr_resource_hdr {
  833. u16 num_entries;
  834. u16 reserved;
  835. };
  836. struct ipr_resource_table {
  837. struct ipr_resource_hdr hdr;
  838. struct ipr_resource_entry dev[IPR_MAX_PHYSICAL_DEVS];
  839. };
  840. struct ipr_misc_cbs {
  841. struct ipr_ioa_vpd ioa_vpd;
  842. struct ipr_inquiry_page0 page0_data;
  843. struct ipr_inquiry_page3 page3_data;
  844. struct ipr_inquiry_cap cap;
  845. struct ipr_mode_pages mode_pages;
  846. struct ipr_supported_device supp_dev;
  847. };
  848. struct ipr_interrupt_offsets {
  849. unsigned long set_interrupt_mask_reg;
  850. unsigned long clr_interrupt_mask_reg;
  851. unsigned long sense_interrupt_mask_reg;
  852. unsigned long clr_interrupt_reg;
  853. unsigned long sense_interrupt_reg;
  854. unsigned long ioarrin_reg;
  855. unsigned long sense_uproc_interrupt_reg;
  856. unsigned long set_uproc_interrupt_reg;
  857. unsigned long clr_uproc_interrupt_reg;
  858. };
  859. struct ipr_interrupts {
  860. void __iomem *set_interrupt_mask_reg;
  861. void __iomem *clr_interrupt_mask_reg;
  862. void __iomem *sense_interrupt_mask_reg;
  863. void __iomem *clr_interrupt_reg;
  864. void __iomem *sense_interrupt_reg;
  865. void __iomem *ioarrin_reg;
  866. void __iomem *sense_uproc_interrupt_reg;
  867. void __iomem *set_uproc_interrupt_reg;
  868. void __iomem *clr_uproc_interrupt_reg;
  869. };
  870. struct ipr_chip_cfg_t {
  871. u32 mailbox;
  872. u8 cache_line_size;
  873. struct ipr_interrupt_offsets regs;
  874. };
  875. struct ipr_chip_t {
  876. u16 vendor;
  877. u16 device;
  878. const struct ipr_chip_cfg_t *cfg;
  879. };
  880. enum ipr_shutdown_type {
  881. IPR_SHUTDOWN_NORMAL = 0x00,
  882. IPR_SHUTDOWN_PREPARE_FOR_NORMAL = 0x40,
  883. IPR_SHUTDOWN_ABBREV = 0x80,
  884. IPR_SHUTDOWN_NONE = 0x100
  885. };
  886. struct ipr_trace_entry {
  887. u32 time;
  888. u8 op_code;
  889. u8 ata_op_code;
  890. u8 type;
  891. #define IPR_TRACE_START 0x00
  892. #define IPR_TRACE_FINISH 0xff
  893. u8 cmd_index;
  894. __be32 res_handle;
  895. union {
  896. u32 ioasc;
  897. u32 add_data;
  898. u32 res_addr;
  899. } u;
  900. };
  901. struct ipr_sglist {
  902. u32 order;
  903. u32 num_sg;
  904. u32 num_dma_sg;
  905. u32 buffer_len;
  906. struct scatterlist scatterlist[1];
  907. };
  908. enum ipr_sdt_state {
  909. INACTIVE,
  910. WAIT_FOR_DUMP,
  911. GET_DUMP,
  912. ABORT_DUMP,
  913. DUMP_OBTAINED
  914. };
  915. enum ipr_cache_state {
  916. CACHE_NONE,
  917. CACHE_DISABLED,
  918. CACHE_ENABLED,
  919. CACHE_INVALID
  920. };
  921. /* Per-controller data */
  922. struct ipr_ioa_cfg {
  923. char eye_catcher[8];
  924. #define IPR_EYECATCHER "iprcfg"
  925. struct list_head queue;
  926. u8 allow_interrupts:1;
  927. u8 in_reset_reload:1;
  928. u8 in_ioa_bringdown:1;
  929. u8 ioa_unit_checked:1;
  930. u8 ioa_is_dead:1;
  931. u8 dump_taken:1;
  932. u8 allow_cmds:1;
  933. u8 allow_ml_add_del:1;
  934. u8 needs_hard_reset:1;
  935. u8 dual_raid:1;
  936. enum ipr_cache_state cache_state;
  937. u16 type; /* CCIN of the card */
  938. u8 log_level;
  939. #define IPR_MAX_LOG_LEVEL 4
  940. #define IPR_DEFAULT_LOG_LEVEL 2
  941. #define IPR_NUM_TRACE_INDEX_BITS 8
  942. #define IPR_NUM_TRACE_ENTRIES (1 << IPR_NUM_TRACE_INDEX_BITS)
  943. #define IPR_TRACE_SIZE (sizeof(struct ipr_trace_entry) * IPR_NUM_TRACE_ENTRIES)
  944. char trace_start[8];
  945. #define IPR_TRACE_START_LABEL "trace"
  946. struct ipr_trace_entry *trace;
  947. u32 trace_index:IPR_NUM_TRACE_INDEX_BITS;
  948. /*
  949. * Queue for free command blocks
  950. */
  951. char ipr_free_label[8];
  952. #define IPR_FREEQ_LABEL "free-q"
  953. struct list_head free_q;
  954. /*
  955. * Queue for command blocks outstanding to the adapter
  956. */
  957. char ipr_pending_label[8];
  958. #define IPR_PENDQ_LABEL "pend-q"
  959. struct list_head pending_q;
  960. char cfg_table_start[8];
  961. #define IPR_CFG_TBL_START "cfg"
  962. struct ipr_config_table *cfg_table;
  963. dma_addr_t cfg_table_dma;
  964. char resource_table_label[8];
  965. #define IPR_RES_TABLE_LABEL "res_tbl"
  966. struct ipr_resource_entry *res_entries;
  967. struct list_head free_res_q;
  968. struct list_head used_res_q;
  969. char ipr_hcam_label[8];
  970. #define IPR_HCAM_LABEL "hcams"
  971. struct ipr_hostrcb *hostrcb[IPR_NUM_HCAMS];
  972. dma_addr_t hostrcb_dma[IPR_NUM_HCAMS];
  973. struct list_head hostrcb_free_q;
  974. struct list_head hostrcb_pending_q;
  975. __be32 *host_rrq;
  976. dma_addr_t host_rrq_dma;
  977. #define IPR_HRRQ_REQ_RESP_HANDLE_MASK 0xfffffffc
  978. #define IPR_HRRQ_RESP_BIT_SET 0x00000002
  979. #define IPR_HRRQ_TOGGLE_BIT 0x00000001
  980. #define IPR_HRRQ_REQ_RESP_HANDLE_SHIFT 2
  981. volatile __be32 *hrrq_start;
  982. volatile __be32 *hrrq_end;
  983. volatile __be32 *hrrq_curr;
  984. volatile u32 toggle_bit;
  985. struct ipr_bus_attributes bus_attr[IPR_MAX_NUM_BUSES];
  986. unsigned int transop_timeout;
  987. const struct ipr_chip_cfg_t *chip_cfg;
  988. void __iomem *hdw_dma_regs; /* iomapped PCI memory space */
  989. unsigned long hdw_dma_regs_pci; /* raw PCI memory space */
  990. void __iomem *ioa_mailbox;
  991. struct ipr_interrupts regs;
  992. u16 saved_pcix_cmd_reg;
  993. u16 reset_retries;
  994. u32 errors_logged;
  995. u32 doorbell;
  996. struct Scsi_Host *host;
  997. struct pci_dev *pdev;
  998. struct ipr_sglist *ucode_sglist;
  999. u8 saved_mode_page_len;
  1000. struct work_struct work_q;
  1001. wait_queue_head_t reset_wait_q;
  1002. struct ipr_dump *dump;
  1003. enum ipr_sdt_state sdt_state;
  1004. struct ipr_misc_cbs *vpd_cbs;
  1005. dma_addr_t vpd_cbs_dma;
  1006. struct pci_pool *ipr_cmd_pool;
  1007. struct ipr_cmnd *reset_cmd;
  1008. struct ata_host ata_host;
  1009. char ipr_cmd_label[8];
  1010. #define IPR_CMD_LABEL "ipr_cmnd"
  1011. struct ipr_cmnd *ipr_cmnd_list[IPR_NUM_CMD_BLKS];
  1012. u32 ipr_cmnd_list_dma[IPR_NUM_CMD_BLKS];
  1013. };
  1014. struct ipr_cmnd {
  1015. struct ipr_ioarcb ioarcb;
  1016. struct ipr_ioasa ioasa;
  1017. struct ipr_ioadl_desc ioadl[IPR_NUM_IOADL_ENTRIES];
  1018. struct list_head queue;
  1019. struct scsi_cmnd *scsi_cmd;
  1020. struct ata_queued_cmd *qc;
  1021. struct completion completion;
  1022. struct timer_list timer;
  1023. void (*done) (struct ipr_cmnd *);
  1024. int (*job_step) (struct ipr_cmnd *);
  1025. int (*job_step_failed) (struct ipr_cmnd *);
  1026. u16 cmd_index;
  1027. u8 sense_buffer[SCSI_SENSE_BUFFERSIZE];
  1028. dma_addr_t sense_buffer_dma;
  1029. unsigned short dma_use_sg;
  1030. dma_addr_t dma_handle;
  1031. struct ipr_cmnd *sibling;
  1032. union {
  1033. enum ipr_shutdown_type shutdown_type;
  1034. struct ipr_hostrcb *hostrcb;
  1035. unsigned long time_left;
  1036. unsigned long scratch;
  1037. struct ipr_resource_entry *res;
  1038. struct scsi_device *sdev;
  1039. } u;
  1040. struct ipr_ioa_cfg *ioa_cfg;
  1041. };
  1042. struct ipr_ses_table_entry {
  1043. char product_id[17];
  1044. char compare_product_id_byte[17];
  1045. u32 max_bus_speed_limit; /* MB/sec limit for this backplane */
  1046. };
  1047. struct ipr_dump_header {
  1048. u32 eye_catcher;
  1049. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  1050. u32 len;
  1051. u32 num_entries;
  1052. u32 first_entry_offset;
  1053. u32 status;
  1054. #define IPR_DUMP_STATUS_SUCCESS 0
  1055. #define IPR_DUMP_STATUS_QUAL_SUCCESS 2
  1056. #define IPR_DUMP_STATUS_FAILED 0xffffffff
  1057. u32 os;
  1058. #define IPR_DUMP_OS_LINUX 0x4C4E5558
  1059. u32 driver_name;
  1060. #define IPR_DUMP_DRIVER_NAME 0x49505232
  1061. }__attribute__((packed, aligned (4)));
  1062. struct ipr_dump_entry_header {
  1063. u32 eye_catcher;
  1064. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  1065. u32 len;
  1066. u32 num_elems;
  1067. u32 offset;
  1068. u32 data_type;
  1069. #define IPR_DUMP_DATA_TYPE_ASCII 0x41534349
  1070. #define IPR_DUMP_DATA_TYPE_BINARY 0x42494E41
  1071. u32 id;
  1072. #define IPR_DUMP_IOA_DUMP_ID 0x494F4131
  1073. #define IPR_DUMP_LOCATION_ID 0x4C4F4341
  1074. #define IPR_DUMP_TRACE_ID 0x54524143
  1075. #define IPR_DUMP_DRIVER_VERSION_ID 0x44525652
  1076. #define IPR_DUMP_DRIVER_TYPE_ID 0x54595045
  1077. #define IPR_DUMP_IOA_CTRL_BLK 0x494F4342
  1078. #define IPR_DUMP_PEND_OPS 0x414F5053
  1079. u32 status;
  1080. }__attribute__((packed, aligned (4)));
  1081. struct ipr_dump_location_entry {
  1082. struct ipr_dump_entry_header hdr;
  1083. u8 location[BUS_ID_SIZE];
  1084. }__attribute__((packed));
  1085. struct ipr_dump_trace_entry {
  1086. struct ipr_dump_entry_header hdr;
  1087. u32 trace[IPR_TRACE_SIZE / sizeof(u32)];
  1088. }__attribute__((packed, aligned (4)));
  1089. struct ipr_dump_version_entry {
  1090. struct ipr_dump_entry_header hdr;
  1091. u8 version[sizeof(IPR_DRIVER_VERSION)];
  1092. };
  1093. struct ipr_dump_ioa_type_entry {
  1094. struct ipr_dump_entry_header hdr;
  1095. u32 type;
  1096. u32 fw_version;
  1097. };
  1098. struct ipr_driver_dump {
  1099. struct ipr_dump_header hdr;
  1100. struct ipr_dump_version_entry version_entry;
  1101. struct ipr_dump_location_entry location_entry;
  1102. struct ipr_dump_ioa_type_entry ioa_type_entry;
  1103. struct ipr_dump_trace_entry trace_entry;
  1104. }__attribute__((packed));
  1105. struct ipr_ioa_dump {
  1106. struct ipr_dump_entry_header hdr;
  1107. struct ipr_sdt sdt;
  1108. __be32 *ioa_data[IPR_MAX_NUM_DUMP_PAGES];
  1109. u32 reserved;
  1110. u32 next_page_index;
  1111. u32 page_offset;
  1112. u32 format;
  1113. #define IPR_SDT_FMT2 2
  1114. #define IPR_SDT_UNKNOWN 3
  1115. }__attribute__((packed, aligned (4)));
  1116. struct ipr_dump {
  1117. struct kref kref;
  1118. struct ipr_ioa_cfg *ioa_cfg;
  1119. struct ipr_driver_dump driver_dump;
  1120. struct ipr_ioa_dump ioa_dump;
  1121. };
  1122. struct ipr_error_table_t {
  1123. u32 ioasc;
  1124. int log_ioasa;
  1125. int log_hcam;
  1126. char *error;
  1127. };
  1128. struct ipr_software_inq_lid_info {
  1129. __be32 load_id;
  1130. __be32 timestamp[3];
  1131. }__attribute__((packed, aligned (4)));
  1132. struct ipr_ucode_image_header {
  1133. __be32 header_length;
  1134. __be32 lid_table_offset;
  1135. u8 major_release;
  1136. u8 card_type;
  1137. u8 minor_release[2];
  1138. u8 reserved[20];
  1139. char eyecatcher[16];
  1140. __be32 num_lids;
  1141. struct ipr_software_inq_lid_info lid[1];
  1142. }__attribute__((packed, aligned (4)));
  1143. /*
  1144. * Macros
  1145. */
  1146. #define IPR_DBG_CMD(CMD) if (ipr_debug) { CMD; }
  1147. #ifdef CONFIG_SCSI_IPR_TRACE
  1148. #define ipr_create_trace_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  1149. #define ipr_remove_trace_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  1150. #else
  1151. #define ipr_create_trace_file(kobj, attr) 0
  1152. #define ipr_remove_trace_file(kobj, attr) do { } while(0)
  1153. #endif
  1154. #ifdef CONFIG_SCSI_IPR_DUMP
  1155. #define ipr_create_dump_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  1156. #define ipr_remove_dump_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  1157. #else
  1158. #define ipr_create_dump_file(kobj, attr) 0
  1159. #define ipr_remove_dump_file(kobj, attr) do { } while(0)
  1160. #endif
  1161. /*
  1162. * Error logging macros
  1163. */
  1164. #define ipr_err(...) printk(KERN_ERR IPR_NAME ": "__VA_ARGS__)
  1165. #define ipr_info(...) printk(KERN_INFO IPR_NAME ": "__VA_ARGS__)
  1166. #define ipr_dbg(...) IPR_DBG_CMD(printk(KERN_INFO IPR_NAME ": "__VA_ARGS__))
  1167. #define ipr_ra_printk(level, ioa_cfg, ra, fmt, ...) \
  1168. printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, (ioa_cfg)->host->host_no, \
  1169. (ra).bus, (ra).target, (ra).lun, ##__VA_ARGS__)
  1170. #define ipr_ra_err(ioa_cfg, ra, fmt, ...) \
  1171. ipr_ra_printk(KERN_ERR, ioa_cfg, ra, fmt, ##__VA_ARGS__)
  1172. #define ipr_res_err(ioa_cfg, res, fmt, ...) \
  1173. ipr_ra_err(ioa_cfg, (res)->cfgte.res_addr, fmt, ##__VA_ARGS__)
  1174. #define ipr_phys_res_err(ioa_cfg, res, fmt, ...) \
  1175. { \
  1176. if ((res).bus >= IPR_MAX_NUM_BUSES) { \
  1177. ipr_err(fmt": unknown\n", ##__VA_ARGS__); \
  1178. } else { \
  1179. ipr_err(fmt": %d:%d:%d:%d\n", \
  1180. ##__VA_ARGS__, (ioa_cfg)->host->host_no, \
  1181. (res).bus, (res).target, (res).lun); \
  1182. } \
  1183. }
  1184. #define ipr_hcam_err(hostrcb, fmt, ...) \
  1185. { \
  1186. if (ipr_is_device(&(hostrcb)->hcam.u.error.failing_dev_res_addr)) { \
  1187. ipr_ra_err((hostrcb)->ioa_cfg, \
  1188. (hostrcb)->hcam.u.error.failing_dev_res_addr, \
  1189. fmt, ##__VA_ARGS__); \
  1190. } else { \
  1191. dev_err(&(hostrcb)->ioa_cfg->pdev->dev, fmt, ##__VA_ARGS__); \
  1192. } \
  1193. }
  1194. #define ipr_trace ipr_dbg("%s: %s: Line: %d\n",\
  1195. __FILE__, __FUNCTION__, __LINE__)
  1196. #define ENTER IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Entering %s\n", __FUNCTION__))
  1197. #define LEAVE IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Leaving %s\n", __FUNCTION__))
  1198. #define ipr_err_separator \
  1199. ipr_err("----------------------------------------------------------\n")
  1200. /*
  1201. * Inlines
  1202. */
  1203. /**
  1204. * ipr_is_ioa_resource - Determine if a resource is the IOA
  1205. * @res: resource entry struct
  1206. *
  1207. * Return value:
  1208. * 1 if IOA / 0 if not IOA
  1209. **/
  1210. static inline int ipr_is_ioa_resource(struct ipr_resource_entry *res)
  1211. {
  1212. return (res->cfgte.flags & IPR_IS_IOA_RESOURCE) ? 1 : 0;
  1213. }
  1214. /**
  1215. * ipr_is_af_dasd_device - Determine if a resource is an AF DASD
  1216. * @res: resource entry struct
  1217. *
  1218. * Return value:
  1219. * 1 if AF DASD / 0 if not AF DASD
  1220. **/
  1221. static inline int ipr_is_af_dasd_device(struct ipr_resource_entry *res)
  1222. {
  1223. if (IPR_IS_DASD_DEVICE(res->cfgte.std_inq_data) &&
  1224. !ipr_is_ioa_resource(res) &&
  1225. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_AF_DASD)
  1226. return 1;
  1227. else
  1228. return 0;
  1229. }
  1230. /**
  1231. * ipr_is_vset_device - Determine if a resource is a VSET
  1232. * @res: resource entry struct
  1233. *
  1234. * Return value:
  1235. * 1 if VSET / 0 if not VSET
  1236. **/
  1237. static inline int ipr_is_vset_device(struct ipr_resource_entry *res)
  1238. {
  1239. if (IPR_IS_DASD_DEVICE(res->cfgte.std_inq_data) &&
  1240. !ipr_is_ioa_resource(res) &&
  1241. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_VOLUME_SET)
  1242. return 1;
  1243. else
  1244. return 0;
  1245. }
  1246. /**
  1247. * ipr_is_gscsi - Determine if a resource is a generic scsi resource
  1248. * @res: resource entry struct
  1249. *
  1250. * Return value:
  1251. * 1 if GSCSI / 0 if not GSCSI
  1252. **/
  1253. static inline int ipr_is_gscsi(struct ipr_resource_entry *res)
  1254. {
  1255. if (!ipr_is_ioa_resource(res) &&
  1256. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_GENERIC_SCSI)
  1257. return 1;
  1258. else
  1259. return 0;
  1260. }
  1261. /**
  1262. * ipr_is_scsi_disk - Determine if a resource is a SCSI disk
  1263. * @res: resource entry struct
  1264. *
  1265. * Return value:
  1266. * 1 if SCSI disk / 0 if not SCSI disk
  1267. **/
  1268. static inline int ipr_is_scsi_disk(struct ipr_resource_entry *res)
  1269. {
  1270. if (ipr_is_af_dasd_device(res) ||
  1271. (ipr_is_gscsi(res) && IPR_IS_DASD_DEVICE(res->cfgte.std_inq_data)))
  1272. return 1;
  1273. else
  1274. return 0;
  1275. }
  1276. /**
  1277. * ipr_is_gata - Determine if a resource is a generic ATA resource
  1278. * @res: resource entry struct
  1279. *
  1280. * Return value:
  1281. * 1 if GATA / 0 if not GATA
  1282. **/
  1283. static inline int ipr_is_gata(struct ipr_resource_entry *res)
  1284. {
  1285. if (!ipr_is_ioa_resource(res) &&
  1286. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_GENERIC_ATA)
  1287. return 1;
  1288. else
  1289. return 0;
  1290. }
  1291. /**
  1292. * ipr_is_naca_model - Determine if a resource is using NACA queueing model
  1293. * @res: resource entry struct
  1294. *
  1295. * Return value:
  1296. * 1 if NACA queueing model / 0 if not NACA queueing model
  1297. **/
  1298. static inline int ipr_is_naca_model(struct ipr_resource_entry *res)
  1299. {
  1300. if (ipr_is_gscsi(res) && IPR_QUEUEING_MODEL(res) == IPR_QUEUE_NACA_MODEL)
  1301. return 1;
  1302. return 0;
  1303. }
  1304. /**
  1305. * ipr_is_device - Determine if resource address is that of a device
  1306. * @res_addr: resource address struct
  1307. *
  1308. * Return value:
  1309. * 1 if AF / 0 if not AF
  1310. **/
  1311. static inline int ipr_is_device(struct ipr_res_addr *res_addr)
  1312. {
  1313. if ((res_addr->bus < IPR_MAX_NUM_BUSES) &&
  1314. (res_addr->target < (IPR_MAX_NUM_TARGETS_PER_BUS - 1)))
  1315. return 1;
  1316. return 0;
  1317. }
  1318. /**
  1319. * ipr_sdt_is_fmt2 - Determine if a SDT address is in format 2
  1320. * @sdt_word: SDT address
  1321. *
  1322. * Return value:
  1323. * 1 if format 2 / 0 if not
  1324. **/
  1325. static inline int ipr_sdt_is_fmt2(u32 sdt_word)
  1326. {
  1327. u32 bar_sel = IPR_GET_FMT2_BAR_SEL(sdt_word);
  1328. switch (bar_sel) {
  1329. case IPR_SDT_FMT2_BAR0_SEL:
  1330. case IPR_SDT_FMT2_BAR1_SEL:
  1331. case IPR_SDT_FMT2_BAR2_SEL:
  1332. case IPR_SDT_FMT2_BAR3_SEL:
  1333. case IPR_SDT_FMT2_BAR4_SEL:
  1334. case IPR_SDT_FMT2_BAR5_SEL:
  1335. case IPR_SDT_FMT2_EXP_ROM_SEL:
  1336. return 1;
  1337. };
  1338. return 0;
  1339. }
  1340. #endif