pch_gbe_main.c 70 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484
  1. /*
  2. * Copyright (C) 1999 - 2010 Intel Corporation.
  3. * Copyright (C) 2010 OKI SEMICONDUCTOR CO., LTD.
  4. *
  5. * This code was derived from the Intel e1000e Linux driver.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include "pch_gbe.h"
  21. #include "pch_gbe_api.h"
  22. #define DRV_VERSION "1.00"
  23. const char pch_driver_version[] = DRV_VERSION;
  24. #define PCI_DEVICE_ID_INTEL_IOH1_GBE 0x8802 /* Pci device ID */
  25. #define PCH_GBE_MAR_ENTRIES 16
  26. #define PCH_GBE_SHORT_PKT 64
  27. #define DSC_INIT16 0xC000
  28. #define PCH_GBE_DMA_ALIGN 0
  29. #define PCH_GBE_DMA_PADDING 2
  30. #define PCH_GBE_WATCHDOG_PERIOD (1 * HZ) /* watchdog time */
  31. #define PCH_GBE_COPYBREAK_DEFAULT 256
  32. #define PCH_GBE_PCI_BAR 1
  33. #define PCH_GBE_TX_WEIGHT 64
  34. #define PCH_GBE_RX_WEIGHT 64
  35. #define PCH_GBE_RX_BUFFER_WRITE 16
  36. /* Initialize the wake-on-LAN settings */
  37. #define PCH_GBE_WL_INIT_SETTING (PCH_GBE_WLC_MP)
  38. #define PCH_GBE_MAC_RGMII_CTRL_SETTING ( \
  39. PCH_GBE_CHIP_TYPE_INTERNAL | \
  40. PCH_GBE_RGMII_MODE_RGMII | \
  41. PCH_GBE_CRS_SEL \
  42. )
  43. /* Ethertype field values */
  44. #define PCH_GBE_MAX_JUMBO_FRAME_SIZE 10318
  45. #define PCH_GBE_FRAME_SIZE_2048 2048
  46. #define PCH_GBE_FRAME_SIZE_4096 4096
  47. #define PCH_GBE_FRAME_SIZE_8192 8192
  48. #define PCH_GBE_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
  49. #define PCH_GBE_RX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_rx_desc)
  50. #define PCH_GBE_TX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_tx_desc)
  51. #define PCH_GBE_DESC_UNUSED(R) \
  52. ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
  53. (R)->next_to_clean - (R)->next_to_use - 1)
  54. /* Pause packet value */
  55. #define PCH_GBE_PAUSE_PKT1_VALUE 0x00C28001
  56. #define PCH_GBE_PAUSE_PKT2_VALUE 0x00000100
  57. #define PCH_GBE_PAUSE_PKT4_VALUE 0x01000888
  58. #define PCH_GBE_PAUSE_PKT5_VALUE 0x0000FFFF
  59. #define PCH_GBE_ETH_ALEN 6
  60. /* This defines the bits that are set in the Interrupt Mask
  61. * Set/Read Register. Each bit is documented below:
  62. * o RXT0 = Receiver Timer Interrupt (ring 0)
  63. * o TXDW = Transmit Descriptor Written Back
  64. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  65. * o RXSEQ = Receive Sequence Error
  66. * o LSC = Link Status Change
  67. */
  68. #define PCH_GBE_INT_ENABLE_MASK ( \
  69. PCH_GBE_INT_RX_DMA_CMPLT | \
  70. PCH_GBE_INT_RX_DSC_EMP | \
  71. PCH_GBE_INT_WOL_DET | \
  72. PCH_GBE_INT_TX_CMPLT \
  73. )
  74. static unsigned int copybreak __read_mostly = PCH_GBE_COPYBREAK_DEFAULT;
  75. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg);
  76. static void pch_gbe_mdio_write(struct net_device *netdev, int addr, int reg,
  77. int data);
  78. /**
  79. * pch_gbe_mac_read_mac_addr - Read MAC address
  80. * @hw: Pointer to the HW structure
  81. * Returns
  82. * 0: Successful.
  83. */
  84. s32 pch_gbe_mac_read_mac_addr(struct pch_gbe_hw *hw)
  85. {
  86. u32 adr1a, adr1b;
  87. adr1a = ioread32(&hw->reg->mac_adr[0].high);
  88. adr1b = ioread32(&hw->reg->mac_adr[0].low);
  89. hw->mac.addr[0] = (u8)(adr1a & 0xFF);
  90. hw->mac.addr[1] = (u8)((adr1a >> 8) & 0xFF);
  91. hw->mac.addr[2] = (u8)((adr1a >> 16) & 0xFF);
  92. hw->mac.addr[3] = (u8)((adr1a >> 24) & 0xFF);
  93. hw->mac.addr[4] = (u8)(adr1b & 0xFF);
  94. hw->mac.addr[5] = (u8)((adr1b >> 8) & 0xFF);
  95. pr_debug("hw->mac.addr : %pM\n", hw->mac.addr);
  96. return 0;
  97. }
  98. /**
  99. * pch_gbe_wait_clr_bit - Wait to clear a bit
  100. * @reg: Pointer of register
  101. * @busy: Busy bit
  102. */
  103. static void pch_gbe_wait_clr_bit(void *reg, u32 bit)
  104. {
  105. u32 tmp;
  106. /* wait busy */
  107. tmp = 1000;
  108. while ((ioread32(reg) & bit) && --tmp)
  109. cpu_relax();
  110. if (!tmp)
  111. pr_err("Error: busy bit is not cleared\n");
  112. }
  113. /**
  114. * pch_gbe_mac_mar_set - Set MAC address register
  115. * @hw: Pointer to the HW structure
  116. * @addr: Pointer to the MAC address
  117. * @index: MAC address array register
  118. */
  119. static void pch_gbe_mac_mar_set(struct pch_gbe_hw *hw, u8 * addr, u32 index)
  120. {
  121. u32 mar_low, mar_high, adrmask;
  122. pr_debug("index : 0x%x\n", index);
  123. /*
  124. * HW expects these in little endian so we reverse the byte order
  125. * from network order (big endian) to little endian
  126. */
  127. mar_high = ((u32) addr[0] | ((u32) addr[1] << 8) |
  128. ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
  129. mar_low = ((u32) addr[4] | ((u32) addr[5] << 8));
  130. /* Stop the MAC Address of index. */
  131. adrmask = ioread32(&hw->reg->ADDR_MASK);
  132. iowrite32((adrmask | (0x0001 << index)), &hw->reg->ADDR_MASK);
  133. /* wait busy */
  134. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  135. /* Set the MAC address to the MAC address 1A/1B register */
  136. iowrite32(mar_high, &hw->reg->mac_adr[index].high);
  137. iowrite32(mar_low, &hw->reg->mac_adr[index].low);
  138. /* Start the MAC address of index */
  139. iowrite32((adrmask & ~(0x0001 << index)), &hw->reg->ADDR_MASK);
  140. /* wait busy */
  141. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  142. }
  143. /**
  144. * pch_gbe_mac_reset_hw - Reset hardware
  145. * @hw: Pointer to the HW structure
  146. */
  147. static void pch_gbe_mac_reset_hw(struct pch_gbe_hw *hw)
  148. {
  149. /* Read the MAC address. and store to the private data */
  150. pch_gbe_mac_read_mac_addr(hw);
  151. iowrite32(PCH_GBE_ALL_RST, &hw->reg->RESET);
  152. #ifdef PCH_GBE_MAC_IFOP_RGMII
  153. iowrite32(PCH_GBE_MODE_GMII_ETHER, &hw->reg->MODE);
  154. #endif
  155. pch_gbe_wait_clr_bit(&hw->reg->RESET, PCH_GBE_ALL_RST);
  156. /* Setup the receive address */
  157. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  158. return;
  159. }
  160. /**
  161. * pch_gbe_mac_init_rx_addrs - Initialize receive address's
  162. * @hw: Pointer to the HW structure
  163. * @mar_count: Receive address registers
  164. */
  165. static void pch_gbe_mac_init_rx_addrs(struct pch_gbe_hw *hw, u16 mar_count)
  166. {
  167. u32 i;
  168. /* Setup the receive address */
  169. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  170. /* Zero out the other receive addresses */
  171. for (i = 1; i < mar_count; i++) {
  172. iowrite32(0, &hw->reg->mac_adr[i].high);
  173. iowrite32(0, &hw->reg->mac_adr[i].low);
  174. }
  175. iowrite32(0xFFFE, &hw->reg->ADDR_MASK);
  176. /* wait busy */
  177. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  178. }
  179. /**
  180. * pch_gbe_mac_mc_addr_list_update - Update Multicast addresses
  181. * @hw: Pointer to the HW structure
  182. * @mc_addr_list: Array of multicast addresses to program
  183. * @mc_addr_count: Number of multicast addresses to program
  184. * @mar_used_count: The first MAC Address register free to program
  185. * @mar_total_num: Total number of supported MAC Address Registers
  186. */
  187. static void pch_gbe_mac_mc_addr_list_update(struct pch_gbe_hw *hw,
  188. u8 *mc_addr_list, u32 mc_addr_count,
  189. u32 mar_used_count, u32 mar_total_num)
  190. {
  191. u32 i, adrmask;
  192. /* Load the first set of multicast addresses into the exact
  193. * filters (RAR). If there are not enough to fill the RAR
  194. * array, clear the filters.
  195. */
  196. for (i = mar_used_count; i < mar_total_num; i++) {
  197. if (mc_addr_count) {
  198. pch_gbe_mac_mar_set(hw, mc_addr_list, i);
  199. mc_addr_count--;
  200. mc_addr_list += PCH_GBE_ETH_ALEN;
  201. } else {
  202. /* Clear MAC address mask */
  203. adrmask = ioread32(&hw->reg->ADDR_MASK);
  204. iowrite32((adrmask | (0x0001 << i)),
  205. &hw->reg->ADDR_MASK);
  206. /* wait busy */
  207. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  208. /* Clear MAC address */
  209. iowrite32(0, &hw->reg->mac_adr[i].high);
  210. iowrite32(0, &hw->reg->mac_adr[i].low);
  211. }
  212. }
  213. }
  214. /**
  215. * pch_gbe_mac_force_mac_fc - Force the MAC's flow control settings
  216. * @hw: Pointer to the HW structure
  217. * Returns
  218. * 0: Successful.
  219. * Negative value: Failed.
  220. */
  221. s32 pch_gbe_mac_force_mac_fc(struct pch_gbe_hw *hw)
  222. {
  223. struct pch_gbe_mac_info *mac = &hw->mac;
  224. u32 rx_fctrl;
  225. pr_debug("mac->fc = %u\n", mac->fc);
  226. rx_fctrl = ioread32(&hw->reg->RX_FCTRL);
  227. switch (mac->fc) {
  228. case PCH_GBE_FC_NONE:
  229. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  230. mac->tx_fc_enable = false;
  231. break;
  232. case PCH_GBE_FC_RX_PAUSE:
  233. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  234. mac->tx_fc_enable = false;
  235. break;
  236. case PCH_GBE_FC_TX_PAUSE:
  237. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  238. mac->tx_fc_enable = true;
  239. break;
  240. case PCH_GBE_FC_FULL:
  241. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  242. mac->tx_fc_enable = true;
  243. break;
  244. default:
  245. pr_err("Flow control param set incorrectly\n");
  246. return -EINVAL;
  247. }
  248. if (mac->link_duplex == DUPLEX_HALF)
  249. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  250. iowrite32(rx_fctrl, &hw->reg->RX_FCTRL);
  251. pr_debug("RX_FCTRL reg : 0x%08x mac->tx_fc_enable : %d\n",
  252. ioread32(&hw->reg->RX_FCTRL), mac->tx_fc_enable);
  253. return 0;
  254. }
  255. /**
  256. * pch_gbe_mac_set_wol_event - Set wake-on-lan event
  257. * @hw: Pointer to the HW structure
  258. * @wu_evt: Wake up event
  259. */
  260. static void pch_gbe_mac_set_wol_event(struct pch_gbe_hw *hw, u32 wu_evt)
  261. {
  262. u32 addr_mask;
  263. pr_debug("wu_evt : 0x%08x ADDR_MASK reg : 0x%08x\n",
  264. wu_evt, ioread32(&hw->reg->ADDR_MASK));
  265. if (wu_evt) {
  266. /* Set Wake-On-Lan address mask */
  267. addr_mask = ioread32(&hw->reg->ADDR_MASK);
  268. iowrite32(addr_mask, &hw->reg->WOL_ADDR_MASK);
  269. /* wait busy */
  270. pch_gbe_wait_clr_bit(&hw->reg->WOL_ADDR_MASK, PCH_GBE_WLA_BUSY);
  271. iowrite32(0, &hw->reg->WOL_ST);
  272. iowrite32((wu_evt | PCH_GBE_WLC_WOL_MODE), &hw->reg->WOL_CTRL);
  273. iowrite32(0x02, &hw->reg->TCPIP_ACC);
  274. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  275. } else {
  276. iowrite32(0, &hw->reg->WOL_CTRL);
  277. iowrite32(0, &hw->reg->WOL_ST);
  278. }
  279. return;
  280. }
  281. /**
  282. * pch_gbe_mac_ctrl_miim - Control MIIM interface
  283. * @hw: Pointer to the HW structure
  284. * @addr: Address of PHY
  285. * @dir: Operetion. (Write or Read)
  286. * @reg: Access register of PHY
  287. * @data: Write data.
  288. *
  289. * Returns: Read date.
  290. */
  291. u16 pch_gbe_mac_ctrl_miim(struct pch_gbe_hw *hw, u32 addr, u32 dir, u32 reg,
  292. u16 data)
  293. {
  294. u32 data_out = 0;
  295. unsigned int i;
  296. unsigned long flags;
  297. spin_lock_irqsave(&hw->miim_lock, flags);
  298. for (i = 100; i; --i) {
  299. if ((ioread32(&hw->reg->MIIM) & PCH_GBE_MIIM_OPER_READY))
  300. break;
  301. udelay(20);
  302. }
  303. if (i == 0) {
  304. pr_err("pch-gbe.miim won't go Ready\n");
  305. spin_unlock_irqrestore(&hw->miim_lock, flags);
  306. return 0; /* No way to indicate timeout error */
  307. }
  308. iowrite32(((reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
  309. (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
  310. dir | data), &hw->reg->MIIM);
  311. for (i = 0; i < 100; i++) {
  312. udelay(20);
  313. data_out = ioread32(&hw->reg->MIIM);
  314. if ((data_out & PCH_GBE_MIIM_OPER_READY))
  315. break;
  316. }
  317. spin_unlock_irqrestore(&hw->miim_lock, flags);
  318. pr_debug("PHY %s: reg=%d, data=0x%04X\n",
  319. dir == PCH_GBE_MIIM_OPER_READ ? "READ" : "WRITE", reg,
  320. dir == PCH_GBE_MIIM_OPER_READ ? data_out : data);
  321. return (u16) data_out;
  322. }
  323. /**
  324. * pch_gbe_mac_set_pause_packet - Set pause packet
  325. * @hw: Pointer to the HW structure
  326. */
  327. static void pch_gbe_mac_set_pause_packet(struct pch_gbe_hw *hw)
  328. {
  329. unsigned long tmp2, tmp3;
  330. /* Set Pause packet */
  331. tmp2 = hw->mac.addr[1];
  332. tmp2 = (tmp2 << 8) | hw->mac.addr[0];
  333. tmp2 = PCH_GBE_PAUSE_PKT2_VALUE | (tmp2 << 16);
  334. tmp3 = hw->mac.addr[5];
  335. tmp3 = (tmp3 << 8) | hw->mac.addr[4];
  336. tmp3 = (tmp3 << 8) | hw->mac.addr[3];
  337. tmp3 = (tmp3 << 8) | hw->mac.addr[2];
  338. iowrite32(PCH_GBE_PAUSE_PKT1_VALUE, &hw->reg->PAUSE_PKT1);
  339. iowrite32(tmp2, &hw->reg->PAUSE_PKT2);
  340. iowrite32(tmp3, &hw->reg->PAUSE_PKT3);
  341. iowrite32(PCH_GBE_PAUSE_PKT4_VALUE, &hw->reg->PAUSE_PKT4);
  342. iowrite32(PCH_GBE_PAUSE_PKT5_VALUE, &hw->reg->PAUSE_PKT5);
  343. /* Transmit Pause Packet */
  344. iowrite32(PCH_GBE_PS_PKT_RQ, &hw->reg->PAUSE_REQ);
  345. pr_debug("PAUSE_PKT1-5 reg : 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  346. ioread32(&hw->reg->PAUSE_PKT1), ioread32(&hw->reg->PAUSE_PKT2),
  347. ioread32(&hw->reg->PAUSE_PKT3), ioread32(&hw->reg->PAUSE_PKT4),
  348. ioread32(&hw->reg->PAUSE_PKT5));
  349. return;
  350. }
  351. /**
  352. * pch_gbe_alloc_queues - Allocate memory for all rings
  353. * @adapter: Board private structure to initialize
  354. * Returns
  355. * 0: Successfully
  356. * Negative value: Failed
  357. */
  358. static int pch_gbe_alloc_queues(struct pch_gbe_adapter *adapter)
  359. {
  360. int size;
  361. size = (int)sizeof(struct pch_gbe_tx_ring);
  362. adapter->tx_ring = kzalloc(size, GFP_KERNEL);
  363. if (!adapter->tx_ring)
  364. return -ENOMEM;
  365. size = (int)sizeof(struct pch_gbe_rx_ring);
  366. adapter->rx_ring = kzalloc(size, GFP_KERNEL);
  367. if (!adapter->rx_ring) {
  368. kfree(adapter->tx_ring);
  369. return -ENOMEM;
  370. }
  371. return 0;
  372. }
  373. /**
  374. * pch_gbe_init_stats - Initialize status
  375. * @adapter: Board private structure to initialize
  376. */
  377. static void pch_gbe_init_stats(struct pch_gbe_adapter *adapter)
  378. {
  379. memset(&adapter->stats, 0, sizeof(adapter->stats));
  380. return;
  381. }
  382. /**
  383. * pch_gbe_init_phy - Initialize PHY
  384. * @adapter: Board private structure to initialize
  385. * Returns
  386. * 0: Successfully
  387. * Negative value: Failed
  388. */
  389. static int pch_gbe_init_phy(struct pch_gbe_adapter *adapter)
  390. {
  391. struct net_device *netdev = adapter->netdev;
  392. u32 addr;
  393. u16 bmcr, stat;
  394. /* Discover phy addr by searching addrs in order {1,0,2,..., 31} */
  395. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  396. adapter->mii.phy_id = (addr == 0) ? 1 : (addr == 1) ? 0 : addr;
  397. bmcr = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMCR);
  398. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  399. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  400. if (!((bmcr == 0xFFFF) || ((stat == 0) && (bmcr == 0))))
  401. break;
  402. }
  403. adapter->hw.phy.addr = adapter->mii.phy_id;
  404. pr_debug("phy_addr = %d\n", adapter->mii.phy_id);
  405. if (addr == 32)
  406. return -EAGAIN;
  407. /* Selected the phy and isolate the rest */
  408. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  409. if (addr != adapter->mii.phy_id) {
  410. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  411. BMCR_ISOLATE);
  412. } else {
  413. bmcr = pch_gbe_mdio_read(netdev, addr, MII_BMCR);
  414. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  415. bmcr & ~BMCR_ISOLATE);
  416. }
  417. }
  418. /* MII setup */
  419. adapter->mii.phy_id_mask = 0x1F;
  420. adapter->mii.reg_num_mask = 0x1F;
  421. adapter->mii.dev = adapter->netdev;
  422. adapter->mii.mdio_read = pch_gbe_mdio_read;
  423. adapter->mii.mdio_write = pch_gbe_mdio_write;
  424. adapter->mii.supports_gmii = mii_check_gmii_support(&adapter->mii);
  425. return 0;
  426. }
  427. /**
  428. * pch_gbe_mdio_read - The read function for mii
  429. * @netdev: Network interface device structure
  430. * @addr: Phy ID
  431. * @reg: Access location
  432. * Returns
  433. * 0: Successfully
  434. * Negative value: Failed
  435. */
  436. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg)
  437. {
  438. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  439. struct pch_gbe_hw *hw = &adapter->hw;
  440. return pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_READ, reg,
  441. (u16) 0);
  442. }
  443. /**
  444. * pch_gbe_mdio_write - The write function for mii
  445. * @netdev: Network interface device structure
  446. * @addr: Phy ID (not used)
  447. * @reg: Access location
  448. * @data: Write data
  449. */
  450. static void pch_gbe_mdio_write(struct net_device *netdev,
  451. int addr, int reg, int data)
  452. {
  453. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  454. struct pch_gbe_hw *hw = &adapter->hw;
  455. pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_WRITE, reg, data);
  456. }
  457. /**
  458. * pch_gbe_reset_task - Reset processing at the time of transmission timeout
  459. * @work: Pointer of board private structure
  460. */
  461. static void pch_gbe_reset_task(struct work_struct *work)
  462. {
  463. struct pch_gbe_adapter *adapter;
  464. adapter = container_of(work, struct pch_gbe_adapter, reset_task);
  465. rtnl_lock();
  466. pch_gbe_reinit_locked(adapter);
  467. rtnl_unlock();
  468. }
  469. /**
  470. * pch_gbe_reinit_locked- Re-initialization
  471. * @adapter: Board private structure
  472. */
  473. void pch_gbe_reinit_locked(struct pch_gbe_adapter *adapter)
  474. {
  475. pch_gbe_down(adapter);
  476. pch_gbe_up(adapter);
  477. }
  478. /**
  479. * pch_gbe_reset - Reset GbE
  480. * @adapter: Board private structure
  481. */
  482. void pch_gbe_reset(struct pch_gbe_adapter *adapter)
  483. {
  484. pch_gbe_mac_reset_hw(&adapter->hw);
  485. /* Setup the receive address. */
  486. pch_gbe_mac_init_rx_addrs(&adapter->hw, PCH_GBE_MAR_ENTRIES);
  487. if (pch_gbe_hal_init_hw(&adapter->hw))
  488. pr_err("Hardware Error\n");
  489. }
  490. /**
  491. * pch_gbe_free_irq - Free an interrupt
  492. * @adapter: Board private structure
  493. */
  494. static void pch_gbe_free_irq(struct pch_gbe_adapter *adapter)
  495. {
  496. struct net_device *netdev = adapter->netdev;
  497. free_irq(adapter->pdev->irq, netdev);
  498. if (adapter->have_msi) {
  499. pci_disable_msi(adapter->pdev);
  500. pr_debug("call pci_disable_msi\n");
  501. }
  502. }
  503. /**
  504. * pch_gbe_irq_disable - Mask off interrupt generation on the NIC
  505. * @adapter: Board private structure
  506. */
  507. static void pch_gbe_irq_disable(struct pch_gbe_adapter *adapter)
  508. {
  509. struct pch_gbe_hw *hw = &adapter->hw;
  510. atomic_inc(&adapter->irq_sem);
  511. iowrite32(0, &hw->reg->INT_EN);
  512. ioread32(&hw->reg->INT_ST);
  513. synchronize_irq(adapter->pdev->irq);
  514. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  515. }
  516. /**
  517. * pch_gbe_irq_enable - Enable default interrupt generation settings
  518. * @adapter: Board private structure
  519. */
  520. static void pch_gbe_irq_enable(struct pch_gbe_adapter *adapter)
  521. {
  522. struct pch_gbe_hw *hw = &adapter->hw;
  523. if (likely(atomic_dec_and_test(&adapter->irq_sem)))
  524. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  525. ioread32(&hw->reg->INT_ST);
  526. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  527. }
  528. /**
  529. * pch_gbe_setup_tctl - configure the Transmit control registers
  530. * @adapter: Board private structure
  531. */
  532. static void pch_gbe_setup_tctl(struct pch_gbe_adapter *adapter)
  533. {
  534. struct pch_gbe_hw *hw = &adapter->hw;
  535. u32 tx_mode, tcpip;
  536. tx_mode = PCH_GBE_TM_LONG_PKT |
  537. PCH_GBE_TM_ST_AND_FD |
  538. PCH_GBE_TM_SHORT_PKT |
  539. PCH_GBE_TM_TH_TX_STRT_8 |
  540. PCH_GBE_TM_TH_ALM_EMP_4 | PCH_GBE_TM_TH_ALM_FULL_8;
  541. iowrite32(tx_mode, &hw->reg->TX_MODE);
  542. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  543. tcpip |= PCH_GBE_TX_TCPIPACC_EN;
  544. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  545. return;
  546. }
  547. /**
  548. * pch_gbe_configure_tx - Configure Transmit Unit after Reset
  549. * @adapter: Board private structure
  550. */
  551. static void pch_gbe_configure_tx(struct pch_gbe_adapter *adapter)
  552. {
  553. struct pch_gbe_hw *hw = &adapter->hw;
  554. u32 tdba, tdlen, dctrl;
  555. pr_debug("dma addr = 0x%08llx size = 0x%08x\n",
  556. (unsigned long long)adapter->tx_ring->dma,
  557. adapter->tx_ring->size);
  558. /* Setup the HW Tx Head and Tail descriptor pointers */
  559. tdba = adapter->tx_ring->dma;
  560. tdlen = adapter->tx_ring->size - 0x10;
  561. iowrite32(tdba, &hw->reg->TX_DSC_BASE);
  562. iowrite32(tdlen, &hw->reg->TX_DSC_SIZE);
  563. iowrite32(tdba, &hw->reg->TX_DSC_SW_P);
  564. /* Enables Transmission DMA */
  565. dctrl = ioread32(&hw->reg->DMA_CTRL);
  566. dctrl |= PCH_GBE_TX_DMA_EN;
  567. iowrite32(dctrl, &hw->reg->DMA_CTRL);
  568. }
  569. /**
  570. * pch_gbe_setup_rctl - Configure the receive control registers
  571. * @adapter: Board private structure
  572. */
  573. static void pch_gbe_setup_rctl(struct pch_gbe_adapter *adapter)
  574. {
  575. struct pch_gbe_hw *hw = &adapter->hw;
  576. u32 rx_mode, tcpip;
  577. rx_mode = PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN |
  578. PCH_GBE_RH_ALM_EMP_4 | PCH_GBE_RH_ALM_FULL_4 | PCH_GBE_RH_RD_TRG_8;
  579. iowrite32(rx_mode, &hw->reg->RX_MODE);
  580. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  581. if (adapter->rx_csum) {
  582. tcpip &= ~PCH_GBE_RX_TCPIPACC_OFF;
  583. tcpip |= PCH_GBE_RX_TCPIPACC_EN;
  584. } else {
  585. tcpip |= PCH_GBE_RX_TCPIPACC_OFF;
  586. tcpip &= ~PCH_GBE_RX_TCPIPACC_EN;
  587. }
  588. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  589. return;
  590. }
  591. /**
  592. * pch_gbe_configure_rx - Configure Receive Unit after Reset
  593. * @adapter: Board private structure
  594. */
  595. static void pch_gbe_configure_rx(struct pch_gbe_adapter *adapter)
  596. {
  597. struct pch_gbe_hw *hw = &adapter->hw;
  598. u32 rdba, rdlen, rctl, rxdma;
  599. pr_debug("dma adr = 0x%08llx size = 0x%08x\n",
  600. (unsigned long long)adapter->rx_ring->dma,
  601. adapter->rx_ring->size);
  602. pch_gbe_mac_force_mac_fc(hw);
  603. /* Disables Receive MAC */
  604. rctl = ioread32(&hw->reg->MAC_RX_EN);
  605. iowrite32((rctl & ~PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  606. /* Disables Receive DMA */
  607. rxdma = ioread32(&hw->reg->DMA_CTRL);
  608. rxdma &= ~PCH_GBE_RX_DMA_EN;
  609. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  610. pr_debug("MAC_RX_EN reg = 0x%08x DMA_CTRL reg = 0x%08x\n",
  611. ioread32(&hw->reg->MAC_RX_EN),
  612. ioread32(&hw->reg->DMA_CTRL));
  613. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  614. * the Base and Length of the Rx Descriptor Ring */
  615. rdba = adapter->rx_ring->dma;
  616. rdlen = adapter->rx_ring->size - 0x10;
  617. iowrite32(rdba, &hw->reg->RX_DSC_BASE);
  618. iowrite32(rdlen, &hw->reg->RX_DSC_SIZE);
  619. iowrite32((rdba + rdlen), &hw->reg->RX_DSC_SW_P);
  620. /* Enables Receive DMA */
  621. rxdma = ioread32(&hw->reg->DMA_CTRL);
  622. rxdma |= PCH_GBE_RX_DMA_EN;
  623. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  624. /* Enables Receive */
  625. iowrite32(PCH_GBE_MRE_MAC_RX_EN, &hw->reg->MAC_RX_EN);
  626. }
  627. /**
  628. * pch_gbe_unmap_and_free_tx_resource - Unmap and free tx socket buffer
  629. * @adapter: Board private structure
  630. * @buffer_info: Buffer information structure
  631. */
  632. static void pch_gbe_unmap_and_free_tx_resource(
  633. struct pch_gbe_adapter *adapter, struct pch_gbe_buffer *buffer_info)
  634. {
  635. if (buffer_info->mapped) {
  636. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  637. buffer_info->length, DMA_TO_DEVICE);
  638. buffer_info->mapped = false;
  639. }
  640. if (buffer_info->skb) {
  641. dev_kfree_skb_any(buffer_info->skb);
  642. buffer_info->skb = NULL;
  643. }
  644. }
  645. /**
  646. * pch_gbe_unmap_and_free_rx_resource - Unmap and free rx socket buffer
  647. * @adapter: Board private structure
  648. * @buffer_info: Buffer information structure
  649. */
  650. static void pch_gbe_unmap_and_free_rx_resource(
  651. struct pch_gbe_adapter *adapter,
  652. struct pch_gbe_buffer *buffer_info)
  653. {
  654. if (buffer_info->mapped) {
  655. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  656. buffer_info->length, DMA_FROM_DEVICE);
  657. buffer_info->mapped = false;
  658. }
  659. if (buffer_info->skb) {
  660. dev_kfree_skb_any(buffer_info->skb);
  661. buffer_info->skb = NULL;
  662. }
  663. }
  664. /**
  665. * pch_gbe_clean_tx_ring - Free Tx Buffers
  666. * @adapter: Board private structure
  667. * @tx_ring: Ring to be cleaned
  668. */
  669. static void pch_gbe_clean_tx_ring(struct pch_gbe_adapter *adapter,
  670. struct pch_gbe_tx_ring *tx_ring)
  671. {
  672. struct pch_gbe_hw *hw = &adapter->hw;
  673. struct pch_gbe_buffer *buffer_info;
  674. unsigned long size;
  675. unsigned int i;
  676. /* Free all the Tx ring sk_buffs */
  677. for (i = 0; i < tx_ring->count; i++) {
  678. buffer_info = &tx_ring->buffer_info[i];
  679. pch_gbe_unmap_and_free_tx_resource(adapter, buffer_info);
  680. }
  681. pr_debug("call pch_gbe_unmap_and_free_tx_resource() %d count\n", i);
  682. size = (unsigned long)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  683. memset(tx_ring->buffer_info, 0, size);
  684. /* Zero out the descriptor ring */
  685. memset(tx_ring->desc, 0, tx_ring->size);
  686. tx_ring->next_to_use = 0;
  687. tx_ring->next_to_clean = 0;
  688. iowrite32(tx_ring->dma, &hw->reg->TX_DSC_HW_P);
  689. iowrite32((tx_ring->size - 0x10), &hw->reg->TX_DSC_SIZE);
  690. }
  691. /**
  692. * pch_gbe_clean_rx_ring - Free Rx Buffers
  693. * @adapter: Board private structure
  694. * @rx_ring: Ring to free buffers from
  695. */
  696. static void
  697. pch_gbe_clean_rx_ring(struct pch_gbe_adapter *adapter,
  698. struct pch_gbe_rx_ring *rx_ring)
  699. {
  700. struct pch_gbe_hw *hw = &adapter->hw;
  701. struct pch_gbe_buffer *buffer_info;
  702. unsigned long size;
  703. unsigned int i;
  704. /* Free all the Rx ring sk_buffs */
  705. for (i = 0; i < rx_ring->count; i++) {
  706. buffer_info = &rx_ring->buffer_info[i];
  707. pch_gbe_unmap_and_free_rx_resource(adapter, buffer_info);
  708. }
  709. pr_debug("call pch_gbe_unmap_and_free_rx_resource() %d count\n", i);
  710. size = (unsigned long)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  711. memset(rx_ring->buffer_info, 0, size);
  712. /* Zero out the descriptor ring */
  713. memset(rx_ring->desc, 0, rx_ring->size);
  714. rx_ring->next_to_clean = 0;
  715. rx_ring->next_to_use = 0;
  716. iowrite32(rx_ring->dma, &hw->reg->RX_DSC_HW_P);
  717. iowrite32((rx_ring->size - 0x10), &hw->reg->RX_DSC_SIZE);
  718. }
  719. static void pch_gbe_set_rgmii_ctrl(struct pch_gbe_adapter *adapter, u16 speed,
  720. u16 duplex)
  721. {
  722. struct pch_gbe_hw *hw = &adapter->hw;
  723. unsigned long rgmii = 0;
  724. /* Set the RGMII control. */
  725. #ifdef PCH_GBE_MAC_IFOP_RGMII
  726. switch (speed) {
  727. case SPEED_10:
  728. rgmii = (PCH_GBE_RGMII_RATE_2_5M |
  729. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  730. break;
  731. case SPEED_100:
  732. rgmii = (PCH_GBE_RGMII_RATE_25M |
  733. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  734. break;
  735. case SPEED_1000:
  736. rgmii = (PCH_GBE_RGMII_RATE_125M |
  737. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  738. break;
  739. }
  740. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  741. #else /* GMII */
  742. rgmii = 0;
  743. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  744. #endif
  745. }
  746. static void pch_gbe_set_mode(struct pch_gbe_adapter *adapter, u16 speed,
  747. u16 duplex)
  748. {
  749. struct net_device *netdev = adapter->netdev;
  750. struct pch_gbe_hw *hw = &adapter->hw;
  751. unsigned long mode = 0;
  752. /* Set the communication mode */
  753. switch (speed) {
  754. case SPEED_10:
  755. mode = PCH_GBE_MODE_MII_ETHER;
  756. netdev->tx_queue_len = 10;
  757. break;
  758. case SPEED_100:
  759. mode = PCH_GBE_MODE_MII_ETHER;
  760. netdev->tx_queue_len = 100;
  761. break;
  762. case SPEED_1000:
  763. mode = PCH_GBE_MODE_GMII_ETHER;
  764. break;
  765. }
  766. if (duplex == DUPLEX_FULL)
  767. mode |= PCH_GBE_MODE_FULL_DUPLEX;
  768. else
  769. mode |= PCH_GBE_MODE_HALF_DUPLEX;
  770. iowrite32(mode, &hw->reg->MODE);
  771. }
  772. /**
  773. * pch_gbe_watchdog - Watchdog process
  774. * @data: Board private structure
  775. */
  776. static void pch_gbe_watchdog(unsigned long data)
  777. {
  778. struct pch_gbe_adapter *adapter = (struct pch_gbe_adapter *)data;
  779. struct net_device *netdev = adapter->netdev;
  780. struct pch_gbe_hw *hw = &adapter->hw;
  781. struct ethtool_cmd cmd;
  782. pr_debug("right now = %ld\n", jiffies);
  783. pch_gbe_update_stats(adapter);
  784. if ((mii_link_ok(&adapter->mii)) && (!netif_carrier_ok(netdev))) {
  785. netdev->tx_queue_len = adapter->tx_queue_len;
  786. /* mii library handles link maintenance tasks */
  787. if (mii_ethtool_gset(&adapter->mii, &cmd)) {
  788. pr_err("ethtool get setting Error\n");
  789. mod_timer(&adapter->watchdog_timer,
  790. round_jiffies(jiffies +
  791. PCH_GBE_WATCHDOG_PERIOD));
  792. return;
  793. }
  794. hw->mac.link_speed = cmd.speed;
  795. hw->mac.link_duplex = cmd.duplex;
  796. /* Set the RGMII control. */
  797. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  798. hw->mac.link_duplex);
  799. /* Set the communication mode */
  800. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  801. hw->mac.link_duplex);
  802. netdev_dbg(netdev,
  803. "Link is Up %d Mbps %s-Duplex\n",
  804. cmd.speed,
  805. cmd.duplex == DUPLEX_FULL ? "Full" : "Half");
  806. netif_carrier_on(netdev);
  807. netif_wake_queue(netdev);
  808. } else if ((!mii_link_ok(&adapter->mii)) &&
  809. (netif_carrier_ok(netdev))) {
  810. netdev_dbg(netdev, "NIC Link is Down\n");
  811. hw->mac.link_speed = SPEED_10;
  812. hw->mac.link_duplex = DUPLEX_HALF;
  813. netif_carrier_off(netdev);
  814. netif_stop_queue(netdev);
  815. }
  816. mod_timer(&adapter->watchdog_timer,
  817. round_jiffies(jiffies + PCH_GBE_WATCHDOG_PERIOD));
  818. }
  819. /**
  820. * pch_gbe_tx_queue - Carry out queuing of the transmission data
  821. * @adapter: Board private structure
  822. * @tx_ring: Tx descriptor ring structure
  823. * @skb: Sockt buffer structure
  824. */
  825. static void pch_gbe_tx_queue(struct pch_gbe_adapter *adapter,
  826. struct pch_gbe_tx_ring *tx_ring,
  827. struct sk_buff *skb)
  828. {
  829. struct pch_gbe_hw *hw = &adapter->hw;
  830. struct pch_gbe_tx_desc *tx_desc;
  831. struct pch_gbe_buffer *buffer_info;
  832. struct sk_buff *tmp_skb;
  833. unsigned int frame_ctrl;
  834. unsigned int ring_num;
  835. unsigned long flags;
  836. /*-- Set frame control --*/
  837. frame_ctrl = 0;
  838. if (unlikely(skb->len < PCH_GBE_SHORT_PKT))
  839. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD;
  840. if (unlikely(!adapter->tx_csum))
  841. frame_ctrl |= PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  842. /* Performs checksum processing */
  843. /*
  844. * It is because the hardware accelerator does not support a checksum,
  845. * when the received data size is less than 64 bytes.
  846. */
  847. if ((skb->len < PCH_GBE_SHORT_PKT) && (adapter->tx_csum)) {
  848. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD |
  849. PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  850. if (skb->protocol == htons(ETH_P_IP)) {
  851. struct iphdr *iph = ip_hdr(skb);
  852. unsigned int offset;
  853. iph->check = 0;
  854. iph->check = ip_fast_csum((u8 *) iph, iph->ihl);
  855. offset = skb_transport_offset(skb);
  856. if (iph->protocol == IPPROTO_TCP) {
  857. skb->csum = 0;
  858. tcp_hdr(skb)->check = 0;
  859. skb->csum = skb_checksum(skb, offset,
  860. skb->len - offset, 0);
  861. tcp_hdr(skb)->check =
  862. csum_tcpudp_magic(iph->saddr,
  863. iph->daddr,
  864. skb->len - offset,
  865. IPPROTO_TCP,
  866. skb->csum);
  867. } else if (iph->protocol == IPPROTO_UDP) {
  868. skb->csum = 0;
  869. udp_hdr(skb)->check = 0;
  870. skb->csum =
  871. skb_checksum(skb, offset,
  872. skb->len - offset, 0);
  873. udp_hdr(skb)->check =
  874. csum_tcpudp_magic(iph->saddr,
  875. iph->daddr,
  876. skb->len - offset,
  877. IPPROTO_UDP,
  878. skb->csum);
  879. }
  880. }
  881. }
  882. spin_lock_irqsave(&tx_ring->tx_lock, flags);
  883. ring_num = tx_ring->next_to_use;
  884. if (unlikely((ring_num + 1) == tx_ring->count))
  885. tx_ring->next_to_use = 0;
  886. else
  887. tx_ring->next_to_use = ring_num + 1;
  888. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  889. buffer_info = &tx_ring->buffer_info[ring_num];
  890. tmp_skb = buffer_info->skb;
  891. /* [Header:14][payload] ---> [Header:14][paddong:2][payload] */
  892. memcpy(tmp_skb->data, skb->data, ETH_HLEN);
  893. tmp_skb->data[ETH_HLEN] = 0x00;
  894. tmp_skb->data[ETH_HLEN + 1] = 0x00;
  895. tmp_skb->len = skb->len;
  896. memcpy(&tmp_skb->data[ETH_HLEN + 2], &skb->data[ETH_HLEN],
  897. (skb->len - ETH_HLEN));
  898. /*-- Set Buffer infomation --*/
  899. buffer_info->length = tmp_skb->len;
  900. buffer_info->dma = dma_map_single(&adapter->pdev->dev, tmp_skb->data,
  901. buffer_info->length,
  902. DMA_TO_DEVICE);
  903. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  904. pr_err("TX DMA map failed\n");
  905. buffer_info->dma = 0;
  906. buffer_info->time_stamp = 0;
  907. tx_ring->next_to_use = ring_num;
  908. return;
  909. }
  910. buffer_info->mapped = true;
  911. buffer_info->time_stamp = jiffies;
  912. /*-- Set Tx descriptor --*/
  913. tx_desc = PCH_GBE_TX_DESC(*tx_ring, ring_num);
  914. tx_desc->buffer_addr = (buffer_info->dma);
  915. tx_desc->length = (tmp_skb->len);
  916. tx_desc->tx_words_eob = ((tmp_skb->len + 3));
  917. tx_desc->tx_frame_ctrl = (frame_ctrl);
  918. tx_desc->gbec_status = (DSC_INIT16);
  919. if (unlikely(++ring_num == tx_ring->count))
  920. ring_num = 0;
  921. /* Update software pointer of TX descriptor */
  922. iowrite32(tx_ring->dma +
  923. (int)sizeof(struct pch_gbe_tx_desc) * ring_num,
  924. &hw->reg->TX_DSC_SW_P);
  925. dev_kfree_skb_any(skb);
  926. }
  927. /**
  928. * pch_gbe_update_stats - Update the board statistics counters
  929. * @adapter: Board private structure
  930. */
  931. void pch_gbe_update_stats(struct pch_gbe_adapter *adapter)
  932. {
  933. struct net_device *netdev = adapter->netdev;
  934. struct pci_dev *pdev = adapter->pdev;
  935. struct pch_gbe_hw_stats *stats = &adapter->stats;
  936. unsigned long flags;
  937. /*
  938. * Prevent stats update while adapter is being reset, or if the pci
  939. * connection is down.
  940. */
  941. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  942. return;
  943. spin_lock_irqsave(&adapter->stats_lock, flags);
  944. /* Update device status "adapter->stats" */
  945. stats->rx_errors = stats->rx_crc_errors + stats->rx_frame_errors;
  946. stats->tx_errors = stats->tx_length_errors +
  947. stats->tx_aborted_errors +
  948. stats->tx_carrier_errors + stats->tx_timeout_count;
  949. /* Update network device status "adapter->net_stats" */
  950. netdev->stats.rx_packets = stats->rx_packets;
  951. netdev->stats.rx_bytes = stats->rx_bytes;
  952. netdev->stats.rx_dropped = stats->rx_dropped;
  953. netdev->stats.tx_packets = stats->tx_packets;
  954. netdev->stats.tx_bytes = stats->tx_bytes;
  955. netdev->stats.tx_dropped = stats->tx_dropped;
  956. /* Fill out the OS statistics structure */
  957. netdev->stats.multicast = stats->multicast;
  958. netdev->stats.collisions = stats->collisions;
  959. /* Rx Errors */
  960. netdev->stats.rx_errors = stats->rx_errors;
  961. netdev->stats.rx_crc_errors = stats->rx_crc_errors;
  962. netdev->stats.rx_frame_errors = stats->rx_frame_errors;
  963. /* Tx Errors */
  964. netdev->stats.tx_errors = stats->tx_errors;
  965. netdev->stats.tx_aborted_errors = stats->tx_aborted_errors;
  966. netdev->stats.tx_carrier_errors = stats->tx_carrier_errors;
  967. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  968. }
  969. /**
  970. * pch_gbe_intr - Interrupt Handler
  971. * @irq: Interrupt number
  972. * @data: Pointer to a network interface device structure
  973. * Returns
  974. * - IRQ_HANDLED: Our interrupt
  975. * - IRQ_NONE: Not our interrupt
  976. */
  977. static irqreturn_t pch_gbe_intr(int irq, void *data)
  978. {
  979. struct net_device *netdev = data;
  980. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  981. struct pch_gbe_hw *hw = &adapter->hw;
  982. u32 int_st;
  983. u32 int_en;
  984. /* Check request status */
  985. int_st = ioread32(&hw->reg->INT_ST);
  986. int_st = int_st & ioread32(&hw->reg->INT_EN);
  987. /* When request status is no interruption factor */
  988. if (unlikely(!int_st))
  989. return IRQ_NONE; /* Not our interrupt. End processing. */
  990. pr_debug("%s occur int_st = 0x%08x\n", __func__, int_st);
  991. if (int_st & PCH_GBE_INT_RX_FRAME_ERR)
  992. adapter->stats.intr_rx_frame_err_count++;
  993. if (int_st & PCH_GBE_INT_RX_FIFO_ERR)
  994. adapter->stats.intr_rx_fifo_err_count++;
  995. if (int_st & PCH_GBE_INT_RX_DMA_ERR)
  996. adapter->stats.intr_rx_dma_err_count++;
  997. if (int_st & PCH_GBE_INT_TX_FIFO_ERR)
  998. adapter->stats.intr_tx_fifo_err_count++;
  999. if (int_st & PCH_GBE_INT_TX_DMA_ERR)
  1000. adapter->stats.intr_tx_dma_err_count++;
  1001. if (int_st & PCH_GBE_INT_TCPIP_ERR)
  1002. adapter->stats.intr_tcpip_err_count++;
  1003. /* When Rx descriptor is empty */
  1004. if ((int_st & PCH_GBE_INT_RX_DSC_EMP)) {
  1005. adapter->stats.intr_rx_dsc_empty_count++;
  1006. pr_err("Rx descriptor is empty\n");
  1007. int_en = ioread32(&hw->reg->INT_EN);
  1008. iowrite32((int_en & ~PCH_GBE_INT_RX_DSC_EMP), &hw->reg->INT_EN);
  1009. if (hw->mac.tx_fc_enable) {
  1010. /* Set Pause packet */
  1011. pch_gbe_mac_set_pause_packet(hw);
  1012. }
  1013. if ((int_en & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT))
  1014. == 0) {
  1015. return IRQ_HANDLED;
  1016. }
  1017. }
  1018. /* When request status is Receive interruption */
  1019. if ((int_st & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT))) {
  1020. if (likely(napi_schedule_prep(&adapter->napi))) {
  1021. /* Enable only Rx Descriptor empty */
  1022. atomic_inc(&adapter->irq_sem);
  1023. int_en = ioread32(&hw->reg->INT_EN);
  1024. int_en &=
  1025. ~(PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT);
  1026. iowrite32(int_en, &hw->reg->INT_EN);
  1027. /* Start polling for NAPI */
  1028. __napi_schedule(&adapter->napi);
  1029. }
  1030. }
  1031. pr_debug("return = 0x%08x INT_EN reg = 0x%08x\n",
  1032. IRQ_HANDLED, ioread32(&hw->reg->INT_EN));
  1033. return IRQ_HANDLED;
  1034. }
  1035. /**
  1036. * pch_gbe_alloc_rx_buffers - Replace used receive buffers; legacy & extended
  1037. * @adapter: Board private structure
  1038. * @rx_ring: Rx descriptor ring
  1039. * @cleaned_count: Cleaned count
  1040. */
  1041. static void
  1042. pch_gbe_alloc_rx_buffers(struct pch_gbe_adapter *adapter,
  1043. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1044. {
  1045. struct net_device *netdev = adapter->netdev;
  1046. struct pci_dev *pdev = adapter->pdev;
  1047. struct pch_gbe_hw *hw = &adapter->hw;
  1048. struct pch_gbe_rx_desc *rx_desc;
  1049. struct pch_gbe_buffer *buffer_info;
  1050. struct sk_buff *skb;
  1051. unsigned int i;
  1052. unsigned int bufsz;
  1053. bufsz = adapter->rx_buffer_len + PCH_GBE_DMA_ALIGN;
  1054. i = rx_ring->next_to_use;
  1055. while ((cleaned_count--)) {
  1056. buffer_info = &rx_ring->buffer_info[i];
  1057. skb = buffer_info->skb;
  1058. if (skb) {
  1059. skb_trim(skb, 0);
  1060. } else {
  1061. skb = netdev_alloc_skb(netdev, bufsz);
  1062. if (unlikely(!skb)) {
  1063. /* Better luck next round */
  1064. adapter->stats.rx_alloc_buff_failed++;
  1065. break;
  1066. }
  1067. /* 64byte align */
  1068. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1069. buffer_info->skb = skb;
  1070. buffer_info->length = adapter->rx_buffer_len;
  1071. }
  1072. buffer_info->dma = dma_map_single(&pdev->dev,
  1073. skb->data,
  1074. buffer_info->length,
  1075. DMA_FROM_DEVICE);
  1076. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1077. dev_kfree_skb(skb);
  1078. buffer_info->skb = NULL;
  1079. buffer_info->dma = 0;
  1080. adapter->stats.rx_alloc_buff_failed++;
  1081. break; /* while !buffer_info->skb */
  1082. }
  1083. buffer_info->mapped = true;
  1084. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1085. rx_desc->buffer_addr = (buffer_info->dma);
  1086. rx_desc->gbec_status = DSC_INIT16;
  1087. pr_debug("i = %d buffer_info->dma = 0x08%llx buffer_info->length = 0x%x\n",
  1088. i, (unsigned long long)buffer_info->dma,
  1089. buffer_info->length);
  1090. if (unlikely(++i == rx_ring->count))
  1091. i = 0;
  1092. }
  1093. if (likely(rx_ring->next_to_use != i)) {
  1094. rx_ring->next_to_use = i;
  1095. if (unlikely(i-- == 0))
  1096. i = (rx_ring->count - 1);
  1097. iowrite32(rx_ring->dma +
  1098. (int)sizeof(struct pch_gbe_rx_desc) * i,
  1099. &hw->reg->RX_DSC_SW_P);
  1100. }
  1101. return;
  1102. }
  1103. /**
  1104. * pch_gbe_alloc_tx_buffers - Allocate transmit buffers
  1105. * @adapter: Board private structure
  1106. * @tx_ring: Tx descriptor ring
  1107. */
  1108. static void pch_gbe_alloc_tx_buffers(struct pch_gbe_adapter *adapter,
  1109. struct pch_gbe_tx_ring *tx_ring)
  1110. {
  1111. struct pch_gbe_buffer *buffer_info;
  1112. struct sk_buff *skb;
  1113. unsigned int i;
  1114. unsigned int bufsz;
  1115. struct pch_gbe_tx_desc *tx_desc;
  1116. bufsz =
  1117. adapter->hw.mac.max_frame_size + PCH_GBE_DMA_ALIGN + NET_IP_ALIGN;
  1118. for (i = 0; i < tx_ring->count; i++) {
  1119. buffer_info = &tx_ring->buffer_info[i];
  1120. skb = netdev_alloc_skb(adapter->netdev, bufsz);
  1121. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1122. buffer_info->skb = skb;
  1123. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1124. tx_desc->gbec_status = (DSC_INIT16);
  1125. }
  1126. return;
  1127. }
  1128. /**
  1129. * pch_gbe_clean_tx - Reclaim resources after transmit completes
  1130. * @adapter: Board private structure
  1131. * @tx_ring: Tx descriptor ring
  1132. * Returns
  1133. * true: Cleaned the descriptor
  1134. * false: Not cleaned the descriptor
  1135. */
  1136. static bool
  1137. pch_gbe_clean_tx(struct pch_gbe_adapter *adapter,
  1138. struct pch_gbe_tx_ring *tx_ring)
  1139. {
  1140. struct pch_gbe_tx_desc *tx_desc;
  1141. struct pch_gbe_buffer *buffer_info;
  1142. struct sk_buff *skb;
  1143. unsigned int i;
  1144. unsigned int cleaned_count = 0;
  1145. bool cleaned = false;
  1146. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1147. i = tx_ring->next_to_clean;
  1148. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1149. pr_debug("gbec_status:0x%04x dma_status:0x%04x\n",
  1150. tx_desc->gbec_status, tx_desc->dma_status);
  1151. while ((tx_desc->gbec_status & DSC_INIT16) == 0x0000) {
  1152. pr_debug("gbec_status:0x%04x\n", tx_desc->gbec_status);
  1153. cleaned = true;
  1154. buffer_info = &tx_ring->buffer_info[i];
  1155. skb = buffer_info->skb;
  1156. if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_ABT)) {
  1157. adapter->stats.tx_aborted_errors++;
  1158. pr_err("Transfer Abort Error\n");
  1159. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CRSER)
  1160. ) {
  1161. adapter->stats.tx_carrier_errors++;
  1162. pr_err("Transfer Carrier Sense Error\n");
  1163. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_EXCOL)
  1164. ) {
  1165. adapter->stats.tx_aborted_errors++;
  1166. pr_err("Transfer Collision Abort Error\n");
  1167. } else if ((tx_desc->gbec_status &
  1168. (PCH_GBE_TXD_GMAC_STAT_SNGCOL |
  1169. PCH_GBE_TXD_GMAC_STAT_MLTCOL))) {
  1170. adapter->stats.collisions++;
  1171. adapter->stats.tx_packets++;
  1172. adapter->stats.tx_bytes += skb->len;
  1173. pr_debug("Transfer Collision\n");
  1174. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CMPLT)
  1175. ) {
  1176. adapter->stats.tx_packets++;
  1177. adapter->stats.tx_bytes += skb->len;
  1178. }
  1179. if (buffer_info->mapped) {
  1180. pr_debug("unmap buffer_info->dma : %d\n", i);
  1181. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  1182. buffer_info->length, DMA_TO_DEVICE);
  1183. buffer_info->mapped = false;
  1184. }
  1185. if (buffer_info->skb) {
  1186. pr_debug("trim buffer_info->skb : %d\n", i);
  1187. skb_trim(buffer_info->skb, 0);
  1188. }
  1189. tx_desc->gbec_status = DSC_INIT16;
  1190. if (unlikely(++i == tx_ring->count))
  1191. i = 0;
  1192. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1193. /* weight of a sort for tx, to avoid endless transmit cleanup */
  1194. if (cleaned_count++ == PCH_GBE_TX_WEIGHT)
  1195. break;
  1196. }
  1197. pr_debug("called pch_gbe_unmap_and_free_tx_resource() %d count\n",
  1198. cleaned_count);
  1199. /* Recover from running out of Tx resources in xmit_frame */
  1200. if (unlikely(cleaned && (netif_queue_stopped(adapter->netdev)))) {
  1201. netif_wake_queue(adapter->netdev);
  1202. adapter->stats.tx_restart_count++;
  1203. pr_debug("Tx wake queue\n");
  1204. }
  1205. spin_lock(&adapter->tx_queue_lock);
  1206. tx_ring->next_to_clean = i;
  1207. spin_unlock(&adapter->tx_queue_lock);
  1208. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1209. return cleaned;
  1210. }
  1211. /**
  1212. * pch_gbe_clean_rx - Send received data up the network stack; legacy
  1213. * @adapter: Board private structure
  1214. * @rx_ring: Rx descriptor ring
  1215. * @work_done: Completed count
  1216. * @work_to_do: Request count
  1217. * Returns
  1218. * true: Cleaned the descriptor
  1219. * false: Not cleaned the descriptor
  1220. */
  1221. static bool
  1222. pch_gbe_clean_rx(struct pch_gbe_adapter *adapter,
  1223. struct pch_gbe_rx_ring *rx_ring,
  1224. int *work_done, int work_to_do)
  1225. {
  1226. struct net_device *netdev = adapter->netdev;
  1227. struct pci_dev *pdev = adapter->pdev;
  1228. struct pch_gbe_buffer *buffer_info;
  1229. struct pch_gbe_rx_desc *rx_desc;
  1230. u32 length;
  1231. unsigned int i;
  1232. unsigned int cleaned_count = 0;
  1233. bool cleaned = false;
  1234. struct sk_buff *skb, *new_skb;
  1235. u8 dma_status;
  1236. u16 gbec_status;
  1237. u32 tcp_ip_status;
  1238. i = rx_ring->next_to_clean;
  1239. while (*work_done < work_to_do) {
  1240. /* Check Rx descriptor status */
  1241. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1242. if (rx_desc->gbec_status == DSC_INIT16)
  1243. break;
  1244. cleaned = true;
  1245. cleaned_count++;
  1246. dma_status = rx_desc->dma_status;
  1247. gbec_status = rx_desc->gbec_status;
  1248. tcp_ip_status = rx_desc->tcp_ip_status;
  1249. rx_desc->gbec_status = DSC_INIT16;
  1250. buffer_info = &rx_ring->buffer_info[i];
  1251. skb = buffer_info->skb;
  1252. /* unmap dma */
  1253. dma_unmap_single(&pdev->dev, buffer_info->dma,
  1254. buffer_info->length, DMA_FROM_DEVICE);
  1255. buffer_info->mapped = false;
  1256. /* Prefetch the packet */
  1257. prefetch(skb->data);
  1258. pr_debug("RxDecNo = 0x%04x Status[DMA:0x%02x GBE:0x%04x "
  1259. "TCP:0x%08x] BufInf = 0x%p\n",
  1260. i, dma_status, gbec_status, tcp_ip_status,
  1261. buffer_info);
  1262. /* Error check */
  1263. if (unlikely(gbec_status & PCH_GBE_RXD_GMAC_STAT_NOTOCTAL)) {
  1264. adapter->stats.rx_frame_errors++;
  1265. pr_err("Receive Not Octal Error\n");
  1266. } else if (unlikely(gbec_status &
  1267. PCH_GBE_RXD_GMAC_STAT_NBLERR)) {
  1268. adapter->stats.rx_frame_errors++;
  1269. pr_err("Receive Nibble Error\n");
  1270. } else if (unlikely(gbec_status &
  1271. PCH_GBE_RXD_GMAC_STAT_CRCERR)) {
  1272. adapter->stats.rx_crc_errors++;
  1273. pr_err("Receive CRC Error\n");
  1274. } else {
  1275. /* get receive length */
  1276. /* length convert[-3] */
  1277. length = (rx_desc->rx_words_eob) - 3;
  1278. /* Decide the data conversion method */
  1279. if (!adapter->rx_csum) {
  1280. /* [Header:14][payload] */
  1281. if (NET_IP_ALIGN) {
  1282. /* Because alignment differs,
  1283. * the new_skb is newly allocated,
  1284. * and data is copied to new_skb.*/
  1285. new_skb = netdev_alloc_skb(netdev,
  1286. length + NET_IP_ALIGN);
  1287. if (!new_skb) {
  1288. /* dorrop error */
  1289. pr_err("New skb allocation "
  1290. "Error\n");
  1291. goto dorrop;
  1292. }
  1293. skb_reserve(new_skb, NET_IP_ALIGN);
  1294. memcpy(new_skb->data, skb->data,
  1295. length);
  1296. skb = new_skb;
  1297. } else {
  1298. /* DMA buffer is used as SKB as it is.*/
  1299. buffer_info->skb = NULL;
  1300. }
  1301. } else {
  1302. /* [Header:14][padding:2][payload] */
  1303. /* The length includes padding length */
  1304. length = length - PCH_GBE_DMA_PADDING;
  1305. if ((length < copybreak) ||
  1306. (NET_IP_ALIGN != PCH_GBE_DMA_PADDING)) {
  1307. /* Because alignment differs,
  1308. * the new_skb is newly allocated,
  1309. * and data is copied to new_skb.
  1310. * Padding data is deleted
  1311. * at the time of a copy.*/
  1312. new_skb = netdev_alloc_skb(netdev,
  1313. length + NET_IP_ALIGN);
  1314. if (!new_skb) {
  1315. /* dorrop error */
  1316. pr_err("New skb allocation "
  1317. "Error\n");
  1318. goto dorrop;
  1319. }
  1320. skb_reserve(new_skb, NET_IP_ALIGN);
  1321. memcpy(new_skb->data, skb->data,
  1322. ETH_HLEN);
  1323. memcpy(&new_skb->data[ETH_HLEN],
  1324. &skb->data[ETH_HLEN +
  1325. PCH_GBE_DMA_PADDING],
  1326. length - ETH_HLEN);
  1327. skb = new_skb;
  1328. } else {
  1329. /* Padding data is deleted
  1330. * by moving header data.*/
  1331. memmove(&skb->data[PCH_GBE_DMA_PADDING],
  1332. &skb->data[0], ETH_HLEN);
  1333. skb_reserve(skb, NET_IP_ALIGN);
  1334. buffer_info->skb = NULL;
  1335. }
  1336. }
  1337. /* The length includes FCS length */
  1338. length = length - ETH_FCS_LEN;
  1339. /* update status of driver */
  1340. adapter->stats.rx_bytes += length;
  1341. adapter->stats.rx_packets++;
  1342. if ((gbec_status & PCH_GBE_RXD_GMAC_STAT_MARMLT))
  1343. adapter->stats.multicast++;
  1344. /* Write meta date of skb */
  1345. skb_put(skb, length);
  1346. skb->protocol = eth_type_trans(skb, netdev);
  1347. if ((tcp_ip_status & PCH_GBE_RXD_ACC_STAT_TCPIPOK) ==
  1348. PCH_GBE_RXD_ACC_STAT_TCPIPOK) {
  1349. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1350. } else {
  1351. skb->ip_summed = CHECKSUM_NONE;
  1352. }
  1353. napi_gro_receive(&adapter->napi, skb);
  1354. (*work_done)++;
  1355. pr_debug("Receive skb->ip_summed: %d length: %d\n",
  1356. skb->ip_summed, length);
  1357. }
  1358. dorrop:
  1359. /* return some buffers to hardware, one at a time is too slow */
  1360. if (unlikely(cleaned_count >= PCH_GBE_RX_BUFFER_WRITE)) {
  1361. pch_gbe_alloc_rx_buffers(adapter, rx_ring,
  1362. cleaned_count);
  1363. cleaned_count = 0;
  1364. }
  1365. if (++i == rx_ring->count)
  1366. i = 0;
  1367. }
  1368. rx_ring->next_to_clean = i;
  1369. if (cleaned_count)
  1370. pch_gbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  1371. return cleaned;
  1372. }
  1373. /**
  1374. * pch_gbe_setup_tx_resources - Allocate Tx resources (Descriptors)
  1375. * @adapter: Board private structure
  1376. * @tx_ring: Tx descriptor ring (for a specific queue) to setup
  1377. * Returns
  1378. * 0: Successfully
  1379. * Negative value: Failed
  1380. */
  1381. int pch_gbe_setup_tx_resources(struct pch_gbe_adapter *adapter,
  1382. struct pch_gbe_tx_ring *tx_ring)
  1383. {
  1384. struct pci_dev *pdev = adapter->pdev;
  1385. struct pch_gbe_tx_desc *tx_desc;
  1386. int size;
  1387. int desNo;
  1388. size = (int)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  1389. tx_ring->buffer_info = vzalloc(size);
  1390. if (!tx_ring->buffer_info) {
  1391. pr_err("Unable to allocate memory for the buffer infomation\n");
  1392. return -ENOMEM;
  1393. }
  1394. tx_ring->size = tx_ring->count * (int)sizeof(struct pch_gbe_tx_desc);
  1395. tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
  1396. &tx_ring->dma, GFP_KERNEL);
  1397. if (!tx_ring->desc) {
  1398. vfree(tx_ring->buffer_info);
  1399. pr_err("Unable to allocate memory for the transmit descriptor ring\n");
  1400. return -ENOMEM;
  1401. }
  1402. memset(tx_ring->desc, 0, tx_ring->size);
  1403. tx_ring->next_to_use = 0;
  1404. tx_ring->next_to_clean = 0;
  1405. spin_lock_init(&tx_ring->tx_lock);
  1406. for (desNo = 0; desNo < tx_ring->count; desNo++) {
  1407. tx_desc = PCH_GBE_TX_DESC(*tx_ring, desNo);
  1408. tx_desc->gbec_status = DSC_INIT16;
  1409. }
  1410. pr_debug("tx_ring->desc = 0x%p tx_ring->dma = 0x%08llx\n"
  1411. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1412. tx_ring->desc, (unsigned long long)tx_ring->dma,
  1413. tx_ring->next_to_clean, tx_ring->next_to_use);
  1414. return 0;
  1415. }
  1416. /**
  1417. * pch_gbe_setup_rx_resources - Allocate Rx resources (Descriptors)
  1418. * @adapter: Board private structure
  1419. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  1420. * Returns
  1421. * 0: Successfully
  1422. * Negative value: Failed
  1423. */
  1424. int pch_gbe_setup_rx_resources(struct pch_gbe_adapter *adapter,
  1425. struct pch_gbe_rx_ring *rx_ring)
  1426. {
  1427. struct pci_dev *pdev = adapter->pdev;
  1428. struct pch_gbe_rx_desc *rx_desc;
  1429. int size;
  1430. int desNo;
  1431. size = (int)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  1432. rx_ring->buffer_info = vzalloc(size);
  1433. if (!rx_ring->buffer_info) {
  1434. pr_err("Unable to allocate memory for the receive descriptor ring\n");
  1435. return -ENOMEM;
  1436. }
  1437. rx_ring->size = rx_ring->count * (int)sizeof(struct pch_gbe_rx_desc);
  1438. rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
  1439. &rx_ring->dma, GFP_KERNEL);
  1440. if (!rx_ring->desc) {
  1441. pr_err("Unable to allocate memory for the receive descriptor ring\n");
  1442. vfree(rx_ring->buffer_info);
  1443. return -ENOMEM;
  1444. }
  1445. memset(rx_ring->desc, 0, rx_ring->size);
  1446. rx_ring->next_to_clean = 0;
  1447. rx_ring->next_to_use = 0;
  1448. for (desNo = 0; desNo < rx_ring->count; desNo++) {
  1449. rx_desc = PCH_GBE_RX_DESC(*rx_ring, desNo);
  1450. rx_desc->gbec_status = DSC_INIT16;
  1451. }
  1452. pr_debug("rx_ring->desc = 0x%p rx_ring->dma = 0x%08llx "
  1453. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1454. rx_ring->desc, (unsigned long long)rx_ring->dma,
  1455. rx_ring->next_to_clean, rx_ring->next_to_use);
  1456. return 0;
  1457. }
  1458. /**
  1459. * pch_gbe_free_tx_resources - Free Tx Resources
  1460. * @adapter: Board private structure
  1461. * @tx_ring: Tx descriptor ring for a specific queue
  1462. */
  1463. void pch_gbe_free_tx_resources(struct pch_gbe_adapter *adapter,
  1464. struct pch_gbe_tx_ring *tx_ring)
  1465. {
  1466. struct pci_dev *pdev = adapter->pdev;
  1467. pch_gbe_clean_tx_ring(adapter, tx_ring);
  1468. vfree(tx_ring->buffer_info);
  1469. tx_ring->buffer_info = NULL;
  1470. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  1471. tx_ring->desc = NULL;
  1472. }
  1473. /**
  1474. * pch_gbe_free_rx_resources - Free Rx Resources
  1475. * @adapter: Board private structure
  1476. * @rx_ring: Ring to clean the resources from
  1477. */
  1478. void pch_gbe_free_rx_resources(struct pch_gbe_adapter *adapter,
  1479. struct pch_gbe_rx_ring *rx_ring)
  1480. {
  1481. struct pci_dev *pdev = adapter->pdev;
  1482. pch_gbe_clean_rx_ring(adapter, rx_ring);
  1483. vfree(rx_ring->buffer_info);
  1484. rx_ring->buffer_info = NULL;
  1485. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  1486. rx_ring->desc = NULL;
  1487. }
  1488. /**
  1489. * pch_gbe_request_irq - Allocate an interrupt line
  1490. * @adapter: Board private structure
  1491. * Returns
  1492. * 0: Successfully
  1493. * Negative value: Failed
  1494. */
  1495. static int pch_gbe_request_irq(struct pch_gbe_adapter *adapter)
  1496. {
  1497. struct net_device *netdev = adapter->netdev;
  1498. int err;
  1499. int flags;
  1500. flags = IRQF_SHARED;
  1501. adapter->have_msi = false;
  1502. err = pci_enable_msi(adapter->pdev);
  1503. pr_debug("call pci_enable_msi\n");
  1504. if (err) {
  1505. pr_debug("call pci_enable_msi - Error: %d\n", err);
  1506. } else {
  1507. flags = 0;
  1508. adapter->have_msi = true;
  1509. }
  1510. err = request_irq(adapter->pdev->irq, &pch_gbe_intr,
  1511. flags, netdev->name, netdev);
  1512. if (err)
  1513. pr_err("Unable to allocate interrupt Error: %d\n", err);
  1514. pr_debug("adapter->have_msi : %d flags : 0x%04x return : 0x%04x\n",
  1515. adapter->have_msi, flags, err);
  1516. return err;
  1517. }
  1518. static void pch_gbe_set_multi(struct net_device *netdev);
  1519. /**
  1520. * pch_gbe_up - Up GbE network device
  1521. * @adapter: Board private structure
  1522. * Returns
  1523. * 0: Successfully
  1524. * Negative value: Failed
  1525. */
  1526. int pch_gbe_up(struct pch_gbe_adapter *adapter)
  1527. {
  1528. struct net_device *netdev = adapter->netdev;
  1529. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1530. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1531. int err;
  1532. /* hardware has been reset, we need to reload some things */
  1533. pch_gbe_set_multi(netdev);
  1534. pch_gbe_setup_tctl(adapter);
  1535. pch_gbe_configure_tx(adapter);
  1536. pch_gbe_setup_rctl(adapter);
  1537. pch_gbe_configure_rx(adapter);
  1538. err = pch_gbe_request_irq(adapter);
  1539. if (err) {
  1540. pr_err("Error: can't bring device up\n");
  1541. return err;
  1542. }
  1543. pch_gbe_alloc_tx_buffers(adapter, tx_ring);
  1544. pch_gbe_alloc_rx_buffers(adapter, rx_ring, rx_ring->count);
  1545. adapter->tx_queue_len = netdev->tx_queue_len;
  1546. mod_timer(&adapter->watchdog_timer, jiffies);
  1547. napi_enable(&adapter->napi);
  1548. pch_gbe_irq_enable(adapter);
  1549. netif_start_queue(adapter->netdev);
  1550. return 0;
  1551. }
  1552. /**
  1553. * pch_gbe_down - Down GbE network device
  1554. * @adapter: Board private structure
  1555. */
  1556. void pch_gbe_down(struct pch_gbe_adapter *adapter)
  1557. {
  1558. struct net_device *netdev = adapter->netdev;
  1559. /* signal that we're down so the interrupt handler does not
  1560. * reschedule our watchdog timer */
  1561. napi_disable(&adapter->napi);
  1562. atomic_set(&adapter->irq_sem, 0);
  1563. pch_gbe_irq_disable(adapter);
  1564. pch_gbe_free_irq(adapter);
  1565. del_timer_sync(&adapter->watchdog_timer);
  1566. netdev->tx_queue_len = adapter->tx_queue_len;
  1567. netif_carrier_off(netdev);
  1568. netif_stop_queue(netdev);
  1569. pch_gbe_reset(adapter);
  1570. pch_gbe_clean_tx_ring(adapter, adapter->tx_ring);
  1571. pch_gbe_clean_rx_ring(adapter, adapter->rx_ring);
  1572. }
  1573. /**
  1574. * pch_gbe_sw_init - Initialize general software structures (struct pch_gbe_adapter)
  1575. * @adapter: Board private structure to initialize
  1576. * Returns
  1577. * 0: Successfully
  1578. * Negative value: Failed
  1579. */
  1580. static int pch_gbe_sw_init(struct pch_gbe_adapter *adapter)
  1581. {
  1582. struct pch_gbe_hw *hw = &adapter->hw;
  1583. struct net_device *netdev = adapter->netdev;
  1584. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1585. hw->mac.max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1586. hw->mac.min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  1587. /* Initialize the hardware-specific values */
  1588. if (pch_gbe_hal_setup_init_funcs(hw)) {
  1589. pr_err("Hardware Initialization Failure\n");
  1590. return -EIO;
  1591. }
  1592. if (pch_gbe_alloc_queues(adapter)) {
  1593. pr_err("Unable to allocate memory for queues\n");
  1594. return -ENOMEM;
  1595. }
  1596. spin_lock_init(&adapter->hw.miim_lock);
  1597. spin_lock_init(&adapter->tx_queue_lock);
  1598. spin_lock_init(&adapter->stats_lock);
  1599. spin_lock_init(&adapter->ethtool_lock);
  1600. atomic_set(&adapter->irq_sem, 0);
  1601. pch_gbe_irq_disable(adapter);
  1602. pch_gbe_init_stats(adapter);
  1603. pr_debug("rx_buffer_len : %d mac.min_frame_size : %d mac.max_frame_size : %d\n",
  1604. (u32) adapter->rx_buffer_len,
  1605. hw->mac.min_frame_size, hw->mac.max_frame_size);
  1606. return 0;
  1607. }
  1608. /**
  1609. * pch_gbe_open - Called when a network interface is made active
  1610. * @netdev: Network interface device structure
  1611. * Returns
  1612. * 0: Successfully
  1613. * Negative value: Failed
  1614. */
  1615. static int pch_gbe_open(struct net_device *netdev)
  1616. {
  1617. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1618. struct pch_gbe_hw *hw = &adapter->hw;
  1619. int err;
  1620. /* allocate transmit descriptors */
  1621. err = pch_gbe_setup_tx_resources(adapter, adapter->tx_ring);
  1622. if (err)
  1623. goto err_setup_tx;
  1624. /* allocate receive descriptors */
  1625. err = pch_gbe_setup_rx_resources(adapter, adapter->rx_ring);
  1626. if (err)
  1627. goto err_setup_rx;
  1628. pch_gbe_hal_power_up_phy(hw);
  1629. err = pch_gbe_up(adapter);
  1630. if (err)
  1631. goto err_up;
  1632. pr_debug("Success End\n");
  1633. return 0;
  1634. err_up:
  1635. if (!adapter->wake_up_evt)
  1636. pch_gbe_hal_power_down_phy(hw);
  1637. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1638. err_setup_rx:
  1639. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1640. err_setup_tx:
  1641. pch_gbe_reset(adapter);
  1642. pr_err("Error End\n");
  1643. return err;
  1644. }
  1645. /**
  1646. * pch_gbe_stop - Disables a network interface
  1647. * @netdev: Network interface device structure
  1648. * Returns
  1649. * 0: Successfully
  1650. */
  1651. static int pch_gbe_stop(struct net_device *netdev)
  1652. {
  1653. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1654. struct pch_gbe_hw *hw = &adapter->hw;
  1655. pch_gbe_down(adapter);
  1656. if (!adapter->wake_up_evt)
  1657. pch_gbe_hal_power_down_phy(hw);
  1658. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1659. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1660. return 0;
  1661. }
  1662. /**
  1663. * pch_gbe_xmit_frame - Packet transmitting start
  1664. * @skb: Socket buffer structure
  1665. * @netdev: Network interface device structure
  1666. * Returns
  1667. * - NETDEV_TX_OK: Normal end
  1668. * - NETDEV_TX_BUSY: Error end
  1669. */
  1670. static int pch_gbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1671. {
  1672. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1673. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1674. unsigned long flags;
  1675. if (unlikely(skb->len > (adapter->hw.mac.max_frame_size - 4))) {
  1676. pr_err("Transfer length Error: skb len: %d > max: %d\n",
  1677. skb->len, adapter->hw.mac.max_frame_size);
  1678. dev_kfree_skb_any(skb);
  1679. adapter->stats.tx_length_errors++;
  1680. return NETDEV_TX_OK;
  1681. }
  1682. if (!spin_trylock_irqsave(&tx_ring->tx_lock, flags)) {
  1683. /* Collision - tell upper layer to requeue */
  1684. return NETDEV_TX_LOCKED;
  1685. }
  1686. if (unlikely(!PCH_GBE_DESC_UNUSED(tx_ring))) {
  1687. netif_stop_queue(netdev);
  1688. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1689. pr_debug("Return : BUSY next_to use : 0x%08x next_to clean : 0x%08x\n",
  1690. tx_ring->next_to_use, tx_ring->next_to_clean);
  1691. return NETDEV_TX_BUSY;
  1692. }
  1693. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1694. /* CRC,ITAG no support */
  1695. pch_gbe_tx_queue(adapter, tx_ring, skb);
  1696. return NETDEV_TX_OK;
  1697. }
  1698. /**
  1699. * pch_gbe_get_stats - Get System Network Statistics
  1700. * @netdev: Network interface device structure
  1701. * Returns: The current stats
  1702. */
  1703. static struct net_device_stats *pch_gbe_get_stats(struct net_device *netdev)
  1704. {
  1705. /* only return the current stats */
  1706. return &netdev->stats;
  1707. }
  1708. /**
  1709. * pch_gbe_set_multi - Multicast and Promiscuous mode set
  1710. * @netdev: Network interface device structure
  1711. */
  1712. static void pch_gbe_set_multi(struct net_device *netdev)
  1713. {
  1714. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1715. struct pch_gbe_hw *hw = &adapter->hw;
  1716. struct netdev_hw_addr *ha;
  1717. u8 *mta_list;
  1718. u32 rctl;
  1719. int i;
  1720. int mc_count;
  1721. pr_debug("netdev->flags : 0x%08x\n", netdev->flags);
  1722. /* Check for Promiscuous and All Multicast modes */
  1723. rctl = ioread32(&hw->reg->RX_MODE);
  1724. mc_count = netdev_mc_count(netdev);
  1725. if ((netdev->flags & IFF_PROMISC)) {
  1726. rctl &= ~PCH_GBE_ADD_FIL_EN;
  1727. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1728. } else if ((netdev->flags & IFF_ALLMULTI)) {
  1729. /* all the multicasting receive permissions */
  1730. rctl |= PCH_GBE_ADD_FIL_EN;
  1731. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1732. } else {
  1733. if (mc_count >= PCH_GBE_MAR_ENTRIES) {
  1734. /* all the multicasting receive permissions */
  1735. rctl |= PCH_GBE_ADD_FIL_EN;
  1736. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1737. } else {
  1738. rctl |= (PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN);
  1739. }
  1740. }
  1741. iowrite32(rctl, &hw->reg->RX_MODE);
  1742. if (mc_count >= PCH_GBE_MAR_ENTRIES)
  1743. return;
  1744. mta_list = kmalloc(mc_count * ETH_ALEN, GFP_ATOMIC);
  1745. if (!mta_list)
  1746. return;
  1747. /* The shared function expects a packed array of only addresses. */
  1748. i = 0;
  1749. netdev_for_each_mc_addr(ha, netdev) {
  1750. if (i == mc_count)
  1751. break;
  1752. memcpy(mta_list + (i++ * ETH_ALEN), &ha->addr, ETH_ALEN);
  1753. }
  1754. pch_gbe_mac_mc_addr_list_update(hw, mta_list, i, 1,
  1755. PCH_GBE_MAR_ENTRIES);
  1756. kfree(mta_list);
  1757. pr_debug("RX_MODE reg(check bit31,30 ADD,MLT) : 0x%08x netdev->mc_count : 0x%08x\n",
  1758. ioread32(&hw->reg->RX_MODE), mc_count);
  1759. }
  1760. /**
  1761. * pch_gbe_set_mac - Change the Ethernet Address of the NIC
  1762. * @netdev: Network interface device structure
  1763. * @addr: Pointer to an address structure
  1764. * Returns
  1765. * 0: Successfully
  1766. * -EADDRNOTAVAIL: Failed
  1767. */
  1768. static int pch_gbe_set_mac(struct net_device *netdev, void *addr)
  1769. {
  1770. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1771. struct sockaddr *skaddr = addr;
  1772. int ret_val;
  1773. if (!is_valid_ether_addr(skaddr->sa_data)) {
  1774. ret_val = -EADDRNOTAVAIL;
  1775. } else {
  1776. memcpy(netdev->dev_addr, skaddr->sa_data, netdev->addr_len);
  1777. memcpy(adapter->hw.mac.addr, skaddr->sa_data, netdev->addr_len);
  1778. pch_gbe_mac_mar_set(&adapter->hw, adapter->hw.mac.addr, 0);
  1779. ret_val = 0;
  1780. }
  1781. pr_debug("ret_val : 0x%08x\n", ret_val);
  1782. pr_debug("dev_addr : %pM\n", netdev->dev_addr);
  1783. pr_debug("mac_addr : %pM\n", adapter->hw.mac.addr);
  1784. pr_debug("MAC_ADR1AB reg : 0x%08x 0x%08x\n",
  1785. ioread32(&adapter->hw.reg->mac_adr[0].high),
  1786. ioread32(&adapter->hw.reg->mac_adr[0].low));
  1787. return ret_val;
  1788. }
  1789. /**
  1790. * pch_gbe_change_mtu - Change the Maximum Transfer Unit
  1791. * @netdev: Network interface device structure
  1792. * @new_mtu: New value for maximum frame size
  1793. * Returns
  1794. * 0: Successfully
  1795. * -EINVAL: Failed
  1796. */
  1797. static int pch_gbe_change_mtu(struct net_device *netdev, int new_mtu)
  1798. {
  1799. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1800. int max_frame;
  1801. max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
  1802. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  1803. (max_frame > PCH_GBE_MAX_JUMBO_FRAME_SIZE)) {
  1804. pr_err("Invalid MTU setting\n");
  1805. return -EINVAL;
  1806. }
  1807. if (max_frame <= PCH_GBE_FRAME_SIZE_2048)
  1808. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1809. else if (max_frame <= PCH_GBE_FRAME_SIZE_4096)
  1810. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_4096;
  1811. else if (max_frame <= PCH_GBE_FRAME_SIZE_8192)
  1812. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_8192;
  1813. else
  1814. adapter->rx_buffer_len = PCH_GBE_MAX_JUMBO_FRAME_SIZE;
  1815. netdev->mtu = new_mtu;
  1816. adapter->hw.mac.max_frame_size = max_frame;
  1817. if (netif_running(netdev))
  1818. pch_gbe_reinit_locked(adapter);
  1819. else
  1820. pch_gbe_reset(adapter);
  1821. pr_debug("max_frame : %d rx_buffer_len : %d mtu : %d max_frame_size : %d\n",
  1822. max_frame, (u32) adapter->rx_buffer_len, netdev->mtu,
  1823. adapter->hw.mac.max_frame_size);
  1824. return 0;
  1825. }
  1826. /**
  1827. * pch_gbe_ioctl - Controls register through a MII interface
  1828. * @netdev: Network interface device structure
  1829. * @ifr: Pointer to ifr structure
  1830. * @cmd: Control command
  1831. * Returns
  1832. * 0: Successfully
  1833. * Negative value: Failed
  1834. */
  1835. static int pch_gbe_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  1836. {
  1837. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1838. pr_debug("cmd : 0x%04x\n", cmd);
  1839. return generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  1840. }
  1841. /**
  1842. * pch_gbe_tx_timeout - Respond to a Tx Hang
  1843. * @netdev: Network interface device structure
  1844. */
  1845. static void pch_gbe_tx_timeout(struct net_device *netdev)
  1846. {
  1847. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1848. /* Do the reset outside of interrupt context */
  1849. adapter->stats.tx_timeout_count++;
  1850. schedule_work(&adapter->reset_task);
  1851. }
  1852. /**
  1853. * pch_gbe_napi_poll - NAPI receive and transfer polling callback
  1854. * @napi: Pointer of polling device struct
  1855. * @budget: The maximum number of a packet
  1856. * Returns
  1857. * false: Exit the polling mode
  1858. * true: Continue the polling mode
  1859. */
  1860. static int pch_gbe_napi_poll(struct napi_struct *napi, int budget)
  1861. {
  1862. struct pch_gbe_adapter *adapter =
  1863. container_of(napi, struct pch_gbe_adapter, napi);
  1864. struct net_device *netdev = adapter->netdev;
  1865. int work_done = 0;
  1866. bool poll_end_flag = false;
  1867. bool cleaned = false;
  1868. pr_debug("budget : %d\n", budget);
  1869. /* Keep link state information with original netdev */
  1870. if (!netif_carrier_ok(netdev)) {
  1871. poll_end_flag = true;
  1872. } else {
  1873. cleaned = pch_gbe_clean_tx(adapter, adapter->tx_ring);
  1874. pch_gbe_clean_rx(adapter, adapter->rx_ring, &work_done, budget);
  1875. if (cleaned)
  1876. work_done = budget;
  1877. /* If no Tx and not enough Rx work done,
  1878. * exit the polling mode
  1879. */
  1880. if ((work_done < budget) || !netif_running(netdev))
  1881. poll_end_flag = true;
  1882. }
  1883. if (poll_end_flag) {
  1884. napi_complete(napi);
  1885. pch_gbe_irq_enable(adapter);
  1886. }
  1887. pr_debug("poll_end_flag : %d work_done : %d budget : %d\n",
  1888. poll_end_flag, work_done, budget);
  1889. return work_done;
  1890. }
  1891. #ifdef CONFIG_NET_POLL_CONTROLLER
  1892. /**
  1893. * pch_gbe_netpoll - Used by things like netconsole to send skbs
  1894. * @netdev: Network interface device structure
  1895. */
  1896. static void pch_gbe_netpoll(struct net_device *netdev)
  1897. {
  1898. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1899. disable_irq(adapter->pdev->irq);
  1900. pch_gbe_intr(adapter->pdev->irq, netdev);
  1901. enable_irq(adapter->pdev->irq);
  1902. }
  1903. #endif
  1904. static const struct net_device_ops pch_gbe_netdev_ops = {
  1905. .ndo_open = pch_gbe_open,
  1906. .ndo_stop = pch_gbe_stop,
  1907. .ndo_start_xmit = pch_gbe_xmit_frame,
  1908. .ndo_get_stats = pch_gbe_get_stats,
  1909. .ndo_set_mac_address = pch_gbe_set_mac,
  1910. .ndo_tx_timeout = pch_gbe_tx_timeout,
  1911. .ndo_change_mtu = pch_gbe_change_mtu,
  1912. .ndo_do_ioctl = pch_gbe_ioctl,
  1913. .ndo_set_multicast_list = &pch_gbe_set_multi,
  1914. #ifdef CONFIG_NET_POLL_CONTROLLER
  1915. .ndo_poll_controller = pch_gbe_netpoll,
  1916. #endif
  1917. };
  1918. static pci_ers_result_t pch_gbe_io_error_detected(struct pci_dev *pdev,
  1919. pci_channel_state_t state)
  1920. {
  1921. struct net_device *netdev = pci_get_drvdata(pdev);
  1922. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1923. netif_device_detach(netdev);
  1924. if (netif_running(netdev))
  1925. pch_gbe_down(adapter);
  1926. pci_disable_device(pdev);
  1927. /* Request a slot slot reset. */
  1928. return PCI_ERS_RESULT_NEED_RESET;
  1929. }
  1930. static pci_ers_result_t pch_gbe_io_slot_reset(struct pci_dev *pdev)
  1931. {
  1932. struct net_device *netdev = pci_get_drvdata(pdev);
  1933. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1934. struct pch_gbe_hw *hw = &adapter->hw;
  1935. if (pci_enable_device(pdev)) {
  1936. pr_err("Cannot re-enable PCI device after reset\n");
  1937. return PCI_ERS_RESULT_DISCONNECT;
  1938. }
  1939. pci_set_master(pdev);
  1940. pci_enable_wake(pdev, PCI_D0, 0);
  1941. pch_gbe_hal_power_up_phy(hw);
  1942. pch_gbe_reset(adapter);
  1943. /* Clear wake up status */
  1944. pch_gbe_mac_set_wol_event(hw, 0);
  1945. return PCI_ERS_RESULT_RECOVERED;
  1946. }
  1947. static void pch_gbe_io_resume(struct pci_dev *pdev)
  1948. {
  1949. struct net_device *netdev = pci_get_drvdata(pdev);
  1950. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1951. if (netif_running(netdev)) {
  1952. if (pch_gbe_up(adapter)) {
  1953. pr_debug("can't bring device back up after reset\n");
  1954. return;
  1955. }
  1956. }
  1957. netif_device_attach(netdev);
  1958. }
  1959. static int __pch_gbe_suspend(struct pci_dev *pdev)
  1960. {
  1961. struct net_device *netdev = pci_get_drvdata(pdev);
  1962. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1963. struct pch_gbe_hw *hw = &adapter->hw;
  1964. u32 wufc = adapter->wake_up_evt;
  1965. int retval = 0;
  1966. netif_device_detach(netdev);
  1967. if (netif_running(netdev))
  1968. pch_gbe_down(adapter);
  1969. if (wufc) {
  1970. pch_gbe_set_multi(netdev);
  1971. pch_gbe_setup_rctl(adapter);
  1972. pch_gbe_configure_rx(adapter);
  1973. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  1974. hw->mac.link_duplex);
  1975. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  1976. hw->mac.link_duplex);
  1977. pch_gbe_mac_set_wol_event(hw, wufc);
  1978. pci_disable_device(pdev);
  1979. } else {
  1980. pch_gbe_hal_power_down_phy(hw);
  1981. pch_gbe_mac_set_wol_event(hw, wufc);
  1982. pci_disable_device(pdev);
  1983. }
  1984. return retval;
  1985. }
  1986. #ifdef CONFIG_PM
  1987. static int pch_gbe_suspend(struct device *device)
  1988. {
  1989. struct pci_dev *pdev = to_pci_dev(device);
  1990. return __pch_gbe_suspend(pdev);
  1991. }
  1992. static int pch_gbe_resume(struct device *device)
  1993. {
  1994. struct pci_dev *pdev = to_pci_dev(device);
  1995. struct net_device *netdev = pci_get_drvdata(pdev);
  1996. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1997. struct pch_gbe_hw *hw = &adapter->hw;
  1998. u32 err;
  1999. err = pci_enable_device(pdev);
  2000. if (err) {
  2001. pr_err("Cannot enable PCI device from suspend\n");
  2002. return err;
  2003. }
  2004. pci_set_master(pdev);
  2005. pch_gbe_hal_power_up_phy(hw);
  2006. pch_gbe_reset(adapter);
  2007. /* Clear wake on lan control and status */
  2008. pch_gbe_mac_set_wol_event(hw, 0);
  2009. if (netif_running(netdev))
  2010. pch_gbe_up(adapter);
  2011. netif_device_attach(netdev);
  2012. return 0;
  2013. }
  2014. #endif /* CONFIG_PM */
  2015. static void pch_gbe_shutdown(struct pci_dev *pdev)
  2016. {
  2017. __pch_gbe_suspend(pdev);
  2018. if (system_state == SYSTEM_POWER_OFF) {
  2019. pci_wake_from_d3(pdev, true);
  2020. pci_set_power_state(pdev, PCI_D3hot);
  2021. }
  2022. }
  2023. static void pch_gbe_remove(struct pci_dev *pdev)
  2024. {
  2025. struct net_device *netdev = pci_get_drvdata(pdev);
  2026. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2027. cancel_work_sync(&adapter->reset_task);
  2028. unregister_netdev(netdev);
  2029. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2030. kfree(adapter->tx_ring);
  2031. kfree(adapter->rx_ring);
  2032. iounmap(adapter->hw.reg);
  2033. pci_release_regions(pdev);
  2034. free_netdev(netdev);
  2035. pci_disable_device(pdev);
  2036. }
  2037. static int pch_gbe_probe(struct pci_dev *pdev,
  2038. const struct pci_device_id *pci_id)
  2039. {
  2040. struct net_device *netdev;
  2041. struct pch_gbe_adapter *adapter;
  2042. int ret;
  2043. ret = pci_enable_device(pdev);
  2044. if (ret)
  2045. return ret;
  2046. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64))
  2047. || pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2048. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2049. if (ret) {
  2050. ret = pci_set_consistent_dma_mask(pdev,
  2051. DMA_BIT_MASK(32));
  2052. if (ret) {
  2053. dev_err(&pdev->dev, "ERR: No usable DMA "
  2054. "configuration, aborting\n");
  2055. goto err_disable_device;
  2056. }
  2057. }
  2058. }
  2059. ret = pci_request_regions(pdev, KBUILD_MODNAME);
  2060. if (ret) {
  2061. dev_err(&pdev->dev,
  2062. "ERR: Can't reserve PCI I/O and memory resources\n");
  2063. goto err_disable_device;
  2064. }
  2065. pci_set_master(pdev);
  2066. netdev = alloc_etherdev((int)sizeof(struct pch_gbe_adapter));
  2067. if (!netdev) {
  2068. ret = -ENOMEM;
  2069. dev_err(&pdev->dev,
  2070. "ERR: Can't allocate and set up an Ethernet device\n");
  2071. goto err_release_pci;
  2072. }
  2073. SET_NETDEV_DEV(netdev, &pdev->dev);
  2074. pci_set_drvdata(pdev, netdev);
  2075. adapter = netdev_priv(netdev);
  2076. adapter->netdev = netdev;
  2077. adapter->pdev = pdev;
  2078. adapter->hw.back = adapter;
  2079. adapter->hw.reg = pci_iomap(pdev, PCH_GBE_PCI_BAR, 0);
  2080. if (!adapter->hw.reg) {
  2081. ret = -EIO;
  2082. dev_err(&pdev->dev, "Can't ioremap\n");
  2083. goto err_free_netdev;
  2084. }
  2085. netdev->netdev_ops = &pch_gbe_netdev_ops;
  2086. netdev->watchdog_timeo = PCH_GBE_WATCHDOG_PERIOD;
  2087. netif_napi_add(netdev, &adapter->napi,
  2088. pch_gbe_napi_poll, PCH_GBE_RX_WEIGHT);
  2089. netdev->features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_GRO;
  2090. pch_gbe_set_ethtool_ops(netdev);
  2091. pch_gbe_mac_reset_hw(&adapter->hw);
  2092. /* setup the private structure */
  2093. ret = pch_gbe_sw_init(adapter);
  2094. if (ret)
  2095. goto err_iounmap;
  2096. /* Initialize PHY */
  2097. ret = pch_gbe_init_phy(adapter);
  2098. if (ret) {
  2099. dev_err(&pdev->dev, "PHY initialize error\n");
  2100. goto err_free_adapter;
  2101. }
  2102. pch_gbe_hal_get_bus_info(&adapter->hw);
  2103. /* Read the MAC address. and store to the private data */
  2104. ret = pch_gbe_hal_read_mac_addr(&adapter->hw);
  2105. if (ret) {
  2106. dev_err(&pdev->dev, "MAC address Read Error\n");
  2107. goto err_free_adapter;
  2108. }
  2109. memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
  2110. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2111. dev_err(&pdev->dev, "Invalid MAC Address\n");
  2112. ret = -EIO;
  2113. goto err_free_adapter;
  2114. }
  2115. setup_timer(&adapter->watchdog_timer, pch_gbe_watchdog,
  2116. (unsigned long)adapter);
  2117. INIT_WORK(&adapter->reset_task, pch_gbe_reset_task);
  2118. pch_gbe_check_options(adapter);
  2119. if (adapter->tx_csum)
  2120. netdev->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  2121. else
  2122. netdev->features &= ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
  2123. /* initialize the wol settings based on the eeprom settings */
  2124. adapter->wake_up_evt = PCH_GBE_WL_INIT_SETTING;
  2125. dev_info(&pdev->dev, "MAC address : %pM\n", netdev->dev_addr);
  2126. /* reset the hardware with the new settings */
  2127. pch_gbe_reset(adapter);
  2128. ret = register_netdev(netdev);
  2129. if (ret)
  2130. goto err_free_adapter;
  2131. /* tell the stack to leave us alone until pch_gbe_open() is called */
  2132. netif_carrier_off(netdev);
  2133. netif_stop_queue(netdev);
  2134. dev_dbg(&pdev->dev, "OKIsemi(R) PCH Network Connection\n");
  2135. device_set_wakeup_enable(&pdev->dev, 1);
  2136. return 0;
  2137. err_free_adapter:
  2138. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2139. kfree(adapter->tx_ring);
  2140. kfree(adapter->rx_ring);
  2141. err_iounmap:
  2142. iounmap(adapter->hw.reg);
  2143. err_free_netdev:
  2144. free_netdev(netdev);
  2145. err_release_pci:
  2146. pci_release_regions(pdev);
  2147. err_disable_device:
  2148. pci_disable_device(pdev);
  2149. return ret;
  2150. }
  2151. static DEFINE_PCI_DEVICE_TABLE(pch_gbe_pcidev_id) = {
  2152. {.vendor = PCI_VENDOR_ID_INTEL,
  2153. .device = PCI_DEVICE_ID_INTEL_IOH1_GBE,
  2154. .subvendor = PCI_ANY_ID,
  2155. .subdevice = PCI_ANY_ID,
  2156. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2157. .class_mask = (0xFFFF00)
  2158. },
  2159. /* required last entry */
  2160. {0}
  2161. };
  2162. #ifdef CONFIG_PM
  2163. static const struct dev_pm_ops pch_gbe_pm_ops = {
  2164. .suspend = pch_gbe_suspend,
  2165. .resume = pch_gbe_resume,
  2166. .freeze = pch_gbe_suspend,
  2167. .thaw = pch_gbe_resume,
  2168. .poweroff = pch_gbe_suspend,
  2169. .restore = pch_gbe_resume,
  2170. };
  2171. #endif
  2172. static struct pci_error_handlers pch_gbe_err_handler = {
  2173. .error_detected = pch_gbe_io_error_detected,
  2174. .slot_reset = pch_gbe_io_slot_reset,
  2175. .resume = pch_gbe_io_resume
  2176. };
  2177. static struct pci_driver pch_gbe_pcidev = {
  2178. .name = KBUILD_MODNAME,
  2179. .id_table = pch_gbe_pcidev_id,
  2180. .probe = pch_gbe_probe,
  2181. .remove = pch_gbe_remove,
  2182. #ifdef CONFIG_PM_OPS
  2183. .driver.pm = &pch_gbe_pm_ops,
  2184. #endif
  2185. .shutdown = pch_gbe_shutdown,
  2186. .err_handler = &pch_gbe_err_handler
  2187. };
  2188. static int __init pch_gbe_init_module(void)
  2189. {
  2190. int ret;
  2191. ret = pci_register_driver(&pch_gbe_pcidev);
  2192. if (copybreak != PCH_GBE_COPYBREAK_DEFAULT) {
  2193. if (copybreak == 0) {
  2194. pr_info("copybreak disabled\n");
  2195. } else {
  2196. pr_info("copybreak enabled for packets <= %u bytes\n",
  2197. copybreak);
  2198. }
  2199. }
  2200. return ret;
  2201. }
  2202. static void __exit pch_gbe_exit_module(void)
  2203. {
  2204. pci_unregister_driver(&pch_gbe_pcidev);
  2205. }
  2206. module_init(pch_gbe_init_module);
  2207. module_exit(pch_gbe_exit_module);
  2208. MODULE_DESCRIPTION("EG20T PCH Gigabit ethernet Driver");
  2209. MODULE_AUTHOR("OKI SEMICONDUCTOR, <toshiharu-linux@dsn.okisemi.com>");
  2210. MODULE_LICENSE("GPL");
  2211. MODULE_VERSION(DRV_VERSION);
  2212. MODULE_DEVICE_TABLE(pci, pch_gbe_pcidev_id);
  2213. module_param(copybreak, uint, 0644);
  2214. MODULE_PARM_DESC(copybreak,
  2215. "Maximum size of packet that is copied to a new buffer on receive");
  2216. /* pch_gbe_main.c */