musb_gadget.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252
  1. /*
  2. * MUSB OTG driver peripheral support
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. * Copyright (C) 2009 MontaVista Software, Inc. <source@mvista.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * version 2 as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  21. * 02110-1301 USA
  22. *
  23. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  24. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  25. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  26. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  27. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  28. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  29. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  30. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  32. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. *
  34. */
  35. #include <linux/kernel.h>
  36. #include <linux/list.h>
  37. #include <linux/timer.h>
  38. #include <linux/module.h>
  39. #include <linux/smp.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/delay.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/slab.h>
  44. #include "musb_core.h"
  45. /* MUSB PERIPHERAL status 3-mar-2006:
  46. *
  47. * - EP0 seems solid. It passes both USBCV and usbtest control cases.
  48. * Minor glitches:
  49. *
  50. * + remote wakeup to Linux hosts work, but saw USBCV failures;
  51. * in one test run (operator error?)
  52. * + endpoint halt tests -- in both usbtest and usbcv -- seem
  53. * to break when dma is enabled ... is something wrongly
  54. * clearing SENDSTALL?
  55. *
  56. * - Mass storage behaved ok when last tested. Network traffic patterns
  57. * (with lots of short transfers etc) need retesting; they turn up the
  58. * worst cases of the DMA, since short packets are typical but are not
  59. * required.
  60. *
  61. * - TX/IN
  62. * + both pio and dma behave in with network and g_zero tests
  63. * + no cppi throughput issues other than no-hw-queueing
  64. * + failed with FLAT_REG (DaVinci)
  65. * + seems to behave with double buffering, PIO -and- CPPI
  66. * + with gadgetfs + AIO, requests got lost?
  67. *
  68. * - RX/OUT
  69. * + both pio and dma behave in with network and g_zero tests
  70. * + dma is slow in typical case (short_not_ok is clear)
  71. * + double buffering ok with PIO
  72. * + double buffering *FAILS* with CPPI, wrong data bytes sometimes
  73. * + request lossage observed with gadgetfs
  74. *
  75. * - ISO not tested ... might work, but only weakly isochronous
  76. *
  77. * - Gadget driver disabling of softconnect during bind() is ignored; so
  78. * drivers can't hold off host requests until userspace is ready.
  79. * (Workaround: they can turn it off later.)
  80. *
  81. * - PORTABILITY (assumes PIO works):
  82. * + DaVinci, basically works with cppi dma
  83. * + OMAP 2430, ditto with mentor dma
  84. * + TUSB 6010, platform-specific dma in the works
  85. */
  86. /* ----------------------------------------------------------------------- */
  87. #define is_buffer_mapped(req) (is_dma_capable() && \
  88. (req->map_state != UN_MAPPED))
  89. /* Maps the buffer to dma */
  90. static inline void map_dma_buffer(struct musb_request *request,
  91. struct musb *musb, struct musb_ep *musb_ep)
  92. {
  93. int compatible = true;
  94. struct dma_controller *dma = musb->dma_controller;
  95. request->map_state = UN_MAPPED;
  96. if (!is_dma_capable() || !musb_ep->dma)
  97. return;
  98. /* Check if DMA engine can handle this request.
  99. * DMA code must reject the USB request explicitly.
  100. * Default behaviour is to map the request.
  101. */
  102. if (dma->is_compatible)
  103. compatible = dma->is_compatible(musb_ep->dma,
  104. musb_ep->packet_sz, request->request.buf,
  105. request->request.length);
  106. if (!compatible)
  107. return;
  108. if (request->request.dma == DMA_ADDR_INVALID) {
  109. request->request.dma = dma_map_single(
  110. musb->controller,
  111. request->request.buf,
  112. request->request.length,
  113. request->tx
  114. ? DMA_TO_DEVICE
  115. : DMA_FROM_DEVICE);
  116. request->map_state = MUSB_MAPPED;
  117. } else {
  118. dma_sync_single_for_device(musb->controller,
  119. request->request.dma,
  120. request->request.length,
  121. request->tx
  122. ? DMA_TO_DEVICE
  123. : DMA_FROM_DEVICE);
  124. request->map_state = PRE_MAPPED;
  125. }
  126. }
  127. /* Unmap the buffer from dma and maps it back to cpu */
  128. static inline void unmap_dma_buffer(struct musb_request *request,
  129. struct musb *musb)
  130. {
  131. if (!is_buffer_mapped(request))
  132. return;
  133. if (request->request.dma == DMA_ADDR_INVALID) {
  134. dev_vdbg(musb->controller,
  135. "not unmapping a never mapped buffer\n");
  136. return;
  137. }
  138. if (request->map_state == MUSB_MAPPED) {
  139. dma_unmap_single(musb->controller,
  140. request->request.dma,
  141. request->request.length,
  142. request->tx
  143. ? DMA_TO_DEVICE
  144. : DMA_FROM_DEVICE);
  145. request->request.dma = DMA_ADDR_INVALID;
  146. } else { /* PRE_MAPPED */
  147. dma_sync_single_for_cpu(musb->controller,
  148. request->request.dma,
  149. request->request.length,
  150. request->tx
  151. ? DMA_TO_DEVICE
  152. : DMA_FROM_DEVICE);
  153. }
  154. request->map_state = UN_MAPPED;
  155. }
  156. /*
  157. * Immediately complete a request.
  158. *
  159. * @param request the request to complete
  160. * @param status the status to complete the request with
  161. * Context: controller locked, IRQs blocked.
  162. */
  163. void musb_g_giveback(
  164. struct musb_ep *ep,
  165. struct usb_request *request,
  166. int status)
  167. __releases(ep->musb->lock)
  168. __acquires(ep->musb->lock)
  169. {
  170. struct musb_request *req;
  171. struct musb *musb;
  172. int busy = ep->busy;
  173. req = to_musb_request(request);
  174. list_del(&req->list);
  175. if (req->request.status == -EINPROGRESS)
  176. req->request.status = status;
  177. musb = req->musb;
  178. ep->busy = 1;
  179. spin_unlock(&musb->lock);
  180. unmap_dma_buffer(req, musb);
  181. if (request->status == 0)
  182. dev_dbg(musb->controller, "%s done request %p, %d/%d\n",
  183. ep->end_point.name, request,
  184. req->request.actual, req->request.length);
  185. else
  186. dev_dbg(musb->controller, "%s request %p, %d/%d fault %d\n",
  187. ep->end_point.name, request,
  188. req->request.actual, req->request.length,
  189. request->status);
  190. req->request.complete(&req->ep->end_point, &req->request);
  191. spin_lock(&musb->lock);
  192. ep->busy = busy;
  193. }
  194. /* ----------------------------------------------------------------------- */
  195. /*
  196. * Abort requests queued to an endpoint using the status. Synchronous.
  197. * caller locked controller and blocked irqs, and selected this ep.
  198. */
  199. static void nuke(struct musb_ep *ep, const int status)
  200. {
  201. struct musb *musb = ep->musb;
  202. struct musb_request *req = NULL;
  203. void __iomem *epio = ep->musb->endpoints[ep->current_epnum].regs;
  204. ep->busy = 1;
  205. if (is_dma_capable() && ep->dma) {
  206. struct dma_controller *c = ep->musb->dma_controller;
  207. int value;
  208. if (ep->is_in) {
  209. /*
  210. * The programming guide says that we must not clear
  211. * the DMAMODE bit before DMAENAB, so we only
  212. * clear it in the second write...
  213. */
  214. musb_writew(epio, MUSB_TXCSR,
  215. MUSB_TXCSR_DMAMODE | MUSB_TXCSR_FLUSHFIFO);
  216. musb_writew(epio, MUSB_TXCSR,
  217. 0 | MUSB_TXCSR_FLUSHFIFO);
  218. } else {
  219. musb_writew(epio, MUSB_RXCSR,
  220. 0 | MUSB_RXCSR_FLUSHFIFO);
  221. musb_writew(epio, MUSB_RXCSR,
  222. 0 | MUSB_RXCSR_FLUSHFIFO);
  223. }
  224. value = c->channel_abort(ep->dma);
  225. dev_dbg(musb->controller, "%s: abort DMA --> %d\n",
  226. ep->name, value);
  227. c->channel_release(ep->dma);
  228. ep->dma = NULL;
  229. }
  230. while (!list_empty(&ep->req_list)) {
  231. req = list_first_entry(&ep->req_list, struct musb_request, list);
  232. musb_g_giveback(ep, &req->request, status);
  233. }
  234. }
  235. /* ----------------------------------------------------------------------- */
  236. /* Data transfers - pure PIO, pure DMA, or mixed mode */
  237. /*
  238. * This assumes the separate CPPI engine is responding to DMA requests
  239. * from the usb core ... sequenced a bit differently from mentor dma.
  240. */
  241. static inline int max_ep_writesize(struct musb *musb, struct musb_ep *ep)
  242. {
  243. if (can_bulk_split(musb, ep->type))
  244. return ep->hw_ep->max_packet_sz_tx;
  245. else
  246. return ep->packet_sz;
  247. }
  248. #ifdef CONFIG_USB_INVENTRA_DMA
  249. /* Peripheral tx (IN) using Mentor DMA works as follows:
  250. Only mode 0 is used for transfers <= wPktSize,
  251. mode 1 is used for larger transfers,
  252. One of the following happens:
  253. - Host sends IN token which causes an endpoint interrupt
  254. -> TxAvail
  255. -> if DMA is currently busy, exit.
  256. -> if queue is non-empty, txstate().
  257. - Request is queued by the gadget driver.
  258. -> if queue was previously empty, txstate()
  259. txstate()
  260. -> start
  261. /\ -> setup DMA
  262. | (data is transferred to the FIFO, then sent out when
  263. | IN token(s) are recd from Host.
  264. | -> DMA interrupt on completion
  265. | calls TxAvail.
  266. | -> stop DMA, ~DMAENAB,
  267. | -> set TxPktRdy for last short pkt or zlp
  268. | -> Complete Request
  269. | -> Continue next request (call txstate)
  270. |___________________________________|
  271. * Non-Mentor DMA engines can of course work differently, such as by
  272. * upleveling from irq-per-packet to irq-per-buffer.
  273. */
  274. #endif
  275. /*
  276. * An endpoint is transmitting data. This can be called either from
  277. * the IRQ routine or from ep.queue() to kickstart a request on an
  278. * endpoint.
  279. *
  280. * Context: controller locked, IRQs blocked, endpoint selected
  281. */
  282. static void txstate(struct musb *musb, struct musb_request *req)
  283. {
  284. u8 epnum = req->epnum;
  285. struct musb_ep *musb_ep;
  286. void __iomem *epio = musb->endpoints[epnum].regs;
  287. struct usb_request *request;
  288. u16 fifo_count = 0, csr;
  289. int use_dma = 0;
  290. musb_ep = req->ep;
  291. /* Check if EP is disabled */
  292. if (!musb_ep->desc) {
  293. dev_dbg(musb->controller, "ep:%s disabled - ignore request\n",
  294. musb_ep->end_point.name);
  295. return;
  296. }
  297. /* we shouldn't get here while DMA is active ... but we do ... */
  298. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  299. dev_dbg(musb->controller, "dma pending...\n");
  300. return;
  301. }
  302. /* read TXCSR before */
  303. csr = musb_readw(epio, MUSB_TXCSR);
  304. request = &req->request;
  305. fifo_count = min(max_ep_writesize(musb, musb_ep),
  306. (int)(request->length - request->actual));
  307. if (csr & MUSB_TXCSR_TXPKTRDY) {
  308. dev_dbg(musb->controller, "%s old packet still ready , txcsr %03x\n",
  309. musb_ep->end_point.name, csr);
  310. return;
  311. }
  312. if (csr & MUSB_TXCSR_P_SENDSTALL) {
  313. dev_dbg(musb->controller, "%s stalling, txcsr %03x\n",
  314. musb_ep->end_point.name, csr);
  315. return;
  316. }
  317. dev_dbg(musb->controller, "hw_ep%d, maxpacket %d, fifo count %d, txcsr %03x\n",
  318. epnum, musb_ep->packet_sz, fifo_count,
  319. csr);
  320. #ifndef CONFIG_MUSB_PIO_ONLY
  321. if (is_buffer_mapped(req)) {
  322. struct dma_controller *c = musb->dma_controller;
  323. size_t request_size;
  324. /* setup DMA, then program endpoint CSR */
  325. request_size = min_t(size_t, request->length - request->actual,
  326. musb_ep->dma->max_len);
  327. use_dma = (request->dma != DMA_ADDR_INVALID);
  328. /* MUSB_TXCSR_P_ISO is still set correctly */
  329. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_UX500_DMA)
  330. {
  331. if (request_size < musb_ep->packet_sz)
  332. musb_ep->dma->desired_mode = 0;
  333. else
  334. musb_ep->dma->desired_mode = 1;
  335. use_dma = use_dma && c->channel_program(
  336. musb_ep->dma, musb_ep->packet_sz,
  337. musb_ep->dma->desired_mode,
  338. request->dma + request->actual, request_size);
  339. if (use_dma) {
  340. if (musb_ep->dma->desired_mode == 0) {
  341. /*
  342. * We must not clear the DMAMODE bit
  343. * before the DMAENAB bit -- and the
  344. * latter doesn't always get cleared
  345. * before we get here...
  346. */
  347. csr &= ~(MUSB_TXCSR_AUTOSET
  348. | MUSB_TXCSR_DMAENAB);
  349. musb_writew(epio, MUSB_TXCSR, csr
  350. | MUSB_TXCSR_P_WZC_BITS);
  351. csr &= ~MUSB_TXCSR_DMAMODE;
  352. csr |= (MUSB_TXCSR_DMAENAB |
  353. MUSB_TXCSR_MODE);
  354. /* against programming guide */
  355. } else {
  356. csr |= (MUSB_TXCSR_DMAENAB
  357. | MUSB_TXCSR_DMAMODE
  358. | MUSB_TXCSR_MODE);
  359. if (!musb_ep->hb_mult)
  360. csr |= MUSB_TXCSR_AUTOSET;
  361. }
  362. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  363. musb_writew(epio, MUSB_TXCSR, csr);
  364. }
  365. }
  366. #elif defined(CONFIG_USB_TI_CPPI_DMA)
  367. /* program endpoint CSR first, then setup DMA */
  368. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  369. csr |= MUSB_TXCSR_DMAENAB | MUSB_TXCSR_DMAMODE |
  370. MUSB_TXCSR_MODE;
  371. musb_writew(epio, MUSB_TXCSR,
  372. (MUSB_TXCSR_P_WZC_BITS & ~MUSB_TXCSR_P_UNDERRUN)
  373. | csr);
  374. /* ensure writebuffer is empty */
  375. csr = musb_readw(epio, MUSB_TXCSR);
  376. /* NOTE host side sets DMAENAB later than this; both are
  377. * OK since the transfer dma glue (between CPPI and Mentor
  378. * fifos) just tells CPPI it could start. Data only moves
  379. * to the USB TX fifo when both fifos are ready.
  380. */
  381. /* "mode" is irrelevant here; handle terminating ZLPs like
  382. * PIO does, since the hardware RNDIS mode seems unreliable
  383. * except for the last-packet-is-already-short case.
  384. */
  385. use_dma = use_dma && c->channel_program(
  386. musb_ep->dma, musb_ep->packet_sz,
  387. 0,
  388. request->dma + request->actual,
  389. request_size);
  390. if (!use_dma) {
  391. c->channel_release(musb_ep->dma);
  392. musb_ep->dma = NULL;
  393. csr &= ~MUSB_TXCSR_DMAENAB;
  394. musb_writew(epio, MUSB_TXCSR, csr);
  395. /* invariant: prequest->buf is non-null */
  396. }
  397. #elif defined(CONFIG_USB_TUSB_OMAP_DMA)
  398. use_dma = use_dma && c->channel_program(
  399. musb_ep->dma, musb_ep->packet_sz,
  400. request->zero,
  401. request->dma + request->actual,
  402. request_size);
  403. #endif
  404. }
  405. #endif
  406. if (!use_dma) {
  407. /*
  408. * Unmap the dma buffer back to cpu if dma channel
  409. * programming fails
  410. */
  411. unmap_dma_buffer(req, musb);
  412. musb_write_fifo(musb_ep->hw_ep, fifo_count,
  413. (u8 *) (request->buf + request->actual));
  414. request->actual += fifo_count;
  415. csr |= MUSB_TXCSR_TXPKTRDY;
  416. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  417. musb_writew(epio, MUSB_TXCSR, csr);
  418. }
  419. /* host may already have the data when this message shows... */
  420. dev_dbg(musb->controller, "%s TX/IN %s len %d/%d, txcsr %04x, fifo %d/%d\n",
  421. musb_ep->end_point.name, use_dma ? "dma" : "pio",
  422. request->actual, request->length,
  423. musb_readw(epio, MUSB_TXCSR),
  424. fifo_count,
  425. musb_readw(epio, MUSB_TXMAXP));
  426. }
  427. /*
  428. * FIFO state update (e.g. data ready).
  429. * Called from IRQ, with controller locked.
  430. */
  431. void musb_g_tx(struct musb *musb, u8 epnum)
  432. {
  433. u16 csr;
  434. struct musb_request *req;
  435. struct usb_request *request;
  436. u8 __iomem *mbase = musb->mregs;
  437. struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_in;
  438. void __iomem *epio = musb->endpoints[epnum].regs;
  439. struct dma_channel *dma;
  440. musb_ep_select(mbase, epnum);
  441. req = next_request(musb_ep);
  442. request = &req->request;
  443. csr = musb_readw(epio, MUSB_TXCSR);
  444. dev_dbg(musb->controller, "<== %s, txcsr %04x\n", musb_ep->end_point.name, csr);
  445. dma = is_dma_capable() ? musb_ep->dma : NULL;
  446. /*
  447. * REVISIT: for high bandwidth, MUSB_TXCSR_P_INCOMPTX
  448. * probably rates reporting as a host error.
  449. */
  450. if (csr & MUSB_TXCSR_P_SENTSTALL) {
  451. csr |= MUSB_TXCSR_P_WZC_BITS;
  452. csr &= ~MUSB_TXCSR_P_SENTSTALL;
  453. musb_writew(epio, MUSB_TXCSR, csr);
  454. return;
  455. }
  456. if (csr & MUSB_TXCSR_P_UNDERRUN) {
  457. /* We NAKed, no big deal... little reason to care. */
  458. csr |= MUSB_TXCSR_P_WZC_BITS;
  459. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  460. musb_writew(epio, MUSB_TXCSR, csr);
  461. dev_vdbg(musb->controller, "underrun on ep%d, req %p\n",
  462. epnum, request);
  463. }
  464. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  465. /*
  466. * SHOULD NOT HAPPEN... has with CPPI though, after
  467. * changing SENDSTALL (and other cases); harmless?
  468. */
  469. dev_dbg(musb->controller, "%s dma still busy?\n", musb_ep->end_point.name);
  470. return;
  471. }
  472. if (request) {
  473. u8 is_dma = 0;
  474. if (dma && (csr & MUSB_TXCSR_DMAENAB)) {
  475. is_dma = 1;
  476. csr |= MUSB_TXCSR_P_WZC_BITS;
  477. csr &= ~(MUSB_TXCSR_DMAENAB | MUSB_TXCSR_P_UNDERRUN |
  478. MUSB_TXCSR_TXPKTRDY | MUSB_TXCSR_AUTOSET);
  479. musb_writew(epio, MUSB_TXCSR, csr);
  480. /* Ensure writebuffer is empty. */
  481. csr = musb_readw(epio, MUSB_TXCSR);
  482. request->actual += musb_ep->dma->actual_len;
  483. dev_dbg(musb->controller, "TXCSR%d %04x, DMA off, len %zu, req %p\n",
  484. epnum, csr, musb_ep->dma->actual_len, request);
  485. }
  486. /*
  487. * First, maybe a terminating short packet. Some DMA
  488. * engines might handle this by themselves.
  489. */
  490. if ((request->zero && request->length
  491. && (request->length % musb_ep->packet_sz == 0)
  492. && (request->actual == request->length))
  493. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_UX500_DMA)
  494. || (is_dma && (!dma->desired_mode ||
  495. (request->actual &
  496. (musb_ep->packet_sz - 1))))
  497. #endif
  498. ) {
  499. /*
  500. * On DMA completion, FIFO may not be
  501. * available yet...
  502. */
  503. if (csr & MUSB_TXCSR_TXPKTRDY)
  504. return;
  505. dev_dbg(musb->controller, "sending zero pkt\n");
  506. musb_writew(epio, MUSB_TXCSR, MUSB_TXCSR_MODE
  507. | MUSB_TXCSR_TXPKTRDY);
  508. request->zero = 0;
  509. }
  510. if (request->actual == request->length) {
  511. musb_g_giveback(musb_ep, request, 0);
  512. /*
  513. * In the giveback function the MUSB lock is
  514. * released and acquired after sometime. During
  515. * this time period the INDEX register could get
  516. * changed by the gadget_queue function especially
  517. * on SMP systems. Reselect the INDEX to be sure
  518. * we are reading/modifying the right registers
  519. */
  520. musb_ep_select(mbase, epnum);
  521. req = musb_ep->desc ? next_request(musb_ep) : NULL;
  522. if (!req) {
  523. dev_dbg(musb->controller, "%s idle now\n",
  524. musb_ep->end_point.name);
  525. return;
  526. }
  527. }
  528. txstate(musb, req);
  529. }
  530. }
  531. /* ------------------------------------------------------------ */
  532. #ifdef CONFIG_USB_INVENTRA_DMA
  533. /* Peripheral rx (OUT) using Mentor DMA works as follows:
  534. - Only mode 0 is used.
  535. - Request is queued by the gadget class driver.
  536. -> if queue was previously empty, rxstate()
  537. - Host sends OUT token which causes an endpoint interrupt
  538. /\ -> RxReady
  539. | -> if request queued, call rxstate
  540. | /\ -> setup DMA
  541. | | -> DMA interrupt on completion
  542. | | -> RxReady
  543. | | -> stop DMA
  544. | | -> ack the read
  545. | | -> if data recd = max expected
  546. | | by the request, or host
  547. | | sent a short packet,
  548. | | complete the request,
  549. | | and start the next one.
  550. | |_____________________________________|
  551. | else just wait for the host
  552. | to send the next OUT token.
  553. |__________________________________________________|
  554. * Non-Mentor DMA engines can of course work differently.
  555. */
  556. #endif
  557. /*
  558. * Context: controller locked, IRQs blocked, endpoint selected
  559. */
  560. static void rxstate(struct musb *musb, struct musb_request *req)
  561. {
  562. const u8 epnum = req->epnum;
  563. struct usb_request *request = &req->request;
  564. struct musb_ep *musb_ep;
  565. void __iomem *epio = musb->endpoints[epnum].regs;
  566. unsigned fifo_count = 0;
  567. u16 len;
  568. u16 csr = musb_readw(epio, MUSB_RXCSR);
  569. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  570. u8 use_mode_1;
  571. if (hw_ep->is_shared_fifo)
  572. musb_ep = &hw_ep->ep_in;
  573. else
  574. musb_ep = &hw_ep->ep_out;
  575. len = musb_ep->packet_sz;
  576. /* Check if EP is disabled */
  577. if (!musb_ep->desc) {
  578. dev_dbg(musb->controller, "ep:%s disabled - ignore request\n",
  579. musb_ep->end_point.name);
  580. return;
  581. }
  582. /* We shouldn't get here while DMA is active, but we do... */
  583. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  584. dev_dbg(musb->controller, "DMA pending...\n");
  585. return;
  586. }
  587. if (csr & MUSB_RXCSR_P_SENDSTALL) {
  588. dev_dbg(musb->controller, "%s stalling, RXCSR %04x\n",
  589. musb_ep->end_point.name, csr);
  590. return;
  591. }
  592. if (is_cppi_enabled() && is_buffer_mapped(req)) {
  593. struct dma_controller *c = musb->dma_controller;
  594. struct dma_channel *channel = musb_ep->dma;
  595. /* NOTE: CPPI won't actually stop advancing the DMA
  596. * queue after short packet transfers, so this is almost
  597. * always going to run as IRQ-per-packet DMA so that
  598. * faults will be handled correctly.
  599. */
  600. if (c->channel_program(channel,
  601. musb_ep->packet_sz,
  602. !request->short_not_ok,
  603. request->dma + request->actual,
  604. request->length - request->actual)) {
  605. /* make sure that if an rxpkt arrived after the irq,
  606. * the cppi engine will be ready to take it as soon
  607. * as DMA is enabled
  608. */
  609. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  610. | MUSB_RXCSR_DMAMODE);
  611. csr |= MUSB_RXCSR_DMAENAB | MUSB_RXCSR_P_WZC_BITS;
  612. musb_writew(epio, MUSB_RXCSR, csr);
  613. return;
  614. }
  615. }
  616. if (csr & MUSB_RXCSR_RXPKTRDY) {
  617. len = musb_readw(epio, MUSB_RXCOUNT);
  618. /*
  619. * Enable Mode 1 on RX transfers only when short_not_ok flag
  620. * is set. Currently short_not_ok flag is set only from
  621. * file_storage and f_mass_storage drivers
  622. */
  623. if (request->short_not_ok && len == musb_ep->packet_sz)
  624. use_mode_1 = 1;
  625. else
  626. use_mode_1 = 0;
  627. if (request->actual < request->length) {
  628. #ifdef CONFIG_USB_INVENTRA_DMA
  629. if (is_buffer_mapped(req)) {
  630. struct dma_controller *c;
  631. struct dma_channel *channel;
  632. int use_dma = 0;
  633. c = musb->dma_controller;
  634. channel = musb_ep->dma;
  635. /* We use DMA Req mode 0 in rx_csr, and DMA controller operates in
  636. * mode 0 only. So we do not get endpoint interrupts due to DMA
  637. * completion. We only get interrupts from DMA controller.
  638. *
  639. * We could operate in DMA mode 1 if we knew the size of the tranfer
  640. * in advance. For mass storage class, request->length = what the host
  641. * sends, so that'd work. But for pretty much everything else,
  642. * request->length is routinely more than what the host sends. For
  643. * most these gadgets, end of is signified either by a short packet,
  644. * or filling the last byte of the buffer. (Sending extra data in
  645. * that last pckate should trigger an overflow fault.) But in mode 1,
  646. * we don't get DMA completion interrupt for short packets.
  647. *
  648. * Theoretically, we could enable DMAReq irq (MUSB_RXCSR_DMAMODE = 1),
  649. * to get endpoint interrupt on every DMA req, but that didn't seem
  650. * to work reliably.
  651. *
  652. * REVISIT an updated g_file_storage can set req->short_not_ok, which
  653. * then becomes usable as a runtime "use mode 1" hint...
  654. */
  655. /* Experimental: Mode1 works with mass storage use cases */
  656. if (use_mode_1) {
  657. csr |= MUSB_RXCSR_AUTOCLEAR;
  658. musb_writew(epio, MUSB_RXCSR, csr);
  659. csr |= MUSB_RXCSR_DMAENAB;
  660. musb_writew(epio, MUSB_RXCSR, csr);
  661. /*
  662. * this special sequence (enabling and then
  663. * disabling MUSB_RXCSR_DMAMODE) is required
  664. * to get DMAReq to activate
  665. */
  666. musb_writew(epio, MUSB_RXCSR,
  667. csr | MUSB_RXCSR_DMAMODE);
  668. musb_writew(epio, MUSB_RXCSR, csr);
  669. } else {
  670. if (!musb_ep->hb_mult &&
  671. musb_ep->hw_ep->rx_double_buffered)
  672. csr |= MUSB_RXCSR_AUTOCLEAR;
  673. csr |= MUSB_RXCSR_DMAENAB;
  674. musb_writew(epio, MUSB_RXCSR, csr);
  675. }
  676. if (request->actual < request->length) {
  677. int transfer_size = 0;
  678. if (use_mode_1) {
  679. transfer_size = min(request->length - request->actual,
  680. channel->max_len);
  681. musb_ep->dma->desired_mode = 1;
  682. } else {
  683. transfer_size = min(request->length - request->actual,
  684. (unsigned)len);
  685. musb_ep->dma->desired_mode = 0;
  686. }
  687. use_dma = c->channel_program(
  688. channel,
  689. musb_ep->packet_sz,
  690. channel->desired_mode,
  691. request->dma
  692. + request->actual,
  693. transfer_size);
  694. }
  695. if (use_dma)
  696. return;
  697. }
  698. #elif defined(CONFIG_USB_UX500_DMA)
  699. if ((is_buffer_mapped(req)) &&
  700. (request->actual < request->length)) {
  701. struct dma_controller *c;
  702. struct dma_channel *channel;
  703. int transfer_size = 0;
  704. c = musb->dma_controller;
  705. channel = musb_ep->dma;
  706. /* In case first packet is short */
  707. if (len < musb_ep->packet_sz)
  708. transfer_size = len;
  709. else if (request->short_not_ok)
  710. transfer_size = min(request->length -
  711. request->actual,
  712. channel->max_len);
  713. else
  714. transfer_size = min(request->length -
  715. request->actual,
  716. (unsigned)len);
  717. csr &= ~MUSB_RXCSR_DMAMODE;
  718. csr |= (MUSB_RXCSR_DMAENAB |
  719. MUSB_RXCSR_AUTOCLEAR);
  720. musb_writew(epio, MUSB_RXCSR, csr);
  721. if (transfer_size <= musb_ep->packet_sz) {
  722. musb_ep->dma->desired_mode = 0;
  723. } else {
  724. musb_ep->dma->desired_mode = 1;
  725. /* Mode must be set after DMAENAB */
  726. csr |= MUSB_RXCSR_DMAMODE;
  727. musb_writew(epio, MUSB_RXCSR, csr);
  728. }
  729. if (c->channel_program(channel,
  730. musb_ep->packet_sz,
  731. channel->desired_mode,
  732. request->dma
  733. + request->actual,
  734. transfer_size))
  735. return;
  736. }
  737. #endif /* Mentor's DMA */
  738. fifo_count = request->length - request->actual;
  739. dev_dbg(musb->controller, "%s OUT/RX pio fifo %d/%d, maxpacket %d\n",
  740. musb_ep->end_point.name,
  741. len, fifo_count,
  742. musb_ep->packet_sz);
  743. fifo_count = min_t(unsigned, len, fifo_count);
  744. #ifdef CONFIG_USB_TUSB_OMAP_DMA
  745. if (tusb_dma_omap() && is_buffer_mapped(req)) {
  746. struct dma_controller *c = musb->dma_controller;
  747. struct dma_channel *channel = musb_ep->dma;
  748. u32 dma_addr = request->dma + request->actual;
  749. int ret;
  750. ret = c->channel_program(channel,
  751. musb_ep->packet_sz,
  752. channel->desired_mode,
  753. dma_addr,
  754. fifo_count);
  755. if (ret)
  756. return;
  757. }
  758. #endif
  759. /*
  760. * Unmap the dma buffer back to cpu if dma channel
  761. * programming fails. This buffer is mapped if the
  762. * channel allocation is successful
  763. */
  764. if (is_buffer_mapped(req)) {
  765. unmap_dma_buffer(req, musb);
  766. /*
  767. * Clear DMAENAB and AUTOCLEAR for the
  768. * PIO mode transfer
  769. */
  770. csr &= ~(MUSB_RXCSR_DMAENAB | MUSB_RXCSR_AUTOCLEAR);
  771. musb_writew(epio, MUSB_RXCSR, csr);
  772. }
  773. musb_read_fifo(musb_ep->hw_ep, fifo_count, (u8 *)
  774. (request->buf + request->actual));
  775. request->actual += fifo_count;
  776. /* REVISIT if we left anything in the fifo, flush
  777. * it and report -EOVERFLOW
  778. */
  779. /* ack the read! */
  780. csr |= MUSB_RXCSR_P_WZC_BITS;
  781. csr &= ~MUSB_RXCSR_RXPKTRDY;
  782. musb_writew(epio, MUSB_RXCSR, csr);
  783. }
  784. }
  785. /* reach the end or short packet detected */
  786. if (request->actual == request->length || len < musb_ep->packet_sz)
  787. musb_g_giveback(musb_ep, request, 0);
  788. }
  789. /*
  790. * Data ready for a request; called from IRQ
  791. */
  792. void musb_g_rx(struct musb *musb, u8 epnum)
  793. {
  794. u16 csr;
  795. struct musb_request *req;
  796. struct usb_request *request;
  797. void __iomem *mbase = musb->mregs;
  798. struct musb_ep *musb_ep;
  799. void __iomem *epio = musb->endpoints[epnum].regs;
  800. struct dma_channel *dma;
  801. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  802. if (hw_ep->is_shared_fifo)
  803. musb_ep = &hw_ep->ep_in;
  804. else
  805. musb_ep = &hw_ep->ep_out;
  806. musb_ep_select(mbase, epnum);
  807. req = next_request(musb_ep);
  808. if (!req)
  809. return;
  810. request = &req->request;
  811. csr = musb_readw(epio, MUSB_RXCSR);
  812. dma = is_dma_capable() ? musb_ep->dma : NULL;
  813. dev_dbg(musb->controller, "<== %s, rxcsr %04x%s %p\n", musb_ep->end_point.name,
  814. csr, dma ? " (dma)" : "", request);
  815. if (csr & MUSB_RXCSR_P_SENTSTALL) {
  816. csr |= MUSB_RXCSR_P_WZC_BITS;
  817. csr &= ~MUSB_RXCSR_P_SENTSTALL;
  818. musb_writew(epio, MUSB_RXCSR, csr);
  819. return;
  820. }
  821. if (csr & MUSB_RXCSR_P_OVERRUN) {
  822. /* csr |= MUSB_RXCSR_P_WZC_BITS; */
  823. csr &= ~MUSB_RXCSR_P_OVERRUN;
  824. musb_writew(epio, MUSB_RXCSR, csr);
  825. dev_dbg(musb->controller, "%s iso overrun on %p\n", musb_ep->name, request);
  826. if (request->status == -EINPROGRESS)
  827. request->status = -EOVERFLOW;
  828. }
  829. if (csr & MUSB_RXCSR_INCOMPRX) {
  830. /* REVISIT not necessarily an error */
  831. dev_dbg(musb->controller, "%s, incomprx\n", musb_ep->end_point.name);
  832. }
  833. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  834. /* "should not happen"; likely RXPKTRDY pending for DMA */
  835. dev_dbg(musb->controller, "%s busy, csr %04x\n",
  836. musb_ep->end_point.name, csr);
  837. return;
  838. }
  839. if (dma && (csr & MUSB_RXCSR_DMAENAB)) {
  840. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  841. | MUSB_RXCSR_DMAENAB
  842. | MUSB_RXCSR_DMAMODE);
  843. musb_writew(epio, MUSB_RXCSR,
  844. MUSB_RXCSR_P_WZC_BITS | csr);
  845. request->actual += musb_ep->dma->actual_len;
  846. dev_dbg(musb->controller, "RXCSR%d %04x, dma off, %04x, len %zu, req %p\n",
  847. epnum, csr,
  848. musb_readw(epio, MUSB_RXCSR),
  849. musb_ep->dma->actual_len, request);
  850. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  851. defined(CONFIG_USB_UX500_DMA)
  852. /* Autoclear doesn't clear RxPktRdy for short packets */
  853. if ((dma->desired_mode == 0 && !hw_ep->rx_double_buffered)
  854. || (dma->actual_len
  855. & (musb_ep->packet_sz - 1))) {
  856. /* ack the read! */
  857. csr &= ~MUSB_RXCSR_RXPKTRDY;
  858. musb_writew(epio, MUSB_RXCSR, csr);
  859. }
  860. /* incomplete, and not short? wait for next IN packet */
  861. if ((request->actual < request->length)
  862. && (musb_ep->dma->actual_len
  863. == musb_ep->packet_sz)) {
  864. /* In double buffer case, continue to unload fifo if
  865. * there is Rx packet in FIFO.
  866. **/
  867. csr = musb_readw(epio, MUSB_RXCSR);
  868. if ((csr & MUSB_RXCSR_RXPKTRDY) &&
  869. hw_ep->rx_double_buffered)
  870. goto exit;
  871. return;
  872. }
  873. #endif
  874. musb_g_giveback(musb_ep, request, 0);
  875. /*
  876. * In the giveback function the MUSB lock is
  877. * released and acquired after sometime. During
  878. * this time period the INDEX register could get
  879. * changed by the gadget_queue function especially
  880. * on SMP systems. Reselect the INDEX to be sure
  881. * we are reading/modifying the right registers
  882. */
  883. musb_ep_select(mbase, epnum);
  884. req = next_request(musb_ep);
  885. if (!req)
  886. return;
  887. }
  888. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  889. defined(CONFIG_USB_UX500_DMA)
  890. exit:
  891. #endif
  892. /* Analyze request */
  893. rxstate(musb, req);
  894. }
  895. /* ------------------------------------------------------------ */
  896. static int musb_gadget_enable(struct usb_ep *ep,
  897. const struct usb_endpoint_descriptor *desc)
  898. {
  899. unsigned long flags;
  900. struct musb_ep *musb_ep;
  901. struct musb_hw_ep *hw_ep;
  902. void __iomem *regs;
  903. struct musb *musb;
  904. void __iomem *mbase;
  905. u8 epnum;
  906. u16 csr;
  907. unsigned tmp;
  908. int status = -EINVAL;
  909. if (!ep || !desc)
  910. return -EINVAL;
  911. musb_ep = to_musb_ep(ep);
  912. hw_ep = musb_ep->hw_ep;
  913. regs = hw_ep->regs;
  914. musb = musb_ep->musb;
  915. mbase = musb->mregs;
  916. epnum = musb_ep->current_epnum;
  917. spin_lock_irqsave(&musb->lock, flags);
  918. if (musb_ep->desc) {
  919. status = -EBUSY;
  920. goto fail;
  921. }
  922. musb_ep->type = usb_endpoint_type(desc);
  923. /* check direction and (later) maxpacket size against endpoint */
  924. if (usb_endpoint_num(desc) != epnum)
  925. goto fail;
  926. /* REVISIT this rules out high bandwidth periodic transfers */
  927. tmp = usb_endpoint_maxp(desc);
  928. if (tmp & ~0x07ff) {
  929. int ok;
  930. if (usb_endpoint_dir_in(desc))
  931. ok = musb->hb_iso_tx;
  932. else
  933. ok = musb->hb_iso_rx;
  934. if (!ok) {
  935. dev_dbg(musb->controller, "no support for high bandwidth ISO\n");
  936. goto fail;
  937. }
  938. musb_ep->hb_mult = (tmp >> 11) & 3;
  939. } else {
  940. musb_ep->hb_mult = 0;
  941. }
  942. musb_ep->packet_sz = tmp & 0x7ff;
  943. tmp = musb_ep->packet_sz * (musb_ep->hb_mult + 1);
  944. /* enable the interrupts for the endpoint, set the endpoint
  945. * packet size (or fail), set the mode, clear the fifo
  946. */
  947. musb_ep_select(mbase, epnum);
  948. if (usb_endpoint_dir_in(desc)) {
  949. u16 int_txe = musb_readw(mbase, MUSB_INTRTXE);
  950. if (hw_ep->is_shared_fifo)
  951. musb_ep->is_in = 1;
  952. if (!musb_ep->is_in)
  953. goto fail;
  954. if (tmp > hw_ep->max_packet_sz_tx) {
  955. dev_dbg(musb->controller, "packet size beyond hardware FIFO size\n");
  956. goto fail;
  957. }
  958. int_txe |= (1 << epnum);
  959. musb_writew(mbase, MUSB_INTRTXE, int_txe);
  960. /* REVISIT if can_bulk_split(), use by updating "tmp";
  961. * likewise high bandwidth periodic tx
  962. */
  963. /* Set TXMAXP with the FIFO size of the endpoint
  964. * to disable double buffering mode.
  965. */
  966. if (musb->double_buffer_not_ok)
  967. musb_writew(regs, MUSB_TXMAXP, hw_ep->max_packet_sz_tx);
  968. else
  969. musb_writew(regs, MUSB_TXMAXP, musb_ep->packet_sz
  970. | (musb_ep->hb_mult << 11));
  971. csr = MUSB_TXCSR_MODE | MUSB_TXCSR_CLRDATATOG;
  972. if (musb_readw(regs, MUSB_TXCSR)
  973. & MUSB_TXCSR_FIFONOTEMPTY)
  974. csr |= MUSB_TXCSR_FLUSHFIFO;
  975. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  976. csr |= MUSB_TXCSR_P_ISO;
  977. /* set twice in case of double buffering */
  978. musb_writew(regs, MUSB_TXCSR, csr);
  979. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  980. musb_writew(regs, MUSB_TXCSR, csr);
  981. } else {
  982. u16 int_rxe = musb_readw(mbase, MUSB_INTRRXE);
  983. if (hw_ep->is_shared_fifo)
  984. musb_ep->is_in = 0;
  985. if (musb_ep->is_in)
  986. goto fail;
  987. if (tmp > hw_ep->max_packet_sz_rx) {
  988. dev_dbg(musb->controller, "packet size beyond hardware FIFO size\n");
  989. goto fail;
  990. }
  991. int_rxe |= (1 << epnum);
  992. musb_writew(mbase, MUSB_INTRRXE, int_rxe);
  993. /* REVISIT if can_bulk_combine() use by updating "tmp"
  994. * likewise high bandwidth periodic rx
  995. */
  996. /* Set RXMAXP with the FIFO size of the endpoint
  997. * to disable double buffering mode.
  998. */
  999. if (musb->double_buffer_not_ok)
  1000. musb_writew(regs, MUSB_RXMAXP, hw_ep->max_packet_sz_tx);
  1001. else
  1002. musb_writew(regs, MUSB_RXMAXP, musb_ep->packet_sz
  1003. | (musb_ep->hb_mult << 11));
  1004. /* force shared fifo to OUT-only mode */
  1005. if (hw_ep->is_shared_fifo) {
  1006. csr = musb_readw(regs, MUSB_TXCSR);
  1007. csr &= ~(MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY);
  1008. musb_writew(regs, MUSB_TXCSR, csr);
  1009. }
  1010. csr = MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_CLRDATATOG;
  1011. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  1012. csr |= MUSB_RXCSR_P_ISO;
  1013. else if (musb_ep->type == USB_ENDPOINT_XFER_INT)
  1014. csr |= MUSB_RXCSR_DISNYET;
  1015. /* set twice in case of double buffering */
  1016. musb_writew(regs, MUSB_RXCSR, csr);
  1017. musb_writew(regs, MUSB_RXCSR, csr);
  1018. }
  1019. /* NOTE: all the I/O code _should_ work fine without DMA, in case
  1020. * for some reason you run out of channels here.
  1021. */
  1022. if (is_dma_capable() && musb->dma_controller) {
  1023. struct dma_controller *c = musb->dma_controller;
  1024. musb_ep->dma = c->channel_alloc(c, hw_ep,
  1025. (desc->bEndpointAddress & USB_DIR_IN));
  1026. } else
  1027. musb_ep->dma = NULL;
  1028. musb_ep->desc = desc;
  1029. musb_ep->busy = 0;
  1030. musb_ep->wedged = 0;
  1031. status = 0;
  1032. pr_debug("%s periph: enabled %s for %s %s, %smaxpacket %d\n",
  1033. musb_driver_name, musb_ep->end_point.name,
  1034. ({ char *s; switch (musb_ep->type) {
  1035. case USB_ENDPOINT_XFER_BULK: s = "bulk"; break;
  1036. case USB_ENDPOINT_XFER_INT: s = "int"; break;
  1037. default: s = "iso"; break;
  1038. }; s; }),
  1039. musb_ep->is_in ? "IN" : "OUT",
  1040. musb_ep->dma ? "dma, " : "",
  1041. musb_ep->packet_sz);
  1042. schedule_work(&musb->irq_work);
  1043. fail:
  1044. spin_unlock_irqrestore(&musb->lock, flags);
  1045. return status;
  1046. }
  1047. /*
  1048. * Disable an endpoint flushing all requests queued.
  1049. */
  1050. static int musb_gadget_disable(struct usb_ep *ep)
  1051. {
  1052. unsigned long flags;
  1053. struct musb *musb;
  1054. u8 epnum;
  1055. struct musb_ep *musb_ep;
  1056. void __iomem *epio;
  1057. int status = 0;
  1058. musb_ep = to_musb_ep(ep);
  1059. musb = musb_ep->musb;
  1060. epnum = musb_ep->current_epnum;
  1061. epio = musb->endpoints[epnum].regs;
  1062. spin_lock_irqsave(&musb->lock, flags);
  1063. musb_ep_select(musb->mregs, epnum);
  1064. /* zero the endpoint sizes */
  1065. if (musb_ep->is_in) {
  1066. u16 int_txe = musb_readw(musb->mregs, MUSB_INTRTXE);
  1067. int_txe &= ~(1 << epnum);
  1068. musb_writew(musb->mregs, MUSB_INTRTXE, int_txe);
  1069. musb_writew(epio, MUSB_TXMAXP, 0);
  1070. } else {
  1071. u16 int_rxe = musb_readw(musb->mregs, MUSB_INTRRXE);
  1072. int_rxe &= ~(1 << epnum);
  1073. musb_writew(musb->mregs, MUSB_INTRRXE, int_rxe);
  1074. musb_writew(epio, MUSB_RXMAXP, 0);
  1075. }
  1076. musb_ep->desc = NULL;
  1077. /* abort all pending DMA and requests */
  1078. nuke(musb_ep, -ESHUTDOWN);
  1079. schedule_work(&musb->irq_work);
  1080. spin_unlock_irqrestore(&(musb->lock), flags);
  1081. dev_dbg(musb->controller, "%s\n", musb_ep->end_point.name);
  1082. return status;
  1083. }
  1084. /*
  1085. * Allocate a request for an endpoint.
  1086. * Reused by ep0 code.
  1087. */
  1088. struct usb_request *musb_alloc_request(struct usb_ep *ep, gfp_t gfp_flags)
  1089. {
  1090. struct musb_ep *musb_ep = to_musb_ep(ep);
  1091. struct musb *musb = musb_ep->musb;
  1092. struct musb_request *request = NULL;
  1093. request = kzalloc(sizeof *request, gfp_flags);
  1094. if (!request) {
  1095. dev_dbg(musb->controller, "not enough memory\n");
  1096. return NULL;
  1097. }
  1098. request->request.dma = DMA_ADDR_INVALID;
  1099. request->epnum = musb_ep->current_epnum;
  1100. request->ep = musb_ep;
  1101. return &request->request;
  1102. }
  1103. /*
  1104. * Free a request
  1105. * Reused by ep0 code.
  1106. */
  1107. void musb_free_request(struct usb_ep *ep, struct usb_request *req)
  1108. {
  1109. kfree(to_musb_request(req));
  1110. }
  1111. static LIST_HEAD(buffers);
  1112. struct free_record {
  1113. struct list_head list;
  1114. struct device *dev;
  1115. unsigned bytes;
  1116. dma_addr_t dma;
  1117. };
  1118. /*
  1119. * Context: controller locked, IRQs blocked.
  1120. */
  1121. void musb_ep_restart(struct musb *musb, struct musb_request *req)
  1122. {
  1123. dev_dbg(musb->controller, "<== %s request %p len %u on hw_ep%d\n",
  1124. req->tx ? "TX/IN" : "RX/OUT",
  1125. &req->request, req->request.length, req->epnum);
  1126. musb_ep_select(musb->mregs, req->epnum);
  1127. if (req->tx)
  1128. txstate(musb, req);
  1129. else
  1130. rxstate(musb, req);
  1131. }
  1132. static int musb_gadget_queue(struct usb_ep *ep, struct usb_request *req,
  1133. gfp_t gfp_flags)
  1134. {
  1135. struct musb_ep *musb_ep;
  1136. struct musb_request *request;
  1137. struct musb *musb;
  1138. int status = 0;
  1139. unsigned long lockflags;
  1140. if (!ep || !req)
  1141. return -EINVAL;
  1142. if (!req->buf)
  1143. return -ENODATA;
  1144. musb_ep = to_musb_ep(ep);
  1145. musb = musb_ep->musb;
  1146. request = to_musb_request(req);
  1147. request->musb = musb;
  1148. if (request->ep != musb_ep)
  1149. return -EINVAL;
  1150. dev_dbg(musb->controller, "<== to %s request=%p\n", ep->name, req);
  1151. /* request is mine now... */
  1152. request->request.actual = 0;
  1153. request->request.status = -EINPROGRESS;
  1154. request->epnum = musb_ep->current_epnum;
  1155. request->tx = musb_ep->is_in;
  1156. map_dma_buffer(request, musb, musb_ep);
  1157. spin_lock_irqsave(&musb->lock, lockflags);
  1158. /* don't queue if the ep is down */
  1159. if (!musb_ep->desc) {
  1160. dev_dbg(musb->controller, "req %p queued to %s while ep %s\n",
  1161. req, ep->name, "disabled");
  1162. status = -ESHUTDOWN;
  1163. goto cleanup;
  1164. }
  1165. /* add request to the list */
  1166. list_add_tail(&request->list, &musb_ep->req_list);
  1167. /* it this is the head of the queue, start i/o ... */
  1168. if (!musb_ep->busy && &request->list == musb_ep->req_list.next)
  1169. musb_ep_restart(musb, request);
  1170. cleanup:
  1171. spin_unlock_irqrestore(&musb->lock, lockflags);
  1172. return status;
  1173. }
  1174. static int musb_gadget_dequeue(struct usb_ep *ep, struct usb_request *request)
  1175. {
  1176. struct musb_ep *musb_ep = to_musb_ep(ep);
  1177. struct musb_request *req = to_musb_request(request);
  1178. struct musb_request *r;
  1179. unsigned long flags;
  1180. int status = 0;
  1181. struct musb *musb = musb_ep->musb;
  1182. if (!ep || !request || to_musb_request(request)->ep != musb_ep)
  1183. return -EINVAL;
  1184. spin_lock_irqsave(&musb->lock, flags);
  1185. list_for_each_entry(r, &musb_ep->req_list, list) {
  1186. if (r == req)
  1187. break;
  1188. }
  1189. if (r != req) {
  1190. dev_dbg(musb->controller, "request %p not queued to %s\n", request, ep->name);
  1191. status = -EINVAL;
  1192. goto done;
  1193. }
  1194. /* if the hardware doesn't have the request, easy ... */
  1195. if (musb_ep->req_list.next != &req->list || musb_ep->busy)
  1196. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1197. /* ... else abort the dma transfer ... */
  1198. else if (is_dma_capable() && musb_ep->dma) {
  1199. struct dma_controller *c = musb->dma_controller;
  1200. musb_ep_select(musb->mregs, musb_ep->current_epnum);
  1201. if (c->channel_abort)
  1202. status = c->channel_abort(musb_ep->dma);
  1203. else
  1204. status = -EBUSY;
  1205. if (status == 0)
  1206. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1207. } else {
  1208. /* NOTE: by sticking to easily tested hardware/driver states,
  1209. * we leave counting of in-flight packets imprecise.
  1210. */
  1211. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1212. }
  1213. done:
  1214. spin_unlock_irqrestore(&musb->lock, flags);
  1215. return status;
  1216. }
  1217. /*
  1218. * Set or clear the halt bit of an endpoint. A halted enpoint won't tx/rx any
  1219. * data but will queue requests.
  1220. *
  1221. * exported to ep0 code
  1222. */
  1223. static int musb_gadget_set_halt(struct usb_ep *ep, int value)
  1224. {
  1225. struct musb_ep *musb_ep = to_musb_ep(ep);
  1226. u8 epnum = musb_ep->current_epnum;
  1227. struct musb *musb = musb_ep->musb;
  1228. void __iomem *epio = musb->endpoints[epnum].regs;
  1229. void __iomem *mbase;
  1230. unsigned long flags;
  1231. u16 csr;
  1232. struct musb_request *request;
  1233. int status = 0;
  1234. if (!ep)
  1235. return -EINVAL;
  1236. mbase = musb->mregs;
  1237. spin_lock_irqsave(&musb->lock, flags);
  1238. if ((USB_ENDPOINT_XFER_ISOC == musb_ep->type)) {
  1239. status = -EINVAL;
  1240. goto done;
  1241. }
  1242. musb_ep_select(mbase, epnum);
  1243. request = next_request(musb_ep);
  1244. if (value) {
  1245. if (request) {
  1246. dev_dbg(musb->controller, "request in progress, cannot halt %s\n",
  1247. ep->name);
  1248. status = -EAGAIN;
  1249. goto done;
  1250. }
  1251. /* Cannot portably stall with non-empty FIFO */
  1252. if (musb_ep->is_in) {
  1253. csr = musb_readw(epio, MUSB_TXCSR);
  1254. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1255. dev_dbg(musb->controller, "FIFO busy, cannot halt %s\n", ep->name);
  1256. status = -EAGAIN;
  1257. goto done;
  1258. }
  1259. }
  1260. } else
  1261. musb_ep->wedged = 0;
  1262. /* set/clear the stall and toggle bits */
  1263. dev_dbg(musb->controller, "%s: %s stall\n", ep->name, value ? "set" : "clear");
  1264. if (musb_ep->is_in) {
  1265. csr = musb_readw(epio, MUSB_TXCSR);
  1266. csr |= MUSB_TXCSR_P_WZC_BITS
  1267. | MUSB_TXCSR_CLRDATATOG;
  1268. if (value)
  1269. csr |= MUSB_TXCSR_P_SENDSTALL;
  1270. else
  1271. csr &= ~(MUSB_TXCSR_P_SENDSTALL
  1272. | MUSB_TXCSR_P_SENTSTALL);
  1273. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1274. musb_writew(epio, MUSB_TXCSR, csr);
  1275. } else {
  1276. csr = musb_readw(epio, MUSB_RXCSR);
  1277. csr |= MUSB_RXCSR_P_WZC_BITS
  1278. | MUSB_RXCSR_FLUSHFIFO
  1279. | MUSB_RXCSR_CLRDATATOG;
  1280. if (value)
  1281. csr |= MUSB_RXCSR_P_SENDSTALL;
  1282. else
  1283. csr &= ~(MUSB_RXCSR_P_SENDSTALL
  1284. | MUSB_RXCSR_P_SENTSTALL);
  1285. musb_writew(epio, MUSB_RXCSR, csr);
  1286. }
  1287. /* maybe start the first request in the queue */
  1288. if (!musb_ep->busy && !value && request) {
  1289. dev_dbg(musb->controller, "restarting the request\n");
  1290. musb_ep_restart(musb, request);
  1291. }
  1292. done:
  1293. spin_unlock_irqrestore(&musb->lock, flags);
  1294. return status;
  1295. }
  1296. /*
  1297. * Sets the halt feature with the clear requests ignored
  1298. */
  1299. static int musb_gadget_set_wedge(struct usb_ep *ep)
  1300. {
  1301. struct musb_ep *musb_ep = to_musb_ep(ep);
  1302. if (!ep)
  1303. return -EINVAL;
  1304. musb_ep->wedged = 1;
  1305. return usb_ep_set_halt(ep);
  1306. }
  1307. static int musb_gadget_fifo_status(struct usb_ep *ep)
  1308. {
  1309. struct musb_ep *musb_ep = to_musb_ep(ep);
  1310. void __iomem *epio = musb_ep->hw_ep->regs;
  1311. int retval = -EINVAL;
  1312. if (musb_ep->desc && !musb_ep->is_in) {
  1313. struct musb *musb = musb_ep->musb;
  1314. int epnum = musb_ep->current_epnum;
  1315. void __iomem *mbase = musb->mregs;
  1316. unsigned long flags;
  1317. spin_lock_irqsave(&musb->lock, flags);
  1318. musb_ep_select(mbase, epnum);
  1319. /* FIXME return zero unless RXPKTRDY is set */
  1320. retval = musb_readw(epio, MUSB_RXCOUNT);
  1321. spin_unlock_irqrestore(&musb->lock, flags);
  1322. }
  1323. return retval;
  1324. }
  1325. static void musb_gadget_fifo_flush(struct usb_ep *ep)
  1326. {
  1327. struct musb_ep *musb_ep = to_musb_ep(ep);
  1328. struct musb *musb = musb_ep->musb;
  1329. u8 epnum = musb_ep->current_epnum;
  1330. void __iomem *epio = musb->endpoints[epnum].regs;
  1331. void __iomem *mbase;
  1332. unsigned long flags;
  1333. u16 csr, int_txe;
  1334. mbase = musb->mregs;
  1335. spin_lock_irqsave(&musb->lock, flags);
  1336. musb_ep_select(mbase, (u8) epnum);
  1337. /* disable interrupts */
  1338. int_txe = musb_readw(mbase, MUSB_INTRTXE);
  1339. musb_writew(mbase, MUSB_INTRTXE, int_txe & ~(1 << epnum));
  1340. if (musb_ep->is_in) {
  1341. csr = musb_readw(epio, MUSB_TXCSR);
  1342. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1343. csr |= MUSB_TXCSR_FLUSHFIFO | MUSB_TXCSR_P_WZC_BITS;
  1344. /*
  1345. * Setting both TXPKTRDY and FLUSHFIFO makes controller
  1346. * to interrupt current FIFO loading, but not flushing
  1347. * the already loaded ones.
  1348. */
  1349. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1350. musb_writew(epio, MUSB_TXCSR, csr);
  1351. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  1352. musb_writew(epio, MUSB_TXCSR, csr);
  1353. }
  1354. } else {
  1355. csr = musb_readw(epio, MUSB_RXCSR);
  1356. csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_P_WZC_BITS;
  1357. musb_writew(epio, MUSB_RXCSR, csr);
  1358. musb_writew(epio, MUSB_RXCSR, csr);
  1359. }
  1360. /* re-enable interrupt */
  1361. musb_writew(mbase, MUSB_INTRTXE, int_txe);
  1362. spin_unlock_irqrestore(&musb->lock, flags);
  1363. }
  1364. static const struct usb_ep_ops musb_ep_ops = {
  1365. .enable = musb_gadget_enable,
  1366. .disable = musb_gadget_disable,
  1367. .alloc_request = musb_alloc_request,
  1368. .free_request = musb_free_request,
  1369. .queue = musb_gadget_queue,
  1370. .dequeue = musb_gadget_dequeue,
  1371. .set_halt = musb_gadget_set_halt,
  1372. .set_wedge = musb_gadget_set_wedge,
  1373. .fifo_status = musb_gadget_fifo_status,
  1374. .fifo_flush = musb_gadget_fifo_flush
  1375. };
  1376. /* ----------------------------------------------------------------------- */
  1377. static int musb_gadget_get_frame(struct usb_gadget *gadget)
  1378. {
  1379. struct musb *musb = gadget_to_musb(gadget);
  1380. return (int)musb_readw(musb->mregs, MUSB_FRAME);
  1381. }
  1382. static int musb_gadget_wakeup(struct usb_gadget *gadget)
  1383. {
  1384. struct musb *musb = gadget_to_musb(gadget);
  1385. void __iomem *mregs = musb->mregs;
  1386. unsigned long flags;
  1387. int status = -EINVAL;
  1388. u8 power, devctl;
  1389. int retries;
  1390. spin_lock_irqsave(&musb->lock, flags);
  1391. switch (musb->xceiv->state) {
  1392. case OTG_STATE_B_PERIPHERAL:
  1393. /* NOTE: OTG state machine doesn't include B_SUSPENDED;
  1394. * that's part of the standard usb 1.1 state machine, and
  1395. * doesn't affect OTG transitions.
  1396. */
  1397. if (musb->may_wakeup && musb->is_suspended)
  1398. break;
  1399. goto done;
  1400. case OTG_STATE_B_IDLE:
  1401. /* Start SRP ... OTG not required. */
  1402. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1403. dev_dbg(musb->controller, "Sending SRP: devctl: %02x\n", devctl);
  1404. devctl |= MUSB_DEVCTL_SESSION;
  1405. musb_writeb(mregs, MUSB_DEVCTL, devctl);
  1406. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1407. retries = 100;
  1408. while (!(devctl & MUSB_DEVCTL_SESSION)) {
  1409. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1410. if (retries-- < 1)
  1411. break;
  1412. }
  1413. retries = 10000;
  1414. while (devctl & MUSB_DEVCTL_SESSION) {
  1415. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1416. if (retries-- < 1)
  1417. break;
  1418. }
  1419. spin_unlock_irqrestore(&musb->lock, flags);
  1420. otg_start_srp(musb->xceiv->otg);
  1421. spin_lock_irqsave(&musb->lock, flags);
  1422. /* Block idling for at least 1s */
  1423. musb_platform_try_idle(musb,
  1424. jiffies + msecs_to_jiffies(1 * HZ));
  1425. status = 0;
  1426. goto done;
  1427. default:
  1428. dev_dbg(musb->controller, "Unhandled wake: %s\n",
  1429. otg_state_string(musb->xceiv->state));
  1430. goto done;
  1431. }
  1432. status = 0;
  1433. power = musb_readb(mregs, MUSB_POWER);
  1434. power |= MUSB_POWER_RESUME;
  1435. musb_writeb(mregs, MUSB_POWER, power);
  1436. dev_dbg(musb->controller, "issue wakeup\n");
  1437. /* FIXME do this next chunk in a timer callback, no udelay */
  1438. mdelay(2);
  1439. power = musb_readb(mregs, MUSB_POWER);
  1440. power &= ~MUSB_POWER_RESUME;
  1441. musb_writeb(mregs, MUSB_POWER, power);
  1442. done:
  1443. spin_unlock_irqrestore(&musb->lock, flags);
  1444. return status;
  1445. }
  1446. static int
  1447. musb_gadget_set_self_powered(struct usb_gadget *gadget, int is_selfpowered)
  1448. {
  1449. struct musb *musb = gadget_to_musb(gadget);
  1450. musb->is_self_powered = !!is_selfpowered;
  1451. return 0;
  1452. }
  1453. static void musb_pullup(struct musb *musb, int is_on)
  1454. {
  1455. u8 power;
  1456. power = musb_readb(musb->mregs, MUSB_POWER);
  1457. if (is_on)
  1458. power |= MUSB_POWER_SOFTCONN;
  1459. else
  1460. power &= ~MUSB_POWER_SOFTCONN;
  1461. /* FIXME if on, HdrcStart; if off, HdrcStop */
  1462. dev_dbg(musb->controller, "gadget D+ pullup %s\n",
  1463. is_on ? "on" : "off");
  1464. musb_writeb(musb->mregs, MUSB_POWER, power);
  1465. }
  1466. #if 0
  1467. static int musb_gadget_vbus_session(struct usb_gadget *gadget, int is_active)
  1468. {
  1469. dev_dbg(musb->controller, "<= %s =>\n", __func__);
  1470. /*
  1471. * FIXME iff driver's softconnect flag is set (as it is during probe,
  1472. * though that can clear it), just musb_pullup().
  1473. */
  1474. return -EINVAL;
  1475. }
  1476. #endif
  1477. static int musb_gadget_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1478. {
  1479. struct musb *musb = gadget_to_musb(gadget);
  1480. if (!musb->xceiv->set_power)
  1481. return -EOPNOTSUPP;
  1482. return usb_phy_set_power(musb->xceiv, mA);
  1483. }
  1484. static int musb_gadget_pullup(struct usb_gadget *gadget, int is_on)
  1485. {
  1486. struct musb *musb = gadget_to_musb(gadget);
  1487. unsigned long flags;
  1488. is_on = !!is_on;
  1489. pm_runtime_get_sync(musb->controller);
  1490. /* NOTE: this assumes we are sensing vbus; we'd rather
  1491. * not pullup unless the B-session is active.
  1492. */
  1493. spin_lock_irqsave(&musb->lock, flags);
  1494. if (is_on != musb->softconnect) {
  1495. musb->softconnect = is_on;
  1496. musb_pullup(musb, is_on);
  1497. }
  1498. spin_unlock_irqrestore(&musb->lock, flags);
  1499. pm_runtime_put(musb->controller);
  1500. return 0;
  1501. }
  1502. static int musb_gadget_start(struct usb_gadget *g,
  1503. struct usb_gadget_driver *driver);
  1504. static int musb_gadget_stop(struct usb_gadget *g,
  1505. struct usb_gadget_driver *driver);
  1506. static const struct usb_gadget_ops musb_gadget_operations = {
  1507. .get_frame = musb_gadget_get_frame,
  1508. .wakeup = musb_gadget_wakeup,
  1509. .set_selfpowered = musb_gadget_set_self_powered,
  1510. /* .vbus_session = musb_gadget_vbus_session, */
  1511. .vbus_draw = musb_gadget_vbus_draw,
  1512. .pullup = musb_gadget_pullup,
  1513. .udc_start = musb_gadget_start,
  1514. .udc_stop = musb_gadget_stop,
  1515. };
  1516. /* ----------------------------------------------------------------------- */
  1517. /* Registration */
  1518. /* Only this registration code "knows" the rule (from USB standards)
  1519. * about there being only one external upstream port. It assumes
  1520. * all peripheral ports are external...
  1521. */
  1522. static void musb_gadget_release(struct device *dev)
  1523. {
  1524. /* kref_put(WHAT) */
  1525. dev_dbg(dev, "%s\n", __func__);
  1526. }
  1527. static void __devinit
  1528. init_peripheral_ep(struct musb *musb, struct musb_ep *ep, u8 epnum, int is_in)
  1529. {
  1530. struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
  1531. memset(ep, 0, sizeof *ep);
  1532. ep->current_epnum = epnum;
  1533. ep->musb = musb;
  1534. ep->hw_ep = hw_ep;
  1535. ep->is_in = is_in;
  1536. INIT_LIST_HEAD(&ep->req_list);
  1537. sprintf(ep->name, "ep%d%s", epnum,
  1538. (!epnum || hw_ep->is_shared_fifo) ? "" : (
  1539. is_in ? "in" : "out"));
  1540. ep->end_point.name = ep->name;
  1541. INIT_LIST_HEAD(&ep->end_point.ep_list);
  1542. if (!epnum) {
  1543. ep->end_point.maxpacket = 64;
  1544. ep->end_point.ops = &musb_g_ep0_ops;
  1545. musb->g.ep0 = &ep->end_point;
  1546. } else {
  1547. if (is_in)
  1548. ep->end_point.maxpacket = hw_ep->max_packet_sz_tx;
  1549. else
  1550. ep->end_point.maxpacket = hw_ep->max_packet_sz_rx;
  1551. ep->end_point.ops = &musb_ep_ops;
  1552. list_add_tail(&ep->end_point.ep_list, &musb->g.ep_list);
  1553. }
  1554. }
  1555. /*
  1556. * Initialize the endpoints exposed to peripheral drivers, with backlinks
  1557. * to the rest of the driver state.
  1558. */
  1559. static inline void __devinit musb_g_init_endpoints(struct musb *musb)
  1560. {
  1561. u8 epnum;
  1562. struct musb_hw_ep *hw_ep;
  1563. unsigned count = 0;
  1564. /* initialize endpoint list just once */
  1565. INIT_LIST_HEAD(&(musb->g.ep_list));
  1566. for (epnum = 0, hw_ep = musb->endpoints;
  1567. epnum < musb->nr_endpoints;
  1568. epnum++, hw_ep++) {
  1569. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1570. init_peripheral_ep(musb, &hw_ep->ep_in, epnum, 0);
  1571. count++;
  1572. } else {
  1573. if (hw_ep->max_packet_sz_tx) {
  1574. init_peripheral_ep(musb, &hw_ep->ep_in,
  1575. epnum, 1);
  1576. count++;
  1577. }
  1578. if (hw_ep->max_packet_sz_rx) {
  1579. init_peripheral_ep(musb, &hw_ep->ep_out,
  1580. epnum, 0);
  1581. count++;
  1582. }
  1583. }
  1584. }
  1585. }
  1586. /* called once during driver setup to initialize and link into
  1587. * the driver model; memory is zeroed.
  1588. */
  1589. int __devinit musb_gadget_setup(struct musb *musb)
  1590. {
  1591. int status;
  1592. /* REVISIT minor race: if (erroneously) setting up two
  1593. * musb peripherals at the same time, only the bus lock
  1594. * is probably held.
  1595. */
  1596. musb->g.ops = &musb_gadget_operations;
  1597. musb->g.max_speed = USB_SPEED_HIGH;
  1598. musb->g.speed = USB_SPEED_UNKNOWN;
  1599. /* this "gadget" abstracts/virtualizes the controller */
  1600. dev_set_name(&musb->g.dev, "gadget");
  1601. musb->g.dev.parent = musb->controller;
  1602. musb->g.dev.dma_mask = musb->controller->dma_mask;
  1603. musb->g.dev.release = musb_gadget_release;
  1604. musb->g.name = musb_driver_name;
  1605. if (is_otg_enabled(musb))
  1606. musb->g.is_otg = 1;
  1607. musb_g_init_endpoints(musb);
  1608. musb->is_active = 0;
  1609. musb_platform_try_idle(musb, 0);
  1610. status = device_register(&musb->g.dev);
  1611. if (status != 0) {
  1612. put_device(&musb->g.dev);
  1613. return status;
  1614. }
  1615. status = usb_add_gadget_udc(musb->controller, &musb->g);
  1616. if (status)
  1617. goto err;
  1618. return 0;
  1619. err:
  1620. musb->g.dev.parent = NULL;
  1621. device_unregister(&musb->g.dev);
  1622. return status;
  1623. }
  1624. void musb_gadget_cleanup(struct musb *musb)
  1625. {
  1626. usb_del_gadget_udc(&musb->g);
  1627. if (musb->g.dev.parent)
  1628. device_unregister(&musb->g.dev);
  1629. }
  1630. /*
  1631. * Register the gadget driver. Used by gadget drivers when
  1632. * registering themselves with the controller.
  1633. *
  1634. * -EINVAL something went wrong (not driver)
  1635. * -EBUSY another gadget is already using the controller
  1636. * -ENOMEM no memory to perform the operation
  1637. *
  1638. * @param driver the gadget driver
  1639. * @return <0 if error, 0 if everything is fine
  1640. */
  1641. static int musb_gadget_start(struct usb_gadget *g,
  1642. struct usb_gadget_driver *driver)
  1643. {
  1644. struct musb *musb = gadget_to_musb(g);
  1645. struct usb_otg *otg = musb->xceiv->otg;
  1646. unsigned long flags;
  1647. int retval = -EINVAL;
  1648. if (driver->max_speed < USB_SPEED_HIGH)
  1649. goto err0;
  1650. pm_runtime_get_sync(musb->controller);
  1651. dev_dbg(musb->controller, "registering driver %s\n", driver->function);
  1652. musb->softconnect = 0;
  1653. musb->gadget_driver = driver;
  1654. spin_lock_irqsave(&musb->lock, flags);
  1655. musb->is_active = 1;
  1656. otg_set_peripheral(otg, &musb->g);
  1657. musb->xceiv->state = OTG_STATE_B_IDLE;
  1658. /*
  1659. * FIXME this ignores the softconnect flag. Drivers are
  1660. * allowed hold the peripheral inactive until for example
  1661. * userspace hooks up printer hardware or DSP codecs, so
  1662. * hosts only see fully functional devices.
  1663. */
  1664. if (!is_otg_enabled(musb))
  1665. musb_start(musb);
  1666. spin_unlock_irqrestore(&musb->lock, flags);
  1667. if (is_otg_enabled(musb)) {
  1668. struct usb_hcd *hcd = musb_to_hcd(musb);
  1669. dev_dbg(musb->controller, "OTG startup...\n");
  1670. /* REVISIT: funcall to other code, which also
  1671. * handles power budgeting ... this way also
  1672. * ensures HdrcStart is indirectly called.
  1673. */
  1674. retval = usb_add_hcd(musb_to_hcd(musb), 0, 0);
  1675. if (retval < 0) {
  1676. dev_dbg(musb->controller, "add_hcd failed, %d\n", retval);
  1677. goto err2;
  1678. }
  1679. if ((musb->xceiv->last_event == USB_EVENT_ID)
  1680. && otg->set_vbus)
  1681. otg_set_vbus(otg, 1);
  1682. hcd->self.uses_pio_for_control = 1;
  1683. }
  1684. if (musb->xceiv->last_event == USB_EVENT_NONE)
  1685. pm_runtime_put(musb->controller);
  1686. return 0;
  1687. err2:
  1688. if (!is_otg_enabled(musb))
  1689. musb_stop(musb);
  1690. err0:
  1691. return retval;
  1692. }
  1693. static void stop_activity(struct musb *musb, struct usb_gadget_driver *driver)
  1694. {
  1695. int i;
  1696. struct musb_hw_ep *hw_ep;
  1697. /* don't disconnect if it's not connected */
  1698. if (musb->g.speed == USB_SPEED_UNKNOWN)
  1699. driver = NULL;
  1700. else
  1701. musb->g.speed = USB_SPEED_UNKNOWN;
  1702. /* deactivate the hardware */
  1703. if (musb->softconnect) {
  1704. musb->softconnect = 0;
  1705. musb_pullup(musb, 0);
  1706. }
  1707. musb_stop(musb);
  1708. /* killing any outstanding requests will quiesce the driver;
  1709. * then report disconnect
  1710. */
  1711. if (driver) {
  1712. for (i = 0, hw_ep = musb->endpoints;
  1713. i < musb->nr_endpoints;
  1714. i++, hw_ep++) {
  1715. musb_ep_select(musb->mregs, i);
  1716. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1717. nuke(&hw_ep->ep_in, -ESHUTDOWN);
  1718. } else {
  1719. if (hw_ep->max_packet_sz_tx)
  1720. nuke(&hw_ep->ep_in, -ESHUTDOWN);
  1721. if (hw_ep->max_packet_sz_rx)
  1722. nuke(&hw_ep->ep_out, -ESHUTDOWN);
  1723. }
  1724. }
  1725. }
  1726. }
  1727. /*
  1728. * Unregister the gadget driver. Used by gadget drivers when
  1729. * unregistering themselves from the controller.
  1730. *
  1731. * @param driver the gadget driver to unregister
  1732. */
  1733. static int musb_gadget_stop(struct usb_gadget *g,
  1734. struct usb_gadget_driver *driver)
  1735. {
  1736. struct musb *musb = gadget_to_musb(g);
  1737. unsigned long flags;
  1738. if (musb->xceiv->last_event == USB_EVENT_NONE)
  1739. pm_runtime_get_sync(musb->controller);
  1740. /*
  1741. * REVISIT always use otg_set_peripheral() here too;
  1742. * this needs to shut down the OTG engine.
  1743. */
  1744. spin_lock_irqsave(&musb->lock, flags);
  1745. musb_hnp_stop(musb);
  1746. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1747. musb->xceiv->state = OTG_STATE_UNDEFINED;
  1748. stop_activity(musb, driver);
  1749. otg_set_peripheral(musb->xceiv->otg, NULL);
  1750. dev_dbg(musb->controller, "unregistering driver %s\n", driver->function);
  1751. musb->is_active = 0;
  1752. musb_platform_try_idle(musb, 0);
  1753. spin_unlock_irqrestore(&musb->lock, flags);
  1754. if (is_otg_enabled(musb)) {
  1755. usb_remove_hcd(musb_to_hcd(musb));
  1756. /* FIXME we need to be able to register another
  1757. * gadget driver here and have everything work;
  1758. * that currently misbehaves.
  1759. */
  1760. }
  1761. if (!is_otg_enabled(musb))
  1762. musb_stop(musb);
  1763. pm_runtime_put(musb->controller);
  1764. return 0;
  1765. }
  1766. /* ----------------------------------------------------------------------- */
  1767. /* lifecycle operations called through plat_uds.c */
  1768. void musb_g_resume(struct musb *musb)
  1769. {
  1770. musb->is_suspended = 0;
  1771. switch (musb->xceiv->state) {
  1772. case OTG_STATE_B_IDLE:
  1773. break;
  1774. case OTG_STATE_B_WAIT_ACON:
  1775. case OTG_STATE_B_PERIPHERAL:
  1776. musb->is_active = 1;
  1777. if (musb->gadget_driver && musb->gadget_driver->resume) {
  1778. spin_unlock(&musb->lock);
  1779. musb->gadget_driver->resume(&musb->g);
  1780. spin_lock(&musb->lock);
  1781. }
  1782. break;
  1783. default:
  1784. WARNING("unhandled RESUME transition (%s)\n",
  1785. otg_state_string(musb->xceiv->state));
  1786. }
  1787. }
  1788. /* called when SOF packets stop for 3+ msec */
  1789. void musb_g_suspend(struct musb *musb)
  1790. {
  1791. u8 devctl;
  1792. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1793. dev_dbg(musb->controller, "devctl %02x\n", devctl);
  1794. switch (musb->xceiv->state) {
  1795. case OTG_STATE_B_IDLE:
  1796. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  1797. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  1798. break;
  1799. case OTG_STATE_B_PERIPHERAL:
  1800. musb->is_suspended = 1;
  1801. if (musb->gadget_driver && musb->gadget_driver->suspend) {
  1802. spin_unlock(&musb->lock);
  1803. musb->gadget_driver->suspend(&musb->g);
  1804. spin_lock(&musb->lock);
  1805. }
  1806. break;
  1807. default:
  1808. /* REVISIT if B_HOST, clear DEVCTL.HOSTREQ;
  1809. * A_PERIPHERAL may need care too
  1810. */
  1811. WARNING("unhandled SUSPEND transition (%s)\n",
  1812. otg_state_string(musb->xceiv->state));
  1813. }
  1814. }
  1815. /* Called during SRP */
  1816. void musb_g_wakeup(struct musb *musb)
  1817. {
  1818. musb_gadget_wakeup(&musb->g);
  1819. }
  1820. /* called when VBUS drops below session threshold, and in other cases */
  1821. void musb_g_disconnect(struct musb *musb)
  1822. {
  1823. void __iomem *mregs = musb->mregs;
  1824. u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
  1825. dev_dbg(musb->controller, "devctl %02x\n", devctl);
  1826. /* clear HR */
  1827. musb_writeb(mregs, MUSB_DEVCTL, devctl & MUSB_DEVCTL_SESSION);
  1828. /* don't draw vbus until new b-default session */
  1829. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1830. musb->g.speed = USB_SPEED_UNKNOWN;
  1831. if (musb->gadget_driver && musb->gadget_driver->disconnect) {
  1832. spin_unlock(&musb->lock);
  1833. musb->gadget_driver->disconnect(&musb->g);
  1834. spin_lock(&musb->lock);
  1835. }
  1836. switch (musb->xceiv->state) {
  1837. default:
  1838. dev_dbg(musb->controller, "Unhandled disconnect %s, setting a_idle\n",
  1839. otg_state_string(musb->xceiv->state));
  1840. musb->xceiv->state = OTG_STATE_A_IDLE;
  1841. MUSB_HST_MODE(musb);
  1842. break;
  1843. case OTG_STATE_A_PERIPHERAL:
  1844. musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
  1845. MUSB_HST_MODE(musb);
  1846. break;
  1847. case OTG_STATE_B_WAIT_ACON:
  1848. case OTG_STATE_B_HOST:
  1849. case OTG_STATE_B_PERIPHERAL:
  1850. case OTG_STATE_B_IDLE:
  1851. musb->xceiv->state = OTG_STATE_B_IDLE;
  1852. break;
  1853. case OTG_STATE_B_SRP_INIT:
  1854. break;
  1855. }
  1856. musb->is_active = 0;
  1857. }
  1858. void musb_g_reset(struct musb *musb)
  1859. __releases(musb->lock)
  1860. __acquires(musb->lock)
  1861. {
  1862. void __iomem *mbase = musb->mregs;
  1863. u8 devctl = musb_readb(mbase, MUSB_DEVCTL);
  1864. u8 power;
  1865. dev_dbg(musb->controller, "<== %s addr=%x driver '%s'\n",
  1866. (devctl & MUSB_DEVCTL_BDEVICE)
  1867. ? "B-Device" : "A-Device",
  1868. musb_readb(mbase, MUSB_FADDR),
  1869. musb->gadget_driver
  1870. ? musb->gadget_driver->driver.name
  1871. : NULL
  1872. );
  1873. /* report disconnect, if we didn't already (flushing EP state) */
  1874. if (musb->g.speed != USB_SPEED_UNKNOWN)
  1875. musb_g_disconnect(musb);
  1876. /* clear HR */
  1877. else if (devctl & MUSB_DEVCTL_HR)
  1878. musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
  1879. /* what speed did we negotiate? */
  1880. power = musb_readb(mbase, MUSB_POWER);
  1881. musb->g.speed = (power & MUSB_POWER_HSMODE)
  1882. ? USB_SPEED_HIGH : USB_SPEED_FULL;
  1883. /* start in USB_STATE_DEFAULT */
  1884. musb->is_active = 1;
  1885. musb->is_suspended = 0;
  1886. MUSB_DEV_MODE(musb);
  1887. musb->address = 0;
  1888. musb->ep0_state = MUSB_EP0_STAGE_SETUP;
  1889. musb->may_wakeup = 0;
  1890. musb->g.b_hnp_enable = 0;
  1891. musb->g.a_alt_hnp_support = 0;
  1892. musb->g.a_hnp_support = 0;
  1893. /* Normal reset, as B-Device;
  1894. * or else after HNP, as A-Device
  1895. */
  1896. if (devctl & MUSB_DEVCTL_BDEVICE) {
  1897. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  1898. musb->g.is_a_peripheral = 0;
  1899. } else if (is_otg_enabled(musb)) {
  1900. musb->xceiv->state = OTG_STATE_A_PERIPHERAL;
  1901. musb->g.is_a_peripheral = 1;
  1902. } else
  1903. WARN_ON(1);
  1904. /* start with default limits on VBUS power draw */
  1905. (void) musb_gadget_vbus_draw(&musb->g,
  1906. is_otg_enabled(musb) ? 8 : 100);
  1907. }