atombios_crtc.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon_fixed.h"
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.usOverscanRight = 0;
  45. args.usOverscanLeft = 0;
  46. args.usOverscanBottom = 0;
  47. args.usOverscanTop = 0;
  48. args.ucCRTC = radeon_crtc->crtc_id;
  49. switch (radeon_crtc->rmx_type) {
  50. case RMX_CENTER:
  51. args.usOverscanTop = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  52. args.usOverscanBottom = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  53. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  54. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  55. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  56. break;
  57. case RMX_ASPECT:
  58. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  59. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  60. if (a1 > a2) {
  61. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  62. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  63. } else if (a2 > a1) {
  64. args.usOverscanLeft = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  65. args.usOverscanRight = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  66. }
  67. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  68. break;
  69. case RMX_FULL:
  70. default:
  71. args.usOverscanRight = 0;
  72. args.usOverscanLeft = 0;
  73. args.usOverscanBottom = 0;
  74. args.usOverscanTop = 0;
  75. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  76. break;
  77. }
  78. }
  79. static void atombios_scaler_setup(struct drm_crtc *crtc)
  80. {
  81. struct drm_device *dev = crtc->dev;
  82. struct radeon_device *rdev = dev->dev_private;
  83. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  84. ENABLE_SCALER_PS_ALLOCATION args;
  85. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  86. /* fixme - fill in enc_priv for atom dac */
  87. enum radeon_tv_std tv_std = TV_STD_NTSC;
  88. bool is_tv = false, is_cv = false;
  89. struct drm_encoder *encoder;
  90. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  91. return;
  92. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  93. /* find tv std */
  94. if (encoder->crtc == crtc) {
  95. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  96. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  97. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  98. tv_std = tv_dac->tv_std;
  99. is_tv = true;
  100. }
  101. }
  102. }
  103. memset(&args, 0, sizeof(args));
  104. args.ucScaler = radeon_crtc->crtc_id;
  105. if (is_tv) {
  106. switch (tv_std) {
  107. case TV_STD_NTSC:
  108. default:
  109. args.ucTVStandard = ATOM_TV_NTSC;
  110. break;
  111. case TV_STD_PAL:
  112. args.ucTVStandard = ATOM_TV_PAL;
  113. break;
  114. case TV_STD_PAL_M:
  115. args.ucTVStandard = ATOM_TV_PALM;
  116. break;
  117. case TV_STD_PAL_60:
  118. args.ucTVStandard = ATOM_TV_PAL60;
  119. break;
  120. case TV_STD_NTSC_J:
  121. args.ucTVStandard = ATOM_TV_NTSCJ;
  122. break;
  123. case TV_STD_SCART_PAL:
  124. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  125. break;
  126. case TV_STD_SECAM:
  127. args.ucTVStandard = ATOM_TV_SECAM;
  128. break;
  129. case TV_STD_PAL_CN:
  130. args.ucTVStandard = ATOM_TV_PALCN;
  131. break;
  132. }
  133. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  134. } else if (is_cv) {
  135. args.ucTVStandard = ATOM_TV_CV;
  136. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  137. } else {
  138. switch (radeon_crtc->rmx_type) {
  139. case RMX_FULL:
  140. args.ucEnable = ATOM_SCALER_EXPANSION;
  141. break;
  142. case RMX_CENTER:
  143. args.ucEnable = ATOM_SCALER_CENTER;
  144. break;
  145. case RMX_ASPECT:
  146. args.ucEnable = ATOM_SCALER_EXPANSION;
  147. break;
  148. default:
  149. if (ASIC_IS_AVIVO(rdev))
  150. args.ucEnable = ATOM_SCALER_DISABLE;
  151. else
  152. args.ucEnable = ATOM_SCALER_CENTER;
  153. break;
  154. }
  155. }
  156. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  157. if ((is_tv || is_cv)
  158. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  159. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  160. }
  161. }
  162. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  163. {
  164. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  165. struct drm_device *dev = crtc->dev;
  166. struct radeon_device *rdev = dev->dev_private;
  167. int index =
  168. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  169. ENABLE_CRTC_PS_ALLOCATION args;
  170. memset(&args, 0, sizeof(args));
  171. args.ucCRTC = radeon_crtc->crtc_id;
  172. args.ucEnable = lock;
  173. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  174. }
  175. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  176. {
  177. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  178. struct drm_device *dev = crtc->dev;
  179. struct radeon_device *rdev = dev->dev_private;
  180. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  181. ENABLE_CRTC_PS_ALLOCATION args;
  182. memset(&args, 0, sizeof(args));
  183. args.ucCRTC = radeon_crtc->crtc_id;
  184. args.ucEnable = state;
  185. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  186. }
  187. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  188. {
  189. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  190. struct drm_device *dev = crtc->dev;
  191. struct radeon_device *rdev = dev->dev_private;
  192. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  193. ENABLE_CRTC_PS_ALLOCATION args;
  194. memset(&args, 0, sizeof(args));
  195. args.ucCRTC = radeon_crtc->crtc_id;
  196. args.ucEnable = state;
  197. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  198. }
  199. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  200. {
  201. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  202. struct drm_device *dev = crtc->dev;
  203. struct radeon_device *rdev = dev->dev_private;
  204. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  205. BLANK_CRTC_PS_ALLOCATION args;
  206. memset(&args, 0, sizeof(args));
  207. args.ucCRTC = radeon_crtc->crtc_id;
  208. args.ucBlanking = state;
  209. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  210. }
  211. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  212. {
  213. struct drm_device *dev = crtc->dev;
  214. struct radeon_device *rdev = dev->dev_private;
  215. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  216. switch (mode) {
  217. case DRM_MODE_DPMS_ON:
  218. atombios_enable_crtc(crtc, 1);
  219. if (ASIC_IS_DCE3(rdev))
  220. atombios_enable_crtc_memreq(crtc, 1);
  221. atombios_blank_crtc(crtc, 0);
  222. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  223. radeon_crtc_load_lut(crtc);
  224. break;
  225. case DRM_MODE_DPMS_STANDBY:
  226. case DRM_MODE_DPMS_SUSPEND:
  227. case DRM_MODE_DPMS_OFF:
  228. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  229. atombios_blank_crtc(crtc, 1);
  230. if (ASIC_IS_DCE3(rdev))
  231. atombios_enable_crtc_memreq(crtc, 0);
  232. atombios_enable_crtc(crtc, 0);
  233. break;
  234. }
  235. }
  236. static void
  237. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  238. struct drm_display_mode *mode)
  239. {
  240. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  241. struct drm_device *dev = crtc->dev;
  242. struct radeon_device *rdev = dev->dev_private;
  243. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  244. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  245. u16 misc = 0;
  246. memset(&args, 0, sizeof(args));
  247. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay);
  248. args.usH_Blanking_Time =
  249. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay);
  250. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay);
  251. args.usV_Blanking_Time =
  252. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay);
  253. args.usH_SyncOffset =
  254. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay);
  255. args.usH_SyncWidth =
  256. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  257. args.usV_SyncOffset =
  258. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay);
  259. args.usV_SyncWidth =
  260. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  261. /*args.ucH_Border = mode->hborder;*/
  262. /*args.ucV_Border = mode->vborder;*/
  263. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  264. misc |= ATOM_VSYNC_POLARITY;
  265. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  266. misc |= ATOM_HSYNC_POLARITY;
  267. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  268. misc |= ATOM_COMPOSITESYNC;
  269. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  270. misc |= ATOM_INTERLACE;
  271. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  272. misc |= ATOM_DOUBLE_CLOCK_MODE;
  273. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  274. args.ucCRTC = radeon_crtc->crtc_id;
  275. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  276. }
  277. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  278. struct drm_display_mode *mode)
  279. {
  280. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  281. struct drm_device *dev = crtc->dev;
  282. struct radeon_device *rdev = dev->dev_private;
  283. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  284. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  285. u16 misc = 0;
  286. memset(&args, 0, sizeof(args));
  287. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  288. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  289. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  290. args.usH_SyncWidth =
  291. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  292. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  293. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  294. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  295. args.usV_SyncWidth =
  296. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  297. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  298. misc |= ATOM_VSYNC_POLARITY;
  299. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  300. misc |= ATOM_HSYNC_POLARITY;
  301. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  302. misc |= ATOM_COMPOSITESYNC;
  303. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  304. misc |= ATOM_INTERLACE;
  305. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  306. misc |= ATOM_DOUBLE_CLOCK_MODE;
  307. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  308. args.ucCRTC = radeon_crtc->crtc_id;
  309. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  310. }
  311. static void atombios_set_ss(struct drm_crtc *crtc, int enable)
  312. {
  313. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  314. struct drm_device *dev = crtc->dev;
  315. struct radeon_device *rdev = dev->dev_private;
  316. struct drm_encoder *encoder = NULL;
  317. struct radeon_encoder *radeon_encoder = NULL;
  318. struct radeon_encoder_atom_dig *dig = NULL;
  319. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  320. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION args;
  321. ENABLE_LVDS_SS_PARAMETERS legacy_args;
  322. uint16_t percentage = 0;
  323. uint8_t type = 0, step = 0, delay = 0, range = 0;
  324. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  325. if (encoder->crtc == crtc) {
  326. radeon_encoder = to_radeon_encoder(encoder);
  327. /* only enable spread spectrum on LVDS */
  328. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  329. dig = radeon_encoder->enc_priv;
  330. if (dig && dig->ss) {
  331. percentage = dig->ss->percentage;
  332. type = dig->ss->type;
  333. step = dig->ss->step;
  334. delay = dig->ss->delay;
  335. range = dig->ss->range;
  336. } else if (enable)
  337. return;
  338. } else if (enable)
  339. return;
  340. break;
  341. }
  342. }
  343. if (!radeon_encoder)
  344. return;
  345. if (ASIC_IS_AVIVO(rdev)) {
  346. memset(&args, 0, sizeof(args));
  347. args.usSpreadSpectrumPercentage = cpu_to_le16(percentage);
  348. args.ucSpreadSpectrumType = type;
  349. args.ucSpreadSpectrumStep = step;
  350. args.ucSpreadSpectrumDelay = delay;
  351. args.ucSpreadSpectrumRange = range;
  352. args.ucPpll = radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
  353. args.ucEnable = enable;
  354. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  355. } else {
  356. memset(&legacy_args, 0, sizeof(legacy_args));
  357. legacy_args.usSpreadSpectrumPercentage = cpu_to_le16(percentage);
  358. legacy_args.ucSpreadSpectrumType = type;
  359. legacy_args.ucSpreadSpectrumStepSize_Delay = (step & 3) << 2;
  360. legacy_args.ucSpreadSpectrumStepSize_Delay |= (delay & 7) << 4;
  361. legacy_args.ucEnable = enable;
  362. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&legacy_args);
  363. }
  364. }
  365. union adjust_pixel_clock {
  366. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  367. };
  368. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  369. struct drm_display_mode *mode,
  370. struct radeon_pll *pll)
  371. {
  372. struct drm_device *dev = crtc->dev;
  373. struct radeon_device *rdev = dev->dev_private;
  374. struct drm_encoder *encoder = NULL;
  375. struct radeon_encoder *radeon_encoder = NULL;
  376. u32 adjusted_clock = mode->clock;
  377. /* reset the pll flags */
  378. pll->flags = 0;
  379. if (ASIC_IS_AVIVO(rdev)) {
  380. if ((rdev->family == CHIP_RS600) ||
  381. (rdev->family == CHIP_RS690) ||
  382. (rdev->family == CHIP_RS740))
  383. pll->flags |= (RADEON_PLL_USE_FRAC_FB_DIV |
  384. RADEON_PLL_PREFER_CLOSEST_LOWER);
  385. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  386. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  387. else
  388. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  389. } else {
  390. pll->flags |= RADEON_PLL_LEGACY;
  391. if (mode->clock > 200000) /* range limits??? */
  392. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  393. else
  394. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  395. }
  396. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  397. if (encoder->crtc == crtc) {
  398. radeon_encoder = to_radeon_encoder(encoder);
  399. if (ASIC_IS_AVIVO(rdev)) {
  400. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  401. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  402. adjusted_clock = mode->clock * 2;
  403. } else {
  404. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  405. pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
  406. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  407. pll->flags |= RADEON_PLL_USE_REF_DIV;
  408. }
  409. break;
  410. }
  411. }
  412. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  413. * accordingly based on the encoder/transmitter to work around
  414. * special hw requirements.
  415. */
  416. if (ASIC_IS_DCE3(rdev)) {
  417. union adjust_pixel_clock args;
  418. struct radeon_encoder_atom_dig *dig;
  419. u8 frev, crev;
  420. int index;
  421. if (!radeon_encoder->enc_priv)
  422. return adjusted_clock;
  423. dig = radeon_encoder->enc_priv;
  424. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  425. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  426. &crev);
  427. memset(&args, 0, sizeof(args));
  428. switch (frev) {
  429. case 1:
  430. switch (crev) {
  431. case 1:
  432. case 2:
  433. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  434. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  435. args.v1.ucEncodeMode = atombios_get_encoder_mode(encoder);
  436. atom_execute_table(rdev->mode_info.atom_context,
  437. index, (uint32_t *)&args);
  438. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  439. break;
  440. default:
  441. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  442. return adjusted_clock;
  443. }
  444. break;
  445. default:
  446. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  447. return adjusted_clock;
  448. }
  449. }
  450. return adjusted_clock;
  451. }
  452. union set_pixel_clock {
  453. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  454. PIXEL_CLOCK_PARAMETERS v1;
  455. PIXEL_CLOCK_PARAMETERS_V2 v2;
  456. PIXEL_CLOCK_PARAMETERS_V3 v3;
  457. };
  458. void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  459. {
  460. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  461. struct drm_device *dev = crtc->dev;
  462. struct radeon_device *rdev = dev->dev_private;
  463. struct drm_encoder *encoder = NULL;
  464. struct radeon_encoder *radeon_encoder = NULL;
  465. u8 frev, crev;
  466. int index;
  467. union set_pixel_clock args;
  468. u32 pll_clock = mode->clock;
  469. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  470. struct radeon_pll *pll;
  471. u32 adjusted_clock;
  472. memset(&args, 0, sizeof(args));
  473. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  474. if (encoder->crtc == crtc) {
  475. radeon_encoder = to_radeon_encoder(encoder);
  476. break;
  477. }
  478. }
  479. if (!radeon_encoder)
  480. return;
  481. if (radeon_crtc->crtc_id == 0)
  482. pll = &rdev->clock.p1pll;
  483. else
  484. pll = &rdev->clock.p2pll;
  485. /* adjust pixel clock as needed */
  486. adjusted_clock = atombios_adjust_pll(crtc, mode, pll);
  487. if (ASIC_IS_AVIVO(rdev)) {
  488. if (radeon_new_pll)
  489. radeon_compute_pll_avivo(pll, adjusted_clock, &pll_clock,
  490. &fb_div, &frac_fb_div,
  491. &ref_div, &post_div);
  492. else
  493. radeon_compute_pll(pll, adjusted_clock, &pll_clock,
  494. &fb_div, &frac_fb_div,
  495. &ref_div, &post_div);
  496. } else
  497. radeon_compute_pll(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  498. &ref_div, &post_div);
  499. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  500. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  501. &crev);
  502. switch (frev) {
  503. case 1:
  504. switch (crev) {
  505. case 1:
  506. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  507. args.v1.usRefDiv = cpu_to_le16(ref_div);
  508. args.v1.usFbDiv = cpu_to_le16(fb_div);
  509. args.v1.ucFracFbDiv = frac_fb_div;
  510. args.v1.ucPostDiv = post_div;
  511. args.v1.ucPpll =
  512. radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
  513. args.v1.ucCRTC = radeon_crtc->crtc_id;
  514. args.v1.ucRefDivSrc = 1;
  515. break;
  516. case 2:
  517. args.v2.usPixelClock = cpu_to_le16(mode->clock / 10);
  518. args.v2.usRefDiv = cpu_to_le16(ref_div);
  519. args.v2.usFbDiv = cpu_to_le16(fb_div);
  520. args.v2.ucFracFbDiv = frac_fb_div;
  521. args.v2.ucPostDiv = post_div;
  522. args.v2.ucPpll =
  523. radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
  524. args.v2.ucCRTC = radeon_crtc->crtc_id;
  525. args.v2.ucRefDivSrc = 1;
  526. break;
  527. case 3:
  528. args.v3.usPixelClock = cpu_to_le16(mode->clock / 10);
  529. args.v3.usRefDiv = cpu_to_le16(ref_div);
  530. args.v3.usFbDiv = cpu_to_le16(fb_div);
  531. args.v3.ucFracFbDiv = frac_fb_div;
  532. args.v3.ucPostDiv = post_div;
  533. args.v3.ucPpll =
  534. radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
  535. args.v3.ucMiscInfo = (radeon_crtc->crtc_id << 2);
  536. args.v3.ucTransmitterId = radeon_encoder->encoder_id;
  537. args.v3.ucEncoderMode =
  538. atombios_get_encoder_mode(encoder);
  539. break;
  540. default:
  541. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  542. return;
  543. }
  544. break;
  545. default:
  546. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  547. return;
  548. }
  549. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  550. }
  551. static int avivo_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  552. struct drm_framebuffer *old_fb)
  553. {
  554. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  555. struct drm_device *dev = crtc->dev;
  556. struct radeon_device *rdev = dev->dev_private;
  557. struct radeon_framebuffer *radeon_fb;
  558. struct drm_gem_object *obj;
  559. struct radeon_bo *rbo;
  560. uint64_t fb_location;
  561. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  562. int r;
  563. /* no fb bound */
  564. if (!crtc->fb) {
  565. DRM_DEBUG("No FB bound\n");
  566. return 0;
  567. }
  568. radeon_fb = to_radeon_framebuffer(crtc->fb);
  569. /* Pin framebuffer & get tilling informations */
  570. obj = radeon_fb->obj;
  571. rbo = obj->driver_private;
  572. r = radeon_bo_reserve(rbo, false);
  573. if (unlikely(r != 0))
  574. return r;
  575. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  576. if (unlikely(r != 0)) {
  577. radeon_bo_unreserve(rbo);
  578. return -EINVAL;
  579. }
  580. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  581. radeon_bo_unreserve(rbo);
  582. switch (crtc->fb->bits_per_pixel) {
  583. case 8:
  584. fb_format =
  585. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  586. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  587. break;
  588. case 15:
  589. fb_format =
  590. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  591. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  592. break;
  593. case 16:
  594. fb_format =
  595. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  596. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  597. break;
  598. case 24:
  599. case 32:
  600. fb_format =
  601. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  602. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  603. break;
  604. default:
  605. DRM_ERROR("Unsupported screen depth %d\n",
  606. crtc->fb->bits_per_pixel);
  607. return -EINVAL;
  608. }
  609. if (tiling_flags & RADEON_TILING_MACRO)
  610. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  611. if (tiling_flags & RADEON_TILING_MICRO)
  612. fb_format |= AVIVO_D1GRPH_TILED;
  613. if (radeon_crtc->crtc_id == 0)
  614. WREG32(AVIVO_D1VGA_CONTROL, 0);
  615. else
  616. WREG32(AVIVO_D2VGA_CONTROL, 0);
  617. if (rdev->family >= CHIP_RV770) {
  618. if (radeon_crtc->crtc_id) {
  619. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, 0);
  620. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, 0);
  621. } else {
  622. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, 0);
  623. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, 0);
  624. }
  625. }
  626. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  627. (u32) fb_location);
  628. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  629. radeon_crtc->crtc_offset, (u32) fb_location);
  630. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  631. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  632. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  633. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  634. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  635. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
  636. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
  637. fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
  638. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  639. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  640. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  641. crtc->mode.vdisplay);
  642. x &= ~3;
  643. y &= ~1;
  644. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  645. (x << 16) | y);
  646. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  647. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  648. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  649. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  650. AVIVO_D1MODE_INTERLEAVE_EN);
  651. else
  652. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  653. if (old_fb && old_fb != crtc->fb) {
  654. radeon_fb = to_radeon_framebuffer(old_fb);
  655. rbo = radeon_fb->obj->driver_private;
  656. r = radeon_bo_reserve(rbo, false);
  657. if (unlikely(r != 0))
  658. return r;
  659. radeon_bo_unpin(rbo);
  660. radeon_bo_unreserve(rbo);
  661. }
  662. /* Bytes per pixel may have changed */
  663. radeon_bandwidth_update(rdev);
  664. return 0;
  665. }
  666. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  667. struct drm_framebuffer *old_fb)
  668. {
  669. struct drm_device *dev = crtc->dev;
  670. struct radeon_device *rdev = dev->dev_private;
  671. if (ASIC_IS_AVIVO(rdev))
  672. return avivo_crtc_set_base(crtc, x, y, old_fb);
  673. else
  674. return radeon_crtc_set_base(crtc, x, y, old_fb);
  675. }
  676. /* properly set additional regs when using atombios */
  677. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  678. {
  679. struct drm_device *dev = crtc->dev;
  680. struct radeon_device *rdev = dev->dev_private;
  681. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  682. u32 disp_merge_cntl;
  683. switch (radeon_crtc->crtc_id) {
  684. case 0:
  685. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  686. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  687. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  688. break;
  689. case 1:
  690. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  691. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  692. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  693. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  694. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  695. break;
  696. }
  697. }
  698. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  699. struct drm_display_mode *mode,
  700. struct drm_display_mode *adjusted_mode,
  701. int x, int y, struct drm_framebuffer *old_fb)
  702. {
  703. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  704. struct drm_device *dev = crtc->dev;
  705. struct radeon_device *rdev = dev->dev_private;
  706. /* TODO color tiling */
  707. atombios_set_ss(crtc, 0);
  708. atombios_crtc_set_pll(crtc, adjusted_mode);
  709. atombios_set_ss(crtc, 1);
  710. atombios_crtc_set_timing(crtc, adjusted_mode);
  711. if (ASIC_IS_AVIVO(rdev))
  712. atombios_crtc_set_base(crtc, x, y, old_fb);
  713. else {
  714. if (radeon_crtc->crtc_id == 0)
  715. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  716. atombios_crtc_set_base(crtc, x, y, old_fb);
  717. radeon_legacy_atom_fixup(crtc);
  718. }
  719. atombios_overscan_setup(crtc, mode, adjusted_mode);
  720. atombios_scaler_setup(crtc);
  721. return 0;
  722. }
  723. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  724. struct drm_display_mode *mode,
  725. struct drm_display_mode *adjusted_mode)
  726. {
  727. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  728. return false;
  729. return true;
  730. }
  731. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  732. {
  733. atombios_lock_crtc(crtc, 1);
  734. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  735. }
  736. static void atombios_crtc_commit(struct drm_crtc *crtc)
  737. {
  738. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  739. atombios_lock_crtc(crtc, 0);
  740. }
  741. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  742. .dpms = atombios_crtc_dpms,
  743. .mode_fixup = atombios_crtc_mode_fixup,
  744. .mode_set = atombios_crtc_mode_set,
  745. .mode_set_base = atombios_crtc_set_base,
  746. .prepare = atombios_crtc_prepare,
  747. .commit = atombios_crtc_commit,
  748. .load_lut = radeon_crtc_load_lut,
  749. };
  750. void radeon_atombios_init_crtc(struct drm_device *dev,
  751. struct radeon_crtc *radeon_crtc)
  752. {
  753. if (radeon_crtc->crtc_id == 1)
  754. radeon_crtc->crtc_offset =
  755. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  756. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  757. }