intel_hdmi.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <drm/drmP.h>
  32. #include <drm/drm_crtc.h>
  33. #include <drm/drm_edid.h>
  34. #include "intel_drv.h"
  35. #include <drm/i915_drm.h>
  36. #include "i915_drv.h"
  37. static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
  38. {
  39. return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
  40. }
  41. static void
  42. assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
  43. {
  44. struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
  45. struct drm_i915_private *dev_priv = dev->dev_private;
  46. uint32_t enabled_bits;
  47. enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
  48. WARN(I915_READ(intel_hdmi->sdvox_reg) & enabled_bits,
  49. "HDMI port enabled, expecting disabled\n");
  50. }
  51. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  52. {
  53. struct intel_digital_port *intel_dig_port =
  54. container_of(encoder, struct intel_digital_port, base.base);
  55. return &intel_dig_port->hdmi;
  56. }
  57. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  58. {
  59. return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
  60. }
  61. void intel_dip_infoframe_csum(struct dip_infoframe *frame)
  62. {
  63. uint8_t *data = (uint8_t *)frame;
  64. uint8_t sum = 0;
  65. unsigned i;
  66. frame->checksum = 0;
  67. frame->ecc = 0;
  68. for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
  69. sum += data[i];
  70. frame->checksum = 0x100 - sum;
  71. }
  72. static u32 g4x_infoframe_index(struct dip_infoframe *frame)
  73. {
  74. switch (frame->type) {
  75. case DIP_TYPE_AVI:
  76. return VIDEO_DIP_SELECT_AVI;
  77. case DIP_TYPE_SPD:
  78. return VIDEO_DIP_SELECT_SPD;
  79. default:
  80. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  81. return 0;
  82. }
  83. }
  84. static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
  85. {
  86. switch (frame->type) {
  87. case DIP_TYPE_AVI:
  88. return VIDEO_DIP_ENABLE_AVI;
  89. case DIP_TYPE_SPD:
  90. return VIDEO_DIP_ENABLE_SPD;
  91. default:
  92. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  93. return 0;
  94. }
  95. }
  96. static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
  97. {
  98. switch (frame->type) {
  99. case DIP_TYPE_AVI:
  100. return VIDEO_DIP_ENABLE_AVI_HSW;
  101. case DIP_TYPE_SPD:
  102. return VIDEO_DIP_ENABLE_SPD_HSW;
  103. default:
  104. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  105. return 0;
  106. }
  107. }
  108. static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame, enum pipe pipe)
  109. {
  110. switch (frame->type) {
  111. case DIP_TYPE_AVI:
  112. return HSW_TVIDEO_DIP_AVI_DATA(pipe);
  113. case DIP_TYPE_SPD:
  114. return HSW_TVIDEO_DIP_SPD_DATA(pipe);
  115. default:
  116. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  117. return 0;
  118. }
  119. }
  120. static void g4x_write_infoframe(struct drm_encoder *encoder,
  121. struct dip_infoframe *frame)
  122. {
  123. uint32_t *data = (uint32_t *)frame;
  124. struct drm_device *dev = encoder->dev;
  125. struct drm_i915_private *dev_priv = dev->dev_private;
  126. u32 val = I915_READ(VIDEO_DIP_CTL);
  127. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  128. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  129. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  130. val |= g4x_infoframe_index(frame);
  131. val &= ~g4x_infoframe_enable(frame);
  132. I915_WRITE(VIDEO_DIP_CTL, val);
  133. mmiowb();
  134. for (i = 0; i < len; i += 4) {
  135. I915_WRITE(VIDEO_DIP_DATA, *data);
  136. data++;
  137. }
  138. /* Write every possible data byte to force correct ECC calculation. */
  139. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  140. I915_WRITE(VIDEO_DIP_DATA, 0);
  141. mmiowb();
  142. val |= g4x_infoframe_enable(frame);
  143. val &= ~VIDEO_DIP_FREQ_MASK;
  144. val |= VIDEO_DIP_FREQ_VSYNC;
  145. I915_WRITE(VIDEO_DIP_CTL, val);
  146. POSTING_READ(VIDEO_DIP_CTL);
  147. }
  148. static void ibx_write_infoframe(struct drm_encoder *encoder,
  149. struct dip_infoframe *frame)
  150. {
  151. uint32_t *data = (uint32_t *)frame;
  152. struct drm_device *dev = encoder->dev;
  153. struct drm_i915_private *dev_priv = dev->dev_private;
  154. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  155. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  156. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  157. u32 val = I915_READ(reg);
  158. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  159. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  160. val |= g4x_infoframe_index(frame);
  161. val &= ~g4x_infoframe_enable(frame);
  162. I915_WRITE(reg, val);
  163. mmiowb();
  164. for (i = 0; i < len; i += 4) {
  165. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  166. data++;
  167. }
  168. /* Write every possible data byte to force correct ECC calculation. */
  169. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  170. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  171. mmiowb();
  172. val |= g4x_infoframe_enable(frame);
  173. val &= ~VIDEO_DIP_FREQ_MASK;
  174. val |= VIDEO_DIP_FREQ_VSYNC;
  175. I915_WRITE(reg, val);
  176. POSTING_READ(reg);
  177. }
  178. static void cpt_write_infoframe(struct drm_encoder *encoder,
  179. struct dip_infoframe *frame)
  180. {
  181. uint32_t *data = (uint32_t *)frame;
  182. struct drm_device *dev = encoder->dev;
  183. struct drm_i915_private *dev_priv = dev->dev_private;
  184. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  185. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  186. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  187. u32 val = I915_READ(reg);
  188. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  189. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  190. val |= g4x_infoframe_index(frame);
  191. /* The DIP control register spec says that we need to update the AVI
  192. * infoframe without clearing its enable bit */
  193. if (frame->type != DIP_TYPE_AVI)
  194. val &= ~g4x_infoframe_enable(frame);
  195. I915_WRITE(reg, val);
  196. mmiowb();
  197. for (i = 0; i < len; i += 4) {
  198. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  199. data++;
  200. }
  201. /* Write every possible data byte to force correct ECC calculation. */
  202. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  203. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  204. mmiowb();
  205. val |= g4x_infoframe_enable(frame);
  206. val &= ~VIDEO_DIP_FREQ_MASK;
  207. val |= VIDEO_DIP_FREQ_VSYNC;
  208. I915_WRITE(reg, val);
  209. POSTING_READ(reg);
  210. }
  211. static void vlv_write_infoframe(struct drm_encoder *encoder,
  212. struct dip_infoframe *frame)
  213. {
  214. uint32_t *data = (uint32_t *)frame;
  215. struct drm_device *dev = encoder->dev;
  216. struct drm_i915_private *dev_priv = dev->dev_private;
  217. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  218. int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  219. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  220. u32 val = I915_READ(reg);
  221. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  222. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  223. val |= g4x_infoframe_index(frame);
  224. val &= ~g4x_infoframe_enable(frame);
  225. I915_WRITE(reg, val);
  226. mmiowb();
  227. for (i = 0; i < len; i += 4) {
  228. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  229. data++;
  230. }
  231. /* Write every possible data byte to force correct ECC calculation. */
  232. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  233. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  234. mmiowb();
  235. val |= g4x_infoframe_enable(frame);
  236. val &= ~VIDEO_DIP_FREQ_MASK;
  237. val |= VIDEO_DIP_FREQ_VSYNC;
  238. I915_WRITE(reg, val);
  239. POSTING_READ(reg);
  240. }
  241. static void hsw_write_infoframe(struct drm_encoder *encoder,
  242. struct dip_infoframe *frame)
  243. {
  244. uint32_t *data = (uint32_t *)frame;
  245. struct drm_device *dev = encoder->dev;
  246. struct drm_i915_private *dev_priv = dev->dev_private;
  247. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  248. u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
  249. u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->pipe);
  250. unsigned int i, len = DIP_HEADER_SIZE + frame->len;
  251. u32 val = I915_READ(ctl_reg);
  252. if (data_reg == 0)
  253. return;
  254. val &= ~hsw_infoframe_enable(frame);
  255. I915_WRITE(ctl_reg, val);
  256. mmiowb();
  257. for (i = 0; i < len; i += 4) {
  258. I915_WRITE(data_reg + i, *data);
  259. data++;
  260. }
  261. /* Write every possible data byte to force correct ECC calculation. */
  262. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  263. I915_WRITE(data_reg + i, 0);
  264. mmiowb();
  265. val |= hsw_infoframe_enable(frame);
  266. I915_WRITE(ctl_reg, val);
  267. POSTING_READ(ctl_reg);
  268. }
  269. static void intel_set_infoframe(struct drm_encoder *encoder,
  270. struct dip_infoframe *frame)
  271. {
  272. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  273. intel_dip_infoframe_csum(frame);
  274. intel_hdmi->write_infoframe(encoder, frame);
  275. }
  276. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  277. struct drm_display_mode *adjusted_mode)
  278. {
  279. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  280. struct dip_infoframe avi_if = {
  281. .type = DIP_TYPE_AVI,
  282. .ver = DIP_VERSION_AVI,
  283. .len = DIP_LEN_AVI,
  284. };
  285. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
  286. avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
  287. if (intel_hdmi->rgb_quant_range_selectable) {
  288. if (adjusted_mode->private_flags & INTEL_MODE_LIMITED_COLOR_RANGE)
  289. avi_if.body.avi.ITC_EC_Q_SC |= DIP_AVI_RGB_QUANT_RANGE_LIMITED;
  290. else
  291. avi_if.body.avi.ITC_EC_Q_SC |= DIP_AVI_RGB_QUANT_RANGE_FULL;
  292. }
  293. avi_if.body.avi.VIC = drm_mode_cea_vic(adjusted_mode);
  294. intel_set_infoframe(encoder, &avi_if);
  295. }
  296. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
  297. {
  298. struct dip_infoframe spd_if;
  299. memset(&spd_if, 0, sizeof(spd_if));
  300. spd_if.type = DIP_TYPE_SPD;
  301. spd_if.ver = DIP_VERSION_SPD;
  302. spd_if.len = DIP_LEN_SPD;
  303. strcpy(spd_if.body.spd.vn, "Intel");
  304. strcpy(spd_if.body.spd.pd, "Integrated gfx");
  305. spd_if.body.spd.sdi = DIP_SPD_PC;
  306. intel_set_infoframe(encoder, &spd_if);
  307. }
  308. static void g4x_set_infoframes(struct drm_encoder *encoder,
  309. struct drm_display_mode *adjusted_mode)
  310. {
  311. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  312. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  313. u32 reg = VIDEO_DIP_CTL;
  314. u32 val = I915_READ(reg);
  315. u32 port;
  316. assert_hdmi_port_disabled(intel_hdmi);
  317. /* If the registers were not initialized yet, they might be zeroes,
  318. * which means we're selecting the AVI DIP and we're setting its
  319. * frequency to once. This seems to really confuse the HW and make
  320. * things stop working (the register spec says the AVI always needs to
  321. * be sent every VSync). So here we avoid writing to the register more
  322. * than we need and also explicitly select the AVI DIP and explicitly
  323. * set its frequency to every VSync. Avoiding to write it twice seems to
  324. * be enough to solve the problem, but being defensive shouldn't hurt us
  325. * either. */
  326. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  327. if (!intel_hdmi->has_hdmi_sink) {
  328. if (!(val & VIDEO_DIP_ENABLE))
  329. return;
  330. val &= ~VIDEO_DIP_ENABLE;
  331. I915_WRITE(reg, val);
  332. POSTING_READ(reg);
  333. return;
  334. }
  335. switch (intel_hdmi->sdvox_reg) {
  336. case SDVOB:
  337. port = VIDEO_DIP_PORT_B;
  338. break;
  339. case SDVOC:
  340. port = VIDEO_DIP_PORT_C;
  341. break;
  342. default:
  343. BUG();
  344. return;
  345. }
  346. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  347. if (val & VIDEO_DIP_ENABLE) {
  348. val &= ~VIDEO_DIP_ENABLE;
  349. I915_WRITE(reg, val);
  350. POSTING_READ(reg);
  351. }
  352. val &= ~VIDEO_DIP_PORT_MASK;
  353. val |= port;
  354. }
  355. val |= VIDEO_DIP_ENABLE;
  356. val &= ~VIDEO_DIP_ENABLE_VENDOR;
  357. I915_WRITE(reg, val);
  358. POSTING_READ(reg);
  359. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  360. intel_hdmi_set_spd_infoframe(encoder);
  361. }
  362. static void ibx_set_infoframes(struct drm_encoder *encoder,
  363. struct drm_display_mode *adjusted_mode)
  364. {
  365. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  366. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  367. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  368. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  369. u32 val = I915_READ(reg);
  370. u32 port;
  371. assert_hdmi_port_disabled(intel_hdmi);
  372. /* See the big comment in g4x_set_infoframes() */
  373. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  374. if (!intel_hdmi->has_hdmi_sink) {
  375. if (!(val & VIDEO_DIP_ENABLE))
  376. return;
  377. val &= ~VIDEO_DIP_ENABLE;
  378. I915_WRITE(reg, val);
  379. POSTING_READ(reg);
  380. return;
  381. }
  382. switch (intel_hdmi->sdvox_reg) {
  383. case HDMIB:
  384. port = VIDEO_DIP_PORT_B;
  385. break;
  386. case HDMIC:
  387. port = VIDEO_DIP_PORT_C;
  388. break;
  389. case HDMID:
  390. port = VIDEO_DIP_PORT_D;
  391. break;
  392. default:
  393. BUG();
  394. return;
  395. }
  396. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  397. if (val & VIDEO_DIP_ENABLE) {
  398. val &= ~VIDEO_DIP_ENABLE;
  399. I915_WRITE(reg, val);
  400. POSTING_READ(reg);
  401. }
  402. val &= ~VIDEO_DIP_PORT_MASK;
  403. val |= port;
  404. }
  405. val |= VIDEO_DIP_ENABLE;
  406. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  407. VIDEO_DIP_ENABLE_GCP);
  408. I915_WRITE(reg, val);
  409. POSTING_READ(reg);
  410. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  411. intel_hdmi_set_spd_infoframe(encoder);
  412. }
  413. static void cpt_set_infoframes(struct drm_encoder *encoder,
  414. struct drm_display_mode *adjusted_mode)
  415. {
  416. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  417. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  418. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  419. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  420. u32 val = I915_READ(reg);
  421. assert_hdmi_port_disabled(intel_hdmi);
  422. /* See the big comment in g4x_set_infoframes() */
  423. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  424. if (!intel_hdmi->has_hdmi_sink) {
  425. if (!(val & VIDEO_DIP_ENABLE))
  426. return;
  427. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
  428. I915_WRITE(reg, val);
  429. POSTING_READ(reg);
  430. return;
  431. }
  432. /* Set both together, unset both together: see the spec. */
  433. val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
  434. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  435. VIDEO_DIP_ENABLE_GCP);
  436. I915_WRITE(reg, val);
  437. POSTING_READ(reg);
  438. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  439. intel_hdmi_set_spd_infoframe(encoder);
  440. }
  441. static void vlv_set_infoframes(struct drm_encoder *encoder,
  442. struct drm_display_mode *adjusted_mode)
  443. {
  444. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  445. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  446. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  447. u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  448. u32 val = I915_READ(reg);
  449. assert_hdmi_port_disabled(intel_hdmi);
  450. /* See the big comment in g4x_set_infoframes() */
  451. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  452. if (!intel_hdmi->has_hdmi_sink) {
  453. if (!(val & VIDEO_DIP_ENABLE))
  454. return;
  455. val &= ~VIDEO_DIP_ENABLE;
  456. I915_WRITE(reg, val);
  457. POSTING_READ(reg);
  458. return;
  459. }
  460. val |= VIDEO_DIP_ENABLE;
  461. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  462. VIDEO_DIP_ENABLE_GCP);
  463. I915_WRITE(reg, val);
  464. POSTING_READ(reg);
  465. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  466. intel_hdmi_set_spd_infoframe(encoder);
  467. }
  468. static void hsw_set_infoframes(struct drm_encoder *encoder,
  469. struct drm_display_mode *adjusted_mode)
  470. {
  471. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  472. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  473. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  474. u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
  475. u32 val = I915_READ(reg);
  476. assert_hdmi_port_disabled(intel_hdmi);
  477. if (!intel_hdmi->has_hdmi_sink) {
  478. I915_WRITE(reg, 0);
  479. POSTING_READ(reg);
  480. return;
  481. }
  482. val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
  483. VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
  484. I915_WRITE(reg, val);
  485. POSTING_READ(reg);
  486. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  487. intel_hdmi_set_spd_infoframe(encoder);
  488. }
  489. static void intel_hdmi_mode_set(struct drm_encoder *encoder,
  490. struct drm_display_mode *mode,
  491. struct drm_display_mode *adjusted_mode)
  492. {
  493. struct drm_device *dev = encoder->dev;
  494. struct drm_i915_private *dev_priv = dev->dev_private;
  495. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  496. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  497. u32 sdvox;
  498. sdvox = SDVO_ENCODING_HDMI;
  499. if (!HAS_PCH_SPLIT(dev))
  500. sdvox |= intel_hdmi->color_range;
  501. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  502. sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
  503. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  504. sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
  505. if (intel_crtc->bpp > 24)
  506. sdvox |= COLOR_FORMAT_12bpc;
  507. else
  508. sdvox |= COLOR_FORMAT_8bpc;
  509. /* Required on CPT */
  510. if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
  511. sdvox |= HDMI_MODE_SELECT;
  512. if (intel_hdmi->has_audio) {
  513. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  514. pipe_name(intel_crtc->pipe));
  515. sdvox |= SDVO_AUDIO_ENABLE;
  516. sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
  517. intel_write_eld(encoder, adjusted_mode);
  518. }
  519. if (HAS_PCH_CPT(dev))
  520. sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
  521. else if (intel_crtc->pipe == PIPE_B)
  522. sdvox |= SDVO_PIPE_B_SELECT;
  523. I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
  524. POSTING_READ(intel_hdmi->sdvox_reg);
  525. intel_hdmi->set_infoframes(encoder, adjusted_mode);
  526. }
  527. static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
  528. enum pipe *pipe)
  529. {
  530. struct drm_device *dev = encoder->base.dev;
  531. struct drm_i915_private *dev_priv = dev->dev_private;
  532. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  533. u32 tmp;
  534. tmp = I915_READ(intel_hdmi->sdvox_reg);
  535. if (!(tmp & SDVO_ENABLE))
  536. return false;
  537. if (HAS_PCH_CPT(dev))
  538. *pipe = PORT_TO_PIPE_CPT(tmp);
  539. else
  540. *pipe = PORT_TO_PIPE(tmp);
  541. return true;
  542. }
  543. static void intel_enable_hdmi(struct intel_encoder *encoder)
  544. {
  545. struct drm_device *dev = encoder->base.dev;
  546. struct drm_i915_private *dev_priv = dev->dev_private;
  547. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  548. u32 temp;
  549. u32 enable_bits = SDVO_ENABLE;
  550. if (intel_hdmi->has_audio)
  551. enable_bits |= SDVO_AUDIO_ENABLE;
  552. temp = I915_READ(intel_hdmi->sdvox_reg);
  553. /* HW workaround for IBX, we need to move the port to transcoder A
  554. * before disabling it. */
  555. if (HAS_PCH_IBX(dev)) {
  556. struct drm_crtc *crtc = encoder->base.crtc;
  557. int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
  558. /* Restore the transcoder select bit. */
  559. if (pipe == PIPE_B)
  560. enable_bits |= SDVO_PIPE_B_SELECT;
  561. }
  562. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  563. * we do this anyway which shows more stable in testing.
  564. */
  565. if (HAS_PCH_SPLIT(dev)) {
  566. I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
  567. POSTING_READ(intel_hdmi->sdvox_reg);
  568. }
  569. temp |= enable_bits;
  570. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  571. POSTING_READ(intel_hdmi->sdvox_reg);
  572. /* HW workaround, need to write this twice for issue that may result
  573. * in first write getting masked.
  574. */
  575. if (HAS_PCH_SPLIT(dev)) {
  576. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  577. POSTING_READ(intel_hdmi->sdvox_reg);
  578. }
  579. }
  580. static void intel_disable_hdmi(struct intel_encoder *encoder)
  581. {
  582. struct drm_device *dev = encoder->base.dev;
  583. struct drm_i915_private *dev_priv = dev->dev_private;
  584. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  585. u32 temp;
  586. u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
  587. temp = I915_READ(intel_hdmi->sdvox_reg);
  588. /* HW workaround for IBX, we need to move the port to transcoder A
  589. * before disabling it. */
  590. if (HAS_PCH_IBX(dev)) {
  591. struct drm_crtc *crtc = encoder->base.crtc;
  592. int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
  593. if (temp & SDVO_PIPE_B_SELECT) {
  594. temp &= ~SDVO_PIPE_B_SELECT;
  595. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  596. POSTING_READ(intel_hdmi->sdvox_reg);
  597. /* Again we need to write this twice. */
  598. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  599. POSTING_READ(intel_hdmi->sdvox_reg);
  600. /* Transcoder selection bits only update
  601. * effectively on vblank. */
  602. if (crtc)
  603. intel_wait_for_vblank(dev, pipe);
  604. else
  605. msleep(50);
  606. }
  607. }
  608. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  609. * we do this anyway which shows more stable in testing.
  610. */
  611. if (HAS_PCH_SPLIT(dev)) {
  612. I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
  613. POSTING_READ(intel_hdmi->sdvox_reg);
  614. }
  615. temp &= ~enable_bits;
  616. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  617. POSTING_READ(intel_hdmi->sdvox_reg);
  618. /* HW workaround, need to write this twice for issue that may result
  619. * in first write getting masked.
  620. */
  621. if (HAS_PCH_SPLIT(dev)) {
  622. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  623. POSTING_READ(intel_hdmi->sdvox_reg);
  624. }
  625. }
  626. static int intel_hdmi_mode_valid(struct drm_connector *connector,
  627. struct drm_display_mode *mode)
  628. {
  629. if (mode->clock > 165000)
  630. return MODE_CLOCK_HIGH;
  631. if (mode->clock < 20000)
  632. return MODE_CLOCK_LOW;
  633. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  634. return MODE_NO_DBLESCAN;
  635. return MODE_OK;
  636. }
  637. bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
  638. const struct drm_display_mode *mode,
  639. struct drm_display_mode *adjusted_mode)
  640. {
  641. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  642. if (intel_hdmi->color_range_auto) {
  643. /* See CEA-861-E - 5.1 Default Encoding Parameters */
  644. if (intel_hdmi->has_hdmi_sink &&
  645. drm_mode_cea_vic(adjusted_mode) > 1)
  646. intel_hdmi->color_range = SDVO_COLOR_RANGE_16_235;
  647. else
  648. intel_hdmi->color_range = 0;
  649. }
  650. if (intel_hdmi->color_range)
  651. adjusted_mode->private_flags |= INTEL_MODE_LIMITED_COLOR_RANGE;
  652. return true;
  653. }
  654. static bool g4x_hdmi_connected(struct intel_hdmi *intel_hdmi)
  655. {
  656. struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
  657. struct drm_i915_private *dev_priv = dev->dev_private;
  658. uint32_t bit;
  659. switch (intel_hdmi->sdvox_reg) {
  660. case SDVOB:
  661. bit = HDMIB_HOTPLUG_LIVE_STATUS;
  662. break;
  663. case SDVOC:
  664. bit = HDMIC_HOTPLUG_LIVE_STATUS;
  665. break;
  666. default:
  667. bit = 0;
  668. break;
  669. }
  670. return I915_READ(PORT_HOTPLUG_STAT) & bit;
  671. }
  672. static enum drm_connector_status
  673. intel_hdmi_detect(struct drm_connector *connector, bool force)
  674. {
  675. struct drm_device *dev = connector->dev;
  676. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  677. struct intel_digital_port *intel_dig_port =
  678. hdmi_to_dig_port(intel_hdmi);
  679. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  680. struct drm_i915_private *dev_priv = dev->dev_private;
  681. struct edid *edid;
  682. enum drm_connector_status status = connector_status_disconnected;
  683. if (IS_G4X(dev) && !g4x_hdmi_connected(intel_hdmi))
  684. return status;
  685. else if (HAS_PCH_SPLIT(dev) &&
  686. !ibx_digital_port_connected(dev_priv, intel_dig_port))
  687. return status;
  688. intel_hdmi->has_hdmi_sink = false;
  689. intel_hdmi->has_audio = false;
  690. intel_hdmi->rgb_quant_range_selectable = false;
  691. edid = drm_get_edid(connector,
  692. intel_gmbus_get_adapter(dev_priv,
  693. intel_hdmi->ddc_bus));
  694. if (edid) {
  695. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  696. status = connector_status_connected;
  697. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  698. intel_hdmi->has_hdmi_sink =
  699. drm_detect_hdmi_monitor(edid);
  700. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  701. intel_hdmi->rgb_quant_range_selectable =
  702. drm_rgb_quant_range_selectable(edid);
  703. }
  704. kfree(edid);
  705. }
  706. if (status == connector_status_connected) {
  707. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  708. intel_hdmi->has_audio =
  709. (intel_hdmi->force_audio == HDMI_AUDIO_ON);
  710. intel_encoder->type = INTEL_OUTPUT_HDMI;
  711. }
  712. return status;
  713. }
  714. static int intel_hdmi_get_modes(struct drm_connector *connector)
  715. {
  716. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  717. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  718. /* We should parse the EDID data and find out if it's an HDMI sink so
  719. * we can send audio to it.
  720. */
  721. return intel_ddc_get_modes(connector,
  722. intel_gmbus_get_adapter(dev_priv,
  723. intel_hdmi->ddc_bus));
  724. }
  725. static bool
  726. intel_hdmi_detect_audio(struct drm_connector *connector)
  727. {
  728. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  729. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  730. struct edid *edid;
  731. bool has_audio = false;
  732. edid = drm_get_edid(connector,
  733. intel_gmbus_get_adapter(dev_priv,
  734. intel_hdmi->ddc_bus));
  735. if (edid) {
  736. if (edid->input & DRM_EDID_INPUT_DIGITAL)
  737. has_audio = drm_detect_monitor_audio(edid);
  738. kfree(edid);
  739. }
  740. return has_audio;
  741. }
  742. static int
  743. intel_hdmi_set_property(struct drm_connector *connector,
  744. struct drm_property *property,
  745. uint64_t val)
  746. {
  747. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  748. struct intel_digital_port *intel_dig_port =
  749. hdmi_to_dig_port(intel_hdmi);
  750. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  751. int ret;
  752. ret = drm_object_property_set_value(&connector->base, property, val);
  753. if (ret)
  754. return ret;
  755. if (property == dev_priv->force_audio_property) {
  756. enum hdmi_force_audio i = val;
  757. bool has_audio;
  758. if (i == intel_hdmi->force_audio)
  759. return 0;
  760. intel_hdmi->force_audio = i;
  761. if (i == HDMI_AUDIO_AUTO)
  762. has_audio = intel_hdmi_detect_audio(connector);
  763. else
  764. has_audio = (i == HDMI_AUDIO_ON);
  765. if (i == HDMI_AUDIO_OFF_DVI)
  766. intel_hdmi->has_hdmi_sink = 0;
  767. intel_hdmi->has_audio = has_audio;
  768. goto done;
  769. }
  770. if (property == dev_priv->broadcast_rgb_property) {
  771. switch (val) {
  772. case INTEL_BROADCAST_RGB_AUTO:
  773. intel_hdmi->color_range_auto = true;
  774. break;
  775. case INTEL_BROADCAST_RGB_FULL:
  776. intel_hdmi->color_range_auto = false;
  777. intel_hdmi->color_range = 0;
  778. break;
  779. case INTEL_BROADCAST_RGB_LIMITED:
  780. intel_hdmi->color_range_auto = false;
  781. intel_hdmi->color_range = SDVO_COLOR_RANGE_16_235;
  782. break;
  783. default:
  784. return -EINVAL;
  785. }
  786. goto done;
  787. }
  788. return -EINVAL;
  789. done:
  790. if (intel_dig_port->base.base.crtc)
  791. intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
  792. return 0;
  793. }
  794. static void intel_hdmi_destroy(struct drm_connector *connector)
  795. {
  796. drm_sysfs_connector_remove(connector);
  797. drm_connector_cleanup(connector);
  798. kfree(connector);
  799. }
  800. static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
  801. .mode_fixup = intel_hdmi_mode_fixup,
  802. .mode_set = intel_hdmi_mode_set,
  803. .disable = intel_encoder_noop,
  804. };
  805. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  806. .dpms = intel_connector_dpms,
  807. .detect = intel_hdmi_detect,
  808. .fill_modes = drm_helper_probe_single_connector_modes,
  809. .set_property = intel_hdmi_set_property,
  810. .destroy = intel_hdmi_destroy,
  811. };
  812. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  813. .get_modes = intel_hdmi_get_modes,
  814. .mode_valid = intel_hdmi_mode_valid,
  815. .best_encoder = intel_best_encoder,
  816. };
  817. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  818. .destroy = intel_encoder_destroy,
  819. };
  820. static void
  821. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  822. {
  823. intel_attach_force_audio_property(connector);
  824. intel_attach_broadcast_rgb_property(connector);
  825. intel_hdmi->color_range_auto = true;
  826. }
  827. void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
  828. struct intel_connector *intel_connector)
  829. {
  830. struct drm_connector *connector = &intel_connector->base;
  831. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  832. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  833. struct drm_device *dev = intel_encoder->base.dev;
  834. struct drm_i915_private *dev_priv = dev->dev_private;
  835. enum port port = intel_dig_port->port;
  836. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  837. DRM_MODE_CONNECTOR_HDMIA);
  838. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  839. connector->polled = DRM_CONNECTOR_POLL_HPD;
  840. connector->interlace_allowed = 1;
  841. connector->doublescan_allowed = 0;
  842. switch (port) {
  843. case PORT_B:
  844. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  845. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  846. break;
  847. case PORT_C:
  848. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  849. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  850. break;
  851. case PORT_D:
  852. intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
  853. dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
  854. break;
  855. case PORT_A:
  856. /* Internal port only for eDP. */
  857. default:
  858. BUG();
  859. }
  860. if (!HAS_PCH_SPLIT(dev)) {
  861. intel_hdmi->write_infoframe = g4x_write_infoframe;
  862. intel_hdmi->set_infoframes = g4x_set_infoframes;
  863. } else if (IS_VALLEYVIEW(dev)) {
  864. intel_hdmi->write_infoframe = vlv_write_infoframe;
  865. intel_hdmi->set_infoframes = vlv_set_infoframes;
  866. } else if (IS_HASWELL(dev)) {
  867. intel_hdmi->write_infoframe = hsw_write_infoframe;
  868. intel_hdmi->set_infoframes = hsw_set_infoframes;
  869. } else if (HAS_PCH_IBX(dev)) {
  870. intel_hdmi->write_infoframe = ibx_write_infoframe;
  871. intel_hdmi->set_infoframes = ibx_set_infoframes;
  872. } else {
  873. intel_hdmi->write_infoframe = cpt_write_infoframe;
  874. intel_hdmi->set_infoframes = cpt_set_infoframes;
  875. }
  876. if (HAS_DDI(dev))
  877. intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
  878. else
  879. intel_connector->get_hw_state = intel_connector_get_hw_state;
  880. intel_hdmi_add_properties(intel_hdmi, connector);
  881. intel_connector_attach_encoder(intel_connector, intel_encoder);
  882. drm_sysfs_connector_add(connector);
  883. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  884. * 0xd. Failure to do so will result in spurious interrupts being
  885. * generated on the port when a cable is not attached.
  886. */
  887. if (IS_G4X(dev) && !IS_GM45(dev)) {
  888. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  889. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  890. }
  891. }
  892. void intel_hdmi_init(struct drm_device *dev, int sdvox_reg, enum port port)
  893. {
  894. struct intel_digital_port *intel_dig_port;
  895. struct intel_encoder *intel_encoder;
  896. struct drm_encoder *encoder;
  897. struct intel_connector *intel_connector;
  898. intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
  899. if (!intel_dig_port)
  900. return;
  901. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  902. if (!intel_connector) {
  903. kfree(intel_dig_port);
  904. return;
  905. }
  906. intel_encoder = &intel_dig_port->base;
  907. encoder = &intel_encoder->base;
  908. drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
  909. DRM_MODE_ENCODER_TMDS);
  910. drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
  911. intel_encoder->enable = intel_enable_hdmi;
  912. intel_encoder->disable = intel_disable_hdmi;
  913. intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
  914. intel_encoder->type = INTEL_OUTPUT_HDMI;
  915. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  916. intel_encoder->cloneable = false;
  917. intel_dig_port->port = port;
  918. intel_dig_port->hdmi.sdvox_reg = sdvox_reg;
  919. intel_dig_port->dp.output_reg = 0;
  920. intel_hdmi_init_connector(intel_dig_port, intel_connector);
  921. }