intel_ringbuffer.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <drm/drmP.h>
  30. #include "i915_drv.h"
  31. #include <drm/i915_drm.h>
  32. #include "i915_trace.h"
  33. #include "intel_drv.h"
  34. static inline int ring_space(struct intel_ring_buffer *ring)
  35. {
  36. int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
  37. if (space < 0)
  38. space += ring->size;
  39. return space;
  40. }
  41. void __intel_ring_advance(struct intel_ring_buffer *ring)
  42. {
  43. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  44. ring->tail &= ring->size - 1;
  45. if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
  46. return;
  47. ring->write_tail(ring, ring->tail);
  48. }
  49. static int
  50. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  51. u32 invalidate_domains,
  52. u32 flush_domains)
  53. {
  54. u32 cmd;
  55. int ret;
  56. cmd = MI_FLUSH;
  57. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  58. cmd |= MI_NO_WRITE_FLUSH;
  59. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  60. cmd |= MI_READ_FLUSH;
  61. ret = intel_ring_begin(ring, 2);
  62. if (ret)
  63. return ret;
  64. intel_ring_emit(ring, cmd);
  65. intel_ring_emit(ring, MI_NOOP);
  66. intel_ring_advance(ring);
  67. return 0;
  68. }
  69. static int
  70. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  71. u32 invalidate_domains,
  72. u32 flush_domains)
  73. {
  74. struct drm_device *dev = ring->dev;
  75. u32 cmd;
  76. int ret;
  77. /*
  78. * read/write caches:
  79. *
  80. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  81. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  82. * also flushed at 2d versus 3d pipeline switches.
  83. *
  84. * read-only caches:
  85. *
  86. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  87. * MI_READ_FLUSH is set, and is always flushed on 965.
  88. *
  89. * I915_GEM_DOMAIN_COMMAND may not exist?
  90. *
  91. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  92. * invalidated when MI_EXE_FLUSH is set.
  93. *
  94. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  95. * invalidated with every MI_FLUSH.
  96. *
  97. * TLBs:
  98. *
  99. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  100. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  101. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  102. * are flushed at any MI_FLUSH.
  103. */
  104. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  105. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  106. cmd &= ~MI_NO_WRITE_FLUSH;
  107. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  108. cmd |= MI_EXE_FLUSH;
  109. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  110. (IS_G4X(dev) || IS_GEN5(dev)))
  111. cmd |= MI_INVALIDATE_ISP;
  112. ret = intel_ring_begin(ring, 2);
  113. if (ret)
  114. return ret;
  115. intel_ring_emit(ring, cmd);
  116. intel_ring_emit(ring, MI_NOOP);
  117. intel_ring_advance(ring);
  118. return 0;
  119. }
  120. /**
  121. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  122. * implementing two workarounds on gen6. From section 1.4.7.1
  123. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  124. *
  125. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  126. * produced by non-pipelined state commands), software needs to first
  127. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  128. * 0.
  129. *
  130. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  131. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  132. *
  133. * And the workaround for these two requires this workaround first:
  134. *
  135. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  136. * BEFORE the pipe-control with a post-sync op and no write-cache
  137. * flushes.
  138. *
  139. * And this last workaround is tricky because of the requirements on
  140. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  141. * volume 2 part 1:
  142. *
  143. * "1 of the following must also be set:
  144. * - Render Target Cache Flush Enable ([12] of DW1)
  145. * - Depth Cache Flush Enable ([0] of DW1)
  146. * - Stall at Pixel Scoreboard ([1] of DW1)
  147. * - Depth Stall ([13] of DW1)
  148. * - Post-Sync Operation ([13] of DW1)
  149. * - Notify Enable ([8] of DW1)"
  150. *
  151. * The cache flushes require the workaround flush that triggered this
  152. * one, so we can't use it. Depth stall would trigger the same.
  153. * Post-sync nonzero is what triggered this second workaround, so we
  154. * can't use that one either. Notify enable is IRQs, which aren't
  155. * really our business. That leaves only stall at scoreboard.
  156. */
  157. static int
  158. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  159. {
  160. u32 scratch_addr = ring->scratch.gtt_offset + 128;
  161. int ret;
  162. ret = intel_ring_begin(ring, 6);
  163. if (ret)
  164. return ret;
  165. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  166. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  167. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  168. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  169. intel_ring_emit(ring, 0); /* low dword */
  170. intel_ring_emit(ring, 0); /* high dword */
  171. intel_ring_emit(ring, MI_NOOP);
  172. intel_ring_advance(ring);
  173. ret = intel_ring_begin(ring, 6);
  174. if (ret)
  175. return ret;
  176. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  177. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  178. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  179. intel_ring_emit(ring, 0);
  180. intel_ring_emit(ring, 0);
  181. intel_ring_emit(ring, MI_NOOP);
  182. intel_ring_advance(ring);
  183. return 0;
  184. }
  185. static int
  186. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  187. u32 invalidate_domains, u32 flush_domains)
  188. {
  189. u32 flags = 0;
  190. u32 scratch_addr = ring->scratch.gtt_offset + 128;
  191. int ret;
  192. /* Force SNB workarounds for PIPE_CONTROL flushes */
  193. ret = intel_emit_post_sync_nonzero_flush(ring);
  194. if (ret)
  195. return ret;
  196. /* Just flush everything. Experiments have shown that reducing the
  197. * number of bits based on the write domains has little performance
  198. * impact.
  199. */
  200. if (flush_domains) {
  201. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  202. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  203. /*
  204. * Ensure that any following seqno writes only happen
  205. * when the render cache is indeed flushed.
  206. */
  207. flags |= PIPE_CONTROL_CS_STALL;
  208. }
  209. if (invalidate_domains) {
  210. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  211. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  212. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  213. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  214. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  215. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  216. /*
  217. * TLB invalidate requires a post-sync write.
  218. */
  219. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  220. }
  221. ret = intel_ring_begin(ring, 4);
  222. if (ret)
  223. return ret;
  224. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  225. intel_ring_emit(ring, flags);
  226. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  227. intel_ring_emit(ring, 0);
  228. intel_ring_advance(ring);
  229. return 0;
  230. }
  231. static int
  232. gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
  233. {
  234. int ret;
  235. ret = intel_ring_begin(ring, 4);
  236. if (ret)
  237. return ret;
  238. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  239. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  240. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  241. intel_ring_emit(ring, 0);
  242. intel_ring_emit(ring, 0);
  243. intel_ring_advance(ring);
  244. return 0;
  245. }
  246. static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
  247. {
  248. int ret;
  249. if (!ring->fbc_dirty)
  250. return 0;
  251. ret = intel_ring_begin(ring, 4);
  252. if (ret)
  253. return ret;
  254. intel_ring_emit(ring, MI_NOOP);
  255. /* WaFbcNukeOn3DBlt:ivb/hsw */
  256. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  257. intel_ring_emit(ring, MSG_FBC_REND_STATE);
  258. intel_ring_emit(ring, value);
  259. intel_ring_advance(ring);
  260. ring->fbc_dirty = false;
  261. return 0;
  262. }
  263. static int
  264. gen7_render_ring_flush(struct intel_ring_buffer *ring,
  265. u32 invalidate_domains, u32 flush_domains)
  266. {
  267. u32 flags = 0;
  268. u32 scratch_addr = ring->scratch.gtt_offset + 128;
  269. int ret;
  270. /*
  271. * Ensure that any following seqno writes only happen when the render
  272. * cache is indeed flushed.
  273. *
  274. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  275. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  276. * don't try to be clever and just set it unconditionally.
  277. */
  278. flags |= PIPE_CONTROL_CS_STALL;
  279. /* Just flush everything. Experiments have shown that reducing the
  280. * number of bits based on the write domains has little performance
  281. * impact.
  282. */
  283. if (flush_domains) {
  284. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  285. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  286. }
  287. if (invalidate_domains) {
  288. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  289. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  290. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  291. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  292. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  293. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  294. /*
  295. * TLB invalidate requires a post-sync write.
  296. */
  297. flags |= PIPE_CONTROL_QW_WRITE;
  298. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  299. /* Workaround: we must issue a pipe_control with CS-stall bit
  300. * set before a pipe_control command that has the state cache
  301. * invalidate bit set. */
  302. gen7_render_ring_cs_stall_wa(ring);
  303. }
  304. ret = intel_ring_begin(ring, 4);
  305. if (ret)
  306. return ret;
  307. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  308. intel_ring_emit(ring, flags);
  309. intel_ring_emit(ring, scratch_addr);
  310. intel_ring_emit(ring, 0);
  311. intel_ring_advance(ring);
  312. if (flush_domains)
  313. return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
  314. return 0;
  315. }
  316. static void ring_write_tail(struct intel_ring_buffer *ring,
  317. u32 value)
  318. {
  319. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  320. I915_WRITE_TAIL(ring, value);
  321. }
  322. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  323. {
  324. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  325. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  326. RING_ACTHD(ring->mmio_base) : ACTHD;
  327. return I915_READ(acthd_reg);
  328. }
  329. static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
  330. {
  331. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  332. u32 addr;
  333. addr = dev_priv->status_page_dmah->busaddr;
  334. if (INTEL_INFO(ring->dev)->gen >= 4)
  335. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  336. I915_WRITE(HWS_PGA, addr);
  337. }
  338. static int init_ring_common(struct intel_ring_buffer *ring)
  339. {
  340. struct drm_device *dev = ring->dev;
  341. drm_i915_private_t *dev_priv = dev->dev_private;
  342. struct drm_i915_gem_object *obj = ring->obj;
  343. int ret = 0;
  344. u32 head;
  345. gen6_gt_force_wake_get(dev_priv);
  346. if (I915_NEED_GFX_HWS(dev))
  347. intel_ring_setup_status_page(ring);
  348. else
  349. ring_setup_phys_status_page(ring);
  350. /* Stop the ring if it's running. */
  351. I915_WRITE_CTL(ring, 0);
  352. I915_WRITE_HEAD(ring, 0);
  353. ring->write_tail(ring, 0);
  354. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  355. /* G45 ring initialization fails to reset head to zero */
  356. if (head != 0) {
  357. DRM_DEBUG_KMS("%s head not reset to zero "
  358. "ctl %08x head %08x tail %08x start %08x\n",
  359. ring->name,
  360. I915_READ_CTL(ring),
  361. I915_READ_HEAD(ring),
  362. I915_READ_TAIL(ring),
  363. I915_READ_START(ring));
  364. I915_WRITE_HEAD(ring, 0);
  365. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  366. DRM_ERROR("failed to set %s head to zero "
  367. "ctl %08x head %08x tail %08x start %08x\n",
  368. ring->name,
  369. I915_READ_CTL(ring),
  370. I915_READ_HEAD(ring),
  371. I915_READ_TAIL(ring),
  372. I915_READ_START(ring));
  373. }
  374. }
  375. /* Initialize the ring. This must happen _after_ we've cleared the ring
  376. * registers with the above sequence (the readback of the HEAD registers
  377. * also enforces ordering), otherwise the hw might lose the new ring
  378. * register values. */
  379. I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
  380. I915_WRITE_CTL(ring,
  381. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  382. | RING_VALID);
  383. /* If the head is still not zero, the ring is dead */
  384. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  385. I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
  386. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  387. DRM_ERROR("%s initialization failed "
  388. "ctl %08x head %08x tail %08x start %08x\n",
  389. ring->name,
  390. I915_READ_CTL(ring),
  391. I915_READ_HEAD(ring),
  392. I915_READ_TAIL(ring),
  393. I915_READ_START(ring));
  394. ret = -EIO;
  395. goto out;
  396. }
  397. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  398. i915_kernel_lost_context(ring->dev);
  399. else {
  400. ring->head = I915_READ_HEAD(ring);
  401. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  402. ring->space = ring_space(ring);
  403. ring->last_retired_head = -1;
  404. }
  405. memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
  406. out:
  407. gen6_gt_force_wake_put(dev_priv);
  408. return ret;
  409. }
  410. static int
  411. init_pipe_control(struct intel_ring_buffer *ring)
  412. {
  413. int ret;
  414. if (ring->scratch.obj)
  415. return 0;
  416. ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
  417. if (ring->scratch.obj == NULL) {
  418. DRM_ERROR("Failed to allocate seqno page\n");
  419. ret = -ENOMEM;
  420. goto err;
  421. }
  422. i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
  423. ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, true, false);
  424. if (ret)
  425. goto err_unref;
  426. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
  427. ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
  428. if (ring->scratch.cpu_page == NULL) {
  429. ret = -ENOMEM;
  430. goto err_unpin;
  431. }
  432. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  433. ring->name, ring->scratch.gtt_offset);
  434. return 0;
  435. err_unpin:
  436. i915_gem_object_unpin(ring->scratch.obj);
  437. err_unref:
  438. drm_gem_object_unreference(&ring->scratch.obj->base);
  439. err:
  440. return ret;
  441. }
  442. static int init_render_ring(struct intel_ring_buffer *ring)
  443. {
  444. struct drm_device *dev = ring->dev;
  445. struct drm_i915_private *dev_priv = dev->dev_private;
  446. int ret = init_ring_common(ring);
  447. if (INTEL_INFO(dev)->gen > 3)
  448. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  449. /* We need to disable the AsyncFlip performance optimisations in order
  450. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  451. * programmed to '1' on all products.
  452. *
  453. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
  454. */
  455. if (INTEL_INFO(dev)->gen >= 6)
  456. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  457. /* Required for the hardware to program scanline values for waiting */
  458. if (INTEL_INFO(dev)->gen == 6)
  459. I915_WRITE(GFX_MODE,
  460. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));
  461. if (IS_GEN7(dev))
  462. I915_WRITE(GFX_MODE_GEN7,
  463. _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  464. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  465. if (INTEL_INFO(dev)->gen >= 5) {
  466. ret = init_pipe_control(ring);
  467. if (ret)
  468. return ret;
  469. }
  470. if (IS_GEN6(dev)) {
  471. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  472. * "If this bit is set, STCunit will have LRA as replacement
  473. * policy. [...] This bit must be reset. LRA replacement
  474. * policy is not supported."
  475. */
  476. I915_WRITE(CACHE_MODE_0,
  477. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  478. /* This is not explicitly set for GEN6, so read the register.
  479. * see intel_ring_mi_set_context() for why we care.
  480. * TODO: consider explicitly setting the bit for GEN5
  481. */
  482. ring->itlb_before_ctx_switch =
  483. !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
  484. }
  485. if (INTEL_INFO(dev)->gen >= 6)
  486. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  487. if (HAS_L3_DPF(dev))
  488. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  489. return ret;
  490. }
  491. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  492. {
  493. struct drm_device *dev = ring->dev;
  494. if (ring->scratch.obj == NULL)
  495. return;
  496. if (INTEL_INFO(dev)->gen >= 5) {
  497. kunmap(sg_page(ring->scratch.obj->pages->sgl));
  498. i915_gem_object_unpin(ring->scratch.obj);
  499. }
  500. drm_gem_object_unreference(&ring->scratch.obj->base);
  501. ring->scratch.obj = NULL;
  502. }
  503. static void
  504. update_mboxes(struct intel_ring_buffer *ring,
  505. u32 mmio_offset)
  506. {
  507. /* NB: In order to be able to do semaphore MBOX updates for varying number
  508. * of rings, it's easiest if we round up each individual update to a
  509. * multiple of 2 (since ring updates must always be a multiple of 2)
  510. * even though the actual update only requires 3 dwords.
  511. */
  512. #define MBOX_UPDATE_DWORDS 4
  513. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  514. intel_ring_emit(ring, mmio_offset);
  515. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  516. intel_ring_emit(ring, MI_NOOP);
  517. }
  518. /**
  519. * gen6_add_request - Update the semaphore mailbox registers
  520. *
  521. * @ring - ring that is adding a request
  522. * @seqno - return seqno stuck into the ring
  523. *
  524. * Update the mailbox registers in the *other* rings with the current seqno.
  525. * This acts like a signal in the canonical semaphore.
  526. */
  527. static int
  528. gen6_add_request(struct intel_ring_buffer *ring)
  529. {
  530. struct drm_device *dev = ring->dev;
  531. struct drm_i915_private *dev_priv = dev->dev_private;
  532. struct intel_ring_buffer *useless;
  533. int i, ret;
  534. ret = intel_ring_begin(ring, ((I915_NUM_RINGS-1) *
  535. MBOX_UPDATE_DWORDS) +
  536. 4);
  537. if (ret)
  538. return ret;
  539. #undef MBOX_UPDATE_DWORDS
  540. for_each_ring(useless, dev_priv, i) {
  541. u32 mbox_reg = ring->signal_mbox[i];
  542. if (mbox_reg != GEN6_NOSYNC)
  543. update_mboxes(ring, mbox_reg);
  544. }
  545. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  546. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  547. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  548. intel_ring_emit(ring, MI_USER_INTERRUPT);
  549. __intel_ring_advance(ring);
  550. return 0;
  551. }
  552. static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
  553. u32 seqno)
  554. {
  555. struct drm_i915_private *dev_priv = dev->dev_private;
  556. return dev_priv->last_seqno < seqno;
  557. }
  558. /**
  559. * intel_ring_sync - sync the waiter to the signaller on seqno
  560. *
  561. * @waiter - ring that is waiting
  562. * @signaller - ring which has, or will signal
  563. * @seqno - seqno which the waiter will block on
  564. */
  565. static int
  566. gen6_ring_sync(struct intel_ring_buffer *waiter,
  567. struct intel_ring_buffer *signaller,
  568. u32 seqno)
  569. {
  570. int ret;
  571. u32 dw1 = MI_SEMAPHORE_MBOX |
  572. MI_SEMAPHORE_COMPARE |
  573. MI_SEMAPHORE_REGISTER;
  574. /* Throughout all of the GEM code, seqno passed implies our current
  575. * seqno is >= the last seqno executed. However for hardware the
  576. * comparison is strictly greater than.
  577. */
  578. seqno -= 1;
  579. WARN_ON(signaller->semaphore_register[waiter->id] ==
  580. MI_SEMAPHORE_SYNC_INVALID);
  581. ret = intel_ring_begin(waiter, 4);
  582. if (ret)
  583. return ret;
  584. /* If seqno wrap happened, omit the wait with no-ops */
  585. if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
  586. intel_ring_emit(waiter,
  587. dw1 |
  588. signaller->semaphore_register[waiter->id]);
  589. intel_ring_emit(waiter, seqno);
  590. intel_ring_emit(waiter, 0);
  591. intel_ring_emit(waiter, MI_NOOP);
  592. } else {
  593. intel_ring_emit(waiter, MI_NOOP);
  594. intel_ring_emit(waiter, MI_NOOP);
  595. intel_ring_emit(waiter, MI_NOOP);
  596. intel_ring_emit(waiter, MI_NOOP);
  597. }
  598. intel_ring_advance(waiter);
  599. return 0;
  600. }
  601. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  602. do { \
  603. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  604. PIPE_CONTROL_DEPTH_STALL); \
  605. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  606. intel_ring_emit(ring__, 0); \
  607. intel_ring_emit(ring__, 0); \
  608. } while (0)
  609. static int
  610. pc_render_add_request(struct intel_ring_buffer *ring)
  611. {
  612. u32 scratch_addr = ring->scratch.gtt_offset + 128;
  613. int ret;
  614. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  615. * incoherent with writes to memory, i.e. completely fubar,
  616. * so we need to use PIPE_NOTIFY instead.
  617. *
  618. * However, we also need to workaround the qword write
  619. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  620. * memory before requesting an interrupt.
  621. */
  622. ret = intel_ring_begin(ring, 32);
  623. if (ret)
  624. return ret;
  625. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  626. PIPE_CONTROL_WRITE_FLUSH |
  627. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  628. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  629. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  630. intel_ring_emit(ring, 0);
  631. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  632. scratch_addr += 128; /* write to separate cachelines */
  633. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  634. scratch_addr += 128;
  635. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  636. scratch_addr += 128;
  637. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  638. scratch_addr += 128;
  639. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  640. scratch_addr += 128;
  641. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  642. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  643. PIPE_CONTROL_WRITE_FLUSH |
  644. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  645. PIPE_CONTROL_NOTIFY);
  646. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  647. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  648. intel_ring_emit(ring, 0);
  649. __intel_ring_advance(ring);
  650. return 0;
  651. }
  652. static u32
  653. gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  654. {
  655. /* Workaround to force correct ordering between irq and seqno writes on
  656. * ivb (and maybe also on snb) by reading from a CS register (like
  657. * ACTHD) before reading the status page. */
  658. if (!lazy_coherency)
  659. intel_ring_get_active_head(ring);
  660. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  661. }
  662. static u32
  663. ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  664. {
  665. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  666. }
  667. static void
  668. ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
  669. {
  670. intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
  671. }
  672. static u32
  673. pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  674. {
  675. return ring->scratch.cpu_page[0];
  676. }
  677. static void
  678. pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
  679. {
  680. ring->scratch.cpu_page[0] = seqno;
  681. }
  682. static bool
  683. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  684. {
  685. struct drm_device *dev = ring->dev;
  686. drm_i915_private_t *dev_priv = dev->dev_private;
  687. unsigned long flags;
  688. if (!dev->irq_enabled)
  689. return false;
  690. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  691. if (ring->irq_refcount++ == 0)
  692. ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  693. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  694. return true;
  695. }
  696. static void
  697. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  698. {
  699. struct drm_device *dev = ring->dev;
  700. drm_i915_private_t *dev_priv = dev->dev_private;
  701. unsigned long flags;
  702. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  703. if (--ring->irq_refcount == 0)
  704. ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  705. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  706. }
  707. static bool
  708. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  709. {
  710. struct drm_device *dev = ring->dev;
  711. drm_i915_private_t *dev_priv = dev->dev_private;
  712. unsigned long flags;
  713. if (!dev->irq_enabled)
  714. return false;
  715. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  716. if (ring->irq_refcount++ == 0) {
  717. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  718. I915_WRITE(IMR, dev_priv->irq_mask);
  719. POSTING_READ(IMR);
  720. }
  721. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  722. return true;
  723. }
  724. static void
  725. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  726. {
  727. struct drm_device *dev = ring->dev;
  728. drm_i915_private_t *dev_priv = dev->dev_private;
  729. unsigned long flags;
  730. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  731. if (--ring->irq_refcount == 0) {
  732. dev_priv->irq_mask |= ring->irq_enable_mask;
  733. I915_WRITE(IMR, dev_priv->irq_mask);
  734. POSTING_READ(IMR);
  735. }
  736. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  737. }
  738. static bool
  739. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  740. {
  741. struct drm_device *dev = ring->dev;
  742. drm_i915_private_t *dev_priv = dev->dev_private;
  743. unsigned long flags;
  744. if (!dev->irq_enabled)
  745. return false;
  746. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  747. if (ring->irq_refcount++ == 0) {
  748. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  749. I915_WRITE16(IMR, dev_priv->irq_mask);
  750. POSTING_READ16(IMR);
  751. }
  752. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  753. return true;
  754. }
  755. static void
  756. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  757. {
  758. struct drm_device *dev = ring->dev;
  759. drm_i915_private_t *dev_priv = dev->dev_private;
  760. unsigned long flags;
  761. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  762. if (--ring->irq_refcount == 0) {
  763. dev_priv->irq_mask |= ring->irq_enable_mask;
  764. I915_WRITE16(IMR, dev_priv->irq_mask);
  765. POSTING_READ16(IMR);
  766. }
  767. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  768. }
  769. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  770. {
  771. struct drm_device *dev = ring->dev;
  772. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  773. u32 mmio = 0;
  774. /* The ring status page addresses are no longer next to the rest of
  775. * the ring registers as of gen7.
  776. */
  777. if (IS_GEN7(dev)) {
  778. switch (ring->id) {
  779. case RCS:
  780. mmio = RENDER_HWS_PGA_GEN7;
  781. break;
  782. case BCS:
  783. mmio = BLT_HWS_PGA_GEN7;
  784. break;
  785. case VCS:
  786. mmio = BSD_HWS_PGA_GEN7;
  787. break;
  788. case VECS:
  789. mmio = VEBOX_HWS_PGA_GEN7;
  790. break;
  791. }
  792. } else if (IS_GEN6(ring->dev)) {
  793. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  794. } else {
  795. mmio = RING_HWS_PGA(ring->mmio_base);
  796. }
  797. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  798. POSTING_READ(mmio);
  799. /* Flush the TLB for this page */
  800. if (INTEL_INFO(dev)->gen >= 6) {
  801. u32 reg = RING_INSTPM(ring->mmio_base);
  802. I915_WRITE(reg,
  803. _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
  804. INSTPM_SYNC_FLUSH));
  805. if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
  806. 1000))
  807. DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
  808. ring->name);
  809. }
  810. }
  811. static int
  812. bsd_ring_flush(struct intel_ring_buffer *ring,
  813. u32 invalidate_domains,
  814. u32 flush_domains)
  815. {
  816. int ret;
  817. ret = intel_ring_begin(ring, 2);
  818. if (ret)
  819. return ret;
  820. intel_ring_emit(ring, MI_FLUSH);
  821. intel_ring_emit(ring, MI_NOOP);
  822. intel_ring_advance(ring);
  823. return 0;
  824. }
  825. static int
  826. i9xx_add_request(struct intel_ring_buffer *ring)
  827. {
  828. int ret;
  829. ret = intel_ring_begin(ring, 4);
  830. if (ret)
  831. return ret;
  832. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  833. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  834. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  835. intel_ring_emit(ring, MI_USER_INTERRUPT);
  836. __intel_ring_advance(ring);
  837. return 0;
  838. }
  839. static bool
  840. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  841. {
  842. struct drm_device *dev = ring->dev;
  843. drm_i915_private_t *dev_priv = dev->dev_private;
  844. unsigned long flags;
  845. if (!dev->irq_enabled)
  846. return false;
  847. /* It looks like we need to prevent the gt from suspending while waiting
  848. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  849. * blt/bsd rings on ivb. */
  850. gen6_gt_force_wake_get(dev_priv);
  851. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  852. if (ring->irq_refcount++ == 0) {
  853. if (HAS_L3_DPF(dev) && ring->id == RCS)
  854. I915_WRITE_IMR(ring,
  855. ~(ring->irq_enable_mask |
  856. GT_PARITY_ERROR(dev)));
  857. else
  858. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  859. ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  860. }
  861. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  862. return true;
  863. }
  864. static void
  865. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  866. {
  867. struct drm_device *dev = ring->dev;
  868. drm_i915_private_t *dev_priv = dev->dev_private;
  869. unsigned long flags;
  870. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  871. if (--ring->irq_refcount == 0) {
  872. if (HAS_L3_DPF(dev) && ring->id == RCS)
  873. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  874. else
  875. I915_WRITE_IMR(ring, ~0);
  876. ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  877. }
  878. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  879. gen6_gt_force_wake_put(dev_priv);
  880. }
  881. static bool
  882. hsw_vebox_get_irq(struct intel_ring_buffer *ring)
  883. {
  884. struct drm_device *dev = ring->dev;
  885. struct drm_i915_private *dev_priv = dev->dev_private;
  886. unsigned long flags;
  887. if (!dev->irq_enabled)
  888. return false;
  889. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  890. if (ring->irq_refcount++ == 0) {
  891. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  892. snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
  893. }
  894. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  895. return true;
  896. }
  897. static void
  898. hsw_vebox_put_irq(struct intel_ring_buffer *ring)
  899. {
  900. struct drm_device *dev = ring->dev;
  901. struct drm_i915_private *dev_priv = dev->dev_private;
  902. unsigned long flags;
  903. if (!dev->irq_enabled)
  904. return;
  905. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  906. if (--ring->irq_refcount == 0) {
  907. I915_WRITE_IMR(ring, ~0);
  908. snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
  909. }
  910. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  911. }
  912. static bool
  913. gen8_ring_get_irq(struct intel_ring_buffer *ring)
  914. {
  915. struct drm_device *dev = ring->dev;
  916. struct drm_i915_private *dev_priv = dev->dev_private;
  917. unsigned long flags;
  918. if (!dev->irq_enabled)
  919. return false;
  920. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  921. if (ring->irq_refcount++ == 0) {
  922. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  923. I915_WRITE_IMR(ring,
  924. ~(ring->irq_enable_mask |
  925. GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
  926. } else {
  927. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  928. }
  929. POSTING_READ(RING_IMR(ring->mmio_base));
  930. }
  931. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  932. return true;
  933. }
  934. static void
  935. gen8_ring_put_irq(struct intel_ring_buffer *ring)
  936. {
  937. struct drm_device *dev = ring->dev;
  938. struct drm_i915_private *dev_priv = dev->dev_private;
  939. unsigned long flags;
  940. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  941. if (--ring->irq_refcount == 0) {
  942. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  943. I915_WRITE_IMR(ring,
  944. ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
  945. } else {
  946. I915_WRITE_IMR(ring, ~0);
  947. }
  948. POSTING_READ(RING_IMR(ring->mmio_base));
  949. }
  950. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  951. }
  952. static int
  953. i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
  954. u32 offset, u32 length,
  955. unsigned flags)
  956. {
  957. int ret;
  958. ret = intel_ring_begin(ring, 2);
  959. if (ret)
  960. return ret;
  961. intel_ring_emit(ring,
  962. MI_BATCH_BUFFER_START |
  963. MI_BATCH_GTT |
  964. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  965. intel_ring_emit(ring, offset);
  966. intel_ring_advance(ring);
  967. return 0;
  968. }
  969. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  970. #define I830_BATCH_LIMIT (256*1024)
  971. static int
  972. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  973. u32 offset, u32 len,
  974. unsigned flags)
  975. {
  976. int ret;
  977. if (flags & I915_DISPATCH_PINNED) {
  978. ret = intel_ring_begin(ring, 4);
  979. if (ret)
  980. return ret;
  981. intel_ring_emit(ring, MI_BATCH_BUFFER);
  982. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  983. intel_ring_emit(ring, offset + len - 8);
  984. intel_ring_emit(ring, MI_NOOP);
  985. intel_ring_advance(ring);
  986. } else {
  987. u32 cs_offset = ring->scratch.gtt_offset;
  988. if (len > I830_BATCH_LIMIT)
  989. return -ENOSPC;
  990. ret = intel_ring_begin(ring, 9+3);
  991. if (ret)
  992. return ret;
  993. /* Blit the batch (which has now all relocs applied) to the stable batch
  994. * scratch bo area (so that the CS never stumbles over its tlb
  995. * invalidation bug) ... */
  996. intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
  997. XY_SRC_COPY_BLT_WRITE_ALPHA |
  998. XY_SRC_COPY_BLT_WRITE_RGB);
  999. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
  1000. intel_ring_emit(ring, 0);
  1001. intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
  1002. intel_ring_emit(ring, cs_offset);
  1003. intel_ring_emit(ring, 0);
  1004. intel_ring_emit(ring, 4096);
  1005. intel_ring_emit(ring, offset);
  1006. intel_ring_emit(ring, MI_FLUSH);
  1007. /* ... and execute it. */
  1008. intel_ring_emit(ring, MI_BATCH_BUFFER);
  1009. intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  1010. intel_ring_emit(ring, cs_offset + len - 8);
  1011. intel_ring_advance(ring);
  1012. }
  1013. return 0;
  1014. }
  1015. static int
  1016. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1017. u32 offset, u32 len,
  1018. unsigned flags)
  1019. {
  1020. int ret;
  1021. ret = intel_ring_begin(ring, 2);
  1022. if (ret)
  1023. return ret;
  1024. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1025. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  1026. intel_ring_advance(ring);
  1027. return 0;
  1028. }
  1029. static void cleanup_status_page(struct intel_ring_buffer *ring)
  1030. {
  1031. struct drm_i915_gem_object *obj;
  1032. obj = ring->status_page.obj;
  1033. if (obj == NULL)
  1034. return;
  1035. kunmap(sg_page(obj->pages->sgl));
  1036. i915_gem_object_unpin(obj);
  1037. drm_gem_object_unreference(&obj->base);
  1038. ring->status_page.obj = NULL;
  1039. }
  1040. static int init_status_page(struct intel_ring_buffer *ring)
  1041. {
  1042. struct drm_device *dev = ring->dev;
  1043. struct drm_i915_gem_object *obj;
  1044. int ret;
  1045. obj = i915_gem_alloc_object(dev, 4096);
  1046. if (obj == NULL) {
  1047. DRM_ERROR("Failed to allocate status page\n");
  1048. ret = -ENOMEM;
  1049. goto err;
  1050. }
  1051. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1052. ret = i915_gem_obj_ggtt_pin(obj, 4096, true, false);
  1053. if (ret != 0) {
  1054. goto err_unref;
  1055. }
  1056. ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
  1057. ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  1058. if (ring->status_page.page_addr == NULL) {
  1059. ret = -ENOMEM;
  1060. goto err_unpin;
  1061. }
  1062. ring->status_page.obj = obj;
  1063. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1064. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1065. ring->name, ring->status_page.gfx_addr);
  1066. return 0;
  1067. err_unpin:
  1068. i915_gem_object_unpin(obj);
  1069. err_unref:
  1070. drm_gem_object_unreference(&obj->base);
  1071. err:
  1072. return ret;
  1073. }
  1074. static int init_phys_status_page(struct intel_ring_buffer *ring)
  1075. {
  1076. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1077. if (!dev_priv->status_page_dmah) {
  1078. dev_priv->status_page_dmah =
  1079. drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
  1080. if (!dev_priv->status_page_dmah)
  1081. return -ENOMEM;
  1082. }
  1083. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1084. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1085. return 0;
  1086. }
  1087. static int intel_init_ring_buffer(struct drm_device *dev,
  1088. struct intel_ring_buffer *ring)
  1089. {
  1090. struct drm_i915_gem_object *obj;
  1091. struct drm_i915_private *dev_priv = dev->dev_private;
  1092. int ret;
  1093. ring->dev = dev;
  1094. INIT_LIST_HEAD(&ring->active_list);
  1095. INIT_LIST_HEAD(&ring->request_list);
  1096. ring->size = 32 * PAGE_SIZE;
  1097. memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
  1098. init_waitqueue_head(&ring->irq_queue);
  1099. if (I915_NEED_GFX_HWS(dev)) {
  1100. ret = init_status_page(ring);
  1101. if (ret)
  1102. return ret;
  1103. } else {
  1104. BUG_ON(ring->id != RCS);
  1105. ret = init_phys_status_page(ring);
  1106. if (ret)
  1107. return ret;
  1108. }
  1109. obj = NULL;
  1110. if (!HAS_LLC(dev))
  1111. obj = i915_gem_object_create_stolen(dev, ring->size);
  1112. if (obj == NULL)
  1113. obj = i915_gem_alloc_object(dev, ring->size);
  1114. if (obj == NULL) {
  1115. DRM_ERROR("Failed to allocate ringbuffer\n");
  1116. ret = -ENOMEM;
  1117. goto err_hws;
  1118. }
  1119. ring->obj = obj;
  1120. ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, true, false);
  1121. if (ret)
  1122. goto err_unref;
  1123. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  1124. if (ret)
  1125. goto err_unpin;
  1126. ring->virtual_start =
  1127. ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
  1128. ring->size);
  1129. if (ring->virtual_start == NULL) {
  1130. DRM_ERROR("Failed to map ringbuffer.\n");
  1131. ret = -EINVAL;
  1132. goto err_unpin;
  1133. }
  1134. ret = ring->init(ring);
  1135. if (ret)
  1136. goto err_unmap;
  1137. /* Workaround an erratum on the i830 which causes a hang if
  1138. * the TAIL pointer points to within the last 2 cachelines
  1139. * of the buffer.
  1140. */
  1141. ring->effective_size = ring->size;
  1142. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  1143. ring->effective_size -= 128;
  1144. return 0;
  1145. err_unmap:
  1146. iounmap(ring->virtual_start);
  1147. err_unpin:
  1148. i915_gem_object_unpin(obj);
  1149. err_unref:
  1150. drm_gem_object_unreference(&obj->base);
  1151. ring->obj = NULL;
  1152. err_hws:
  1153. cleanup_status_page(ring);
  1154. return ret;
  1155. }
  1156. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  1157. {
  1158. struct drm_i915_private *dev_priv;
  1159. int ret;
  1160. if (ring->obj == NULL)
  1161. return;
  1162. /* Disable the ring buffer. The ring must be idle at this point */
  1163. dev_priv = ring->dev->dev_private;
  1164. ret = intel_ring_idle(ring);
  1165. if (ret && !i915_reset_in_progress(&dev_priv->gpu_error))
  1166. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  1167. ring->name, ret);
  1168. I915_WRITE_CTL(ring, 0);
  1169. iounmap(ring->virtual_start);
  1170. i915_gem_object_unpin(ring->obj);
  1171. drm_gem_object_unreference(&ring->obj->base);
  1172. ring->obj = NULL;
  1173. ring->preallocated_lazy_request = NULL;
  1174. ring->outstanding_lazy_seqno = 0;
  1175. if (ring->cleanup)
  1176. ring->cleanup(ring);
  1177. cleanup_status_page(ring);
  1178. }
  1179. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  1180. {
  1181. int ret;
  1182. ret = i915_wait_seqno(ring, seqno);
  1183. if (!ret)
  1184. i915_gem_retire_requests_ring(ring);
  1185. return ret;
  1186. }
  1187. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  1188. {
  1189. struct drm_i915_gem_request *request;
  1190. u32 seqno = 0;
  1191. int ret;
  1192. i915_gem_retire_requests_ring(ring);
  1193. if (ring->last_retired_head != -1) {
  1194. ring->head = ring->last_retired_head;
  1195. ring->last_retired_head = -1;
  1196. ring->space = ring_space(ring);
  1197. if (ring->space >= n)
  1198. return 0;
  1199. }
  1200. list_for_each_entry(request, &ring->request_list, list) {
  1201. int space;
  1202. if (request->tail == -1)
  1203. continue;
  1204. space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
  1205. if (space < 0)
  1206. space += ring->size;
  1207. if (space >= n) {
  1208. seqno = request->seqno;
  1209. break;
  1210. }
  1211. /* Consume this request in case we need more space than
  1212. * is available and so need to prevent a race between
  1213. * updating last_retired_head and direct reads of
  1214. * I915_RING_HEAD. It also provides a nice sanity check.
  1215. */
  1216. request->tail = -1;
  1217. }
  1218. if (seqno == 0)
  1219. return -ENOSPC;
  1220. ret = intel_ring_wait_seqno(ring, seqno);
  1221. if (ret)
  1222. return ret;
  1223. if (WARN_ON(ring->last_retired_head == -1))
  1224. return -ENOSPC;
  1225. ring->head = ring->last_retired_head;
  1226. ring->last_retired_head = -1;
  1227. ring->space = ring_space(ring);
  1228. if (WARN_ON(ring->space < n))
  1229. return -ENOSPC;
  1230. return 0;
  1231. }
  1232. static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
  1233. {
  1234. struct drm_device *dev = ring->dev;
  1235. struct drm_i915_private *dev_priv = dev->dev_private;
  1236. unsigned long end;
  1237. int ret;
  1238. ret = intel_ring_wait_request(ring, n);
  1239. if (ret != -ENOSPC)
  1240. return ret;
  1241. /* force the tail write in case we have been skipping them */
  1242. __intel_ring_advance(ring);
  1243. trace_i915_ring_wait_begin(ring);
  1244. /* With GEM the hangcheck timer should kick us out of the loop,
  1245. * leaving it early runs the risk of corrupting GEM state (due
  1246. * to running on almost untested codepaths). But on resume
  1247. * timers don't work yet, so prevent a complete hang in that
  1248. * case by choosing an insanely large timeout. */
  1249. end = jiffies + 60 * HZ;
  1250. do {
  1251. ring->head = I915_READ_HEAD(ring);
  1252. ring->space = ring_space(ring);
  1253. if (ring->space >= n) {
  1254. trace_i915_ring_wait_end(ring);
  1255. return 0;
  1256. }
  1257. if (dev->primary->master) {
  1258. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1259. if (master_priv->sarea_priv)
  1260. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1261. }
  1262. msleep(1);
  1263. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1264. dev_priv->mm.interruptible);
  1265. if (ret)
  1266. return ret;
  1267. } while (!time_after(jiffies, end));
  1268. trace_i915_ring_wait_end(ring);
  1269. return -EBUSY;
  1270. }
  1271. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  1272. {
  1273. uint32_t __iomem *virt;
  1274. int rem = ring->size - ring->tail;
  1275. if (ring->space < rem) {
  1276. int ret = ring_wait_for_space(ring, rem);
  1277. if (ret)
  1278. return ret;
  1279. }
  1280. virt = ring->virtual_start + ring->tail;
  1281. rem /= 4;
  1282. while (rem--)
  1283. iowrite32(MI_NOOP, virt++);
  1284. ring->tail = 0;
  1285. ring->space = ring_space(ring);
  1286. return 0;
  1287. }
  1288. int intel_ring_idle(struct intel_ring_buffer *ring)
  1289. {
  1290. u32 seqno;
  1291. int ret;
  1292. /* We need to add any requests required to flush the objects and ring */
  1293. if (ring->outstanding_lazy_seqno) {
  1294. ret = i915_add_request(ring, NULL);
  1295. if (ret)
  1296. return ret;
  1297. }
  1298. /* Wait upon the last request to be completed */
  1299. if (list_empty(&ring->request_list))
  1300. return 0;
  1301. seqno = list_entry(ring->request_list.prev,
  1302. struct drm_i915_gem_request,
  1303. list)->seqno;
  1304. return i915_wait_seqno(ring, seqno);
  1305. }
  1306. static int
  1307. intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
  1308. {
  1309. if (ring->outstanding_lazy_seqno)
  1310. return 0;
  1311. if (ring->preallocated_lazy_request == NULL) {
  1312. struct drm_i915_gem_request *request;
  1313. request = kmalloc(sizeof(*request), GFP_KERNEL);
  1314. if (request == NULL)
  1315. return -ENOMEM;
  1316. ring->preallocated_lazy_request = request;
  1317. }
  1318. return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
  1319. }
  1320. static int __intel_ring_begin(struct intel_ring_buffer *ring,
  1321. int bytes)
  1322. {
  1323. int ret;
  1324. if (unlikely(ring->tail + bytes > ring->effective_size)) {
  1325. ret = intel_wrap_ring_buffer(ring);
  1326. if (unlikely(ret))
  1327. return ret;
  1328. }
  1329. if (unlikely(ring->space < bytes)) {
  1330. ret = ring_wait_for_space(ring, bytes);
  1331. if (unlikely(ret))
  1332. return ret;
  1333. }
  1334. ring->space -= bytes;
  1335. return 0;
  1336. }
  1337. int intel_ring_begin(struct intel_ring_buffer *ring,
  1338. int num_dwords)
  1339. {
  1340. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1341. int ret;
  1342. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1343. dev_priv->mm.interruptible);
  1344. if (ret)
  1345. return ret;
  1346. /* Preallocate the olr before touching the ring */
  1347. ret = intel_ring_alloc_seqno(ring);
  1348. if (ret)
  1349. return ret;
  1350. return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
  1351. }
  1352. void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
  1353. {
  1354. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1355. BUG_ON(ring->outstanding_lazy_seqno);
  1356. if (INTEL_INFO(ring->dev)->gen >= 6) {
  1357. I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
  1358. I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
  1359. if (HAS_VEBOX(ring->dev))
  1360. I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
  1361. }
  1362. ring->set_seqno(ring, seqno);
  1363. ring->hangcheck.seqno = seqno;
  1364. }
  1365. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1366. u32 value)
  1367. {
  1368. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1369. /* Every tail move must follow the sequence below */
  1370. /* Disable notification that the ring is IDLE. The GT
  1371. * will then assume that it is busy and bring it out of rc6.
  1372. */
  1373. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1374. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1375. /* Clear the context id. Here be magic! */
  1376. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1377. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1378. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1379. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1380. 50))
  1381. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1382. /* Now that the ring is fully powered up, update the tail */
  1383. I915_WRITE_TAIL(ring, value);
  1384. POSTING_READ(RING_TAIL(ring->mmio_base));
  1385. /* Let the ring send IDLE messages to the GT again,
  1386. * and so let it sleep to conserve power when idle.
  1387. */
  1388. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1389. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1390. }
  1391. static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
  1392. u32 invalidate, u32 flush)
  1393. {
  1394. uint32_t cmd;
  1395. int ret;
  1396. ret = intel_ring_begin(ring, 4);
  1397. if (ret)
  1398. return ret;
  1399. cmd = MI_FLUSH_DW;
  1400. /*
  1401. * Bspec vol 1c.5 - video engine command streamer:
  1402. * "If ENABLED, all TLBs will be invalidated once the flush
  1403. * operation is complete. This bit is only valid when the
  1404. * Post-Sync Operation field is a value of 1h or 3h."
  1405. */
  1406. if (invalidate & I915_GEM_GPU_DOMAINS)
  1407. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
  1408. MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1409. intel_ring_emit(ring, cmd);
  1410. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1411. intel_ring_emit(ring, 0);
  1412. intel_ring_emit(ring, MI_NOOP);
  1413. intel_ring_advance(ring);
  1414. return 0;
  1415. }
  1416. static int
  1417. hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1418. u32 offset, u32 len,
  1419. unsigned flags)
  1420. {
  1421. int ret;
  1422. ret = intel_ring_begin(ring, 2);
  1423. if (ret)
  1424. return ret;
  1425. intel_ring_emit(ring,
  1426. MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
  1427. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
  1428. /* bit0-7 is the length on GEN6+ */
  1429. intel_ring_emit(ring, offset);
  1430. intel_ring_advance(ring);
  1431. return 0;
  1432. }
  1433. static int
  1434. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1435. u32 offset, u32 len,
  1436. unsigned flags)
  1437. {
  1438. int ret;
  1439. ret = intel_ring_begin(ring, 2);
  1440. if (ret)
  1441. return ret;
  1442. intel_ring_emit(ring,
  1443. MI_BATCH_BUFFER_START |
  1444. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1445. /* bit0-7 is the length on GEN6+ */
  1446. intel_ring_emit(ring, offset);
  1447. intel_ring_advance(ring);
  1448. return 0;
  1449. }
  1450. /* Blitter support (SandyBridge+) */
  1451. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1452. u32 invalidate, u32 flush)
  1453. {
  1454. struct drm_device *dev = ring->dev;
  1455. uint32_t cmd;
  1456. int ret;
  1457. ret = intel_ring_begin(ring, 4);
  1458. if (ret)
  1459. return ret;
  1460. cmd = MI_FLUSH_DW;
  1461. /*
  1462. * Bspec vol 1c.3 - blitter engine command streamer:
  1463. * "If ENABLED, all TLBs will be invalidated once the flush
  1464. * operation is complete. This bit is only valid when the
  1465. * Post-Sync Operation field is a value of 1h or 3h."
  1466. */
  1467. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1468. cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
  1469. MI_FLUSH_DW_OP_STOREDW;
  1470. intel_ring_emit(ring, cmd);
  1471. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1472. intel_ring_emit(ring, 0);
  1473. intel_ring_emit(ring, MI_NOOP);
  1474. intel_ring_advance(ring);
  1475. if (IS_GEN7(dev) && flush)
  1476. return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
  1477. return 0;
  1478. }
  1479. int intel_init_render_ring_buffer(struct drm_device *dev)
  1480. {
  1481. drm_i915_private_t *dev_priv = dev->dev_private;
  1482. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1483. ring->name = "render ring";
  1484. ring->id = RCS;
  1485. ring->mmio_base = RENDER_RING_BASE;
  1486. if (INTEL_INFO(dev)->gen >= 6) {
  1487. ring->add_request = gen6_add_request;
  1488. ring->flush = gen7_render_ring_flush;
  1489. if (INTEL_INFO(dev)->gen == 6)
  1490. ring->flush = gen6_render_ring_flush;
  1491. if (INTEL_INFO(dev)->gen >= 8) {
  1492. ring->irq_get = gen8_ring_get_irq;
  1493. ring->irq_put = gen8_ring_put_irq;
  1494. } else {
  1495. ring->irq_get = gen6_ring_get_irq;
  1496. ring->irq_put = gen6_ring_put_irq;
  1497. }
  1498. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  1499. ring->get_seqno = gen6_ring_get_seqno;
  1500. ring->set_seqno = ring_set_seqno;
  1501. ring->sync_to = gen6_ring_sync;
  1502. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
  1503. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
  1504. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
  1505. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
  1506. ring->signal_mbox[RCS] = GEN6_NOSYNC;
  1507. ring->signal_mbox[VCS] = GEN6_VRSYNC;
  1508. ring->signal_mbox[BCS] = GEN6_BRSYNC;
  1509. ring->signal_mbox[VECS] = GEN6_VERSYNC;
  1510. } else if (IS_GEN5(dev)) {
  1511. ring->add_request = pc_render_add_request;
  1512. ring->flush = gen4_render_ring_flush;
  1513. ring->get_seqno = pc_render_get_seqno;
  1514. ring->set_seqno = pc_render_set_seqno;
  1515. ring->irq_get = gen5_ring_get_irq;
  1516. ring->irq_put = gen5_ring_put_irq;
  1517. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
  1518. GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
  1519. } else {
  1520. ring->add_request = i9xx_add_request;
  1521. if (INTEL_INFO(dev)->gen < 4)
  1522. ring->flush = gen2_render_ring_flush;
  1523. else
  1524. ring->flush = gen4_render_ring_flush;
  1525. ring->get_seqno = ring_get_seqno;
  1526. ring->set_seqno = ring_set_seqno;
  1527. if (IS_GEN2(dev)) {
  1528. ring->irq_get = i8xx_ring_get_irq;
  1529. ring->irq_put = i8xx_ring_put_irq;
  1530. } else {
  1531. ring->irq_get = i9xx_ring_get_irq;
  1532. ring->irq_put = i9xx_ring_put_irq;
  1533. }
  1534. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1535. }
  1536. ring->write_tail = ring_write_tail;
  1537. if (IS_HASWELL(dev))
  1538. ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  1539. else if (INTEL_INFO(dev)->gen >= 6)
  1540. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1541. else if (INTEL_INFO(dev)->gen >= 4)
  1542. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1543. else if (IS_I830(dev) || IS_845G(dev))
  1544. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1545. else
  1546. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1547. ring->init = init_render_ring;
  1548. ring->cleanup = render_ring_cleanup;
  1549. /* Workaround batchbuffer to combat CS tlb bug. */
  1550. if (HAS_BROKEN_CS_TLB(dev)) {
  1551. struct drm_i915_gem_object *obj;
  1552. int ret;
  1553. obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
  1554. if (obj == NULL) {
  1555. DRM_ERROR("Failed to allocate batch bo\n");
  1556. return -ENOMEM;
  1557. }
  1558. ret = i915_gem_obj_ggtt_pin(obj, 0, true, false);
  1559. if (ret != 0) {
  1560. drm_gem_object_unreference(&obj->base);
  1561. DRM_ERROR("Failed to ping batch bo\n");
  1562. return ret;
  1563. }
  1564. ring->scratch.obj = obj;
  1565. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
  1566. }
  1567. return intel_init_ring_buffer(dev, ring);
  1568. }
  1569. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1570. {
  1571. drm_i915_private_t *dev_priv = dev->dev_private;
  1572. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1573. int ret;
  1574. ring->name = "render ring";
  1575. ring->id = RCS;
  1576. ring->mmio_base = RENDER_RING_BASE;
  1577. if (INTEL_INFO(dev)->gen >= 6) {
  1578. /* non-kms not supported on gen6+ */
  1579. return -ENODEV;
  1580. }
  1581. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1582. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1583. * the special gen5 functions. */
  1584. ring->add_request = i9xx_add_request;
  1585. if (INTEL_INFO(dev)->gen < 4)
  1586. ring->flush = gen2_render_ring_flush;
  1587. else
  1588. ring->flush = gen4_render_ring_flush;
  1589. ring->get_seqno = ring_get_seqno;
  1590. ring->set_seqno = ring_set_seqno;
  1591. if (IS_GEN2(dev)) {
  1592. ring->irq_get = i8xx_ring_get_irq;
  1593. ring->irq_put = i8xx_ring_put_irq;
  1594. } else {
  1595. ring->irq_get = i9xx_ring_get_irq;
  1596. ring->irq_put = i9xx_ring_put_irq;
  1597. }
  1598. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1599. ring->write_tail = ring_write_tail;
  1600. if (INTEL_INFO(dev)->gen >= 4)
  1601. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1602. else if (IS_I830(dev) || IS_845G(dev))
  1603. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1604. else
  1605. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1606. ring->init = init_render_ring;
  1607. ring->cleanup = render_ring_cleanup;
  1608. ring->dev = dev;
  1609. INIT_LIST_HEAD(&ring->active_list);
  1610. INIT_LIST_HEAD(&ring->request_list);
  1611. ring->size = size;
  1612. ring->effective_size = ring->size;
  1613. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  1614. ring->effective_size -= 128;
  1615. ring->virtual_start = ioremap_wc(start, size);
  1616. if (ring->virtual_start == NULL) {
  1617. DRM_ERROR("can not ioremap virtual address for"
  1618. " ring buffer\n");
  1619. return -ENOMEM;
  1620. }
  1621. if (!I915_NEED_GFX_HWS(dev)) {
  1622. ret = init_phys_status_page(ring);
  1623. if (ret)
  1624. return ret;
  1625. }
  1626. return 0;
  1627. }
  1628. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1629. {
  1630. drm_i915_private_t *dev_priv = dev->dev_private;
  1631. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1632. ring->name = "bsd ring";
  1633. ring->id = VCS;
  1634. ring->write_tail = ring_write_tail;
  1635. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1636. ring->mmio_base = GEN6_BSD_RING_BASE;
  1637. /* gen6 bsd needs a special wa for tail updates */
  1638. if (IS_GEN6(dev))
  1639. ring->write_tail = gen6_bsd_ring_write_tail;
  1640. ring->flush = gen6_bsd_ring_flush;
  1641. ring->add_request = gen6_add_request;
  1642. ring->get_seqno = gen6_ring_get_seqno;
  1643. ring->set_seqno = ring_set_seqno;
  1644. if (INTEL_INFO(dev)->gen >= 8) {
  1645. ring->irq_enable_mask =
  1646. GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
  1647. ring->irq_get = gen8_ring_get_irq;
  1648. ring->irq_put = gen8_ring_put_irq;
  1649. } else {
  1650. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1651. ring->irq_get = gen6_ring_get_irq;
  1652. ring->irq_put = gen6_ring_put_irq;
  1653. }
  1654. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1655. ring->sync_to = gen6_ring_sync;
  1656. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
  1657. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
  1658. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
  1659. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
  1660. ring->signal_mbox[RCS] = GEN6_RVSYNC;
  1661. ring->signal_mbox[VCS] = GEN6_NOSYNC;
  1662. ring->signal_mbox[BCS] = GEN6_BVSYNC;
  1663. ring->signal_mbox[VECS] = GEN6_VEVSYNC;
  1664. } else {
  1665. ring->mmio_base = BSD_RING_BASE;
  1666. ring->flush = bsd_ring_flush;
  1667. ring->add_request = i9xx_add_request;
  1668. ring->get_seqno = ring_get_seqno;
  1669. ring->set_seqno = ring_set_seqno;
  1670. if (IS_GEN5(dev)) {
  1671. ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  1672. ring->irq_get = gen5_ring_get_irq;
  1673. ring->irq_put = gen5_ring_put_irq;
  1674. } else {
  1675. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1676. ring->irq_get = i9xx_ring_get_irq;
  1677. ring->irq_put = i9xx_ring_put_irq;
  1678. }
  1679. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1680. }
  1681. ring->init = init_ring_common;
  1682. return intel_init_ring_buffer(dev, ring);
  1683. }
  1684. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1685. {
  1686. drm_i915_private_t *dev_priv = dev->dev_private;
  1687. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1688. ring->name = "blitter ring";
  1689. ring->id = BCS;
  1690. ring->mmio_base = BLT_RING_BASE;
  1691. ring->write_tail = ring_write_tail;
  1692. ring->flush = gen6_ring_flush;
  1693. ring->add_request = gen6_add_request;
  1694. ring->get_seqno = gen6_ring_get_seqno;
  1695. ring->set_seqno = ring_set_seqno;
  1696. if (INTEL_INFO(dev)->gen >= 8) {
  1697. ring->irq_enable_mask =
  1698. GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
  1699. ring->irq_get = gen8_ring_get_irq;
  1700. ring->irq_put = gen8_ring_put_irq;
  1701. } else {
  1702. ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  1703. ring->irq_get = gen6_ring_get_irq;
  1704. ring->irq_put = gen6_ring_put_irq;
  1705. }
  1706. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1707. ring->sync_to = gen6_ring_sync;
  1708. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
  1709. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
  1710. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
  1711. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
  1712. ring->signal_mbox[RCS] = GEN6_RBSYNC;
  1713. ring->signal_mbox[VCS] = GEN6_VBSYNC;
  1714. ring->signal_mbox[BCS] = GEN6_NOSYNC;
  1715. ring->signal_mbox[VECS] = GEN6_VEBSYNC;
  1716. ring->init = init_ring_common;
  1717. return intel_init_ring_buffer(dev, ring);
  1718. }
  1719. int intel_init_vebox_ring_buffer(struct drm_device *dev)
  1720. {
  1721. drm_i915_private_t *dev_priv = dev->dev_private;
  1722. struct intel_ring_buffer *ring = &dev_priv->ring[VECS];
  1723. ring->name = "video enhancement ring";
  1724. ring->id = VECS;
  1725. ring->mmio_base = VEBOX_RING_BASE;
  1726. ring->write_tail = ring_write_tail;
  1727. ring->flush = gen6_ring_flush;
  1728. ring->add_request = gen6_add_request;
  1729. ring->get_seqno = gen6_ring_get_seqno;
  1730. ring->set_seqno = ring_set_seqno;
  1731. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1732. if (INTEL_INFO(dev)->gen >= 8) {
  1733. ring->irq_enable_mask =
  1734. (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT) |
  1735. GT_RENDER_CS_MASTER_ERROR_INTERRUPT;
  1736. ring->irq_get = gen8_ring_get_irq;
  1737. ring->irq_put = gen8_ring_put_irq;
  1738. } else {
  1739. ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
  1740. ring->irq_get = hsw_vebox_get_irq;
  1741. ring->irq_put = hsw_vebox_put_irq;
  1742. }
  1743. ring->sync_to = gen6_ring_sync;
  1744. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
  1745. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
  1746. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
  1747. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
  1748. ring->signal_mbox[RCS] = GEN6_RVESYNC;
  1749. ring->signal_mbox[VCS] = GEN6_VVESYNC;
  1750. ring->signal_mbox[BCS] = GEN6_BVESYNC;
  1751. ring->signal_mbox[VECS] = GEN6_NOSYNC;
  1752. ring->init = init_ring_common;
  1753. return intel_init_ring_buffer(dev, ring);
  1754. }
  1755. int
  1756. intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
  1757. {
  1758. int ret;
  1759. if (!ring->gpu_caches_dirty)
  1760. return 0;
  1761. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1762. if (ret)
  1763. return ret;
  1764. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1765. ring->gpu_caches_dirty = false;
  1766. return 0;
  1767. }
  1768. int
  1769. intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
  1770. {
  1771. uint32_t flush_domains;
  1772. int ret;
  1773. flush_domains = 0;
  1774. if (ring->gpu_caches_dirty)
  1775. flush_domains = I915_GEM_GPU_DOMAINS;
  1776. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1777. if (ret)
  1778. return ret;
  1779. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1780. ring->gpu_caches_dirty = false;
  1781. return 0;
  1782. }