nouveau_state.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_gpio.h"
  38. #include "nouveau_pm.h"
  39. #include "nv50_display.h"
  40. static void nouveau_stub_takedown(struct drm_device *dev) {}
  41. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  42. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  43. {
  44. struct drm_nouveau_private *dev_priv = dev->dev_private;
  45. struct nouveau_engine *engine = &dev_priv->engine;
  46. switch (dev_priv->chipset & 0xf0) {
  47. case 0x00:
  48. engine->instmem.init = nv04_instmem_init;
  49. engine->instmem.takedown = nv04_instmem_takedown;
  50. engine->instmem.suspend = nv04_instmem_suspend;
  51. engine->instmem.resume = nv04_instmem_resume;
  52. engine->instmem.get = nv04_instmem_get;
  53. engine->instmem.put = nv04_instmem_put;
  54. engine->instmem.map = nv04_instmem_map;
  55. engine->instmem.unmap = nv04_instmem_unmap;
  56. engine->instmem.flush = nv04_instmem_flush;
  57. engine->mc.init = nv04_mc_init;
  58. engine->mc.takedown = nv04_mc_takedown;
  59. engine->timer.init = nv04_timer_init;
  60. engine->timer.read = nv04_timer_read;
  61. engine->timer.takedown = nv04_timer_takedown;
  62. engine->fb.init = nv04_fb_init;
  63. engine->fb.takedown = nv04_fb_takedown;
  64. engine->fifo.channels = 16;
  65. engine->fifo.init = nv04_fifo_init;
  66. engine->fifo.takedown = nv04_fifo_fini;
  67. engine->fifo.disable = nv04_fifo_disable;
  68. engine->fifo.enable = nv04_fifo_enable;
  69. engine->fifo.reassign = nv04_fifo_reassign;
  70. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  71. engine->fifo.channel_id = nv04_fifo_channel_id;
  72. engine->fifo.create_context = nv04_fifo_create_context;
  73. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  74. engine->fifo.load_context = nv04_fifo_load_context;
  75. engine->fifo.unload_context = nv04_fifo_unload_context;
  76. engine->display.early_init = nv04_display_early_init;
  77. engine->display.late_takedown = nv04_display_late_takedown;
  78. engine->display.create = nv04_display_create;
  79. engine->display.destroy = nv04_display_destroy;
  80. engine->display.init = nv04_display_init;
  81. engine->display.fini = nv04_display_fini;
  82. engine->pm.clocks_get = nv04_pm_clocks_get;
  83. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  84. engine->pm.clocks_set = nv04_pm_clocks_set;
  85. engine->vram.init = nv04_fb_vram_init;
  86. engine->vram.takedown = nouveau_stub_takedown;
  87. engine->vram.flags_valid = nouveau_mem_flags_valid;
  88. break;
  89. case 0x10:
  90. engine->instmem.init = nv04_instmem_init;
  91. engine->instmem.takedown = nv04_instmem_takedown;
  92. engine->instmem.suspend = nv04_instmem_suspend;
  93. engine->instmem.resume = nv04_instmem_resume;
  94. engine->instmem.get = nv04_instmem_get;
  95. engine->instmem.put = nv04_instmem_put;
  96. engine->instmem.map = nv04_instmem_map;
  97. engine->instmem.unmap = nv04_instmem_unmap;
  98. engine->instmem.flush = nv04_instmem_flush;
  99. engine->mc.init = nv04_mc_init;
  100. engine->mc.takedown = nv04_mc_takedown;
  101. engine->timer.init = nv04_timer_init;
  102. engine->timer.read = nv04_timer_read;
  103. engine->timer.takedown = nv04_timer_takedown;
  104. engine->fb.init = nv10_fb_init;
  105. engine->fb.takedown = nv10_fb_takedown;
  106. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  107. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  108. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  109. engine->fifo.channels = 32;
  110. engine->fifo.init = nv10_fifo_init;
  111. engine->fifo.takedown = nv04_fifo_fini;
  112. engine->fifo.disable = nv04_fifo_disable;
  113. engine->fifo.enable = nv04_fifo_enable;
  114. engine->fifo.reassign = nv04_fifo_reassign;
  115. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  116. engine->fifo.channel_id = nv10_fifo_channel_id;
  117. engine->fifo.create_context = nv10_fifo_create_context;
  118. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  119. engine->fifo.load_context = nv10_fifo_load_context;
  120. engine->fifo.unload_context = nv10_fifo_unload_context;
  121. engine->display.early_init = nv04_display_early_init;
  122. engine->display.late_takedown = nv04_display_late_takedown;
  123. engine->display.create = nv04_display_create;
  124. engine->display.destroy = nv04_display_destroy;
  125. engine->display.init = nv04_display_init;
  126. engine->display.fini = nv04_display_fini;
  127. engine->gpio.drive = nv10_gpio_drive;
  128. engine->gpio.sense = nv10_gpio_sense;
  129. engine->pm.clocks_get = nv04_pm_clocks_get;
  130. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  131. engine->pm.clocks_set = nv04_pm_clocks_set;
  132. if (dev_priv->chipset == 0x1a ||
  133. dev_priv->chipset == 0x1f)
  134. engine->vram.init = nv1a_fb_vram_init;
  135. else
  136. engine->vram.init = nv10_fb_vram_init;
  137. engine->vram.takedown = nouveau_stub_takedown;
  138. engine->vram.flags_valid = nouveau_mem_flags_valid;
  139. break;
  140. case 0x20:
  141. engine->instmem.init = nv04_instmem_init;
  142. engine->instmem.takedown = nv04_instmem_takedown;
  143. engine->instmem.suspend = nv04_instmem_suspend;
  144. engine->instmem.resume = nv04_instmem_resume;
  145. engine->instmem.get = nv04_instmem_get;
  146. engine->instmem.put = nv04_instmem_put;
  147. engine->instmem.map = nv04_instmem_map;
  148. engine->instmem.unmap = nv04_instmem_unmap;
  149. engine->instmem.flush = nv04_instmem_flush;
  150. engine->mc.init = nv04_mc_init;
  151. engine->mc.takedown = nv04_mc_takedown;
  152. engine->timer.init = nv04_timer_init;
  153. engine->timer.read = nv04_timer_read;
  154. engine->timer.takedown = nv04_timer_takedown;
  155. engine->fb.init = nv20_fb_init;
  156. engine->fb.takedown = nv20_fb_takedown;
  157. engine->fb.init_tile_region = nv20_fb_init_tile_region;
  158. engine->fb.set_tile_region = nv20_fb_set_tile_region;
  159. engine->fb.free_tile_region = nv20_fb_free_tile_region;
  160. engine->fifo.channels = 32;
  161. engine->fifo.init = nv10_fifo_init;
  162. engine->fifo.takedown = nv04_fifo_fini;
  163. engine->fifo.disable = nv04_fifo_disable;
  164. engine->fifo.enable = nv04_fifo_enable;
  165. engine->fifo.reassign = nv04_fifo_reassign;
  166. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  167. engine->fifo.channel_id = nv10_fifo_channel_id;
  168. engine->fifo.create_context = nv10_fifo_create_context;
  169. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  170. engine->fifo.load_context = nv10_fifo_load_context;
  171. engine->fifo.unload_context = nv10_fifo_unload_context;
  172. engine->display.early_init = nv04_display_early_init;
  173. engine->display.late_takedown = nv04_display_late_takedown;
  174. engine->display.create = nv04_display_create;
  175. engine->display.destroy = nv04_display_destroy;
  176. engine->display.init = nv04_display_init;
  177. engine->display.fini = nv04_display_fini;
  178. engine->gpio.drive = nv10_gpio_drive;
  179. engine->gpio.sense = nv10_gpio_sense;
  180. engine->pm.clocks_get = nv04_pm_clocks_get;
  181. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  182. engine->pm.clocks_set = nv04_pm_clocks_set;
  183. engine->vram.init = nv20_fb_vram_init;
  184. engine->vram.takedown = nouveau_stub_takedown;
  185. engine->vram.flags_valid = nouveau_mem_flags_valid;
  186. break;
  187. case 0x30:
  188. engine->instmem.init = nv04_instmem_init;
  189. engine->instmem.takedown = nv04_instmem_takedown;
  190. engine->instmem.suspend = nv04_instmem_suspend;
  191. engine->instmem.resume = nv04_instmem_resume;
  192. engine->instmem.get = nv04_instmem_get;
  193. engine->instmem.put = nv04_instmem_put;
  194. engine->instmem.map = nv04_instmem_map;
  195. engine->instmem.unmap = nv04_instmem_unmap;
  196. engine->instmem.flush = nv04_instmem_flush;
  197. engine->mc.init = nv04_mc_init;
  198. engine->mc.takedown = nv04_mc_takedown;
  199. engine->timer.init = nv04_timer_init;
  200. engine->timer.read = nv04_timer_read;
  201. engine->timer.takedown = nv04_timer_takedown;
  202. engine->fb.init = nv30_fb_init;
  203. engine->fb.takedown = nv30_fb_takedown;
  204. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  205. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  206. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  207. engine->fifo.channels = 32;
  208. engine->fifo.init = nv10_fifo_init;
  209. engine->fifo.takedown = nv04_fifo_fini;
  210. engine->fifo.disable = nv04_fifo_disable;
  211. engine->fifo.enable = nv04_fifo_enable;
  212. engine->fifo.reassign = nv04_fifo_reassign;
  213. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  214. engine->fifo.channel_id = nv10_fifo_channel_id;
  215. engine->fifo.create_context = nv10_fifo_create_context;
  216. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  217. engine->fifo.load_context = nv10_fifo_load_context;
  218. engine->fifo.unload_context = nv10_fifo_unload_context;
  219. engine->display.early_init = nv04_display_early_init;
  220. engine->display.late_takedown = nv04_display_late_takedown;
  221. engine->display.create = nv04_display_create;
  222. engine->display.destroy = nv04_display_destroy;
  223. engine->display.init = nv04_display_init;
  224. engine->display.fini = nv04_display_fini;
  225. engine->gpio.drive = nv10_gpio_drive;
  226. engine->gpio.sense = nv10_gpio_sense;
  227. engine->pm.clocks_get = nv04_pm_clocks_get;
  228. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  229. engine->pm.clocks_set = nv04_pm_clocks_set;
  230. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  231. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  232. engine->vram.init = nv20_fb_vram_init;
  233. engine->vram.takedown = nouveau_stub_takedown;
  234. engine->vram.flags_valid = nouveau_mem_flags_valid;
  235. break;
  236. case 0x40:
  237. case 0x60:
  238. engine->instmem.init = nv04_instmem_init;
  239. engine->instmem.takedown = nv04_instmem_takedown;
  240. engine->instmem.suspend = nv04_instmem_suspend;
  241. engine->instmem.resume = nv04_instmem_resume;
  242. engine->instmem.get = nv04_instmem_get;
  243. engine->instmem.put = nv04_instmem_put;
  244. engine->instmem.map = nv04_instmem_map;
  245. engine->instmem.unmap = nv04_instmem_unmap;
  246. engine->instmem.flush = nv04_instmem_flush;
  247. engine->mc.init = nv40_mc_init;
  248. engine->mc.takedown = nv40_mc_takedown;
  249. engine->timer.init = nv04_timer_init;
  250. engine->timer.read = nv04_timer_read;
  251. engine->timer.takedown = nv04_timer_takedown;
  252. engine->fb.init = nv40_fb_init;
  253. engine->fb.takedown = nv40_fb_takedown;
  254. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  255. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  256. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  257. engine->fifo.channels = 32;
  258. engine->fifo.init = nv40_fifo_init;
  259. engine->fifo.takedown = nv04_fifo_fini;
  260. engine->fifo.disable = nv04_fifo_disable;
  261. engine->fifo.enable = nv04_fifo_enable;
  262. engine->fifo.reassign = nv04_fifo_reassign;
  263. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  264. engine->fifo.channel_id = nv10_fifo_channel_id;
  265. engine->fifo.create_context = nv40_fifo_create_context;
  266. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  267. engine->fifo.load_context = nv40_fifo_load_context;
  268. engine->fifo.unload_context = nv40_fifo_unload_context;
  269. engine->display.early_init = nv04_display_early_init;
  270. engine->display.late_takedown = nv04_display_late_takedown;
  271. engine->display.create = nv04_display_create;
  272. engine->display.destroy = nv04_display_destroy;
  273. engine->display.init = nv04_display_init;
  274. engine->display.fini = nv04_display_fini;
  275. engine->gpio.init = nv10_gpio_init;
  276. engine->gpio.fini = nv10_gpio_fini;
  277. engine->gpio.drive = nv10_gpio_drive;
  278. engine->gpio.sense = nv10_gpio_sense;
  279. engine->gpio.irq_enable = nv10_gpio_irq_enable;
  280. engine->pm.clocks_get = nv40_pm_clocks_get;
  281. engine->pm.clocks_pre = nv40_pm_clocks_pre;
  282. engine->pm.clocks_set = nv40_pm_clocks_set;
  283. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  284. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  285. engine->pm.temp_get = nv40_temp_get;
  286. engine->pm.pwm_get = nv40_pm_pwm_get;
  287. engine->pm.pwm_set = nv40_pm_pwm_set;
  288. engine->vram.init = nv40_fb_vram_init;
  289. engine->vram.takedown = nouveau_stub_takedown;
  290. engine->vram.flags_valid = nouveau_mem_flags_valid;
  291. break;
  292. case 0x50:
  293. case 0x80: /* gotta love NVIDIA's consistency.. */
  294. case 0x90:
  295. case 0xa0:
  296. engine->instmem.init = nv50_instmem_init;
  297. engine->instmem.takedown = nv50_instmem_takedown;
  298. engine->instmem.suspend = nv50_instmem_suspend;
  299. engine->instmem.resume = nv50_instmem_resume;
  300. engine->instmem.get = nv50_instmem_get;
  301. engine->instmem.put = nv50_instmem_put;
  302. engine->instmem.map = nv50_instmem_map;
  303. engine->instmem.unmap = nv50_instmem_unmap;
  304. if (dev_priv->chipset == 0x50)
  305. engine->instmem.flush = nv50_instmem_flush;
  306. else
  307. engine->instmem.flush = nv84_instmem_flush;
  308. engine->mc.init = nv50_mc_init;
  309. engine->mc.takedown = nv50_mc_takedown;
  310. engine->timer.init = nv04_timer_init;
  311. engine->timer.read = nv04_timer_read;
  312. engine->timer.takedown = nv04_timer_takedown;
  313. engine->fb.init = nv50_fb_init;
  314. engine->fb.takedown = nv50_fb_takedown;
  315. engine->fifo.channels = 128;
  316. engine->fifo.init = nv50_fifo_init;
  317. engine->fifo.takedown = nv50_fifo_takedown;
  318. engine->fifo.disable = nv04_fifo_disable;
  319. engine->fifo.enable = nv04_fifo_enable;
  320. engine->fifo.reassign = nv04_fifo_reassign;
  321. engine->fifo.channel_id = nv50_fifo_channel_id;
  322. engine->fifo.create_context = nv50_fifo_create_context;
  323. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  324. engine->fifo.load_context = nv50_fifo_load_context;
  325. engine->fifo.unload_context = nv50_fifo_unload_context;
  326. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  327. engine->display.early_init = nv50_display_early_init;
  328. engine->display.late_takedown = nv50_display_late_takedown;
  329. engine->display.create = nv50_display_create;
  330. engine->display.destroy = nv50_display_destroy;
  331. engine->display.init = nv50_display_init;
  332. engine->display.fini = nv50_display_fini;
  333. engine->gpio.init = nv50_gpio_init;
  334. engine->gpio.fini = nv50_gpio_fini;
  335. engine->gpio.drive = nv50_gpio_drive;
  336. engine->gpio.sense = nv50_gpio_sense;
  337. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  338. switch (dev_priv->chipset) {
  339. case 0x84:
  340. case 0x86:
  341. case 0x92:
  342. case 0x94:
  343. case 0x96:
  344. case 0x98:
  345. case 0xa0:
  346. case 0xaa:
  347. case 0xac:
  348. case 0x50:
  349. engine->pm.clocks_get = nv50_pm_clocks_get;
  350. engine->pm.clocks_pre = nv50_pm_clocks_pre;
  351. engine->pm.clocks_set = nv50_pm_clocks_set;
  352. break;
  353. default:
  354. engine->pm.clocks_get = nva3_pm_clocks_get;
  355. engine->pm.clocks_pre = nva3_pm_clocks_pre;
  356. engine->pm.clocks_set = nva3_pm_clocks_set;
  357. break;
  358. }
  359. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  360. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  361. if (dev_priv->chipset >= 0x84)
  362. engine->pm.temp_get = nv84_temp_get;
  363. else
  364. engine->pm.temp_get = nv40_temp_get;
  365. engine->pm.pwm_get = nv50_pm_pwm_get;
  366. engine->pm.pwm_set = nv50_pm_pwm_set;
  367. engine->vram.init = nv50_vram_init;
  368. engine->vram.takedown = nv50_vram_fini;
  369. engine->vram.get = nv50_vram_new;
  370. engine->vram.put = nv50_vram_del;
  371. engine->vram.flags_valid = nv50_vram_flags_valid;
  372. break;
  373. case 0xc0:
  374. engine->instmem.init = nvc0_instmem_init;
  375. engine->instmem.takedown = nvc0_instmem_takedown;
  376. engine->instmem.suspend = nvc0_instmem_suspend;
  377. engine->instmem.resume = nvc0_instmem_resume;
  378. engine->instmem.get = nv50_instmem_get;
  379. engine->instmem.put = nv50_instmem_put;
  380. engine->instmem.map = nv50_instmem_map;
  381. engine->instmem.unmap = nv50_instmem_unmap;
  382. engine->instmem.flush = nv84_instmem_flush;
  383. engine->mc.init = nv50_mc_init;
  384. engine->mc.takedown = nv50_mc_takedown;
  385. engine->timer.init = nv04_timer_init;
  386. engine->timer.read = nv04_timer_read;
  387. engine->timer.takedown = nv04_timer_takedown;
  388. engine->fb.init = nvc0_fb_init;
  389. engine->fb.takedown = nvc0_fb_takedown;
  390. engine->fifo.channels = 128;
  391. engine->fifo.init = nvc0_fifo_init;
  392. engine->fifo.takedown = nvc0_fifo_takedown;
  393. engine->fifo.disable = nvc0_fifo_disable;
  394. engine->fifo.enable = nvc0_fifo_enable;
  395. engine->fifo.reassign = nvc0_fifo_reassign;
  396. engine->fifo.channel_id = nvc0_fifo_channel_id;
  397. engine->fifo.create_context = nvc0_fifo_create_context;
  398. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  399. engine->fifo.load_context = nvc0_fifo_load_context;
  400. engine->fifo.unload_context = nvc0_fifo_unload_context;
  401. engine->display.early_init = nv50_display_early_init;
  402. engine->display.late_takedown = nv50_display_late_takedown;
  403. engine->display.create = nv50_display_create;
  404. engine->display.destroy = nv50_display_destroy;
  405. engine->display.init = nv50_display_init;
  406. engine->display.fini = nv50_display_fini;
  407. engine->gpio.init = nv50_gpio_init;
  408. engine->gpio.fini = nv50_gpio_fini;
  409. engine->gpio.drive = nv50_gpio_drive;
  410. engine->gpio.sense = nv50_gpio_sense;
  411. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  412. engine->vram.init = nvc0_vram_init;
  413. engine->vram.takedown = nv50_vram_fini;
  414. engine->vram.get = nvc0_vram_new;
  415. engine->vram.put = nv50_vram_del;
  416. engine->vram.flags_valid = nvc0_vram_flags_valid;
  417. engine->pm.temp_get = nv84_temp_get;
  418. engine->pm.clocks_get = nvc0_pm_clocks_get;
  419. engine->pm.clocks_pre = nvc0_pm_clocks_pre;
  420. engine->pm.clocks_set = nvc0_pm_clocks_set;
  421. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  422. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  423. engine->pm.pwm_get = nv50_pm_pwm_get;
  424. engine->pm.pwm_set = nv50_pm_pwm_set;
  425. break;
  426. case 0xd0:
  427. engine->instmem.init = nvc0_instmem_init;
  428. engine->instmem.takedown = nvc0_instmem_takedown;
  429. engine->instmem.suspend = nvc0_instmem_suspend;
  430. engine->instmem.resume = nvc0_instmem_resume;
  431. engine->instmem.get = nv50_instmem_get;
  432. engine->instmem.put = nv50_instmem_put;
  433. engine->instmem.map = nv50_instmem_map;
  434. engine->instmem.unmap = nv50_instmem_unmap;
  435. engine->instmem.flush = nv84_instmem_flush;
  436. engine->mc.init = nv50_mc_init;
  437. engine->mc.takedown = nv50_mc_takedown;
  438. engine->timer.init = nv04_timer_init;
  439. engine->timer.read = nv04_timer_read;
  440. engine->timer.takedown = nv04_timer_takedown;
  441. engine->fb.init = nvc0_fb_init;
  442. engine->fb.takedown = nvc0_fb_takedown;
  443. engine->fifo.channels = 128;
  444. engine->fifo.init = nvc0_fifo_init;
  445. engine->fifo.takedown = nvc0_fifo_takedown;
  446. engine->fifo.disable = nvc0_fifo_disable;
  447. engine->fifo.enable = nvc0_fifo_enable;
  448. engine->fifo.reassign = nvc0_fifo_reassign;
  449. engine->fifo.channel_id = nvc0_fifo_channel_id;
  450. engine->fifo.create_context = nvc0_fifo_create_context;
  451. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  452. engine->fifo.load_context = nvc0_fifo_load_context;
  453. engine->fifo.unload_context = nvc0_fifo_unload_context;
  454. engine->display.early_init = nouveau_stub_init;
  455. engine->display.late_takedown = nouveau_stub_takedown;
  456. engine->display.create = nvd0_display_create;
  457. engine->display.destroy = nvd0_display_destroy;
  458. engine->display.init = nvd0_display_init;
  459. engine->display.fini = nvd0_display_fini;
  460. engine->gpio.init = nv50_gpio_init;
  461. engine->gpio.fini = nv50_gpio_fini;
  462. engine->gpio.drive = nvd0_gpio_drive;
  463. engine->gpio.sense = nvd0_gpio_sense;
  464. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  465. engine->vram.init = nvc0_vram_init;
  466. engine->vram.takedown = nv50_vram_fini;
  467. engine->vram.get = nvc0_vram_new;
  468. engine->vram.put = nv50_vram_del;
  469. engine->vram.flags_valid = nvc0_vram_flags_valid;
  470. engine->pm.temp_get = nv84_temp_get;
  471. engine->pm.clocks_get = nvc0_pm_clocks_get;
  472. engine->pm.clocks_pre = nvc0_pm_clocks_pre;
  473. engine->pm.clocks_set = nvc0_pm_clocks_set;
  474. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  475. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  476. break;
  477. default:
  478. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  479. return 1;
  480. }
  481. /* headless mode */
  482. if (nouveau_modeset == 2) {
  483. engine->display.early_init = nouveau_stub_init;
  484. engine->display.late_takedown = nouveau_stub_takedown;
  485. engine->display.create = nouveau_stub_init;
  486. engine->display.init = nouveau_stub_init;
  487. engine->display.destroy = nouveau_stub_takedown;
  488. }
  489. return 0;
  490. }
  491. static unsigned int
  492. nouveau_vga_set_decode(void *priv, bool state)
  493. {
  494. struct drm_device *dev = priv;
  495. struct drm_nouveau_private *dev_priv = dev->dev_private;
  496. if (dev_priv->chipset >= 0x40)
  497. nv_wr32(dev, 0x88054, state);
  498. else
  499. nv_wr32(dev, 0x1854, state);
  500. if (state)
  501. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  502. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  503. else
  504. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  505. }
  506. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  507. enum vga_switcheroo_state state)
  508. {
  509. struct drm_device *dev = pci_get_drvdata(pdev);
  510. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  511. if (state == VGA_SWITCHEROO_ON) {
  512. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  513. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  514. nouveau_pci_resume(pdev);
  515. drm_kms_helper_poll_enable(dev);
  516. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  517. } else {
  518. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  519. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  520. drm_kms_helper_poll_disable(dev);
  521. nouveau_switcheroo_optimus_dsm();
  522. nouveau_pci_suspend(pdev, pmm);
  523. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  524. }
  525. }
  526. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  527. {
  528. struct drm_device *dev = pci_get_drvdata(pdev);
  529. nouveau_fbcon_output_poll_changed(dev);
  530. }
  531. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  532. {
  533. struct drm_device *dev = pci_get_drvdata(pdev);
  534. bool can_switch;
  535. spin_lock(&dev->count_lock);
  536. can_switch = (dev->open_count == 0);
  537. spin_unlock(&dev->count_lock);
  538. return can_switch;
  539. }
  540. int
  541. nouveau_card_init(struct drm_device *dev)
  542. {
  543. struct drm_nouveau_private *dev_priv = dev->dev_private;
  544. struct nouveau_engine *engine;
  545. int ret, e = 0;
  546. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  547. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  548. nouveau_switcheroo_reprobe,
  549. nouveau_switcheroo_can_switch);
  550. /* Initialise internal driver API hooks */
  551. ret = nouveau_init_engine_ptrs(dev);
  552. if (ret)
  553. goto out;
  554. engine = &dev_priv->engine;
  555. spin_lock_init(&dev_priv->channels.lock);
  556. spin_lock_init(&dev_priv->tile.lock);
  557. spin_lock_init(&dev_priv->context_switch_lock);
  558. spin_lock_init(&dev_priv->vm_lock);
  559. /* Make the CRTCs and I2C buses accessible */
  560. ret = engine->display.early_init(dev);
  561. if (ret)
  562. goto out;
  563. /* Parse BIOS tables / Run init tables if card not POSTed */
  564. ret = nouveau_bios_init(dev);
  565. if (ret)
  566. goto out_display_early;
  567. /* workaround an odd issue on nvc1 by disabling the device's
  568. * nosnoop capability. hopefully won't cause issues until a
  569. * better fix is found - assuming there is one...
  570. */
  571. if (dev_priv->chipset == 0xc1) {
  572. nv_mask(dev, 0x00088080, 0x00000800, 0x00000000);
  573. }
  574. /* PMC */
  575. ret = engine->mc.init(dev);
  576. if (ret)
  577. goto out_bios;
  578. /* PTIMER */
  579. ret = engine->timer.init(dev);
  580. if (ret)
  581. goto out_mc;
  582. /* PFB */
  583. ret = engine->fb.init(dev);
  584. if (ret)
  585. goto out_timer;
  586. ret = engine->vram.init(dev);
  587. if (ret)
  588. goto out_fb;
  589. /* PGPIO */
  590. ret = nouveau_gpio_create(dev);
  591. if (ret)
  592. goto out_vram;
  593. ret = nouveau_gpuobj_init(dev);
  594. if (ret)
  595. goto out_gpio;
  596. ret = engine->instmem.init(dev);
  597. if (ret)
  598. goto out_gpuobj;
  599. ret = nouveau_mem_vram_init(dev);
  600. if (ret)
  601. goto out_instmem;
  602. ret = nouveau_mem_gart_init(dev);
  603. if (ret)
  604. goto out_ttmvram;
  605. if (!dev_priv->noaccel) {
  606. switch (dev_priv->card_type) {
  607. case NV_04:
  608. nv04_graph_create(dev);
  609. break;
  610. case NV_10:
  611. nv10_graph_create(dev);
  612. break;
  613. case NV_20:
  614. case NV_30:
  615. nv20_graph_create(dev);
  616. break;
  617. case NV_40:
  618. nv40_graph_create(dev);
  619. break;
  620. case NV_50:
  621. nv50_graph_create(dev);
  622. break;
  623. case NV_C0:
  624. case NV_D0:
  625. nvc0_graph_create(dev);
  626. break;
  627. default:
  628. break;
  629. }
  630. switch (dev_priv->chipset) {
  631. case 0x84:
  632. case 0x86:
  633. case 0x92:
  634. case 0x94:
  635. case 0x96:
  636. case 0xa0:
  637. nv84_crypt_create(dev);
  638. break;
  639. case 0x98:
  640. case 0xaa:
  641. case 0xac:
  642. nv98_crypt_create(dev);
  643. break;
  644. }
  645. switch (dev_priv->card_type) {
  646. case NV_50:
  647. switch (dev_priv->chipset) {
  648. case 0xa3:
  649. case 0xa5:
  650. case 0xa8:
  651. case 0xaf:
  652. nva3_copy_create(dev);
  653. break;
  654. }
  655. break;
  656. case NV_C0:
  657. nvc0_copy_create(dev, 0);
  658. nvc0_copy_create(dev, 1);
  659. break;
  660. default:
  661. break;
  662. }
  663. if (dev_priv->chipset >= 0xa3 || dev_priv->chipset == 0x98) {
  664. nv84_bsp_create(dev);
  665. nv84_vp_create(dev);
  666. nv98_ppp_create(dev);
  667. } else
  668. if (dev_priv->chipset >= 0x84) {
  669. nv50_mpeg_create(dev);
  670. nv84_bsp_create(dev);
  671. nv84_vp_create(dev);
  672. } else
  673. if (dev_priv->chipset >= 0x50) {
  674. nv50_mpeg_create(dev);
  675. } else
  676. if (dev_priv->card_type == NV_40 ||
  677. dev_priv->chipset == 0x31 ||
  678. dev_priv->chipset == 0x34 ||
  679. dev_priv->chipset == 0x36) {
  680. nv31_mpeg_create(dev);
  681. }
  682. for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
  683. if (dev_priv->eng[e]) {
  684. ret = dev_priv->eng[e]->init(dev, e);
  685. if (ret)
  686. goto out_engine;
  687. }
  688. }
  689. /* PFIFO */
  690. ret = engine->fifo.init(dev);
  691. if (ret)
  692. goto out_engine;
  693. }
  694. ret = nouveau_irq_init(dev);
  695. if (ret)
  696. goto out_fifo;
  697. ret = nouveau_display_create(dev);
  698. if (ret)
  699. goto out_irq;
  700. nouveau_backlight_init(dev);
  701. nouveau_pm_init(dev);
  702. if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
  703. ret = nouveau_fence_init(dev);
  704. if (ret)
  705. goto out_pm;
  706. ret = nouveau_channel_alloc(dev, &dev_priv->channel, NULL,
  707. NvDmaFB, NvDmaTT);
  708. if (ret)
  709. goto out_fence;
  710. mutex_unlock(&dev_priv->channel->mutex);
  711. }
  712. if (dev->mode_config.num_crtc) {
  713. ret = nouveau_display_init(dev);
  714. if (ret)
  715. goto out_chan;
  716. nouveau_fbcon_init(dev);
  717. }
  718. return 0;
  719. out_chan:
  720. nouveau_channel_put_unlocked(&dev_priv->channel);
  721. out_fence:
  722. nouveau_fence_fini(dev);
  723. out_pm:
  724. nouveau_pm_fini(dev);
  725. nouveau_backlight_exit(dev);
  726. nouveau_display_destroy(dev);
  727. out_irq:
  728. nouveau_irq_fini(dev);
  729. out_fifo:
  730. if (!dev_priv->noaccel)
  731. engine->fifo.takedown(dev);
  732. out_engine:
  733. if (!dev_priv->noaccel) {
  734. for (e = e - 1; e >= 0; e--) {
  735. if (!dev_priv->eng[e])
  736. continue;
  737. dev_priv->eng[e]->fini(dev, e, false);
  738. dev_priv->eng[e]->destroy(dev,e );
  739. }
  740. }
  741. nouveau_mem_gart_fini(dev);
  742. out_ttmvram:
  743. nouveau_mem_vram_fini(dev);
  744. out_instmem:
  745. engine->instmem.takedown(dev);
  746. out_gpuobj:
  747. nouveau_gpuobj_takedown(dev);
  748. out_gpio:
  749. nouveau_gpio_destroy(dev);
  750. out_vram:
  751. engine->vram.takedown(dev);
  752. out_fb:
  753. engine->fb.takedown(dev);
  754. out_timer:
  755. engine->timer.takedown(dev);
  756. out_mc:
  757. engine->mc.takedown(dev);
  758. out_bios:
  759. nouveau_bios_takedown(dev);
  760. out_display_early:
  761. engine->display.late_takedown(dev);
  762. out:
  763. vga_client_register(dev->pdev, NULL, NULL, NULL);
  764. return ret;
  765. }
  766. static void nouveau_card_takedown(struct drm_device *dev)
  767. {
  768. struct drm_nouveau_private *dev_priv = dev->dev_private;
  769. struct nouveau_engine *engine = &dev_priv->engine;
  770. int e;
  771. if (dev->mode_config.num_crtc) {
  772. nouveau_fbcon_fini(dev);
  773. nouveau_display_fini(dev);
  774. }
  775. if (dev_priv->channel) {
  776. nouveau_channel_put_unlocked(&dev_priv->channel);
  777. nouveau_fence_fini(dev);
  778. }
  779. nouveau_pm_fini(dev);
  780. nouveau_backlight_exit(dev);
  781. nouveau_display_destroy(dev);
  782. if (!dev_priv->noaccel) {
  783. engine->fifo.takedown(dev);
  784. for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
  785. if (dev_priv->eng[e]) {
  786. dev_priv->eng[e]->fini(dev, e, false);
  787. dev_priv->eng[e]->destroy(dev,e );
  788. }
  789. }
  790. }
  791. if (dev_priv->vga_ram) {
  792. nouveau_bo_unpin(dev_priv->vga_ram);
  793. nouveau_bo_ref(NULL, &dev_priv->vga_ram);
  794. }
  795. mutex_lock(&dev->struct_mutex);
  796. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  797. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  798. mutex_unlock(&dev->struct_mutex);
  799. nouveau_mem_gart_fini(dev);
  800. nouveau_mem_vram_fini(dev);
  801. engine->instmem.takedown(dev);
  802. nouveau_gpuobj_takedown(dev);
  803. nouveau_gpio_destroy(dev);
  804. engine->vram.takedown(dev);
  805. engine->fb.takedown(dev);
  806. engine->timer.takedown(dev);
  807. engine->mc.takedown(dev);
  808. nouveau_bios_takedown(dev);
  809. engine->display.late_takedown(dev);
  810. nouveau_irq_fini(dev);
  811. vga_client_register(dev->pdev, NULL, NULL, NULL);
  812. }
  813. int
  814. nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
  815. {
  816. struct drm_nouveau_private *dev_priv = dev->dev_private;
  817. struct nouveau_fpriv *fpriv;
  818. int ret;
  819. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  820. if (unlikely(!fpriv))
  821. return -ENOMEM;
  822. spin_lock_init(&fpriv->lock);
  823. INIT_LIST_HEAD(&fpriv->channels);
  824. if (dev_priv->card_type == NV_50) {
  825. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
  826. &fpriv->vm);
  827. if (ret) {
  828. kfree(fpriv);
  829. return ret;
  830. }
  831. } else
  832. if (dev_priv->card_type >= NV_C0) {
  833. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
  834. &fpriv->vm);
  835. if (ret) {
  836. kfree(fpriv);
  837. return ret;
  838. }
  839. }
  840. file_priv->driver_priv = fpriv;
  841. return 0;
  842. }
  843. /* here a client dies, release the stuff that was allocated for its
  844. * file_priv */
  845. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  846. {
  847. nouveau_channel_cleanup(dev, file_priv);
  848. }
  849. void
  850. nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
  851. {
  852. struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
  853. nouveau_vm_ref(NULL, &fpriv->vm, NULL);
  854. kfree(fpriv);
  855. }
  856. /* first module load, setup the mmio/fb mapping */
  857. /* KMS: we need mmio at load time, not when the first drm client opens. */
  858. int nouveau_firstopen(struct drm_device *dev)
  859. {
  860. return 0;
  861. }
  862. /* if we have an OF card, copy vbios to RAMIN */
  863. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  864. {
  865. #if defined(__powerpc__)
  866. int size, i;
  867. const uint32_t *bios;
  868. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  869. if (!dn) {
  870. NV_INFO(dev, "Unable to get the OF node\n");
  871. return;
  872. }
  873. bios = of_get_property(dn, "NVDA,BMP", &size);
  874. if (bios) {
  875. for (i = 0; i < size; i += 4)
  876. nv_wi32(dev, i, bios[i/4]);
  877. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  878. } else {
  879. NV_INFO(dev, "Unable to get the OF bios\n");
  880. }
  881. #endif
  882. }
  883. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  884. {
  885. struct pci_dev *pdev = dev->pdev;
  886. struct apertures_struct *aper = alloc_apertures(3);
  887. if (!aper)
  888. return NULL;
  889. aper->ranges[0].base = pci_resource_start(pdev, 1);
  890. aper->ranges[0].size = pci_resource_len(pdev, 1);
  891. aper->count = 1;
  892. if (pci_resource_len(pdev, 2)) {
  893. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  894. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  895. aper->count++;
  896. }
  897. if (pci_resource_len(pdev, 3)) {
  898. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  899. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  900. aper->count++;
  901. }
  902. return aper;
  903. }
  904. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  905. {
  906. struct drm_nouveau_private *dev_priv = dev->dev_private;
  907. bool primary = false;
  908. dev_priv->apertures = nouveau_get_apertures(dev);
  909. if (!dev_priv->apertures)
  910. return -ENOMEM;
  911. #ifdef CONFIG_X86
  912. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  913. #endif
  914. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  915. return 0;
  916. }
  917. int nouveau_load(struct drm_device *dev, unsigned long flags)
  918. {
  919. struct drm_nouveau_private *dev_priv;
  920. uint32_t reg0 = ~0, strap;
  921. resource_size_t mmio_start_offs;
  922. int ret;
  923. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  924. if (!dev_priv) {
  925. ret = -ENOMEM;
  926. goto err_out;
  927. }
  928. dev->dev_private = dev_priv;
  929. dev_priv->dev = dev;
  930. pci_set_master(dev->pdev);
  931. dev_priv->flags = flags & NOUVEAU_FLAGS;
  932. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  933. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  934. /* first up, map the start of mmio and determine the chipset */
  935. dev_priv->mmio = ioremap(pci_resource_start(dev->pdev, 0), PAGE_SIZE);
  936. if (dev_priv->mmio) {
  937. #ifdef __BIG_ENDIAN
  938. /* put the card into big-endian mode if it's not */
  939. if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
  940. nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
  941. DRM_MEMORYBARRIER();
  942. #endif
  943. /* determine chipset and derive architecture from it */
  944. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  945. if ((reg0 & 0x0f000000) > 0) {
  946. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  947. switch (dev_priv->chipset & 0xf0) {
  948. case 0x10:
  949. case 0x20:
  950. case 0x30:
  951. dev_priv->card_type = dev_priv->chipset & 0xf0;
  952. break;
  953. case 0x40:
  954. case 0x60:
  955. dev_priv->card_type = NV_40;
  956. break;
  957. case 0x50:
  958. case 0x80:
  959. case 0x90:
  960. case 0xa0:
  961. dev_priv->card_type = NV_50;
  962. break;
  963. case 0xc0:
  964. dev_priv->card_type = NV_C0;
  965. break;
  966. case 0xd0:
  967. dev_priv->card_type = NV_D0;
  968. break;
  969. default:
  970. break;
  971. }
  972. } else
  973. if ((reg0 & 0xff00fff0) == 0x20004000) {
  974. if (reg0 & 0x00f00000)
  975. dev_priv->chipset = 0x05;
  976. else
  977. dev_priv->chipset = 0x04;
  978. dev_priv->card_type = NV_04;
  979. }
  980. iounmap(dev_priv->mmio);
  981. }
  982. if (!dev_priv->card_type) {
  983. NV_ERROR(dev, "unsupported chipset 0x%08x\n", reg0);
  984. ret = -EINVAL;
  985. goto err_priv;
  986. }
  987. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  988. dev_priv->card_type, reg0);
  989. /* map the mmio regs */
  990. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  991. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  992. if (!dev_priv->mmio) {
  993. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  994. "Please report your setup to " DRIVER_EMAIL "\n");
  995. ret = -EINVAL;
  996. goto err_priv;
  997. }
  998. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  999. (unsigned long long)mmio_start_offs);
  1000. /* determine frequency of timing crystal */
  1001. strap = nv_rd32(dev, 0x101000);
  1002. if ( dev_priv->chipset < 0x17 ||
  1003. (dev_priv->chipset >= 0x20 && dev_priv->chipset <= 0x25))
  1004. strap &= 0x00000040;
  1005. else
  1006. strap &= 0x00400040;
  1007. switch (strap) {
  1008. case 0x00000000: dev_priv->crystal = 13500; break;
  1009. case 0x00000040: dev_priv->crystal = 14318; break;
  1010. case 0x00400000: dev_priv->crystal = 27000; break;
  1011. case 0x00400040: dev_priv->crystal = 25000; break;
  1012. }
  1013. NV_DEBUG(dev, "crystal freq: %dKHz\n", dev_priv->crystal);
  1014. /* Determine whether we'll attempt acceleration or not, some
  1015. * cards are disabled by default here due to them being known
  1016. * non-functional, or never been tested due to lack of hw.
  1017. */
  1018. dev_priv->noaccel = !!nouveau_noaccel;
  1019. if (nouveau_noaccel == -1) {
  1020. switch (dev_priv->chipset) {
  1021. case 0xd9: /* known broken */
  1022. NV_INFO(dev, "acceleration disabled by default, pass "
  1023. "noaccel=0 to force enable\n");
  1024. dev_priv->noaccel = true;
  1025. break;
  1026. default:
  1027. dev_priv->noaccel = false;
  1028. break;
  1029. }
  1030. }
  1031. ret = nouveau_remove_conflicting_drivers(dev);
  1032. if (ret)
  1033. goto err_mmio;
  1034. /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
  1035. if (dev_priv->card_type >= NV_40) {
  1036. int ramin_bar = 2;
  1037. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  1038. ramin_bar = 3;
  1039. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  1040. dev_priv->ramin =
  1041. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  1042. dev_priv->ramin_size);
  1043. if (!dev_priv->ramin) {
  1044. NV_ERROR(dev, "Failed to map PRAMIN BAR\n");
  1045. ret = -ENOMEM;
  1046. goto err_mmio;
  1047. }
  1048. } else {
  1049. dev_priv->ramin_size = 1 * 1024 * 1024;
  1050. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  1051. dev_priv->ramin_size);
  1052. if (!dev_priv->ramin) {
  1053. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  1054. ret = -ENOMEM;
  1055. goto err_mmio;
  1056. }
  1057. }
  1058. nouveau_OF_copy_vbios_to_ramin(dev);
  1059. /* Special flags */
  1060. if (dev->pci_device == 0x01a0)
  1061. dev_priv->flags |= NV_NFORCE;
  1062. else if (dev->pci_device == 0x01f0)
  1063. dev_priv->flags |= NV_NFORCE2;
  1064. /* For kernel modesetting, init card now and bring up fbcon */
  1065. ret = nouveau_card_init(dev);
  1066. if (ret)
  1067. goto err_ramin;
  1068. return 0;
  1069. err_ramin:
  1070. iounmap(dev_priv->ramin);
  1071. err_mmio:
  1072. iounmap(dev_priv->mmio);
  1073. err_priv:
  1074. kfree(dev_priv);
  1075. dev->dev_private = NULL;
  1076. err_out:
  1077. return ret;
  1078. }
  1079. void nouveau_lastclose(struct drm_device *dev)
  1080. {
  1081. vga_switcheroo_process_delayed_switch();
  1082. }
  1083. int nouveau_unload(struct drm_device *dev)
  1084. {
  1085. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1086. nouveau_card_takedown(dev);
  1087. iounmap(dev_priv->mmio);
  1088. iounmap(dev_priv->ramin);
  1089. kfree(dev_priv);
  1090. dev->dev_private = NULL;
  1091. return 0;
  1092. }
  1093. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  1094. struct drm_file *file_priv)
  1095. {
  1096. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1097. struct drm_nouveau_getparam *getparam = data;
  1098. switch (getparam->param) {
  1099. case NOUVEAU_GETPARAM_CHIPSET_ID:
  1100. getparam->value = dev_priv->chipset;
  1101. break;
  1102. case NOUVEAU_GETPARAM_PCI_VENDOR:
  1103. getparam->value = dev->pci_vendor;
  1104. break;
  1105. case NOUVEAU_GETPARAM_PCI_DEVICE:
  1106. getparam->value = dev->pci_device;
  1107. break;
  1108. case NOUVEAU_GETPARAM_BUS_TYPE:
  1109. if (drm_pci_device_is_agp(dev))
  1110. getparam->value = NV_AGP;
  1111. else if (pci_is_pcie(dev->pdev))
  1112. getparam->value = NV_PCIE;
  1113. else
  1114. getparam->value = NV_PCI;
  1115. break;
  1116. case NOUVEAU_GETPARAM_FB_SIZE:
  1117. getparam->value = dev_priv->fb_available_size;
  1118. break;
  1119. case NOUVEAU_GETPARAM_AGP_SIZE:
  1120. getparam->value = dev_priv->gart_info.aper_size;
  1121. break;
  1122. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  1123. getparam->value = 0; /* deprecated */
  1124. break;
  1125. case NOUVEAU_GETPARAM_PTIMER_TIME:
  1126. getparam->value = dev_priv->engine.timer.read(dev);
  1127. break;
  1128. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  1129. getparam->value = 1;
  1130. break;
  1131. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  1132. getparam->value = 1;
  1133. break;
  1134. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1135. /* NV40 and NV50 versions are quite different, but register
  1136. * address is the same. User is supposed to know the card
  1137. * family anyway... */
  1138. if (dev_priv->chipset >= 0x40) {
  1139. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1140. break;
  1141. }
  1142. /* FALLTHRU */
  1143. default:
  1144. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1145. return -EINVAL;
  1146. }
  1147. return 0;
  1148. }
  1149. int
  1150. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1151. struct drm_file *file_priv)
  1152. {
  1153. struct drm_nouveau_setparam *setparam = data;
  1154. switch (setparam->param) {
  1155. default:
  1156. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1157. return -EINVAL;
  1158. }
  1159. return 0;
  1160. }
  1161. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1162. bool
  1163. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1164. uint32_t reg, uint32_t mask, uint32_t val)
  1165. {
  1166. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1167. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1168. uint64_t start = ptimer->read(dev);
  1169. do {
  1170. if ((nv_rd32(dev, reg) & mask) == val)
  1171. return true;
  1172. } while (ptimer->read(dev) - start < timeout);
  1173. return false;
  1174. }
  1175. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1176. bool
  1177. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1178. uint32_t reg, uint32_t mask, uint32_t val)
  1179. {
  1180. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1181. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1182. uint64_t start = ptimer->read(dev);
  1183. do {
  1184. if ((nv_rd32(dev, reg) & mask) != val)
  1185. return true;
  1186. } while (ptimer->read(dev) - start < timeout);
  1187. return false;
  1188. }
  1189. /* Wait until cond(data) == true, up until timeout has hit */
  1190. bool
  1191. nouveau_wait_cb(struct drm_device *dev, u64 timeout,
  1192. bool (*cond)(void *), void *data)
  1193. {
  1194. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1195. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1196. u64 start = ptimer->read(dev);
  1197. do {
  1198. if (cond(data) == true)
  1199. return true;
  1200. } while (ptimer->read(dev) - start < timeout);
  1201. return false;
  1202. }
  1203. /* Waits for PGRAPH to go completely idle */
  1204. bool nouveau_wait_for_idle(struct drm_device *dev)
  1205. {
  1206. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1207. uint32_t mask = ~0;
  1208. if (dev_priv->card_type == NV_40)
  1209. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1210. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1211. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1212. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1213. return false;
  1214. }
  1215. return true;
  1216. }