Kconfig 67 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_HAVE_CUSTOM_GPIO_H
  5. select HAVE_AOUT
  6. select HAVE_DMA_API_DEBUG
  7. select HAVE_IDE if PCI || ISA || PCMCIA
  8. select HAVE_DMA_ATTRS
  9. select HAVE_DMA_CONTIGUOUS if MMU
  10. select HAVE_MEMBLOCK
  11. select RTC_LIB
  12. select SYS_SUPPORTS_APM_EMULATION
  13. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  14. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  15. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  16. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  17. select HAVE_ARCH_KGDB
  18. select HAVE_ARCH_TRACEHOOK
  19. select HAVE_KPROBES if !XIP_KERNEL
  20. select HAVE_KRETPROBES if (HAVE_KPROBES)
  21. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  22. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  23. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  24. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  25. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  26. select HAVE_GENERIC_DMA_COHERENT
  27. select HAVE_KERNEL_GZIP
  28. select HAVE_KERNEL_LZO
  29. select HAVE_KERNEL_LZMA
  30. select HAVE_KERNEL_XZ
  31. select HAVE_IRQ_WORK
  32. select HAVE_PERF_EVENTS
  33. select PERF_USE_VMALLOC
  34. select HAVE_REGS_AND_STACK_ACCESS_API
  35. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  36. select HAVE_C_RECORDMCOUNT
  37. select HAVE_GENERIC_HARDIRQS
  38. select HARDIRQS_SW_RESEND
  39. select GENERIC_IRQ_PROBE
  40. select GENERIC_IRQ_SHOW
  41. select ARCH_WANT_IPC_PARSE_VERSION
  42. select HARDIRQS_SW_RESEND
  43. select CPU_PM if (SUSPEND || CPU_IDLE)
  44. select GENERIC_PCI_IOMAP
  45. select HAVE_BPF_JIT
  46. select GENERIC_SMP_IDLE_THREAD
  47. select KTIME_SCALAR
  48. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  49. select GENERIC_STRNCPY_FROM_USER
  50. select GENERIC_STRNLEN_USER
  51. select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
  52. help
  53. The ARM series is a line of low-power-consumption RISC chip designs
  54. licensed by ARM Ltd and targeted at embedded applications and
  55. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  56. manufactured, but legacy ARM-based PC hardware remains popular in
  57. Europe. There is an ARM Linux project with a web page at
  58. <http://www.arm.linux.org.uk/>.
  59. config ARM_HAS_SG_CHAIN
  60. bool
  61. config NEED_SG_DMA_LENGTH
  62. bool
  63. config ARM_DMA_USE_IOMMU
  64. select NEED_SG_DMA_LENGTH
  65. select ARM_HAS_SG_CHAIN
  66. bool
  67. config HAVE_PWM
  68. bool
  69. config MIGHT_HAVE_PCI
  70. bool
  71. config SYS_SUPPORTS_APM_EMULATION
  72. bool
  73. config GENERIC_GPIO
  74. bool
  75. config HAVE_TCM
  76. bool
  77. select GENERIC_ALLOCATOR
  78. config HAVE_PROC_CPU
  79. bool
  80. config NO_IOPORT
  81. bool
  82. config EISA
  83. bool
  84. ---help---
  85. The Extended Industry Standard Architecture (EISA) bus was
  86. developed as an open alternative to the IBM MicroChannel bus.
  87. The EISA bus provided some of the features of the IBM MicroChannel
  88. bus while maintaining backward compatibility with cards made for
  89. the older ISA bus. The EISA bus saw limited use between 1988 and
  90. 1995 when it was made obsolete by the PCI bus.
  91. Say Y here if you are building a kernel for an EISA-based machine.
  92. Otherwise, say N.
  93. config SBUS
  94. bool
  95. config STACKTRACE_SUPPORT
  96. bool
  97. default y
  98. config HAVE_LATENCYTOP_SUPPORT
  99. bool
  100. depends on !SMP
  101. default y
  102. config LOCKDEP_SUPPORT
  103. bool
  104. default y
  105. config TRACE_IRQFLAGS_SUPPORT
  106. bool
  107. default y
  108. config RWSEM_GENERIC_SPINLOCK
  109. bool
  110. default y
  111. config RWSEM_XCHGADD_ALGORITHM
  112. bool
  113. config ARCH_HAS_ILOG2_U32
  114. bool
  115. config ARCH_HAS_ILOG2_U64
  116. bool
  117. config ARCH_HAS_CPUFREQ
  118. bool
  119. help
  120. Internal node to signify that the ARCH has CPUFREQ support
  121. and that the relevant menu configurations are displayed for
  122. it.
  123. config GENERIC_HWEIGHT
  124. bool
  125. default y
  126. config GENERIC_CALIBRATE_DELAY
  127. bool
  128. default y
  129. config ARCH_MAY_HAVE_PC_FDC
  130. bool
  131. config ZONE_DMA
  132. bool
  133. config NEED_DMA_MAP_STATE
  134. def_bool y
  135. config ARCH_HAS_DMA_SET_COHERENT_MASK
  136. bool
  137. config GENERIC_ISA_DMA
  138. bool
  139. config FIQ
  140. bool
  141. config NEED_RET_TO_USER
  142. bool
  143. config ARCH_MTD_XIP
  144. bool
  145. config VECTORS_BASE
  146. hex
  147. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  148. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  149. default 0x00000000
  150. help
  151. The base address of exception vectors.
  152. config ARM_PATCH_PHYS_VIRT
  153. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  154. default y
  155. depends on !XIP_KERNEL && MMU
  156. depends on !ARCH_REALVIEW || !SPARSEMEM
  157. help
  158. Patch phys-to-virt and virt-to-phys translation functions at
  159. boot and module load time according to the position of the
  160. kernel in system memory.
  161. This can only be used with non-XIP MMU kernels where the base
  162. of physical memory is at a 16MB boundary.
  163. Only disable this option if you know that you do not require
  164. this feature (eg, building a kernel for a single machine) and
  165. you need to shrink the kernel to the minimal size.
  166. config NEED_MACH_IO_H
  167. bool
  168. help
  169. Select this when mach/io.h is required to provide special
  170. definitions for this platform. The need for mach/io.h should
  171. be avoided when possible.
  172. config NEED_MACH_MEMORY_H
  173. bool
  174. help
  175. Select this when mach/memory.h is required to provide special
  176. definitions for this platform. The need for mach/memory.h should
  177. be avoided when possible.
  178. config PHYS_OFFSET
  179. hex "Physical address of main memory" if MMU
  180. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  181. default DRAM_BASE if !MMU
  182. help
  183. Please provide the physical address corresponding to the
  184. location of main memory in your system.
  185. config GENERIC_BUG
  186. def_bool y
  187. depends on BUG
  188. source "init/Kconfig"
  189. source "kernel/Kconfig.freezer"
  190. menu "System Type"
  191. config MMU
  192. bool "MMU-based Paged Memory Management Support"
  193. default y
  194. help
  195. Select if you want MMU-based virtualised addressing space
  196. support by paged memory management. If unsure, say 'Y'.
  197. #
  198. # The "ARM system type" choice list is ordered alphabetically by option
  199. # text. Please add new entries in the option alphabetic order.
  200. #
  201. choice
  202. prompt "ARM system type"
  203. default ARCH_VERSATILE
  204. config ARCH_SOCFPGA
  205. bool "Altera SOCFPGA family"
  206. select ARCH_WANT_OPTIONAL_GPIOLIB
  207. select ARM_AMBA
  208. select ARM_GIC
  209. select CACHE_L2X0
  210. select CLKDEV_LOOKUP
  211. select COMMON_CLK
  212. select CPU_V7
  213. select DW_APB_TIMER
  214. select DW_APB_TIMER_OF
  215. select GENERIC_CLOCKEVENTS
  216. select GPIO_PL061 if GPIOLIB
  217. select HAVE_ARM_SCU
  218. select SPARSE_IRQ
  219. select USE_OF
  220. help
  221. This enables support for Altera SOCFPGA Cyclone V platform
  222. config ARCH_INTEGRATOR
  223. bool "ARM Ltd. Integrator family"
  224. select ARM_AMBA
  225. select ARCH_HAS_CPUFREQ
  226. select COMMON_CLK
  227. select CLK_VERSATILE
  228. select HAVE_TCM
  229. select ICST
  230. select GENERIC_CLOCKEVENTS
  231. select PLAT_VERSATILE
  232. select PLAT_VERSATILE_FPGA_IRQ
  233. select NEED_MACH_IO_H
  234. select NEED_MACH_MEMORY_H
  235. select SPARSE_IRQ
  236. select MULTI_IRQ_HANDLER
  237. help
  238. Support for ARM's Integrator platform.
  239. config ARCH_REALVIEW
  240. bool "ARM Ltd. RealView family"
  241. select ARM_AMBA
  242. select CLKDEV_LOOKUP
  243. select HAVE_MACH_CLKDEV
  244. select ICST
  245. select GENERIC_CLOCKEVENTS
  246. select ARCH_WANT_OPTIONAL_GPIOLIB
  247. select PLAT_VERSATILE
  248. select PLAT_VERSATILE_CLOCK
  249. select PLAT_VERSATILE_CLCD
  250. select ARM_TIMER_SP804
  251. select GPIO_PL061 if GPIOLIB
  252. select NEED_MACH_MEMORY_H
  253. help
  254. This enables support for ARM Ltd RealView boards.
  255. config ARCH_VERSATILE
  256. bool "ARM Ltd. Versatile family"
  257. select ARM_AMBA
  258. select ARM_VIC
  259. select CLKDEV_LOOKUP
  260. select HAVE_MACH_CLKDEV
  261. select ICST
  262. select GENERIC_CLOCKEVENTS
  263. select ARCH_WANT_OPTIONAL_GPIOLIB
  264. select NEED_MACH_IO_H if PCI
  265. select PLAT_VERSATILE
  266. select PLAT_VERSATILE_CLOCK
  267. select PLAT_VERSATILE_CLCD
  268. select PLAT_VERSATILE_FPGA_IRQ
  269. select ARM_TIMER_SP804
  270. help
  271. This enables support for ARM Ltd Versatile board.
  272. config ARCH_VEXPRESS
  273. bool "ARM Ltd. Versatile Express family"
  274. select ARCH_WANT_OPTIONAL_GPIOLIB
  275. select ARM_AMBA
  276. select ARM_TIMER_SP804
  277. select CLKDEV_LOOKUP
  278. select COMMON_CLK
  279. select GENERIC_CLOCKEVENTS
  280. select HAVE_CLK
  281. select HAVE_PATA_PLATFORM
  282. select ICST
  283. select NO_IOPORT
  284. select PLAT_VERSATILE
  285. select PLAT_VERSATILE_CLCD
  286. select REGULATOR_FIXED_VOLTAGE if REGULATOR
  287. help
  288. This enables support for the ARM Ltd Versatile Express boards.
  289. config ARCH_AT91
  290. bool "Atmel AT91"
  291. select ARCH_REQUIRE_GPIOLIB
  292. select HAVE_CLK
  293. select CLKDEV_LOOKUP
  294. select IRQ_DOMAIN
  295. select NEED_MACH_IO_H if PCCARD
  296. help
  297. This enables support for systems based on Atmel
  298. AT91RM9200 and AT91SAM9* processors.
  299. config ARCH_BCMRING
  300. bool "Broadcom BCMRING"
  301. depends on MMU
  302. select CPU_V6
  303. select ARM_AMBA
  304. select ARM_TIMER_SP804
  305. select CLKDEV_LOOKUP
  306. select GENERIC_CLOCKEVENTS
  307. select ARCH_WANT_OPTIONAL_GPIOLIB
  308. help
  309. Support for Broadcom's BCMRing platform.
  310. config ARCH_HIGHBANK
  311. bool "Calxeda Highbank-based"
  312. select ARCH_WANT_OPTIONAL_GPIOLIB
  313. select ARM_AMBA
  314. select ARM_GIC
  315. select ARM_TIMER_SP804
  316. select CACHE_L2X0
  317. select CLKDEV_LOOKUP
  318. select COMMON_CLK
  319. select CPU_V7
  320. select GENERIC_CLOCKEVENTS
  321. select HAVE_ARM_SCU
  322. select HAVE_SMP
  323. select SPARSE_IRQ
  324. select USE_OF
  325. help
  326. Support for the Calxeda Highbank SoC based boards.
  327. config ARCH_CLPS711X
  328. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  329. select CPU_ARM720T
  330. select ARCH_USES_GETTIMEOFFSET
  331. select NEED_MACH_MEMORY_H
  332. help
  333. Support for Cirrus Logic 711x/721x/731x based boards.
  334. config ARCH_CNS3XXX
  335. bool "Cavium Networks CNS3XXX family"
  336. select CPU_V6K
  337. select GENERIC_CLOCKEVENTS
  338. select ARM_GIC
  339. select MIGHT_HAVE_CACHE_L2X0
  340. select MIGHT_HAVE_PCI
  341. select PCI_DOMAINS if PCI
  342. help
  343. Support for Cavium Networks CNS3XXX platform.
  344. config ARCH_GEMINI
  345. bool "Cortina Systems Gemini"
  346. select CPU_FA526
  347. select ARCH_REQUIRE_GPIOLIB
  348. select ARCH_USES_GETTIMEOFFSET
  349. help
  350. Support for the Cortina Systems Gemini family SoCs
  351. config ARCH_PRIMA2
  352. bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
  353. select CPU_V7
  354. select NO_IOPORT
  355. select ARCH_REQUIRE_GPIOLIB
  356. select GENERIC_CLOCKEVENTS
  357. select CLKDEV_LOOKUP
  358. select GENERIC_IRQ_CHIP
  359. select MIGHT_HAVE_CACHE_L2X0
  360. select PINCTRL
  361. select PINCTRL_SIRF
  362. select USE_OF
  363. select ZONE_DMA
  364. help
  365. Support for CSR SiRFSoC ARM Cortex A9 Platform
  366. config ARCH_EBSA110
  367. bool "EBSA-110"
  368. select CPU_SA110
  369. select ISA
  370. select NO_IOPORT
  371. select ARCH_USES_GETTIMEOFFSET
  372. select NEED_MACH_IO_H
  373. select NEED_MACH_MEMORY_H
  374. help
  375. This is an evaluation board for the StrongARM processor available
  376. from Digital. It has limited hardware on-board, including an
  377. Ethernet interface, two PCMCIA sockets, two serial ports and a
  378. parallel port.
  379. config ARCH_EP93XX
  380. bool "EP93xx-based"
  381. select CPU_ARM920T
  382. select ARM_AMBA
  383. select ARM_VIC
  384. select CLKDEV_LOOKUP
  385. select ARCH_REQUIRE_GPIOLIB
  386. select ARCH_HAS_HOLES_MEMORYMODEL
  387. select ARCH_USES_GETTIMEOFFSET
  388. select NEED_MACH_MEMORY_H
  389. help
  390. This enables support for the Cirrus EP93xx series of CPUs.
  391. config ARCH_FOOTBRIDGE
  392. bool "FootBridge"
  393. select CPU_SA110
  394. select FOOTBRIDGE
  395. select GENERIC_CLOCKEVENTS
  396. select HAVE_IDE
  397. select NEED_MACH_IO_H
  398. select NEED_MACH_MEMORY_H
  399. help
  400. Support for systems based on the DC21285 companion chip
  401. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  402. config ARCH_MXC
  403. bool "Freescale MXC/iMX-based"
  404. select GENERIC_CLOCKEVENTS
  405. select ARCH_REQUIRE_GPIOLIB
  406. select CLKDEV_LOOKUP
  407. select CLKSRC_MMIO
  408. select GENERIC_IRQ_CHIP
  409. select MULTI_IRQ_HANDLER
  410. select SPARSE_IRQ
  411. select USE_OF
  412. help
  413. Support for Freescale MXC/iMX-based family of processors
  414. config ARCH_MXS
  415. bool "Freescale MXS-based"
  416. select GENERIC_CLOCKEVENTS
  417. select ARCH_REQUIRE_GPIOLIB
  418. select CLKDEV_LOOKUP
  419. select CLKSRC_MMIO
  420. select COMMON_CLK
  421. select HAVE_CLK_PREPARE
  422. select PINCTRL
  423. select USE_OF
  424. help
  425. Support for Freescale MXS-based family of processors
  426. config ARCH_NETX
  427. bool "Hilscher NetX based"
  428. select CLKSRC_MMIO
  429. select CPU_ARM926T
  430. select ARM_VIC
  431. select GENERIC_CLOCKEVENTS
  432. help
  433. This enables support for systems based on the Hilscher NetX Soc
  434. config ARCH_H720X
  435. bool "Hynix HMS720x-based"
  436. select CPU_ARM720T
  437. select ISA_DMA_API
  438. select ARCH_USES_GETTIMEOFFSET
  439. help
  440. This enables support for systems based on the Hynix HMS720x
  441. config ARCH_IOP13XX
  442. bool "IOP13xx-based"
  443. depends on MMU
  444. select CPU_XSC3
  445. select PLAT_IOP
  446. select PCI
  447. select ARCH_SUPPORTS_MSI
  448. select VMSPLIT_1G
  449. select NEED_MACH_IO_H
  450. select NEED_MACH_MEMORY_H
  451. select NEED_RET_TO_USER
  452. help
  453. Support for Intel's IOP13XX (XScale) family of processors.
  454. config ARCH_IOP32X
  455. bool "IOP32x-based"
  456. depends on MMU
  457. select CPU_XSCALE
  458. select NEED_MACH_IO_H
  459. select NEED_RET_TO_USER
  460. select PLAT_IOP
  461. select PCI
  462. select ARCH_REQUIRE_GPIOLIB
  463. help
  464. Support for Intel's 80219 and IOP32X (XScale) family of
  465. processors.
  466. config ARCH_IOP33X
  467. bool "IOP33x-based"
  468. depends on MMU
  469. select CPU_XSCALE
  470. select NEED_MACH_IO_H
  471. select NEED_RET_TO_USER
  472. select PLAT_IOP
  473. select PCI
  474. select ARCH_REQUIRE_GPIOLIB
  475. help
  476. Support for Intel's IOP33X (XScale) family of processors.
  477. config ARCH_IXP4XX
  478. bool "IXP4xx-based"
  479. depends on MMU
  480. select ARCH_HAS_DMA_SET_COHERENT_MASK
  481. select CLKSRC_MMIO
  482. select CPU_XSCALE
  483. select ARCH_REQUIRE_GPIOLIB
  484. select GENERIC_CLOCKEVENTS
  485. select MIGHT_HAVE_PCI
  486. select NEED_MACH_IO_H
  487. select DMABOUNCE if PCI
  488. help
  489. Support for Intel's IXP4XX (XScale) family of processors.
  490. config ARCH_MVEBU
  491. bool "Marvell SOCs with Device Tree support"
  492. select GENERIC_CLOCKEVENTS
  493. select MULTI_IRQ_HANDLER
  494. select SPARSE_IRQ
  495. select CLKSRC_MMIO
  496. select GENERIC_IRQ_CHIP
  497. select IRQ_DOMAIN
  498. select COMMON_CLK
  499. select PLAT_ORION
  500. help
  501. Support for the Marvell SoC Family with device tree support
  502. config ARCH_DOVE
  503. bool "Marvell Dove"
  504. select CPU_V7
  505. select PCI
  506. select ARCH_REQUIRE_GPIOLIB
  507. select GENERIC_CLOCKEVENTS
  508. select NEED_MACH_IO_H
  509. select PLAT_ORION_LEGACY
  510. help
  511. Support for the Marvell Dove SoC 88AP510
  512. config ARCH_KIRKWOOD
  513. bool "Marvell Kirkwood"
  514. select CPU_FEROCEON
  515. select PCI
  516. select ARCH_REQUIRE_GPIOLIB
  517. select GENERIC_CLOCKEVENTS
  518. select NEED_MACH_IO_H
  519. select PLAT_ORION_LEGACY
  520. help
  521. Support for the following Marvell Kirkwood series SoCs:
  522. 88F6180, 88F6192 and 88F6281.
  523. config ARCH_LPC32XX
  524. bool "NXP LPC32XX"
  525. select CLKSRC_MMIO
  526. select CPU_ARM926T
  527. select ARCH_REQUIRE_GPIOLIB
  528. select HAVE_IDE
  529. select ARM_AMBA
  530. select USB_ARCH_HAS_OHCI
  531. select CLKDEV_LOOKUP
  532. select GENERIC_CLOCKEVENTS
  533. select USE_OF
  534. select HAVE_PWM
  535. help
  536. Support for the NXP LPC32XX family of processors
  537. config ARCH_MV78XX0
  538. bool "Marvell MV78xx0"
  539. select CPU_FEROCEON
  540. select PCI
  541. select ARCH_REQUIRE_GPIOLIB
  542. select GENERIC_CLOCKEVENTS
  543. select NEED_MACH_IO_H
  544. select PLAT_ORION_LEGACY
  545. help
  546. Support for the following Marvell MV78xx0 series SoCs:
  547. MV781x0, MV782x0.
  548. config ARCH_ORION5X
  549. bool "Marvell Orion"
  550. depends on MMU
  551. select CPU_FEROCEON
  552. select PCI
  553. select ARCH_REQUIRE_GPIOLIB
  554. select GENERIC_CLOCKEVENTS
  555. select NEED_MACH_IO_H
  556. select PLAT_ORION_LEGACY
  557. help
  558. Support for the following Marvell Orion 5x series SoCs:
  559. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  560. Orion-2 (5281), Orion-1-90 (6183).
  561. config ARCH_MMP
  562. bool "Marvell PXA168/910/MMP2"
  563. depends on MMU
  564. select ARCH_REQUIRE_GPIOLIB
  565. select CLKDEV_LOOKUP
  566. select GENERIC_CLOCKEVENTS
  567. select GPIO_PXA
  568. select IRQ_DOMAIN
  569. select PLAT_PXA
  570. select SPARSE_IRQ
  571. select GENERIC_ALLOCATOR
  572. help
  573. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  574. config ARCH_KS8695
  575. bool "Micrel/Kendin KS8695"
  576. select CPU_ARM922T
  577. select ARCH_REQUIRE_GPIOLIB
  578. select ARCH_USES_GETTIMEOFFSET
  579. select NEED_MACH_MEMORY_H
  580. help
  581. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  582. System-on-Chip devices.
  583. config ARCH_W90X900
  584. bool "Nuvoton W90X900 CPU"
  585. select CPU_ARM926T
  586. select ARCH_REQUIRE_GPIOLIB
  587. select CLKDEV_LOOKUP
  588. select CLKSRC_MMIO
  589. select GENERIC_CLOCKEVENTS
  590. help
  591. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  592. At present, the w90x900 has been renamed nuc900, regarding
  593. the ARM series product line, you can login the following
  594. link address to know more.
  595. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  596. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  597. config ARCH_TEGRA
  598. bool "NVIDIA Tegra"
  599. select CLKDEV_LOOKUP
  600. select CLKSRC_MMIO
  601. select GENERIC_CLOCKEVENTS
  602. select GENERIC_GPIO
  603. select HAVE_CLK
  604. select HAVE_SMP
  605. select MIGHT_HAVE_CACHE_L2X0
  606. select NEED_MACH_IO_H if PCI
  607. select ARCH_HAS_CPUFREQ
  608. select USE_OF
  609. help
  610. This enables support for NVIDIA Tegra based systems (Tegra APX,
  611. Tegra 6xx and Tegra 2 series).
  612. config ARCH_PICOXCELL
  613. bool "Picochip picoXcell"
  614. select ARCH_REQUIRE_GPIOLIB
  615. select ARM_PATCH_PHYS_VIRT
  616. select ARM_VIC
  617. select CPU_V6K
  618. select DW_APB_TIMER
  619. select DW_APB_TIMER_OF
  620. select GENERIC_CLOCKEVENTS
  621. select GENERIC_GPIO
  622. select HAVE_TCM
  623. select NO_IOPORT
  624. select SPARSE_IRQ
  625. select USE_OF
  626. help
  627. This enables support for systems based on the Picochip picoXcell
  628. family of Femtocell devices. The picoxcell support requires device tree
  629. for all boards.
  630. config ARCH_PNX4008
  631. bool "Philips Nexperia PNX4008 Mobile"
  632. select CPU_ARM926T
  633. select CLKDEV_LOOKUP
  634. select ARCH_USES_GETTIMEOFFSET
  635. help
  636. This enables support for Philips PNX4008 mobile platform.
  637. config ARCH_PXA
  638. bool "PXA2xx/PXA3xx-based"
  639. depends on MMU
  640. select ARCH_MTD_XIP
  641. select ARCH_HAS_CPUFREQ
  642. select CLKDEV_LOOKUP
  643. select CLKSRC_MMIO
  644. select ARCH_REQUIRE_GPIOLIB
  645. select GENERIC_CLOCKEVENTS
  646. select GPIO_PXA
  647. select PLAT_PXA
  648. select SPARSE_IRQ
  649. select AUTO_ZRELADDR
  650. select MULTI_IRQ_HANDLER
  651. select ARM_CPU_SUSPEND if PM
  652. select HAVE_IDE
  653. help
  654. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  655. config ARCH_MSM
  656. bool "Qualcomm MSM"
  657. select HAVE_CLK
  658. select GENERIC_CLOCKEVENTS
  659. select ARCH_REQUIRE_GPIOLIB
  660. select CLKDEV_LOOKUP
  661. help
  662. Support for Qualcomm MSM/QSD based systems. This runs on the
  663. apps processor of the MSM/QSD and depends on a shared memory
  664. interface to the modem processor which runs the baseband
  665. stack and controls some vital subsystems
  666. (clock and power control, etc).
  667. config ARCH_SHMOBILE
  668. bool "Renesas SH-Mobile / R-Mobile"
  669. select HAVE_CLK
  670. select CLKDEV_LOOKUP
  671. select HAVE_MACH_CLKDEV
  672. select HAVE_SMP
  673. select GENERIC_CLOCKEVENTS
  674. select MIGHT_HAVE_CACHE_L2X0
  675. select NO_IOPORT
  676. select SPARSE_IRQ
  677. select MULTI_IRQ_HANDLER
  678. select PM_GENERIC_DOMAINS if PM
  679. select NEED_MACH_MEMORY_H
  680. help
  681. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  682. config ARCH_RPC
  683. bool "RiscPC"
  684. select ARCH_ACORN
  685. select FIQ
  686. select ARCH_MAY_HAVE_PC_FDC
  687. select HAVE_PATA_PLATFORM
  688. select ISA_DMA_API
  689. select NO_IOPORT
  690. select ARCH_SPARSEMEM_ENABLE
  691. select ARCH_USES_GETTIMEOFFSET
  692. select HAVE_IDE
  693. select NEED_MACH_IO_H
  694. select NEED_MACH_MEMORY_H
  695. help
  696. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  697. CD-ROM interface, serial and parallel port, and the floppy drive.
  698. config ARCH_SA1100
  699. bool "SA1100-based"
  700. select CLKSRC_MMIO
  701. select CPU_SA1100
  702. select ISA
  703. select ARCH_SPARSEMEM_ENABLE
  704. select ARCH_MTD_XIP
  705. select ARCH_HAS_CPUFREQ
  706. select CPU_FREQ
  707. select GENERIC_CLOCKEVENTS
  708. select CLKDEV_LOOKUP
  709. select ARCH_REQUIRE_GPIOLIB
  710. select HAVE_IDE
  711. select NEED_MACH_MEMORY_H
  712. select SPARSE_IRQ
  713. help
  714. Support for StrongARM 11x0 based boards.
  715. config ARCH_S3C24XX
  716. bool "Samsung S3C24XX SoCs"
  717. select GENERIC_GPIO
  718. select ARCH_HAS_CPUFREQ
  719. select HAVE_CLK
  720. select CLKDEV_LOOKUP
  721. select ARCH_USES_GETTIMEOFFSET
  722. select HAVE_S3C2410_I2C if I2C
  723. select HAVE_S3C_RTC if RTC_CLASS
  724. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  725. select NEED_MACH_IO_H
  726. help
  727. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  728. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  729. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  730. Samsung SMDK2410 development board (and derivatives).
  731. config ARCH_S3C64XX
  732. bool "Samsung S3C64XX"
  733. select PLAT_SAMSUNG
  734. select CPU_V6
  735. select ARM_VIC
  736. select HAVE_CLK
  737. select HAVE_TCM
  738. select CLKDEV_LOOKUP
  739. select NO_IOPORT
  740. select ARCH_USES_GETTIMEOFFSET
  741. select ARCH_HAS_CPUFREQ
  742. select ARCH_REQUIRE_GPIOLIB
  743. select SAMSUNG_CLKSRC
  744. select SAMSUNG_IRQ_VIC_TIMER
  745. select S3C_GPIO_TRACK
  746. select S3C_DEV_NAND
  747. select USB_ARCH_HAS_OHCI
  748. select SAMSUNG_GPIOLIB_4BIT
  749. select HAVE_S3C2410_I2C if I2C
  750. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  751. help
  752. Samsung S3C64XX series based systems
  753. config ARCH_S5P64X0
  754. bool "Samsung S5P6440 S5P6450"
  755. select CPU_V6
  756. select GENERIC_GPIO
  757. select HAVE_CLK
  758. select CLKDEV_LOOKUP
  759. select CLKSRC_MMIO
  760. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  761. select GENERIC_CLOCKEVENTS
  762. select HAVE_S3C2410_I2C if I2C
  763. select HAVE_S3C_RTC if RTC_CLASS
  764. help
  765. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  766. SMDK6450.
  767. config ARCH_S5PC100
  768. bool "Samsung S5PC100"
  769. select GENERIC_GPIO
  770. select HAVE_CLK
  771. select CLKDEV_LOOKUP
  772. select CPU_V7
  773. select ARCH_USES_GETTIMEOFFSET
  774. select HAVE_S3C2410_I2C if I2C
  775. select HAVE_S3C_RTC if RTC_CLASS
  776. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  777. help
  778. Samsung S5PC100 series based systems
  779. config ARCH_S5PV210
  780. bool "Samsung S5PV210/S5PC110"
  781. select CPU_V7
  782. select ARCH_SPARSEMEM_ENABLE
  783. select ARCH_HAS_HOLES_MEMORYMODEL
  784. select GENERIC_GPIO
  785. select HAVE_CLK
  786. select CLKDEV_LOOKUP
  787. select CLKSRC_MMIO
  788. select ARCH_HAS_CPUFREQ
  789. select GENERIC_CLOCKEVENTS
  790. select HAVE_S3C2410_I2C if I2C
  791. select HAVE_S3C_RTC if RTC_CLASS
  792. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  793. select NEED_MACH_MEMORY_H
  794. help
  795. Samsung S5PV210/S5PC110 series based systems
  796. config ARCH_EXYNOS
  797. bool "SAMSUNG EXYNOS"
  798. select CPU_V7
  799. select ARCH_SPARSEMEM_ENABLE
  800. select ARCH_HAS_HOLES_MEMORYMODEL
  801. select GENERIC_GPIO
  802. select HAVE_CLK
  803. select CLKDEV_LOOKUP
  804. select ARCH_HAS_CPUFREQ
  805. select GENERIC_CLOCKEVENTS
  806. select HAVE_S3C_RTC if RTC_CLASS
  807. select HAVE_S3C2410_I2C if I2C
  808. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  809. select NEED_MACH_MEMORY_H
  810. help
  811. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  812. config ARCH_SHARK
  813. bool "Shark"
  814. select CPU_SA110
  815. select ISA
  816. select ISA_DMA
  817. select ZONE_DMA
  818. select PCI
  819. select ARCH_USES_GETTIMEOFFSET
  820. select NEED_MACH_MEMORY_H
  821. select NEED_MACH_IO_H
  822. help
  823. Support for the StrongARM based Digital DNARD machine, also known
  824. as "Shark" (<http://www.shark-linux.de/shark.html>).
  825. config ARCH_U300
  826. bool "ST-Ericsson U300 Series"
  827. depends on MMU
  828. select CLKSRC_MMIO
  829. select CPU_ARM926T
  830. select HAVE_TCM
  831. select ARM_AMBA
  832. select ARM_PATCH_PHYS_VIRT
  833. select ARM_VIC
  834. select GENERIC_CLOCKEVENTS
  835. select CLKDEV_LOOKUP
  836. select COMMON_CLK
  837. select GENERIC_GPIO
  838. select ARCH_REQUIRE_GPIOLIB
  839. help
  840. Support for ST-Ericsson U300 series mobile platforms.
  841. config ARCH_U8500
  842. bool "ST-Ericsson U8500 Series"
  843. depends on MMU
  844. select CPU_V7
  845. select ARM_AMBA
  846. select GENERIC_CLOCKEVENTS
  847. select CLKDEV_LOOKUP
  848. select ARCH_REQUIRE_GPIOLIB
  849. select ARCH_HAS_CPUFREQ
  850. select HAVE_SMP
  851. select MIGHT_HAVE_CACHE_L2X0
  852. help
  853. Support for ST-Ericsson's Ux500 architecture
  854. config ARCH_NOMADIK
  855. bool "STMicroelectronics Nomadik"
  856. select ARM_AMBA
  857. select ARM_VIC
  858. select CPU_ARM926T
  859. select COMMON_CLK
  860. select GENERIC_CLOCKEVENTS
  861. select PINCTRL
  862. select MIGHT_HAVE_CACHE_L2X0
  863. select ARCH_REQUIRE_GPIOLIB
  864. help
  865. Support for the Nomadik platform by ST-Ericsson
  866. config ARCH_DAVINCI
  867. bool "TI DaVinci"
  868. select GENERIC_CLOCKEVENTS
  869. select ARCH_REQUIRE_GPIOLIB
  870. select ZONE_DMA
  871. select HAVE_IDE
  872. select CLKDEV_LOOKUP
  873. select GENERIC_ALLOCATOR
  874. select GENERIC_IRQ_CHIP
  875. select ARCH_HAS_HOLES_MEMORYMODEL
  876. help
  877. Support for TI's DaVinci platform.
  878. config ARCH_OMAP
  879. bool "TI OMAP"
  880. depends on MMU
  881. select HAVE_CLK
  882. select ARCH_REQUIRE_GPIOLIB
  883. select ARCH_HAS_CPUFREQ
  884. select CLKSRC_MMIO
  885. select GENERIC_CLOCKEVENTS
  886. select ARCH_HAS_HOLES_MEMORYMODEL
  887. help
  888. Support for TI's OMAP platform (OMAP1/2/3/4).
  889. config PLAT_SPEAR
  890. bool "ST SPEAr"
  891. select ARM_AMBA
  892. select ARCH_REQUIRE_GPIOLIB
  893. select CLKDEV_LOOKUP
  894. select COMMON_CLK
  895. select CLKSRC_MMIO
  896. select GENERIC_CLOCKEVENTS
  897. select HAVE_CLK
  898. help
  899. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  900. config ARCH_VT8500
  901. bool "VIA/WonderMedia 85xx"
  902. select CPU_ARM926T
  903. select GENERIC_GPIO
  904. select ARCH_HAS_CPUFREQ
  905. select GENERIC_CLOCKEVENTS
  906. select ARCH_REQUIRE_GPIOLIB
  907. help
  908. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  909. config ARCH_ZYNQ
  910. bool "Xilinx Zynq ARM Cortex A9 Platform"
  911. select CPU_V7
  912. select GENERIC_CLOCKEVENTS
  913. select CLKDEV_LOOKUP
  914. select ARM_GIC
  915. select ARM_AMBA
  916. select ICST
  917. select MIGHT_HAVE_CACHE_L2X0
  918. select USE_OF
  919. help
  920. Support for Xilinx Zynq ARM Cortex A9 Platform
  921. endchoice
  922. #
  923. # This is sorted alphabetically by mach-* pathname. However, plat-*
  924. # Kconfigs may be included either alphabetically (according to the
  925. # plat- suffix) or along side the corresponding mach-* source.
  926. #
  927. source "arch/arm/mach-mvebu/Kconfig"
  928. source "arch/arm/mach-at91/Kconfig"
  929. source "arch/arm/mach-bcmring/Kconfig"
  930. source "arch/arm/mach-clps711x/Kconfig"
  931. source "arch/arm/mach-cns3xxx/Kconfig"
  932. source "arch/arm/mach-davinci/Kconfig"
  933. source "arch/arm/mach-dove/Kconfig"
  934. source "arch/arm/mach-ep93xx/Kconfig"
  935. source "arch/arm/mach-footbridge/Kconfig"
  936. source "arch/arm/mach-gemini/Kconfig"
  937. source "arch/arm/mach-h720x/Kconfig"
  938. source "arch/arm/mach-integrator/Kconfig"
  939. source "arch/arm/mach-iop32x/Kconfig"
  940. source "arch/arm/mach-iop33x/Kconfig"
  941. source "arch/arm/mach-iop13xx/Kconfig"
  942. source "arch/arm/mach-ixp4xx/Kconfig"
  943. source "arch/arm/mach-kirkwood/Kconfig"
  944. source "arch/arm/mach-ks8695/Kconfig"
  945. source "arch/arm/mach-msm/Kconfig"
  946. source "arch/arm/mach-mv78xx0/Kconfig"
  947. source "arch/arm/plat-mxc/Kconfig"
  948. source "arch/arm/mach-mxs/Kconfig"
  949. source "arch/arm/mach-netx/Kconfig"
  950. source "arch/arm/mach-nomadik/Kconfig"
  951. source "arch/arm/plat-nomadik/Kconfig"
  952. source "arch/arm/plat-omap/Kconfig"
  953. source "arch/arm/mach-omap1/Kconfig"
  954. source "arch/arm/mach-omap2/Kconfig"
  955. source "arch/arm/mach-orion5x/Kconfig"
  956. source "arch/arm/mach-pxa/Kconfig"
  957. source "arch/arm/plat-pxa/Kconfig"
  958. source "arch/arm/mach-mmp/Kconfig"
  959. source "arch/arm/mach-realview/Kconfig"
  960. source "arch/arm/mach-sa1100/Kconfig"
  961. source "arch/arm/plat-samsung/Kconfig"
  962. source "arch/arm/plat-s3c24xx/Kconfig"
  963. source "arch/arm/plat-spear/Kconfig"
  964. source "arch/arm/mach-s3c24xx/Kconfig"
  965. if ARCH_S3C24XX
  966. source "arch/arm/mach-s3c2412/Kconfig"
  967. source "arch/arm/mach-s3c2440/Kconfig"
  968. endif
  969. if ARCH_S3C64XX
  970. source "arch/arm/mach-s3c64xx/Kconfig"
  971. endif
  972. source "arch/arm/mach-s5p64x0/Kconfig"
  973. source "arch/arm/mach-s5pc100/Kconfig"
  974. source "arch/arm/mach-s5pv210/Kconfig"
  975. source "arch/arm/mach-exynos/Kconfig"
  976. source "arch/arm/mach-shmobile/Kconfig"
  977. source "arch/arm/mach-tegra/Kconfig"
  978. source "arch/arm/mach-u300/Kconfig"
  979. source "arch/arm/mach-ux500/Kconfig"
  980. source "arch/arm/mach-versatile/Kconfig"
  981. source "arch/arm/mach-vexpress/Kconfig"
  982. source "arch/arm/plat-versatile/Kconfig"
  983. source "arch/arm/mach-vt8500/Kconfig"
  984. source "arch/arm/mach-w90x900/Kconfig"
  985. # Definitions to make life easier
  986. config ARCH_ACORN
  987. bool
  988. config PLAT_IOP
  989. bool
  990. select GENERIC_CLOCKEVENTS
  991. config PLAT_ORION
  992. bool
  993. select CLKSRC_MMIO
  994. select GENERIC_IRQ_CHIP
  995. select IRQ_DOMAIN
  996. select COMMON_CLK
  997. config PLAT_ORION_LEGACY
  998. bool
  999. select PLAT_ORION
  1000. config PLAT_PXA
  1001. bool
  1002. config PLAT_VERSATILE
  1003. bool
  1004. config ARM_TIMER_SP804
  1005. bool
  1006. select CLKSRC_MMIO
  1007. select HAVE_SCHED_CLOCK
  1008. source arch/arm/mm/Kconfig
  1009. config ARM_NR_BANKS
  1010. int
  1011. default 16 if ARCH_EP93XX
  1012. default 8
  1013. config IWMMXT
  1014. bool "Enable iWMMXt support"
  1015. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  1016. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  1017. help
  1018. Enable support for iWMMXt context switching at run time if
  1019. running on a CPU that supports it.
  1020. config XSCALE_PMU
  1021. bool
  1022. depends on CPU_XSCALE
  1023. default y
  1024. config CPU_HAS_PMU
  1025. depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
  1026. (!ARCH_OMAP3 || OMAP3_EMU)
  1027. default y
  1028. bool
  1029. config MULTI_IRQ_HANDLER
  1030. bool
  1031. help
  1032. Allow each machine to specify it's own IRQ handler at run time.
  1033. if !MMU
  1034. source "arch/arm/Kconfig-nommu"
  1035. endif
  1036. config ARM_ERRATA_326103
  1037. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  1038. depends on CPU_V6
  1039. help
  1040. Executing a SWP instruction to read-only memory does not set bit 11
  1041. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  1042. treat the access as a read, preventing a COW from occurring and
  1043. causing the faulting task to livelock.
  1044. config ARM_ERRATA_411920
  1045. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  1046. depends on CPU_V6 || CPU_V6K
  1047. help
  1048. Invalidation of the Instruction Cache operation can
  1049. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1050. It does not affect the MPCore. This option enables the ARM Ltd.
  1051. recommended workaround.
  1052. config ARM_ERRATA_430973
  1053. bool "ARM errata: Stale prediction on replaced interworking branch"
  1054. depends on CPU_V7
  1055. help
  1056. This option enables the workaround for the 430973 Cortex-A8
  1057. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1058. interworking branch is replaced with another code sequence at the
  1059. same virtual address, whether due to self-modifying code or virtual
  1060. to physical address re-mapping, Cortex-A8 does not recover from the
  1061. stale interworking branch prediction. This results in Cortex-A8
  1062. executing the new code sequence in the incorrect ARM or Thumb state.
  1063. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1064. and also flushes the branch target cache at every context switch.
  1065. Note that setting specific bits in the ACTLR register may not be
  1066. available in non-secure mode.
  1067. config ARM_ERRATA_458693
  1068. bool "ARM errata: Processor deadlock when a false hazard is created"
  1069. depends on CPU_V7
  1070. help
  1071. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1072. erratum. For very specific sequences of memory operations, it is
  1073. possible for a hazard condition intended for a cache line to instead
  1074. be incorrectly associated with a different cache line. This false
  1075. hazard might then cause a processor deadlock. The workaround enables
  1076. the L1 caching of the NEON accesses and disables the PLD instruction
  1077. in the ACTLR register. Note that setting specific bits in the ACTLR
  1078. register may not be available in non-secure mode.
  1079. config ARM_ERRATA_460075
  1080. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1081. depends on CPU_V7
  1082. help
  1083. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1084. erratum. Any asynchronous access to the L2 cache may encounter a
  1085. situation in which recent store transactions to the L2 cache are lost
  1086. and overwritten with stale memory contents from external memory. The
  1087. workaround disables the write-allocate mode for the L2 cache via the
  1088. ACTLR register. Note that setting specific bits in the ACTLR register
  1089. may not be available in non-secure mode.
  1090. config ARM_ERRATA_742230
  1091. bool "ARM errata: DMB operation may be faulty"
  1092. depends on CPU_V7 && SMP
  1093. help
  1094. This option enables the workaround for the 742230 Cortex-A9
  1095. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1096. between two write operations may not ensure the correct visibility
  1097. ordering of the two writes. This workaround sets a specific bit in
  1098. the diagnostic register of the Cortex-A9 which causes the DMB
  1099. instruction to behave as a DSB, ensuring the correct behaviour of
  1100. the two writes.
  1101. config ARM_ERRATA_742231
  1102. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1103. depends on CPU_V7 && SMP
  1104. help
  1105. This option enables the workaround for the 742231 Cortex-A9
  1106. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1107. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1108. accessing some data located in the same cache line, may get corrupted
  1109. data due to bad handling of the address hazard when the line gets
  1110. replaced from one of the CPUs at the same time as another CPU is
  1111. accessing it. This workaround sets specific bits in the diagnostic
  1112. register of the Cortex-A9 which reduces the linefill issuing
  1113. capabilities of the processor.
  1114. config PL310_ERRATA_588369
  1115. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1116. depends on CACHE_L2X0
  1117. help
  1118. The PL310 L2 cache controller implements three types of Clean &
  1119. Invalidate maintenance operations: by Physical Address
  1120. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1121. They are architecturally defined to behave as the execution of a
  1122. clean operation followed immediately by an invalidate operation,
  1123. both performing to the same memory location. This functionality
  1124. is not correctly implemented in PL310 as clean lines are not
  1125. invalidated as a result of these operations.
  1126. config ARM_ERRATA_720789
  1127. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1128. depends on CPU_V7
  1129. help
  1130. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1131. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1132. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1133. As a consequence of this erratum, some TLB entries which should be
  1134. invalidated are not, resulting in an incoherency in the system page
  1135. tables. The workaround changes the TLB flushing routines to invalidate
  1136. entries regardless of the ASID.
  1137. config PL310_ERRATA_727915
  1138. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1139. depends on CACHE_L2X0
  1140. help
  1141. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1142. operation (offset 0x7FC). This operation runs in background so that
  1143. PL310 can handle normal accesses while it is in progress. Under very
  1144. rare circumstances, due to this erratum, write data can be lost when
  1145. PL310 treats a cacheable write transaction during a Clean &
  1146. Invalidate by Way operation.
  1147. config ARM_ERRATA_743622
  1148. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1149. depends on CPU_V7
  1150. help
  1151. This option enables the workaround for the 743622 Cortex-A9
  1152. (r2p*) erratum. Under very rare conditions, a faulty
  1153. optimisation in the Cortex-A9 Store Buffer may lead to data
  1154. corruption. This workaround sets a specific bit in the diagnostic
  1155. register of the Cortex-A9 which disables the Store Buffer
  1156. optimisation, preventing the defect from occurring. This has no
  1157. visible impact on the overall performance or power consumption of the
  1158. processor.
  1159. config ARM_ERRATA_751472
  1160. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1161. depends on CPU_V7
  1162. help
  1163. This option enables the workaround for the 751472 Cortex-A9 (prior
  1164. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1165. completion of a following broadcasted operation if the second
  1166. operation is received by a CPU before the ICIALLUIS has completed,
  1167. potentially leading to corrupted entries in the cache or TLB.
  1168. config PL310_ERRATA_753970
  1169. bool "PL310 errata: cache sync operation may be faulty"
  1170. depends on CACHE_PL310
  1171. help
  1172. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1173. Under some condition the effect of cache sync operation on
  1174. the store buffer still remains when the operation completes.
  1175. This means that the store buffer is always asked to drain and
  1176. this prevents it from merging any further writes. The workaround
  1177. is to replace the normal offset of cache sync operation (0x730)
  1178. by another offset targeting an unmapped PL310 register 0x740.
  1179. This has the same effect as the cache sync operation: store buffer
  1180. drain and waiting for all buffers empty.
  1181. config ARM_ERRATA_754322
  1182. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1183. depends on CPU_V7
  1184. help
  1185. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1186. r3p*) erratum. A speculative memory access may cause a page table walk
  1187. which starts prior to an ASID switch but completes afterwards. This
  1188. can populate the micro-TLB with a stale entry which may be hit with
  1189. the new ASID. This workaround places two dsb instructions in the mm
  1190. switching code so that no page table walks can cross the ASID switch.
  1191. config ARM_ERRATA_754327
  1192. bool "ARM errata: no automatic Store Buffer drain"
  1193. depends on CPU_V7 && SMP
  1194. help
  1195. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1196. r2p0) erratum. The Store Buffer does not have any automatic draining
  1197. mechanism and therefore a livelock may occur if an external agent
  1198. continuously polls a memory location waiting to observe an update.
  1199. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1200. written polling loops from denying visibility of updates to memory.
  1201. config ARM_ERRATA_364296
  1202. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1203. depends on CPU_V6 && !SMP
  1204. help
  1205. This options enables the workaround for the 364296 ARM1136
  1206. r0p2 erratum (possible cache data corruption with
  1207. hit-under-miss enabled). It sets the undocumented bit 31 in
  1208. the auxiliary control register and the FI bit in the control
  1209. register, thus disabling hit-under-miss without putting the
  1210. processor into full low interrupt latency mode. ARM11MPCore
  1211. is not affected.
  1212. config ARM_ERRATA_764369
  1213. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1214. depends on CPU_V7 && SMP
  1215. help
  1216. This option enables the workaround for erratum 764369
  1217. affecting Cortex-A9 MPCore with two or more processors (all
  1218. current revisions). Under certain timing circumstances, a data
  1219. cache line maintenance operation by MVA targeting an Inner
  1220. Shareable memory region may fail to proceed up to either the
  1221. Point of Coherency or to the Point of Unification of the
  1222. system. This workaround adds a DSB instruction before the
  1223. relevant cache maintenance functions and sets a specific bit
  1224. in the diagnostic control register of the SCU.
  1225. config PL310_ERRATA_769419
  1226. bool "PL310 errata: no automatic Store Buffer drain"
  1227. depends on CACHE_L2X0
  1228. help
  1229. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1230. not automatically drain. This can cause normal, non-cacheable
  1231. writes to be retained when the memory system is idle, leading
  1232. to suboptimal I/O performance for drivers using coherent DMA.
  1233. This option adds a write barrier to the cpu_idle loop so that,
  1234. on systems with an outer cache, the store buffer is drained
  1235. explicitly.
  1236. endmenu
  1237. source "arch/arm/common/Kconfig"
  1238. menu "Bus support"
  1239. config ARM_AMBA
  1240. bool
  1241. config ISA
  1242. bool
  1243. help
  1244. Find out whether you have ISA slots on your motherboard. ISA is the
  1245. name of a bus system, i.e. the way the CPU talks to the other stuff
  1246. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1247. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1248. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1249. # Select ISA DMA controller support
  1250. config ISA_DMA
  1251. bool
  1252. select ISA_DMA_API
  1253. # Select ISA DMA interface
  1254. config ISA_DMA_API
  1255. bool
  1256. config PCI
  1257. bool "PCI support" if MIGHT_HAVE_PCI
  1258. help
  1259. Find out whether you have a PCI motherboard. PCI is the name of a
  1260. bus system, i.e. the way the CPU talks to the other stuff inside
  1261. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1262. VESA. If you have PCI, say Y, otherwise N.
  1263. config PCI_DOMAINS
  1264. bool
  1265. depends on PCI
  1266. config PCI_NANOENGINE
  1267. bool "BSE nanoEngine PCI support"
  1268. depends on SA1100_NANOENGINE
  1269. help
  1270. Enable PCI on the BSE nanoEngine board.
  1271. config PCI_SYSCALL
  1272. def_bool PCI
  1273. # Select the host bridge type
  1274. config PCI_HOST_VIA82C505
  1275. bool
  1276. depends on PCI && ARCH_SHARK
  1277. default y
  1278. config PCI_HOST_ITE8152
  1279. bool
  1280. depends on PCI && MACH_ARMCORE
  1281. default y
  1282. select DMABOUNCE
  1283. source "drivers/pci/Kconfig"
  1284. source "drivers/pcmcia/Kconfig"
  1285. endmenu
  1286. menu "Kernel Features"
  1287. config HAVE_SMP
  1288. bool
  1289. help
  1290. This option should be selected by machines which have an SMP-
  1291. capable CPU.
  1292. The only effect of this option is to make the SMP-related
  1293. options available to the user for configuration.
  1294. config SMP
  1295. bool "Symmetric Multi-Processing"
  1296. depends on CPU_V6K || CPU_V7
  1297. depends on GENERIC_CLOCKEVENTS
  1298. depends on HAVE_SMP
  1299. depends on MMU
  1300. select USE_GENERIC_SMP_HELPERS
  1301. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1302. help
  1303. This enables support for systems with more than one CPU. If you have
  1304. a system with only one CPU, like most personal computers, say N. If
  1305. you have a system with more than one CPU, say Y.
  1306. If you say N here, the kernel will run on single and multiprocessor
  1307. machines, but will use only one CPU of a multiprocessor machine. If
  1308. you say Y here, the kernel will run on many, but not all, single
  1309. processor machines. On a single processor machine, the kernel will
  1310. run faster if you say N here.
  1311. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1312. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1313. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1314. If you don't know what to do here, say N.
  1315. config SMP_ON_UP
  1316. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1317. depends on EXPERIMENTAL
  1318. depends on SMP && !XIP_KERNEL
  1319. default y
  1320. help
  1321. SMP kernels contain instructions which fail on non-SMP processors.
  1322. Enabling this option allows the kernel to modify itself to make
  1323. these instructions safe. Disabling it allows about 1K of space
  1324. savings.
  1325. If you don't know what to do here, say Y.
  1326. config ARM_CPU_TOPOLOGY
  1327. bool "Support cpu topology definition"
  1328. depends on SMP && CPU_V7
  1329. default y
  1330. help
  1331. Support ARM cpu topology definition. The MPIDR register defines
  1332. affinity between processors which is then used to describe the cpu
  1333. topology of an ARM System.
  1334. config SCHED_MC
  1335. bool "Multi-core scheduler support"
  1336. depends on ARM_CPU_TOPOLOGY
  1337. help
  1338. Multi-core scheduler support improves the CPU scheduler's decision
  1339. making when dealing with multi-core CPU chips at a cost of slightly
  1340. increased overhead in some places. If unsure say N here.
  1341. config SCHED_SMT
  1342. bool "SMT scheduler support"
  1343. depends on ARM_CPU_TOPOLOGY
  1344. help
  1345. Improves the CPU scheduler's decision making when dealing with
  1346. MultiThreading at a cost of slightly increased overhead in some
  1347. places. If unsure say N here.
  1348. config HAVE_ARM_SCU
  1349. bool
  1350. help
  1351. This option enables support for the ARM system coherency unit
  1352. config ARM_ARCH_TIMER
  1353. bool "Architected timer support"
  1354. depends on CPU_V7
  1355. help
  1356. This option enables support for the ARM architected timer
  1357. config HAVE_ARM_TWD
  1358. bool
  1359. depends on SMP
  1360. help
  1361. This options enables support for the ARM timer and watchdog unit
  1362. choice
  1363. prompt "Memory split"
  1364. default VMSPLIT_3G
  1365. help
  1366. Select the desired split between kernel and user memory.
  1367. If you are not absolutely sure what you are doing, leave this
  1368. option alone!
  1369. config VMSPLIT_3G
  1370. bool "3G/1G user/kernel split"
  1371. config VMSPLIT_2G
  1372. bool "2G/2G user/kernel split"
  1373. config VMSPLIT_1G
  1374. bool "1G/3G user/kernel split"
  1375. endchoice
  1376. config PAGE_OFFSET
  1377. hex
  1378. default 0x40000000 if VMSPLIT_1G
  1379. default 0x80000000 if VMSPLIT_2G
  1380. default 0xC0000000
  1381. config NR_CPUS
  1382. int "Maximum number of CPUs (2-32)"
  1383. range 2 32
  1384. depends on SMP
  1385. default "4"
  1386. config HOTPLUG_CPU
  1387. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1388. depends on SMP && HOTPLUG && EXPERIMENTAL
  1389. help
  1390. Say Y here to experiment with turning CPUs off and on. CPUs
  1391. can be controlled through /sys/devices/system/cpu.
  1392. config LOCAL_TIMERS
  1393. bool "Use local timer interrupts"
  1394. depends on SMP
  1395. default y
  1396. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1397. help
  1398. Enable support for local timers on SMP platforms, rather then the
  1399. legacy IPI broadcast method. Local timers allows the system
  1400. accounting to be spread across the timer interval, preventing a
  1401. "thundering herd" at every timer tick.
  1402. config ARCH_NR_GPIO
  1403. int
  1404. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1405. default 355 if ARCH_U8500
  1406. default 264 if MACH_H4700
  1407. default 512 if SOC_OMAP5
  1408. default 0
  1409. help
  1410. Maximum number of GPIOs in the system.
  1411. If unsure, leave the default value.
  1412. source kernel/Kconfig.preempt
  1413. config HZ
  1414. int
  1415. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1416. ARCH_S5PV210 || ARCH_EXYNOS4
  1417. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1418. default AT91_TIMER_HZ if ARCH_AT91
  1419. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1420. default 100
  1421. config THUMB2_KERNEL
  1422. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1423. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1424. select AEABI
  1425. select ARM_ASM_UNIFIED
  1426. select ARM_UNWIND
  1427. help
  1428. By enabling this option, the kernel will be compiled in
  1429. Thumb-2 mode. A compiler/assembler that understand the unified
  1430. ARM-Thumb syntax is needed.
  1431. If unsure, say N.
  1432. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1433. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1434. depends on THUMB2_KERNEL && MODULES
  1435. default y
  1436. help
  1437. Various binutils versions can resolve Thumb-2 branches to
  1438. locally-defined, preemptible global symbols as short-range "b.n"
  1439. branch instructions.
  1440. This is a problem, because there's no guarantee the final
  1441. destination of the symbol, or any candidate locations for a
  1442. trampoline, are within range of the branch. For this reason, the
  1443. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1444. relocation in modules at all, and it makes little sense to add
  1445. support.
  1446. The symptom is that the kernel fails with an "unsupported
  1447. relocation" error when loading some modules.
  1448. Until fixed tools are available, passing
  1449. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1450. code which hits this problem, at the cost of a bit of extra runtime
  1451. stack usage in some cases.
  1452. The problem is described in more detail at:
  1453. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1454. Only Thumb-2 kernels are affected.
  1455. Unless you are sure your tools don't have this problem, say Y.
  1456. config ARM_ASM_UNIFIED
  1457. bool
  1458. config AEABI
  1459. bool "Use the ARM EABI to compile the kernel"
  1460. help
  1461. This option allows for the kernel to be compiled using the latest
  1462. ARM ABI (aka EABI). This is only useful if you are using a user
  1463. space environment that is also compiled with EABI.
  1464. Since there are major incompatibilities between the legacy ABI and
  1465. EABI, especially with regard to structure member alignment, this
  1466. option also changes the kernel syscall calling convention to
  1467. disambiguate both ABIs and allow for backward compatibility support
  1468. (selected with CONFIG_OABI_COMPAT).
  1469. To use this you need GCC version 4.0.0 or later.
  1470. config OABI_COMPAT
  1471. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1472. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1473. default y
  1474. help
  1475. This option preserves the old syscall interface along with the
  1476. new (ARM EABI) one. It also provides a compatibility layer to
  1477. intercept syscalls that have structure arguments which layout
  1478. in memory differs between the legacy ABI and the new ARM EABI
  1479. (only for non "thumb" binaries). This option adds a tiny
  1480. overhead to all syscalls and produces a slightly larger kernel.
  1481. If you know you'll be using only pure EABI user space then you
  1482. can say N here. If this option is not selected and you attempt
  1483. to execute a legacy ABI binary then the result will be
  1484. UNPREDICTABLE (in fact it can be predicted that it won't work
  1485. at all). If in doubt say Y.
  1486. config ARCH_HAS_HOLES_MEMORYMODEL
  1487. bool
  1488. config ARCH_SPARSEMEM_ENABLE
  1489. bool
  1490. config ARCH_SPARSEMEM_DEFAULT
  1491. def_bool ARCH_SPARSEMEM_ENABLE
  1492. config ARCH_SELECT_MEMORY_MODEL
  1493. def_bool ARCH_SPARSEMEM_ENABLE
  1494. config HAVE_ARCH_PFN_VALID
  1495. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1496. config HIGHMEM
  1497. bool "High Memory Support"
  1498. depends on MMU
  1499. help
  1500. The address space of ARM processors is only 4 Gigabytes large
  1501. and it has to accommodate user address space, kernel address
  1502. space as well as some memory mapped IO. That means that, if you
  1503. have a large amount of physical memory and/or IO, not all of the
  1504. memory can be "permanently mapped" by the kernel. The physical
  1505. memory that is not permanently mapped is called "high memory".
  1506. Depending on the selected kernel/user memory split, minimum
  1507. vmalloc space and actual amount of RAM, you may not need this
  1508. option which should result in a slightly faster kernel.
  1509. If unsure, say n.
  1510. config HIGHPTE
  1511. bool "Allocate 2nd-level pagetables from highmem"
  1512. depends on HIGHMEM
  1513. config HW_PERF_EVENTS
  1514. bool "Enable hardware performance counter support for perf events"
  1515. depends on PERF_EVENTS && CPU_HAS_PMU
  1516. default y
  1517. help
  1518. Enable hardware performance counter support for perf events. If
  1519. disabled, perf events will use software events only.
  1520. source "mm/Kconfig"
  1521. config FORCE_MAX_ZONEORDER
  1522. int "Maximum zone order" if ARCH_SHMOBILE
  1523. range 11 64 if ARCH_SHMOBILE
  1524. default "9" if SA1111
  1525. default "11"
  1526. help
  1527. The kernel memory allocator divides physically contiguous memory
  1528. blocks into "zones", where each zone is a power of two number of
  1529. pages. This option selects the largest power of two that the kernel
  1530. keeps in the memory allocator. If you need to allocate very large
  1531. blocks of physically contiguous memory, then you may need to
  1532. increase this value.
  1533. This config option is actually maximum order plus one. For example,
  1534. a value of 11 means that the largest free memory block is 2^10 pages.
  1535. config LEDS
  1536. bool "Timer and CPU usage LEDs"
  1537. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1538. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1539. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1540. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1541. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1542. ARCH_AT91 || ARCH_DAVINCI || \
  1543. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1544. help
  1545. If you say Y here, the LEDs on your machine will be used
  1546. to provide useful information about your current system status.
  1547. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1548. be able to select which LEDs are active using the options below. If
  1549. you are compiling a kernel for the EBSA-110 or the LART however, the
  1550. red LED will simply flash regularly to indicate that the system is
  1551. still functional. It is safe to say Y here if you have a CATS
  1552. system, but the driver will do nothing.
  1553. config LEDS_TIMER
  1554. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1555. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1556. || MACH_OMAP_PERSEUS2
  1557. depends on LEDS
  1558. depends on !GENERIC_CLOCKEVENTS
  1559. default y if ARCH_EBSA110
  1560. help
  1561. If you say Y here, one of the system LEDs (the green one on the
  1562. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1563. will flash regularly to indicate that the system is still
  1564. operational. This is mainly useful to kernel hackers who are
  1565. debugging unstable kernels.
  1566. The LART uses the same LED for both Timer LED and CPU usage LED
  1567. functions. You may choose to use both, but the Timer LED function
  1568. will overrule the CPU usage LED.
  1569. config LEDS_CPU
  1570. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1571. !ARCH_OMAP) \
  1572. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1573. || MACH_OMAP_PERSEUS2
  1574. depends on LEDS
  1575. help
  1576. If you say Y here, the red LED will be used to give a good real
  1577. time indication of CPU usage, by lighting whenever the idle task
  1578. is not currently executing.
  1579. The LART uses the same LED for both Timer LED and CPU usage LED
  1580. functions. You may choose to use both, but the Timer LED function
  1581. will overrule the CPU usage LED.
  1582. config ALIGNMENT_TRAP
  1583. bool
  1584. depends on CPU_CP15_MMU
  1585. default y if !ARCH_EBSA110
  1586. select HAVE_PROC_CPU if PROC_FS
  1587. help
  1588. ARM processors cannot fetch/store information which is not
  1589. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1590. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1591. fetch/store instructions will be emulated in software if you say
  1592. here, which has a severe performance impact. This is necessary for
  1593. correct operation of some network protocols. With an IP-only
  1594. configuration it is safe to say N, otherwise say Y.
  1595. config UACCESS_WITH_MEMCPY
  1596. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1597. depends on MMU && EXPERIMENTAL
  1598. default y if CPU_FEROCEON
  1599. help
  1600. Implement faster copy_to_user and clear_user methods for CPU
  1601. cores where a 8-word STM instruction give significantly higher
  1602. memory write throughput than a sequence of individual 32bit stores.
  1603. A possible side effect is a slight increase in scheduling latency
  1604. between threads sharing the same address space if they invoke
  1605. such copy operations with large buffers.
  1606. However, if the CPU data cache is using a write-allocate mode,
  1607. this option is unlikely to provide any performance gain.
  1608. config SECCOMP
  1609. bool
  1610. prompt "Enable seccomp to safely compute untrusted bytecode"
  1611. ---help---
  1612. This kernel feature is useful for number crunching applications
  1613. that may need to compute untrusted bytecode during their
  1614. execution. By using pipes or other transports made available to
  1615. the process as file descriptors supporting the read/write
  1616. syscalls, it's possible to isolate those applications in
  1617. their own address space using seccomp. Once seccomp is
  1618. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1619. and the task is only allowed to execute a few safe syscalls
  1620. defined by each seccomp mode.
  1621. config CC_STACKPROTECTOR
  1622. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1623. depends on EXPERIMENTAL
  1624. help
  1625. This option turns on the -fstack-protector GCC feature. This
  1626. feature puts, at the beginning of functions, a canary value on
  1627. the stack just before the return address, and validates
  1628. the value just before actually returning. Stack based buffer
  1629. overflows (that need to overwrite this return address) now also
  1630. overwrite the canary, which gets detected and the attack is then
  1631. neutralized via a kernel panic.
  1632. This feature requires gcc version 4.2 or above.
  1633. config DEPRECATED_PARAM_STRUCT
  1634. bool "Provide old way to pass kernel parameters"
  1635. help
  1636. This was deprecated in 2001 and announced to live on for 5 years.
  1637. Some old boot loaders still use this way.
  1638. endmenu
  1639. menu "Boot options"
  1640. config USE_OF
  1641. bool "Flattened Device Tree support"
  1642. select OF
  1643. select OF_EARLY_FLATTREE
  1644. select IRQ_DOMAIN
  1645. help
  1646. Include support for flattened device tree machine descriptions.
  1647. # Compressed boot loader in ROM. Yes, we really want to ask about
  1648. # TEXT and BSS so we preserve their values in the config files.
  1649. config ZBOOT_ROM_TEXT
  1650. hex "Compressed ROM boot loader base address"
  1651. default "0"
  1652. help
  1653. The physical address at which the ROM-able zImage is to be
  1654. placed in the target. Platforms which normally make use of
  1655. ROM-able zImage formats normally set this to a suitable
  1656. value in their defconfig file.
  1657. If ZBOOT_ROM is not enabled, this has no effect.
  1658. config ZBOOT_ROM_BSS
  1659. hex "Compressed ROM boot loader BSS address"
  1660. default "0"
  1661. help
  1662. The base address of an area of read/write memory in the target
  1663. for the ROM-able zImage which must be available while the
  1664. decompressor is running. It must be large enough to hold the
  1665. entire decompressed kernel plus an additional 128 KiB.
  1666. Platforms which normally make use of ROM-able zImage formats
  1667. normally set this to a suitable value in their defconfig file.
  1668. If ZBOOT_ROM is not enabled, this has no effect.
  1669. config ZBOOT_ROM
  1670. bool "Compressed boot loader in ROM/flash"
  1671. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1672. help
  1673. Say Y here if you intend to execute your compressed kernel image
  1674. (zImage) directly from ROM or flash. If unsure, say N.
  1675. choice
  1676. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1677. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1678. default ZBOOT_ROM_NONE
  1679. help
  1680. Include experimental SD/MMC loading code in the ROM-able zImage.
  1681. With this enabled it is possible to write the ROM-able zImage
  1682. kernel image to an MMC or SD card and boot the kernel straight
  1683. from the reset vector. At reset the processor Mask ROM will load
  1684. the first part of the ROM-able zImage which in turn loads the
  1685. rest the kernel image to RAM.
  1686. config ZBOOT_ROM_NONE
  1687. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1688. help
  1689. Do not load image from SD or MMC
  1690. config ZBOOT_ROM_MMCIF
  1691. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1692. help
  1693. Load image from MMCIF hardware block.
  1694. config ZBOOT_ROM_SH_MOBILE_SDHI
  1695. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1696. help
  1697. Load image from SDHI hardware block
  1698. endchoice
  1699. config ARM_APPENDED_DTB
  1700. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1701. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1702. help
  1703. With this option, the boot code will look for a device tree binary
  1704. (DTB) appended to zImage
  1705. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1706. This is meant as a backward compatibility convenience for those
  1707. systems with a bootloader that can't be upgraded to accommodate
  1708. the documented boot protocol using a device tree.
  1709. Beware that there is very little in terms of protection against
  1710. this option being confused by leftover garbage in memory that might
  1711. look like a DTB header after a reboot if no actual DTB is appended
  1712. to zImage. Do not leave this option active in a production kernel
  1713. if you don't intend to always append a DTB. Proper passing of the
  1714. location into r2 of a bootloader provided DTB is always preferable
  1715. to this option.
  1716. config ARM_ATAG_DTB_COMPAT
  1717. bool "Supplement the appended DTB with traditional ATAG information"
  1718. depends on ARM_APPENDED_DTB
  1719. help
  1720. Some old bootloaders can't be updated to a DTB capable one, yet
  1721. they provide ATAGs with memory configuration, the ramdisk address,
  1722. the kernel cmdline string, etc. Such information is dynamically
  1723. provided by the bootloader and can't always be stored in a static
  1724. DTB. To allow a device tree enabled kernel to be used with such
  1725. bootloaders, this option allows zImage to extract the information
  1726. from the ATAG list and store it at run time into the appended DTB.
  1727. choice
  1728. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1729. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1730. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1731. bool "Use bootloader kernel arguments if available"
  1732. help
  1733. Uses the command-line options passed by the boot loader instead of
  1734. the device tree bootargs property. If the boot loader doesn't provide
  1735. any, the device tree bootargs property will be used.
  1736. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1737. bool "Extend with bootloader kernel arguments"
  1738. help
  1739. The command-line arguments provided by the boot loader will be
  1740. appended to the the device tree bootargs property.
  1741. endchoice
  1742. config CMDLINE
  1743. string "Default kernel command string"
  1744. default ""
  1745. help
  1746. On some architectures (EBSA110 and CATS), there is currently no way
  1747. for the boot loader to pass arguments to the kernel. For these
  1748. architectures, you should supply some command-line options at build
  1749. time by entering them here. As a minimum, you should specify the
  1750. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1751. choice
  1752. prompt "Kernel command line type" if CMDLINE != ""
  1753. default CMDLINE_FROM_BOOTLOADER
  1754. config CMDLINE_FROM_BOOTLOADER
  1755. bool "Use bootloader kernel arguments if available"
  1756. help
  1757. Uses the command-line options passed by the boot loader. If
  1758. the boot loader doesn't provide any, the default kernel command
  1759. string provided in CMDLINE will be used.
  1760. config CMDLINE_EXTEND
  1761. bool "Extend bootloader kernel arguments"
  1762. help
  1763. The command-line arguments provided by the boot loader will be
  1764. appended to the default kernel command string.
  1765. config CMDLINE_FORCE
  1766. bool "Always use the default kernel command string"
  1767. help
  1768. Always use the default kernel command string, even if the boot
  1769. loader passes other arguments to the kernel.
  1770. This is useful if you cannot or don't want to change the
  1771. command-line options your boot loader passes to the kernel.
  1772. endchoice
  1773. config XIP_KERNEL
  1774. bool "Kernel Execute-In-Place from ROM"
  1775. depends on !ZBOOT_ROM && !ARM_LPAE
  1776. help
  1777. Execute-In-Place allows the kernel to run from non-volatile storage
  1778. directly addressable by the CPU, such as NOR flash. This saves RAM
  1779. space since the text section of the kernel is not loaded from flash
  1780. to RAM. Read-write sections, such as the data section and stack,
  1781. are still copied to RAM. The XIP kernel is not compressed since
  1782. it has to run directly from flash, so it will take more space to
  1783. store it. The flash address used to link the kernel object files,
  1784. and for storing it, is configuration dependent. Therefore, if you
  1785. say Y here, you must know the proper physical address where to
  1786. store the kernel image depending on your own flash memory usage.
  1787. Also note that the make target becomes "make xipImage" rather than
  1788. "make zImage" or "make Image". The final kernel binary to put in
  1789. ROM memory will be arch/arm/boot/xipImage.
  1790. If unsure, say N.
  1791. config XIP_PHYS_ADDR
  1792. hex "XIP Kernel Physical Location"
  1793. depends on XIP_KERNEL
  1794. default "0x00080000"
  1795. help
  1796. This is the physical address in your flash memory the kernel will
  1797. be linked for and stored to. This address is dependent on your
  1798. own flash usage.
  1799. config KEXEC
  1800. bool "Kexec system call (EXPERIMENTAL)"
  1801. depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
  1802. help
  1803. kexec is a system call that implements the ability to shutdown your
  1804. current kernel, and to start another kernel. It is like a reboot
  1805. but it is independent of the system firmware. And like a reboot
  1806. you can start any kernel with it, not just Linux.
  1807. It is an ongoing process to be certain the hardware in a machine
  1808. is properly shutdown, so do not be surprised if this code does not
  1809. initially work for you. It may help to enable device hotplugging
  1810. support.
  1811. config ATAGS_PROC
  1812. bool "Export atags in procfs"
  1813. depends on KEXEC
  1814. default y
  1815. help
  1816. Should the atags used to boot the kernel be exported in an "atags"
  1817. file in procfs. Useful with kexec.
  1818. config CRASH_DUMP
  1819. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1820. depends on EXPERIMENTAL
  1821. help
  1822. Generate crash dump after being started by kexec. This should
  1823. be normally only set in special crash dump kernels which are
  1824. loaded in the main kernel with kexec-tools into a specially
  1825. reserved region and then later executed after a crash by
  1826. kdump/kexec. The crash dump kernel must be compiled to a
  1827. memory address not used by the main kernel
  1828. For more details see Documentation/kdump/kdump.txt
  1829. config AUTO_ZRELADDR
  1830. bool "Auto calculation of the decompressed kernel image address"
  1831. depends on !ZBOOT_ROM && !ARCH_U300
  1832. help
  1833. ZRELADDR is the physical address where the decompressed kernel
  1834. image will be placed. If AUTO_ZRELADDR is selected, the address
  1835. will be determined at run-time by masking the current IP with
  1836. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1837. from start of memory.
  1838. endmenu
  1839. menu "CPU Power Management"
  1840. if ARCH_HAS_CPUFREQ
  1841. source "drivers/cpufreq/Kconfig"
  1842. config CPU_FREQ_IMX
  1843. tristate "CPUfreq driver for i.MX CPUs"
  1844. depends on ARCH_MXC && CPU_FREQ
  1845. select CPU_FREQ_TABLE
  1846. help
  1847. This enables the CPUfreq driver for i.MX CPUs.
  1848. config CPU_FREQ_SA1100
  1849. bool
  1850. config CPU_FREQ_SA1110
  1851. bool
  1852. config CPU_FREQ_INTEGRATOR
  1853. tristate "CPUfreq driver for ARM Integrator CPUs"
  1854. depends on ARCH_INTEGRATOR && CPU_FREQ
  1855. default y
  1856. help
  1857. This enables the CPUfreq driver for ARM Integrator CPUs.
  1858. For details, take a look at <file:Documentation/cpu-freq>.
  1859. If in doubt, say Y.
  1860. config CPU_FREQ_PXA
  1861. bool
  1862. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1863. default y
  1864. select CPU_FREQ_TABLE
  1865. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1866. config CPU_FREQ_S3C
  1867. bool
  1868. help
  1869. Internal configuration node for common cpufreq on Samsung SoC
  1870. config CPU_FREQ_S3C24XX
  1871. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1872. depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
  1873. select CPU_FREQ_S3C
  1874. help
  1875. This enables the CPUfreq driver for the Samsung S3C24XX family
  1876. of CPUs.
  1877. For details, take a look at <file:Documentation/cpu-freq>.
  1878. If in doubt, say N.
  1879. config CPU_FREQ_S3C24XX_PLL
  1880. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1881. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1882. help
  1883. Compile in support for changing the PLL frequency from the
  1884. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1885. after a frequency change, so by default it is not enabled.
  1886. This also means that the PLL tables for the selected CPU(s) will
  1887. be built which may increase the size of the kernel image.
  1888. config CPU_FREQ_S3C24XX_DEBUG
  1889. bool "Debug CPUfreq Samsung driver core"
  1890. depends on CPU_FREQ_S3C24XX
  1891. help
  1892. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1893. config CPU_FREQ_S3C24XX_IODEBUG
  1894. bool "Debug CPUfreq Samsung driver IO timing"
  1895. depends on CPU_FREQ_S3C24XX
  1896. help
  1897. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1898. config CPU_FREQ_S3C24XX_DEBUGFS
  1899. bool "Export debugfs for CPUFreq"
  1900. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1901. help
  1902. Export status information via debugfs.
  1903. endif
  1904. source "drivers/cpuidle/Kconfig"
  1905. endmenu
  1906. menu "Floating point emulation"
  1907. comment "At least one emulation must be selected"
  1908. config FPE_NWFPE
  1909. bool "NWFPE math emulation"
  1910. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1911. ---help---
  1912. Say Y to include the NWFPE floating point emulator in the kernel.
  1913. This is necessary to run most binaries. Linux does not currently
  1914. support floating point hardware so you need to say Y here even if
  1915. your machine has an FPA or floating point co-processor podule.
  1916. You may say N here if you are going to load the Acorn FPEmulator
  1917. early in the bootup.
  1918. config FPE_NWFPE_XP
  1919. bool "Support extended precision"
  1920. depends on FPE_NWFPE
  1921. help
  1922. Say Y to include 80-bit support in the kernel floating-point
  1923. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1924. Note that gcc does not generate 80-bit operations by default,
  1925. so in most cases this option only enlarges the size of the
  1926. floating point emulator without any good reason.
  1927. You almost surely want to say N here.
  1928. config FPE_FASTFPE
  1929. bool "FastFPE math emulation (EXPERIMENTAL)"
  1930. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1931. ---help---
  1932. Say Y here to include the FAST floating point emulator in the kernel.
  1933. This is an experimental much faster emulator which now also has full
  1934. precision for the mantissa. It does not support any exceptions.
  1935. It is very simple, and approximately 3-6 times faster than NWFPE.
  1936. It should be sufficient for most programs. It may be not suitable
  1937. for scientific calculations, but you have to check this for yourself.
  1938. If you do not feel you need a faster FP emulation you should better
  1939. choose NWFPE.
  1940. config VFP
  1941. bool "VFP-format floating point maths"
  1942. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1943. help
  1944. Say Y to include VFP support code in the kernel. This is needed
  1945. if your hardware includes a VFP unit.
  1946. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1947. release notes and additional status information.
  1948. Say N if your target does not have VFP hardware.
  1949. config VFPv3
  1950. bool
  1951. depends on VFP
  1952. default y if CPU_V7
  1953. config NEON
  1954. bool "Advanced SIMD (NEON) Extension support"
  1955. depends on VFPv3 && CPU_V7
  1956. help
  1957. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1958. Extension.
  1959. endmenu
  1960. menu "Userspace binary formats"
  1961. source "fs/Kconfig.binfmt"
  1962. config ARTHUR
  1963. tristate "RISC OS personality"
  1964. depends on !AEABI
  1965. help
  1966. Say Y here to include the kernel code necessary if you want to run
  1967. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1968. experimental; if this sounds frightening, say N and sleep in peace.
  1969. You can also say M here to compile this support as a module (which
  1970. will be called arthur).
  1971. endmenu
  1972. menu "Power management options"
  1973. source "kernel/power/Kconfig"
  1974. config ARCH_SUSPEND_POSSIBLE
  1975. depends on !ARCH_S5PC100 && !ARCH_TEGRA
  1976. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1977. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1978. def_bool y
  1979. config ARM_CPU_SUSPEND
  1980. def_bool PM_SLEEP
  1981. endmenu
  1982. source "net/Kconfig"
  1983. source "drivers/Kconfig"
  1984. source "fs/Kconfig"
  1985. source "arch/arm/Kconfig.debug"
  1986. source "security/Kconfig"
  1987. source "crypto/Kconfig"
  1988. source "lib/Kconfig"