mm.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204
  1. /*
  2. * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. *
  11. * Create static mapping between physical to virtual memory.
  12. */
  13. #include <linux/mm.h>
  14. #include <linux/init.h>
  15. #include <asm/mach/map.h>
  16. #include <mach/hardware.h>
  17. #include <mach/common.h>
  18. #include <mach/devices-common.h>
  19. #include <mach/iomux-v3.h>
  20. /*
  21. * Define the MX50 memory map.
  22. */
  23. static struct map_desc mx50_io_desc[] __initdata = {
  24. imx_map_entry(MX50, TZIC, MT_DEVICE),
  25. imx_map_entry(MX50, SPBA0, MT_DEVICE),
  26. imx_map_entry(MX50, AIPS1, MT_DEVICE),
  27. imx_map_entry(MX50, AIPS2, MT_DEVICE),
  28. };
  29. /*
  30. * Define the MX51 memory map.
  31. */
  32. static struct map_desc mx51_io_desc[] __initdata = {
  33. imx_map_entry(MX51, IRAM, MT_DEVICE),
  34. imx_map_entry(MX51, DEBUG, MT_DEVICE),
  35. imx_map_entry(MX51, AIPS1, MT_DEVICE),
  36. imx_map_entry(MX51, SPBA0, MT_DEVICE),
  37. imx_map_entry(MX51, AIPS2, MT_DEVICE),
  38. };
  39. /*
  40. * Define the MX53 memory map.
  41. */
  42. static struct map_desc mx53_io_desc[] __initdata = {
  43. imx_map_entry(MX53, AIPS1, MT_DEVICE),
  44. imx_map_entry(MX53, SPBA0, MT_DEVICE),
  45. imx_map_entry(MX53, AIPS2, MT_DEVICE),
  46. };
  47. /*
  48. * This function initializes the memory map. It is called during the
  49. * system startup to create static physical to virtual memory mappings
  50. * for the IO modules.
  51. */
  52. void __init mx50_map_io(void)
  53. {
  54. iotable_init(mx50_io_desc, ARRAY_SIZE(mx50_io_desc));
  55. }
  56. void __init mx51_map_io(void)
  57. {
  58. iotable_init(mx51_io_desc, ARRAY_SIZE(mx51_io_desc));
  59. }
  60. void __init mx53_map_io(void)
  61. {
  62. iotable_init(mx53_io_desc, ARRAY_SIZE(mx53_io_desc));
  63. }
  64. void __init imx50_init_early(void)
  65. {
  66. mxc_set_cpu_type(MXC_CPU_MX50);
  67. mxc_iomux_v3_init(MX50_IO_ADDRESS(MX50_IOMUXC_BASE_ADDR));
  68. mxc_arch_reset_init(MX50_IO_ADDRESS(MX50_WDOG_BASE_ADDR));
  69. }
  70. void __init imx51_init_early(void)
  71. {
  72. mxc_set_cpu_type(MXC_CPU_MX51);
  73. mxc_iomux_v3_init(MX51_IO_ADDRESS(MX51_IOMUXC_BASE_ADDR));
  74. mxc_arch_reset_init(MX51_IO_ADDRESS(MX51_WDOG1_BASE_ADDR));
  75. }
  76. void __init imx53_init_early(void)
  77. {
  78. mxc_set_cpu_type(MXC_CPU_MX53);
  79. mxc_iomux_v3_init(MX53_IO_ADDRESS(MX53_IOMUXC_BASE_ADDR));
  80. mxc_arch_reset_init(MX53_IO_ADDRESS(MX53_WDOG1_BASE_ADDR));
  81. }
  82. void __init mx50_init_irq(void)
  83. {
  84. tzic_init_irq(MX50_IO_ADDRESS(MX50_TZIC_BASE_ADDR));
  85. }
  86. void __init mx51_init_irq(void)
  87. {
  88. unsigned long tzic_addr;
  89. void __iomem *tzic_virt;
  90. if (mx51_revision() < IMX_CHIP_REVISION_2_0)
  91. tzic_addr = MX51_TZIC_BASE_ADDR_TO1;
  92. else
  93. tzic_addr = MX51_TZIC_BASE_ADDR;
  94. tzic_virt = ioremap(tzic_addr, SZ_16K);
  95. if (!tzic_virt)
  96. panic("unable to map TZIC interrupt controller\n");
  97. tzic_init_irq(tzic_virt);
  98. }
  99. void __init mx53_init_irq(void)
  100. {
  101. unsigned long tzic_addr;
  102. void __iomem *tzic_virt;
  103. tzic_addr = MX53_TZIC_BASE_ADDR;
  104. tzic_virt = ioremap(tzic_addr, SZ_16K);
  105. if (!tzic_virt)
  106. panic("unable to map TZIC interrupt controller\n");
  107. tzic_init_irq(tzic_virt);
  108. }
  109. static struct sdma_script_start_addrs imx51_sdma_script __initdata = {
  110. .ap_2_ap_addr = 642,
  111. .uart_2_mcu_addr = 817,
  112. .mcu_2_app_addr = 747,
  113. .mcu_2_shp_addr = 961,
  114. .ata_2_mcu_addr = 1473,
  115. .mcu_2_ata_addr = 1392,
  116. .app_2_per_addr = 1033,
  117. .app_2_mcu_addr = 683,
  118. .shp_2_per_addr = 1251,
  119. .shp_2_mcu_addr = 892,
  120. };
  121. static struct sdma_platform_data imx51_sdma_pdata __initdata = {
  122. .fw_name = "sdma-imx51.bin",
  123. .script_addrs = &imx51_sdma_script,
  124. };
  125. static struct sdma_script_start_addrs imx53_sdma_script __initdata = {
  126. .ap_2_ap_addr = 642,
  127. .app_2_mcu_addr = 683,
  128. .mcu_2_app_addr = 747,
  129. .uart_2_mcu_addr = 817,
  130. .shp_2_mcu_addr = 891,
  131. .mcu_2_shp_addr = 960,
  132. .uartsh_2_mcu_addr = 1032,
  133. .spdif_2_mcu_addr = 1100,
  134. .mcu_2_spdif_addr = 1134,
  135. .firi_2_mcu_addr = 1193,
  136. .mcu_2_firi_addr = 1290,
  137. };
  138. static struct sdma_platform_data imx53_sdma_pdata __initdata = {
  139. .fw_name = "sdma-imx53.bin",
  140. .script_addrs = &imx53_sdma_script,
  141. };
  142. void __init imx50_soc_init(void)
  143. {
  144. /* i.mx50 has the i.mx31 type gpio */
  145. mxc_register_gpio("imx31-gpio", 0, MX50_GPIO1_BASE_ADDR, SZ_16K, MX50_INT_GPIO1_LOW, MX50_INT_GPIO1_HIGH);
  146. mxc_register_gpio("imx31-gpio", 1, MX50_GPIO2_BASE_ADDR, SZ_16K, MX50_INT_GPIO2_LOW, MX50_INT_GPIO2_HIGH);
  147. mxc_register_gpio("imx31-gpio", 2, MX50_GPIO3_BASE_ADDR, SZ_16K, MX50_INT_GPIO3_LOW, MX50_INT_GPIO3_HIGH);
  148. mxc_register_gpio("imx31-gpio", 3, MX50_GPIO4_BASE_ADDR, SZ_16K, MX50_INT_GPIO4_LOW, MX50_INT_GPIO4_HIGH);
  149. mxc_register_gpio("imx31-gpio", 4, MX50_GPIO5_BASE_ADDR, SZ_16K, MX50_INT_GPIO5_LOW, MX50_INT_GPIO5_HIGH);
  150. mxc_register_gpio("imx31-gpio", 5, MX50_GPIO6_BASE_ADDR, SZ_16K, MX50_INT_GPIO6_LOW, MX50_INT_GPIO6_HIGH);
  151. }
  152. void __init imx51_soc_init(void)
  153. {
  154. /* i.mx51 has the i.mx31 type gpio */
  155. mxc_register_gpio("imx31-gpio", 0, MX51_GPIO1_BASE_ADDR, SZ_16K, MX51_MXC_INT_GPIO1_LOW, MX51_MXC_INT_GPIO1_HIGH);
  156. mxc_register_gpio("imx31-gpio", 1, MX51_GPIO2_BASE_ADDR, SZ_16K, MX51_MXC_INT_GPIO2_LOW, MX51_MXC_INT_GPIO2_HIGH);
  157. mxc_register_gpio("imx31-gpio", 2, MX51_GPIO3_BASE_ADDR, SZ_16K, MX51_MXC_INT_GPIO3_LOW, MX51_MXC_INT_GPIO3_HIGH);
  158. mxc_register_gpio("imx31-gpio", 3, MX51_GPIO4_BASE_ADDR, SZ_16K, MX51_MXC_INT_GPIO4_LOW, MX51_MXC_INT_GPIO4_HIGH);
  159. /* i.mx51 has the i.mx35 type sdma */
  160. imx_add_imx_sdma("imx35-sdma", MX51_SDMA_BASE_ADDR, MX51_INT_SDMA, &imx51_sdma_pdata);
  161. }
  162. void __init imx53_soc_init(void)
  163. {
  164. /* i.mx53 has the i.mx31 type gpio */
  165. mxc_register_gpio("imx31-gpio", 0, MX53_GPIO1_BASE_ADDR, SZ_16K, MX53_INT_GPIO1_LOW, MX53_INT_GPIO1_HIGH);
  166. mxc_register_gpio("imx31-gpio", 1, MX53_GPIO2_BASE_ADDR, SZ_16K, MX53_INT_GPIO2_LOW, MX53_INT_GPIO2_HIGH);
  167. mxc_register_gpio("imx31-gpio", 2, MX53_GPIO3_BASE_ADDR, SZ_16K, MX53_INT_GPIO3_LOW, MX53_INT_GPIO3_HIGH);
  168. mxc_register_gpio("imx31-gpio", 3, MX53_GPIO4_BASE_ADDR, SZ_16K, MX53_INT_GPIO4_LOW, MX53_INT_GPIO4_HIGH);
  169. mxc_register_gpio("imx31-gpio", 4, MX53_GPIO5_BASE_ADDR, SZ_16K, MX53_INT_GPIO5_LOW, MX53_INT_GPIO5_HIGH);
  170. mxc_register_gpio("imx31-gpio", 5, MX53_GPIO6_BASE_ADDR, SZ_16K, MX53_INT_GPIO6_LOW, MX53_INT_GPIO6_HIGH);
  171. mxc_register_gpio("imx31-gpio", 6, MX53_GPIO7_BASE_ADDR, SZ_16K, MX53_INT_GPIO7_LOW, MX53_INT_GPIO7_HIGH);
  172. /* i.mx53 has the i.mx35 type sdma */
  173. imx_add_imx_sdma("imx35-sdma", MX53_SDMA_BASE_ADDR, MX53_INT_SDMA, &imx53_sdma_pdata);
  174. }