wm8915.c 88 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932
  1. /*
  2. * wm8915.c - WM8915 audio codec interface
  3. *
  4. * Copyright 2011 Wolfson Microelectronics PLC.
  5. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/completion.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/gcd.h>
  19. #include <linux/gpio.h>
  20. #include <linux/i2c.h>
  21. #include <linux/delay.h>
  22. #include <linux/regulator/consumer.h>
  23. #include <linux/slab.h>
  24. #include <linux/workqueue.h>
  25. #include <sound/core.h>
  26. #include <sound/jack.h>
  27. #include <sound/pcm.h>
  28. #include <sound/pcm_params.h>
  29. #include <sound/soc.h>
  30. #include <sound/initval.h>
  31. #include <sound/tlv.h>
  32. #include <trace/events/asoc.h>
  33. #include <sound/wm8915.h>
  34. #include "wm8915.h"
  35. #define WM8915_AIFS 2
  36. #define HPOUT1L 1
  37. #define HPOUT1R 2
  38. #define HPOUT2L 4
  39. #define HPOUT2R 8
  40. #define WM8915_NUM_SUPPLIES 6
  41. static const char *wm8915_supply_names[WM8915_NUM_SUPPLIES] = {
  42. "DCVDD",
  43. "DBVDD",
  44. "AVDD1",
  45. "AVDD2",
  46. "CPVDD",
  47. "MICVDD",
  48. };
  49. struct wm8915_priv {
  50. struct snd_soc_codec *codec;
  51. int ldo1ena;
  52. int sysclk;
  53. int fll_src;
  54. int fll_fref;
  55. int fll_fout;
  56. struct completion fll_lock;
  57. u16 dcs_pending;
  58. struct completion dcs_done;
  59. u16 hpout_ena;
  60. u16 hpout_pending;
  61. struct regulator_bulk_data supplies[WM8915_NUM_SUPPLIES];
  62. struct notifier_block disable_nb[WM8915_NUM_SUPPLIES];
  63. struct wm8915_pdata pdata;
  64. int rx_rate[WM8915_AIFS];
  65. /* Platform dependant ReTune mobile configuration */
  66. int num_retune_mobile_texts;
  67. const char **retune_mobile_texts;
  68. int retune_mobile_cfg[2];
  69. struct soc_enum retune_mobile_enum;
  70. struct snd_soc_jack *jack;
  71. bool detecting;
  72. bool jack_mic;
  73. wm8915_polarity_fn polarity_cb;
  74. #ifdef CONFIG_GPIOLIB
  75. struct gpio_chip gpio_chip;
  76. #endif
  77. };
  78. /* We can't use the same notifier block for more than one supply and
  79. * there's no way I can see to get from a callback to the caller
  80. * except container_of().
  81. */
  82. #define WM8915_REGULATOR_EVENT(n) \
  83. static int wm8915_regulator_event_##n(struct notifier_block *nb, \
  84. unsigned long event, void *data) \
  85. { \
  86. struct wm8915_priv *wm8915 = container_of(nb, struct wm8915_priv, \
  87. disable_nb[n]); \
  88. if (event & REGULATOR_EVENT_DISABLE) { \
  89. wm8915->codec->cache_sync = 1; \
  90. } \
  91. return 0; \
  92. }
  93. WM8915_REGULATOR_EVENT(0)
  94. WM8915_REGULATOR_EVENT(1)
  95. WM8915_REGULATOR_EVENT(2)
  96. WM8915_REGULATOR_EVENT(3)
  97. WM8915_REGULATOR_EVENT(4)
  98. WM8915_REGULATOR_EVENT(5)
  99. static const u16 wm8915_reg[WM8915_MAX_REGISTER] = {
  100. [WM8915_SOFTWARE_RESET] = 0x8915,
  101. [WM8915_POWER_MANAGEMENT_7] = 0x10,
  102. [WM8915_DAC1_HPOUT1_VOLUME] = 0x88,
  103. [WM8915_DAC2_HPOUT2_VOLUME] = 0x88,
  104. [WM8915_DAC1_LEFT_VOLUME] = 0x2c0,
  105. [WM8915_DAC1_RIGHT_VOLUME] = 0x2c0,
  106. [WM8915_DAC2_LEFT_VOLUME] = 0x2c0,
  107. [WM8915_DAC2_RIGHT_VOLUME] = 0x2c0,
  108. [WM8915_OUTPUT1_LEFT_VOLUME] = 0x80,
  109. [WM8915_OUTPUT1_RIGHT_VOLUME] = 0x80,
  110. [WM8915_OUTPUT2_LEFT_VOLUME] = 0x80,
  111. [WM8915_OUTPUT2_RIGHT_VOLUME] = 0x80,
  112. [WM8915_MICBIAS_1] = 0x39,
  113. [WM8915_MICBIAS_2] = 0x39,
  114. [WM8915_LDO_1] = 0x3,
  115. [WM8915_LDO_2] = 0x13,
  116. [WM8915_ACCESSORY_DETECT_MODE_1] = 0x4,
  117. [WM8915_HEADPHONE_DETECT_1] = 0x20,
  118. [WM8915_MIC_DETECT_1] = 0x7600,
  119. [WM8915_MIC_DETECT_2] = 0xbf,
  120. [WM8915_CHARGE_PUMP_1] = 0x1f25,
  121. [WM8915_CHARGE_PUMP_2] = 0xab19,
  122. [WM8915_DC_SERVO_5] = 0x2a2a,
  123. [WM8915_CONTROL_INTERFACE_1] = 0x8004,
  124. [WM8915_CLOCKING_1] = 0x10,
  125. [WM8915_AIF_RATE] = 0x83,
  126. [WM8915_FLL_CONTROL_4] = 0x5dc0,
  127. [WM8915_FLL_CONTROL_5] = 0xc84,
  128. [WM8915_FLL_EFS_2] = 0x2,
  129. [WM8915_AIF1_TX_LRCLK_1] = 0x80,
  130. [WM8915_AIF1_TX_LRCLK_2] = 0x8,
  131. [WM8915_AIF1_RX_LRCLK_1] = 0x80,
  132. [WM8915_AIF1TX_DATA_CONFIGURATION_1] = 0x1818,
  133. [WM8915_AIF1RX_DATA_CONFIGURATION] = 0x1818,
  134. [WM8915_AIF1TX_TEST] = 0x7,
  135. [WM8915_AIF2_TX_LRCLK_1] = 0x80,
  136. [WM8915_AIF2_TX_LRCLK_2] = 0x8,
  137. [WM8915_AIF2_RX_LRCLK_1] = 0x80,
  138. [WM8915_AIF2TX_DATA_CONFIGURATION_1] = 0x1818,
  139. [WM8915_AIF2RX_DATA_CONFIGURATION] = 0x1818,
  140. [WM8915_AIF2TX_TEST] = 0x1,
  141. [WM8915_DSP1_TX_LEFT_VOLUME] = 0xc0,
  142. [WM8915_DSP1_TX_RIGHT_VOLUME] = 0xc0,
  143. [WM8915_DSP1_RX_LEFT_VOLUME] = 0xc0,
  144. [WM8915_DSP1_RX_RIGHT_VOLUME] = 0xc0,
  145. [WM8915_DSP1_TX_FILTERS] = 0x2000,
  146. [WM8915_DSP1_RX_FILTERS_1] = 0x200,
  147. [WM8915_DSP1_RX_FILTERS_2] = 0x10,
  148. [WM8915_DSP1_DRC_1] = 0x98,
  149. [WM8915_DSP1_DRC_2] = 0x845,
  150. [WM8915_DSP1_RX_EQ_GAINS_1] = 0x6318,
  151. [WM8915_DSP1_RX_EQ_GAINS_2] = 0x6300,
  152. [WM8915_DSP1_RX_EQ_BAND_1_A] = 0xfca,
  153. [WM8915_DSP1_RX_EQ_BAND_1_B] = 0x400,
  154. [WM8915_DSP1_RX_EQ_BAND_1_PG] = 0xd8,
  155. [WM8915_DSP1_RX_EQ_BAND_2_A] = 0x1eb5,
  156. [WM8915_DSP1_RX_EQ_BAND_2_B] = 0xf145,
  157. [WM8915_DSP1_RX_EQ_BAND_2_C] = 0xb75,
  158. [WM8915_DSP1_RX_EQ_BAND_2_PG] = 0x1c5,
  159. [WM8915_DSP1_RX_EQ_BAND_3_A] = 0x1c58,
  160. [WM8915_DSP1_RX_EQ_BAND_3_B] = 0xf373,
  161. [WM8915_DSP1_RX_EQ_BAND_3_C] = 0xa54,
  162. [WM8915_DSP1_RX_EQ_BAND_3_PG] = 0x558,
  163. [WM8915_DSP1_RX_EQ_BAND_4_A] = 0x168e,
  164. [WM8915_DSP1_RX_EQ_BAND_4_B] = 0xf829,
  165. [WM8915_DSP1_RX_EQ_BAND_4_C] = 0x7ad,
  166. [WM8915_DSP1_RX_EQ_BAND_4_PG] = 0x1103,
  167. [WM8915_DSP1_RX_EQ_BAND_5_A] = 0x564,
  168. [WM8915_DSP1_RX_EQ_BAND_5_B] = 0x559,
  169. [WM8915_DSP1_RX_EQ_BAND_5_PG] = 0x4000,
  170. [WM8915_DSP2_TX_LEFT_VOLUME] = 0xc0,
  171. [WM8915_DSP2_TX_RIGHT_VOLUME] = 0xc0,
  172. [WM8915_DSP2_RX_LEFT_VOLUME] = 0xc0,
  173. [WM8915_DSP2_RX_RIGHT_VOLUME] = 0xc0,
  174. [WM8915_DSP2_TX_FILTERS] = 0x2000,
  175. [WM8915_DSP2_RX_FILTERS_1] = 0x200,
  176. [WM8915_DSP2_RX_FILTERS_2] = 0x10,
  177. [WM8915_DSP2_DRC_1] = 0x98,
  178. [WM8915_DSP2_DRC_2] = 0x845,
  179. [WM8915_DSP2_RX_EQ_GAINS_1] = 0x6318,
  180. [WM8915_DSP2_RX_EQ_GAINS_2] = 0x6300,
  181. [WM8915_DSP2_RX_EQ_BAND_1_A] = 0xfca,
  182. [WM8915_DSP2_RX_EQ_BAND_1_B] = 0x400,
  183. [WM8915_DSP2_RX_EQ_BAND_1_PG] = 0xd8,
  184. [WM8915_DSP2_RX_EQ_BAND_2_A] = 0x1eb5,
  185. [WM8915_DSP2_RX_EQ_BAND_2_B] = 0xf145,
  186. [WM8915_DSP2_RX_EQ_BAND_2_C] = 0xb75,
  187. [WM8915_DSP2_RX_EQ_BAND_2_PG] = 0x1c5,
  188. [WM8915_DSP2_RX_EQ_BAND_3_A] = 0x1c58,
  189. [WM8915_DSP2_RX_EQ_BAND_3_B] = 0xf373,
  190. [WM8915_DSP2_RX_EQ_BAND_3_C] = 0xa54,
  191. [WM8915_DSP2_RX_EQ_BAND_3_PG] = 0x558,
  192. [WM8915_DSP2_RX_EQ_BAND_4_A] = 0x168e,
  193. [WM8915_DSP2_RX_EQ_BAND_4_B] = 0xf829,
  194. [WM8915_DSP2_RX_EQ_BAND_4_C] = 0x7ad,
  195. [WM8915_DSP2_RX_EQ_BAND_4_PG] = 0x1103,
  196. [WM8915_DSP2_RX_EQ_BAND_5_A] = 0x564,
  197. [WM8915_DSP2_RX_EQ_BAND_5_B] = 0x559,
  198. [WM8915_DSP2_RX_EQ_BAND_5_PG] = 0x4000,
  199. [WM8915_OVERSAMPLING] = 0xd,
  200. [WM8915_SIDETONE] = 0x1040,
  201. [WM8915_GPIO_1] = 0xa101,
  202. [WM8915_GPIO_2] = 0xa101,
  203. [WM8915_GPIO_3] = 0xa101,
  204. [WM8915_GPIO_4] = 0xa101,
  205. [WM8915_GPIO_5] = 0xa101,
  206. [WM8915_PULL_CONTROL_2] = 0x140,
  207. [WM8915_INTERRUPT_STATUS_1_MASK] = 0x1f,
  208. [WM8915_INTERRUPT_STATUS_2_MASK] = 0x1ecf,
  209. [WM8915_RIGHT_PDM_SPEAKER] = 0x1,
  210. [WM8915_PDM_SPEAKER_MUTE_SEQUENCE] = 0x69,
  211. [WM8915_PDM_SPEAKER_VOLUME] = 0x66,
  212. [WM8915_WRITE_SEQUENCER_0] = 0x1,
  213. [WM8915_WRITE_SEQUENCER_1] = 0x1,
  214. [WM8915_WRITE_SEQUENCER_3] = 0x6,
  215. [WM8915_WRITE_SEQUENCER_4] = 0x40,
  216. [WM8915_WRITE_SEQUENCER_5] = 0x1,
  217. [WM8915_WRITE_SEQUENCER_6] = 0xf,
  218. [WM8915_WRITE_SEQUENCER_7] = 0x6,
  219. [WM8915_WRITE_SEQUENCER_8] = 0x1,
  220. [WM8915_WRITE_SEQUENCER_9] = 0x3,
  221. [WM8915_WRITE_SEQUENCER_10] = 0x104,
  222. [WM8915_WRITE_SEQUENCER_12] = 0x60,
  223. [WM8915_WRITE_SEQUENCER_13] = 0x11,
  224. [WM8915_WRITE_SEQUENCER_14] = 0x401,
  225. [WM8915_WRITE_SEQUENCER_16] = 0x50,
  226. [WM8915_WRITE_SEQUENCER_17] = 0x3,
  227. [WM8915_WRITE_SEQUENCER_18] = 0x100,
  228. [WM8915_WRITE_SEQUENCER_20] = 0x51,
  229. [WM8915_WRITE_SEQUENCER_21] = 0x3,
  230. [WM8915_WRITE_SEQUENCER_22] = 0x104,
  231. [WM8915_WRITE_SEQUENCER_23] = 0xa,
  232. [WM8915_WRITE_SEQUENCER_24] = 0x60,
  233. [WM8915_WRITE_SEQUENCER_25] = 0x3b,
  234. [WM8915_WRITE_SEQUENCER_26] = 0x502,
  235. [WM8915_WRITE_SEQUENCER_27] = 0x100,
  236. [WM8915_WRITE_SEQUENCER_28] = 0x2fff,
  237. [WM8915_WRITE_SEQUENCER_32] = 0x2fff,
  238. [WM8915_WRITE_SEQUENCER_36] = 0x2fff,
  239. [WM8915_WRITE_SEQUENCER_40] = 0x2fff,
  240. [WM8915_WRITE_SEQUENCER_44] = 0x2fff,
  241. [WM8915_WRITE_SEQUENCER_48] = 0x2fff,
  242. [WM8915_WRITE_SEQUENCER_52] = 0x2fff,
  243. [WM8915_WRITE_SEQUENCER_56] = 0x2fff,
  244. [WM8915_WRITE_SEQUENCER_60] = 0x2fff,
  245. [WM8915_WRITE_SEQUENCER_64] = 0x1,
  246. [WM8915_WRITE_SEQUENCER_65] = 0x1,
  247. [WM8915_WRITE_SEQUENCER_67] = 0x6,
  248. [WM8915_WRITE_SEQUENCER_68] = 0x40,
  249. [WM8915_WRITE_SEQUENCER_69] = 0x1,
  250. [WM8915_WRITE_SEQUENCER_70] = 0xf,
  251. [WM8915_WRITE_SEQUENCER_71] = 0x6,
  252. [WM8915_WRITE_SEQUENCER_72] = 0x1,
  253. [WM8915_WRITE_SEQUENCER_73] = 0x3,
  254. [WM8915_WRITE_SEQUENCER_74] = 0x104,
  255. [WM8915_WRITE_SEQUENCER_76] = 0x60,
  256. [WM8915_WRITE_SEQUENCER_77] = 0x11,
  257. [WM8915_WRITE_SEQUENCER_78] = 0x401,
  258. [WM8915_WRITE_SEQUENCER_80] = 0x50,
  259. [WM8915_WRITE_SEQUENCER_81] = 0x3,
  260. [WM8915_WRITE_SEQUENCER_82] = 0x100,
  261. [WM8915_WRITE_SEQUENCER_84] = 0x60,
  262. [WM8915_WRITE_SEQUENCER_85] = 0x3b,
  263. [WM8915_WRITE_SEQUENCER_86] = 0x502,
  264. [WM8915_WRITE_SEQUENCER_87] = 0x100,
  265. [WM8915_WRITE_SEQUENCER_88] = 0x2fff,
  266. [WM8915_WRITE_SEQUENCER_92] = 0x2fff,
  267. [WM8915_WRITE_SEQUENCER_96] = 0x2fff,
  268. [WM8915_WRITE_SEQUENCER_100] = 0x2fff,
  269. [WM8915_WRITE_SEQUENCER_104] = 0x2fff,
  270. [WM8915_WRITE_SEQUENCER_108] = 0x2fff,
  271. [WM8915_WRITE_SEQUENCER_112] = 0x2fff,
  272. [WM8915_WRITE_SEQUENCER_116] = 0x2fff,
  273. [WM8915_WRITE_SEQUENCER_120] = 0x2fff,
  274. [WM8915_WRITE_SEQUENCER_124] = 0x2fff,
  275. [WM8915_WRITE_SEQUENCER_128] = 0x1,
  276. [WM8915_WRITE_SEQUENCER_129] = 0x1,
  277. [WM8915_WRITE_SEQUENCER_131] = 0x6,
  278. [WM8915_WRITE_SEQUENCER_132] = 0x40,
  279. [WM8915_WRITE_SEQUENCER_133] = 0x1,
  280. [WM8915_WRITE_SEQUENCER_134] = 0xf,
  281. [WM8915_WRITE_SEQUENCER_135] = 0x6,
  282. [WM8915_WRITE_SEQUENCER_136] = 0x1,
  283. [WM8915_WRITE_SEQUENCER_137] = 0x3,
  284. [WM8915_WRITE_SEQUENCER_138] = 0x106,
  285. [WM8915_WRITE_SEQUENCER_140] = 0x61,
  286. [WM8915_WRITE_SEQUENCER_141] = 0x11,
  287. [WM8915_WRITE_SEQUENCER_142] = 0x401,
  288. [WM8915_WRITE_SEQUENCER_144] = 0x50,
  289. [WM8915_WRITE_SEQUENCER_145] = 0x3,
  290. [WM8915_WRITE_SEQUENCER_146] = 0x102,
  291. [WM8915_WRITE_SEQUENCER_148] = 0x51,
  292. [WM8915_WRITE_SEQUENCER_149] = 0x3,
  293. [WM8915_WRITE_SEQUENCER_150] = 0x106,
  294. [WM8915_WRITE_SEQUENCER_151] = 0xa,
  295. [WM8915_WRITE_SEQUENCER_152] = 0x61,
  296. [WM8915_WRITE_SEQUENCER_153] = 0x3b,
  297. [WM8915_WRITE_SEQUENCER_154] = 0x502,
  298. [WM8915_WRITE_SEQUENCER_155] = 0x100,
  299. [WM8915_WRITE_SEQUENCER_156] = 0x2fff,
  300. [WM8915_WRITE_SEQUENCER_160] = 0x2fff,
  301. [WM8915_WRITE_SEQUENCER_164] = 0x2fff,
  302. [WM8915_WRITE_SEQUENCER_168] = 0x2fff,
  303. [WM8915_WRITE_SEQUENCER_172] = 0x2fff,
  304. [WM8915_WRITE_SEQUENCER_176] = 0x2fff,
  305. [WM8915_WRITE_SEQUENCER_180] = 0x2fff,
  306. [WM8915_WRITE_SEQUENCER_184] = 0x2fff,
  307. [WM8915_WRITE_SEQUENCER_188] = 0x2fff,
  308. [WM8915_WRITE_SEQUENCER_192] = 0x1,
  309. [WM8915_WRITE_SEQUENCER_193] = 0x1,
  310. [WM8915_WRITE_SEQUENCER_195] = 0x6,
  311. [WM8915_WRITE_SEQUENCER_196] = 0x40,
  312. [WM8915_WRITE_SEQUENCER_197] = 0x1,
  313. [WM8915_WRITE_SEQUENCER_198] = 0xf,
  314. [WM8915_WRITE_SEQUENCER_199] = 0x6,
  315. [WM8915_WRITE_SEQUENCER_200] = 0x1,
  316. [WM8915_WRITE_SEQUENCER_201] = 0x3,
  317. [WM8915_WRITE_SEQUENCER_202] = 0x106,
  318. [WM8915_WRITE_SEQUENCER_204] = 0x61,
  319. [WM8915_WRITE_SEQUENCER_205] = 0x11,
  320. [WM8915_WRITE_SEQUENCER_206] = 0x401,
  321. [WM8915_WRITE_SEQUENCER_208] = 0x50,
  322. [WM8915_WRITE_SEQUENCER_209] = 0x3,
  323. [WM8915_WRITE_SEQUENCER_210] = 0x102,
  324. [WM8915_WRITE_SEQUENCER_212] = 0x61,
  325. [WM8915_WRITE_SEQUENCER_213] = 0x3b,
  326. [WM8915_WRITE_SEQUENCER_214] = 0x502,
  327. [WM8915_WRITE_SEQUENCER_215] = 0x100,
  328. [WM8915_WRITE_SEQUENCER_216] = 0x2fff,
  329. [WM8915_WRITE_SEQUENCER_220] = 0x2fff,
  330. [WM8915_WRITE_SEQUENCER_224] = 0x2fff,
  331. [WM8915_WRITE_SEQUENCER_228] = 0x2fff,
  332. [WM8915_WRITE_SEQUENCER_232] = 0x2fff,
  333. [WM8915_WRITE_SEQUENCER_236] = 0x2fff,
  334. [WM8915_WRITE_SEQUENCER_240] = 0x2fff,
  335. [WM8915_WRITE_SEQUENCER_244] = 0x2fff,
  336. [WM8915_WRITE_SEQUENCER_248] = 0x2fff,
  337. [WM8915_WRITE_SEQUENCER_252] = 0x2fff,
  338. [WM8915_WRITE_SEQUENCER_256] = 0x60,
  339. [WM8915_WRITE_SEQUENCER_258] = 0x601,
  340. [WM8915_WRITE_SEQUENCER_260] = 0x50,
  341. [WM8915_WRITE_SEQUENCER_262] = 0x100,
  342. [WM8915_WRITE_SEQUENCER_264] = 0x1,
  343. [WM8915_WRITE_SEQUENCER_266] = 0x104,
  344. [WM8915_WRITE_SEQUENCER_267] = 0x100,
  345. [WM8915_WRITE_SEQUENCER_268] = 0x2fff,
  346. [WM8915_WRITE_SEQUENCER_272] = 0x2fff,
  347. [WM8915_WRITE_SEQUENCER_276] = 0x2fff,
  348. [WM8915_WRITE_SEQUENCER_280] = 0x2fff,
  349. [WM8915_WRITE_SEQUENCER_284] = 0x2fff,
  350. [WM8915_WRITE_SEQUENCER_288] = 0x2fff,
  351. [WM8915_WRITE_SEQUENCER_292] = 0x2fff,
  352. [WM8915_WRITE_SEQUENCER_296] = 0x2fff,
  353. [WM8915_WRITE_SEQUENCER_300] = 0x2fff,
  354. [WM8915_WRITE_SEQUENCER_304] = 0x2fff,
  355. [WM8915_WRITE_SEQUENCER_308] = 0x2fff,
  356. [WM8915_WRITE_SEQUENCER_312] = 0x2fff,
  357. [WM8915_WRITE_SEQUENCER_316] = 0x2fff,
  358. [WM8915_WRITE_SEQUENCER_320] = 0x61,
  359. [WM8915_WRITE_SEQUENCER_322] = 0x601,
  360. [WM8915_WRITE_SEQUENCER_324] = 0x50,
  361. [WM8915_WRITE_SEQUENCER_326] = 0x102,
  362. [WM8915_WRITE_SEQUENCER_328] = 0x1,
  363. [WM8915_WRITE_SEQUENCER_330] = 0x106,
  364. [WM8915_WRITE_SEQUENCER_331] = 0x100,
  365. [WM8915_WRITE_SEQUENCER_332] = 0x2fff,
  366. [WM8915_WRITE_SEQUENCER_336] = 0x2fff,
  367. [WM8915_WRITE_SEQUENCER_340] = 0x2fff,
  368. [WM8915_WRITE_SEQUENCER_344] = 0x2fff,
  369. [WM8915_WRITE_SEQUENCER_348] = 0x2fff,
  370. [WM8915_WRITE_SEQUENCER_352] = 0x2fff,
  371. [WM8915_WRITE_SEQUENCER_356] = 0x2fff,
  372. [WM8915_WRITE_SEQUENCER_360] = 0x2fff,
  373. [WM8915_WRITE_SEQUENCER_364] = 0x2fff,
  374. [WM8915_WRITE_SEQUENCER_368] = 0x2fff,
  375. [WM8915_WRITE_SEQUENCER_372] = 0x2fff,
  376. [WM8915_WRITE_SEQUENCER_376] = 0x2fff,
  377. [WM8915_WRITE_SEQUENCER_380] = 0x2fff,
  378. [WM8915_WRITE_SEQUENCER_384] = 0x60,
  379. [WM8915_WRITE_SEQUENCER_386] = 0x601,
  380. [WM8915_WRITE_SEQUENCER_388] = 0x61,
  381. [WM8915_WRITE_SEQUENCER_390] = 0x601,
  382. [WM8915_WRITE_SEQUENCER_392] = 0x50,
  383. [WM8915_WRITE_SEQUENCER_394] = 0x300,
  384. [WM8915_WRITE_SEQUENCER_396] = 0x1,
  385. [WM8915_WRITE_SEQUENCER_398] = 0x304,
  386. [WM8915_WRITE_SEQUENCER_400] = 0x40,
  387. [WM8915_WRITE_SEQUENCER_402] = 0xf,
  388. [WM8915_WRITE_SEQUENCER_404] = 0x1,
  389. [WM8915_WRITE_SEQUENCER_407] = 0x100,
  390. };
  391. static const DECLARE_TLV_DB_SCALE(inpga_tlv, 0, 100, 0);
  392. static const DECLARE_TLV_DB_SCALE(sidetone_tlv, -3600, 150, 0);
  393. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  394. static const DECLARE_TLV_DB_SCALE(out_digital_tlv, -1200, 150, 0);
  395. static const DECLARE_TLV_DB_SCALE(out_tlv, -900, 75, 0);
  396. static const DECLARE_TLV_DB_SCALE(spk_tlv, -900, 150, 0);
  397. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  398. static const char *sidetone_hpf_text[] = {
  399. "2.9kHz", "1.5kHz", "735Hz", "403Hz", "196Hz", "98Hz", "49Hz"
  400. };
  401. static const struct soc_enum sidetone_hpf =
  402. SOC_ENUM_SINGLE(WM8915_SIDETONE, 7, 6, sidetone_hpf_text);
  403. static const char *hpf_mode_text[] = {
  404. "HiFi", "Custom", "Voice"
  405. };
  406. static const struct soc_enum dsp1tx_hpf_mode =
  407. SOC_ENUM_SINGLE(WM8915_DSP1_TX_FILTERS, 3, 3, hpf_mode_text);
  408. static const struct soc_enum dsp2tx_hpf_mode =
  409. SOC_ENUM_SINGLE(WM8915_DSP2_TX_FILTERS, 3, 3, hpf_mode_text);
  410. static const char *hpf_cutoff_text[] = {
  411. "50Hz", "75Hz", "100Hz", "150Hz", "200Hz", "300Hz", "400Hz"
  412. };
  413. static const struct soc_enum dsp1tx_hpf_cutoff =
  414. SOC_ENUM_SINGLE(WM8915_DSP1_TX_FILTERS, 0, 7, hpf_cutoff_text);
  415. static const struct soc_enum dsp2tx_hpf_cutoff =
  416. SOC_ENUM_SINGLE(WM8915_DSP2_TX_FILTERS, 0, 7, hpf_cutoff_text);
  417. static void wm8915_set_retune_mobile(struct snd_soc_codec *codec, int block)
  418. {
  419. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  420. struct wm8915_pdata *pdata = &wm8915->pdata;
  421. int base, best, best_val, save, i, cfg, iface;
  422. if (!wm8915->num_retune_mobile_texts)
  423. return;
  424. switch (block) {
  425. case 0:
  426. base = WM8915_DSP1_RX_EQ_GAINS_1;
  427. if (snd_soc_read(codec, WM8915_POWER_MANAGEMENT_8) &
  428. WM8915_DSP1RX_SRC)
  429. iface = 1;
  430. else
  431. iface = 0;
  432. break;
  433. case 1:
  434. base = WM8915_DSP1_RX_EQ_GAINS_2;
  435. if (snd_soc_read(codec, WM8915_POWER_MANAGEMENT_8) &
  436. WM8915_DSP2RX_SRC)
  437. iface = 1;
  438. else
  439. iface = 0;
  440. break;
  441. default:
  442. return;
  443. }
  444. /* Find the version of the currently selected configuration
  445. * with the nearest sample rate. */
  446. cfg = wm8915->retune_mobile_cfg[block];
  447. best = 0;
  448. best_val = INT_MAX;
  449. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  450. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  451. wm8915->retune_mobile_texts[cfg]) == 0 &&
  452. abs(pdata->retune_mobile_cfgs[i].rate
  453. - wm8915->rx_rate[iface]) < best_val) {
  454. best = i;
  455. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  456. - wm8915->rx_rate[iface]);
  457. }
  458. }
  459. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  460. block,
  461. pdata->retune_mobile_cfgs[best].name,
  462. pdata->retune_mobile_cfgs[best].rate,
  463. wm8915->rx_rate[iface]);
  464. /* The EQ will be disabled while reconfiguring it, remember the
  465. * current configuration.
  466. */
  467. save = snd_soc_read(codec, base);
  468. save &= WM8915_DSP1RX_EQ_ENA;
  469. for (i = 0; i < ARRAY_SIZE(pdata->retune_mobile_cfgs[best].regs); i++)
  470. snd_soc_update_bits(codec, base + i, 0xffff,
  471. pdata->retune_mobile_cfgs[best].regs[i]);
  472. snd_soc_update_bits(codec, base, WM8915_DSP1RX_EQ_ENA, save);
  473. }
  474. /* Icky as hell but saves code duplication */
  475. static int wm8915_get_retune_mobile_block(const char *name)
  476. {
  477. if (strcmp(name, "DSP1 EQ Mode") == 0)
  478. return 0;
  479. if (strcmp(name, "DSP2 EQ Mode") == 0)
  480. return 1;
  481. return -EINVAL;
  482. }
  483. static int wm8915_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  484. struct snd_ctl_elem_value *ucontrol)
  485. {
  486. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  487. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  488. struct wm8915_pdata *pdata = &wm8915->pdata;
  489. int block = wm8915_get_retune_mobile_block(kcontrol->id.name);
  490. int value = ucontrol->value.integer.value[0];
  491. if (block < 0)
  492. return block;
  493. if (value >= pdata->num_retune_mobile_cfgs)
  494. return -EINVAL;
  495. wm8915->retune_mobile_cfg[block] = value;
  496. wm8915_set_retune_mobile(codec, block);
  497. return 0;
  498. }
  499. static int wm8915_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  500. struct snd_ctl_elem_value *ucontrol)
  501. {
  502. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  503. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  504. int block = wm8915_get_retune_mobile_block(kcontrol->id.name);
  505. ucontrol->value.enumerated.item[0] = wm8915->retune_mobile_cfg[block];
  506. return 0;
  507. }
  508. static const struct snd_kcontrol_new wm8915_snd_controls[] = {
  509. SOC_DOUBLE_R_TLV("Capture Volume", WM8915_LEFT_LINE_INPUT_VOLUME,
  510. WM8915_RIGHT_LINE_INPUT_VOLUME, 0, 31, 0, inpga_tlv),
  511. SOC_DOUBLE_R("Capture ZC Switch", WM8915_LEFT_LINE_INPUT_VOLUME,
  512. WM8915_RIGHT_LINE_INPUT_VOLUME, 5, 1, 0),
  513. SOC_DOUBLE_TLV("DAC1 Sidetone Volume", WM8915_DAC1_MIXER_VOLUMES,
  514. 0, 5, 24, 0, sidetone_tlv),
  515. SOC_DOUBLE_TLV("DAC2 Sidetone Volume", WM8915_DAC2_MIXER_VOLUMES,
  516. 0, 5, 24, 0, sidetone_tlv),
  517. SOC_SINGLE("Sidetone LPF Switch", WM8915_SIDETONE, 12, 1, 0),
  518. SOC_ENUM("Sidetone HPF Cut-off", sidetone_hpf),
  519. SOC_SINGLE("Sidetone HPF Switch", WM8915_SIDETONE, 6, 1, 0),
  520. SOC_DOUBLE_R_TLV("DSP1 Capture Volume", WM8915_DSP1_TX_LEFT_VOLUME,
  521. WM8915_DSP1_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  522. SOC_DOUBLE_R_TLV("DSP2 Capture Volume", WM8915_DSP2_TX_LEFT_VOLUME,
  523. WM8915_DSP2_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  524. SOC_SINGLE("DSP1 Capture Notch Filter Switch", WM8915_DSP1_TX_FILTERS,
  525. 13, 1, 0),
  526. SOC_DOUBLE("DSP1 Capture HPF Switch", WM8915_DSP1_TX_FILTERS, 12, 11, 1, 0),
  527. SOC_ENUM("DSP1 Capture HPF Mode", dsp1tx_hpf_mode),
  528. SOC_ENUM("DSP1 Capture HPF Cutoff", dsp1tx_hpf_cutoff),
  529. SOC_SINGLE("DSP2 Capture Notch Filter Switch", WM8915_DSP2_TX_FILTERS,
  530. 13, 1, 0),
  531. SOC_DOUBLE("DSP2 Capture HPF Switch", WM8915_DSP2_TX_FILTERS, 12, 11, 1, 0),
  532. SOC_ENUM("DSP2 Capture HPF Mode", dsp2tx_hpf_mode),
  533. SOC_ENUM("DSP2 Capture HPF Cutoff", dsp2tx_hpf_cutoff),
  534. SOC_DOUBLE_R_TLV("DSP1 Playback Volume", WM8915_DSP1_RX_LEFT_VOLUME,
  535. WM8915_DSP1_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  536. SOC_SINGLE("DSP1 Playback Switch", WM8915_DSP1_RX_FILTERS_1, 9, 1, 1),
  537. SOC_DOUBLE_R_TLV("DSP2 Playback Volume", WM8915_DSP2_RX_LEFT_VOLUME,
  538. WM8915_DSP2_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  539. SOC_SINGLE("DSP2 Playback Switch", WM8915_DSP2_RX_FILTERS_1, 9, 1, 1),
  540. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8915_DAC1_LEFT_VOLUME,
  541. WM8915_DAC1_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  542. SOC_DOUBLE_R("DAC1 Switch", WM8915_DAC1_LEFT_VOLUME,
  543. WM8915_DAC1_RIGHT_VOLUME, 9, 1, 1),
  544. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8915_DAC2_LEFT_VOLUME,
  545. WM8915_DAC2_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  546. SOC_DOUBLE_R("DAC2 Switch", WM8915_DAC2_LEFT_VOLUME,
  547. WM8915_DAC2_RIGHT_VOLUME, 9, 1, 1),
  548. SOC_SINGLE("Speaker High Performance Switch", WM8915_OVERSAMPLING, 3, 1, 0),
  549. SOC_SINGLE("DMIC High Performance Switch", WM8915_OVERSAMPLING, 2, 1, 0),
  550. SOC_SINGLE("ADC High Performance Switch", WM8915_OVERSAMPLING, 1, 1, 0),
  551. SOC_SINGLE("DAC High Performance Switch", WM8915_OVERSAMPLING, 0, 1, 0),
  552. SOC_SINGLE("DAC Soft Mute Switch", WM8915_DAC_SOFTMUTE, 1, 1, 0),
  553. SOC_SINGLE("DAC Slow Soft Mute Switch", WM8915_DAC_SOFTMUTE, 0, 1, 0),
  554. SOC_DOUBLE_TLV("Digital Output 1 Volume", WM8915_DAC1_HPOUT1_VOLUME, 0, 4,
  555. 8, 0, out_digital_tlv),
  556. SOC_DOUBLE_TLV("Digital Output 2 Volume", WM8915_DAC2_HPOUT2_VOLUME, 0, 4,
  557. 8, 0, out_digital_tlv),
  558. SOC_DOUBLE_R_TLV("Output 1 Volume", WM8915_OUTPUT1_LEFT_VOLUME,
  559. WM8915_OUTPUT1_RIGHT_VOLUME, 0, 12, 0, out_tlv),
  560. SOC_DOUBLE_R("Output 1 ZC Switch", WM8915_OUTPUT1_LEFT_VOLUME,
  561. WM8915_OUTPUT1_RIGHT_VOLUME, 7, 1, 0),
  562. SOC_DOUBLE_R_TLV("Output 2 Volume", WM8915_OUTPUT2_LEFT_VOLUME,
  563. WM8915_OUTPUT2_RIGHT_VOLUME, 0, 12, 0, out_tlv),
  564. SOC_DOUBLE_R("Output 2 ZC Switch", WM8915_OUTPUT2_LEFT_VOLUME,
  565. WM8915_OUTPUT2_RIGHT_VOLUME, 7, 1, 0),
  566. SOC_DOUBLE_TLV("Speaker Volume", WM8915_PDM_SPEAKER_VOLUME, 0, 4, 8, 0,
  567. spk_tlv),
  568. SOC_DOUBLE_R("Speaker Switch", WM8915_LEFT_PDM_SPEAKER,
  569. WM8915_RIGHT_PDM_SPEAKER, 3, 1, 1),
  570. SOC_DOUBLE_R("Speaker ZC Switch", WM8915_LEFT_PDM_SPEAKER,
  571. WM8915_RIGHT_PDM_SPEAKER, 2, 1, 0),
  572. SOC_SINGLE("DSP1 EQ Switch", WM8915_DSP1_RX_EQ_GAINS_1, 0, 1, 0),
  573. SOC_SINGLE("DSP2 EQ Switch", WM8915_DSP2_RX_EQ_GAINS_1, 0, 1, 0),
  574. };
  575. static const struct snd_kcontrol_new wm8915_eq_controls[] = {
  576. SOC_SINGLE_TLV("DSP1 EQ B1 Volume", WM8915_DSP1_RX_EQ_GAINS_1, 11, 31, 0,
  577. eq_tlv),
  578. SOC_SINGLE_TLV("DSP1 EQ B2 Volume", WM8915_DSP1_RX_EQ_GAINS_1, 6, 31, 0,
  579. eq_tlv),
  580. SOC_SINGLE_TLV("DSP1 EQ B3 Volume", WM8915_DSP1_RX_EQ_GAINS_1, 1, 31, 0,
  581. eq_tlv),
  582. SOC_SINGLE_TLV("DSP1 EQ B4 Volume", WM8915_DSP1_RX_EQ_GAINS_2, 11, 31, 0,
  583. eq_tlv),
  584. SOC_SINGLE_TLV("DSP1 EQ B5 Volume", WM8915_DSP1_RX_EQ_GAINS_2, 6, 31, 0,
  585. eq_tlv),
  586. SOC_SINGLE_TLV("DSP2 EQ B1 Volume", WM8915_DSP2_RX_EQ_GAINS_1, 11, 31, 0,
  587. eq_tlv),
  588. SOC_SINGLE_TLV("DSP2 EQ B2 Volume", WM8915_DSP2_RX_EQ_GAINS_1, 6, 31, 0,
  589. eq_tlv),
  590. SOC_SINGLE_TLV("DSP2 EQ B3 Volume", WM8915_DSP2_RX_EQ_GAINS_1, 1, 31, 0,
  591. eq_tlv),
  592. SOC_SINGLE_TLV("DSP2 EQ B4 Volume", WM8915_DSP2_RX_EQ_GAINS_2, 11, 31, 0,
  593. eq_tlv),
  594. SOC_SINGLE_TLV("DSP2 EQ B5 Volume", WM8915_DSP2_RX_EQ_GAINS_2, 6, 31, 0,
  595. eq_tlv),
  596. };
  597. static int cp_event(struct snd_soc_dapm_widget *w,
  598. struct snd_kcontrol *kcontrol, int event)
  599. {
  600. switch (event) {
  601. case SND_SOC_DAPM_POST_PMU:
  602. msleep(5);
  603. break;
  604. default:
  605. BUG();
  606. return -EINVAL;
  607. }
  608. return 0;
  609. }
  610. static int rmv_short_event(struct snd_soc_dapm_widget *w,
  611. struct snd_kcontrol *kcontrol, int event)
  612. {
  613. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(w->codec);
  614. /* Record which outputs we enabled */
  615. switch (event) {
  616. case SND_SOC_DAPM_PRE_PMD:
  617. wm8915->hpout_pending &= ~w->shift;
  618. break;
  619. case SND_SOC_DAPM_PRE_PMU:
  620. wm8915->hpout_pending |= w->shift;
  621. break;
  622. default:
  623. BUG();
  624. return -EINVAL;
  625. }
  626. return 0;
  627. }
  628. static void wait_for_dc_servo(struct snd_soc_codec *codec, u16 mask)
  629. {
  630. struct i2c_client *i2c = to_i2c_client(codec->dev);
  631. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  632. int i, ret;
  633. unsigned long timeout = 200;
  634. snd_soc_write(codec, WM8915_DC_SERVO_2, mask);
  635. /* Use the interrupt if possible */
  636. do {
  637. if (i2c->irq) {
  638. timeout = wait_for_completion_timeout(&wm8915->dcs_done,
  639. msecs_to_jiffies(200));
  640. if (timeout == 0)
  641. dev_err(codec->dev, "DC servo timed out\n");
  642. } else {
  643. msleep(1);
  644. if (--i) {
  645. timeout = 0;
  646. break;
  647. }
  648. }
  649. ret = snd_soc_read(codec, WM8915_DC_SERVO_2);
  650. dev_dbg(codec->dev, "DC servo state: %x\n", ret);
  651. } while (ret & mask);
  652. if (timeout == 0)
  653. dev_err(codec->dev, "DC servo timed out for %x\n", mask);
  654. else
  655. dev_dbg(codec->dev, "DC servo complete for %x\n", mask);
  656. }
  657. static void wm8915_seq_notifier(struct snd_soc_dapm_context *dapm,
  658. enum snd_soc_dapm_type event, int subseq)
  659. {
  660. struct snd_soc_codec *codec = container_of(dapm,
  661. struct snd_soc_codec, dapm);
  662. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  663. u16 val, mask;
  664. /* Complete any pending DC servo starts */
  665. if (wm8915->dcs_pending) {
  666. dev_dbg(codec->dev, "Starting DC servo for %x\n",
  667. wm8915->dcs_pending);
  668. /* Trigger a startup sequence */
  669. wait_for_dc_servo(codec, wm8915->dcs_pending
  670. << WM8915_DCS_TRIG_STARTUP_0_SHIFT);
  671. wm8915->dcs_pending = 0;
  672. }
  673. if (wm8915->hpout_pending != wm8915->hpout_ena) {
  674. dev_dbg(codec->dev, "Applying RMV_SHORTs %x->%x\n",
  675. wm8915->hpout_ena, wm8915->hpout_pending);
  676. val = 0;
  677. mask = 0;
  678. if (wm8915->hpout_pending & HPOUT1L) {
  679. val |= WM8915_HPOUT1L_RMV_SHORT;
  680. mask |= WM8915_HPOUT1L_RMV_SHORT;
  681. } else {
  682. mask |= WM8915_HPOUT1L_RMV_SHORT |
  683. WM8915_HPOUT1L_OUTP |
  684. WM8915_HPOUT1L_DLY;
  685. }
  686. if (wm8915->hpout_pending & HPOUT1R) {
  687. val |= WM8915_HPOUT1R_RMV_SHORT;
  688. mask |= WM8915_HPOUT1R_RMV_SHORT;
  689. } else {
  690. mask |= WM8915_HPOUT1R_RMV_SHORT |
  691. WM8915_HPOUT1R_OUTP |
  692. WM8915_HPOUT1R_DLY;
  693. }
  694. snd_soc_update_bits(codec, WM8915_ANALOGUE_HP_1, mask, val);
  695. val = 0;
  696. mask = 0;
  697. if (wm8915->hpout_pending & HPOUT2L) {
  698. val |= WM8915_HPOUT2L_RMV_SHORT;
  699. mask |= WM8915_HPOUT2L_RMV_SHORT;
  700. } else {
  701. mask |= WM8915_HPOUT2L_RMV_SHORT |
  702. WM8915_HPOUT2L_OUTP |
  703. WM8915_HPOUT2L_DLY;
  704. }
  705. if (wm8915->hpout_pending & HPOUT2R) {
  706. val |= WM8915_HPOUT2R_RMV_SHORT;
  707. mask |= WM8915_HPOUT2R_RMV_SHORT;
  708. } else {
  709. mask |= WM8915_HPOUT2R_RMV_SHORT |
  710. WM8915_HPOUT2R_OUTP |
  711. WM8915_HPOUT2R_DLY;
  712. }
  713. snd_soc_update_bits(codec, WM8915_ANALOGUE_HP_2, mask, val);
  714. wm8915->hpout_ena = wm8915->hpout_pending;
  715. }
  716. }
  717. static int dcs_start(struct snd_soc_dapm_widget *w,
  718. struct snd_kcontrol *kcontrol, int event)
  719. {
  720. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(w->codec);
  721. switch (event) {
  722. case SND_SOC_DAPM_POST_PMU:
  723. wm8915->dcs_pending |= 1 << w->shift;
  724. break;
  725. default:
  726. BUG();
  727. return -EINVAL;
  728. }
  729. return 0;
  730. }
  731. static const char *sidetone_text[] = {
  732. "IN1", "IN2",
  733. };
  734. static const struct soc_enum left_sidetone_enum =
  735. SOC_ENUM_SINGLE(WM8915_SIDETONE, 0, 2, sidetone_text);
  736. static const struct snd_kcontrol_new left_sidetone =
  737. SOC_DAPM_ENUM("Left Sidetone", left_sidetone_enum);
  738. static const struct soc_enum right_sidetone_enum =
  739. SOC_ENUM_SINGLE(WM8915_SIDETONE, 1, 2, sidetone_text);
  740. static const struct snd_kcontrol_new right_sidetone =
  741. SOC_DAPM_ENUM("Right Sidetone", right_sidetone_enum);
  742. static const char *spk_text[] = {
  743. "DAC1L", "DAC1R", "DAC2L", "DAC2R"
  744. };
  745. static const struct soc_enum spkl_enum =
  746. SOC_ENUM_SINGLE(WM8915_LEFT_PDM_SPEAKER, 0, 4, spk_text);
  747. static const struct snd_kcontrol_new spkl_mux =
  748. SOC_DAPM_ENUM("SPKL", spkl_enum);
  749. static const struct soc_enum spkr_enum =
  750. SOC_ENUM_SINGLE(WM8915_RIGHT_PDM_SPEAKER, 0, 4, spk_text);
  751. static const struct snd_kcontrol_new spkr_mux =
  752. SOC_DAPM_ENUM("SPKR", spkr_enum);
  753. static const char *dsp1rx_text[] = {
  754. "AIF1", "AIF2"
  755. };
  756. static const struct soc_enum dsp1rx_enum =
  757. SOC_ENUM_SINGLE(WM8915_POWER_MANAGEMENT_8, 0, 2, dsp1rx_text);
  758. static const struct snd_kcontrol_new dsp1rx =
  759. SOC_DAPM_ENUM("DSP1RX", dsp1rx_enum);
  760. static const char *dsp2rx_text[] = {
  761. "AIF2", "AIF1"
  762. };
  763. static const struct soc_enum dsp2rx_enum =
  764. SOC_ENUM_SINGLE(WM8915_POWER_MANAGEMENT_8, 4, 2, dsp2rx_text);
  765. static const struct snd_kcontrol_new dsp2rx =
  766. SOC_DAPM_ENUM("DSP2RX", dsp2rx_enum);
  767. static const char *aif2tx_text[] = {
  768. "DSP2", "DSP1", "AIF1"
  769. };
  770. static const struct soc_enum aif2tx_enum =
  771. SOC_ENUM_SINGLE(WM8915_POWER_MANAGEMENT_8, 6, 3, aif2tx_text);
  772. static const struct snd_kcontrol_new aif2tx =
  773. SOC_DAPM_ENUM("AIF2TX", aif2tx_enum);
  774. static const char *inmux_text[] = {
  775. "ADC", "DMIC1", "DMIC2"
  776. };
  777. static const struct soc_enum in1_enum =
  778. SOC_ENUM_SINGLE(WM8915_POWER_MANAGEMENT_7, 0, 3, inmux_text);
  779. static const struct snd_kcontrol_new in1_mux =
  780. SOC_DAPM_ENUM("IN1 Mux", in1_enum);
  781. static const struct soc_enum in2_enum =
  782. SOC_ENUM_SINGLE(WM8915_POWER_MANAGEMENT_7, 4, 3, inmux_text);
  783. static const struct snd_kcontrol_new in2_mux =
  784. SOC_DAPM_ENUM("IN2 Mux", in2_enum);
  785. static const struct snd_kcontrol_new dac2r_mix[] = {
  786. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8915_DAC2_RIGHT_MIXER_ROUTING,
  787. 5, 1, 0),
  788. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8915_DAC2_RIGHT_MIXER_ROUTING,
  789. 4, 1, 0),
  790. SOC_DAPM_SINGLE("DSP2 Switch", WM8915_DAC2_RIGHT_MIXER_ROUTING, 1, 1, 0),
  791. SOC_DAPM_SINGLE("DSP1 Switch", WM8915_DAC2_RIGHT_MIXER_ROUTING, 0, 1, 0),
  792. };
  793. static const struct snd_kcontrol_new dac2l_mix[] = {
  794. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8915_DAC2_LEFT_MIXER_ROUTING,
  795. 5, 1, 0),
  796. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8915_DAC2_LEFT_MIXER_ROUTING,
  797. 4, 1, 0),
  798. SOC_DAPM_SINGLE("DSP2 Switch", WM8915_DAC2_LEFT_MIXER_ROUTING, 1, 1, 0),
  799. SOC_DAPM_SINGLE("DSP1 Switch", WM8915_DAC2_LEFT_MIXER_ROUTING, 0, 1, 0),
  800. };
  801. static const struct snd_kcontrol_new dac1r_mix[] = {
  802. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8915_DAC1_RIGHT_MIXER_ROUTING,
  803. 5, 1, 0),
  804. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8915_DAC1_RIGHT_MIXER_ROUTING,
  805. 4, 1, 0),
  806. SOC_DAPM_SINGLE("DSP2 Switch", WM8915_DAC1_RIGHT_MIXER_ROUTING, 1, 1, 0),
  807. SOC_DAPM_SINGLE("DSP1 Switch", WM8915_DAC1_RIGHT_MIXER_ROUTING, 0, 1, 0),
  808. };
  809. static const struct snd_kcontrol_new dac1l_mix[] = {
  810. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8915_DAC1_LEFT_MIXER_ROUTING,
  811. 5, 1, 0),
  812. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8915_DAC1_LEFT_MIXER_ROUTING,
  813. 4, 1, 0),
  814. SOC_DAPM_SINGLE("DSP2 Switch", WM8915_DAC1_LEFT_MIXER_ROUTING, 1, 1, 0),
  815. SOC_DAPM_SINGLE("DSP1 Switch", WM8915_DAC1_LEFT_MIXER_ROUTING, 0, 1, 0),
  816. };
  817. static const struct snd_kcontrol_new dsp1txl[] = {
  818. SOC_DAPM_SINGLE("IN1 Switch", WM8915_DSP1_TX_LEFT_MIXER_ROUTING,
  819. 1, 1, 0),
  820. SOC_DAPM_SINGLE("DAC Switch", WM8915_DSP1_TX_LEFT_MIXER_ROUTING,
  821. 0, 1, 0),
  822. };
  823. static const struct snd_kcontrol_new dsp1txr[] = {
  824. SOC_DAPM_SINGLE("IN1 Switch", WM8915_DSP1_TX_RIGHT_MIXER_ROUTING,
  825. 1, 1, 0),
  826. SOC_DAPM_SINGLE("DAC Switch", WM8915_DSP1_TX_RIGHT_MIXER_ROUTING,
  827. 0, 1, 0),
  828. };
  829. static const struct snd_kcontrol_new dsp2txl[] = {
  830. SOC_DAPM_SINGLE("IN1 Switch", WM8915_DSP2_TX_LEFT_MIXER_ROUTING,
  831. 1, 1, 0),
  832. SOC_DAPM_SINGLE("DAC Switch", WM8915_DSP2_TX_LEFT_MIXER_ROUTING,
  833. 0, 1, 0),
  834. };
  835. static const struct snd_kcontrol_new dsp2txr[] = {
  836. SOC_DAPM_SINGLE("IN1 Switch", WM8915_DSP2_TX_RIGHT_MIXER_ROUTING,
  837. 1, 1, 0),
  838. SOC_DAPM_SINGLE("DAC Switch", WM8915_DSP2_TX_RIGHT_MIXER_ROUTING,
  839. 0, 1, 0),
  840. };
  841. static const struct snd_soc_dapm_widget wm8915_dapm_widgets[] = {
  842. SND_SOC_DAPM_INPUT("IN1LN"),
  843. SND_SOC_DAPM_INPUT("IN1LP"),
  844. SND_SOC_DAPM_INPUT("IN1RN"),
  845. SND_SOC_DAPM_INPUT("IN1RP"),
  846. SND_SOC_DAPM_INPUT("IN2LN"),
  847. SND_SOC_DAPM_INPUT("IN2LP"),
  848. SND_SOC_DAPM_INPUT("IN2RN"),
  849. SND_SOC_DAPM_INPUT("IN2RP"),
  850. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  851. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  852. SND_SOC_DAPM_SUPPLY_S("SYSCLK", 1, WM8915_AIF_CLOCKING_1, 0, 0, NULL, 0),
  853. SND_SOC_DAPM_SUPPLY_S("SYSDSPCLK", 2, WM8915_CLOCKING_1, 1, 0, NULL, 0),
  854. SND_SOC_DAPM_SUPPLY_S("AIFCLK", 2, WM8915_CLOCKING_1, 2, 0, NULL, 0),
  855. SND_SOC_DAPM_SUPPLY_S("Charge Pump", 2, WM8915_CHARGE_PUMP_1, 15, 0, cp_event,
  856. SND_SOC_DAPM_POST_PMU),
  857. SND_SOC_DAPM_SUPPLY("LDO2", WM8915_POWER_MANAGEMENT_2, 1, 0, NULL, 0),
  858. SND_SOC_DAPM_MICBIAS("MICB2", WM8915_POWER_MANAGEMENT_1, 9, 0),
  859. SND_SOC_DAPM_MICBIAS("MICB1", WM8915_POWER_MANAGEMENT_1, 8, 0),
  860. SND_SOC_DAPM_PGA("IN1L PGA", WM8915_POWER_MANAGEMENT_2, 5, 0, NULL, 0),
  861. SND_SOC_DAPM_PGA("IN1R PGA", WM8915_POWER_MANAGEMENT_2, 4, 0, NULL, 0),
  862. SND_SOC_DAPM_MUX("IN1L Mux", SND_SOC_NOPM, 0, 0, &in1_mux),
  863. SND_SOC_DAPM_MUX("IN1R Mux", SND_SOC_NOPM, 0, 0, &in1_mux),
  864. SND_SOC_DAPM_MUX("IN2L Mux", SND_SOC_NOPM, 0, 0, &in2_mux),
  865. SND_SOC_DAPM_MUX("IN2R Mux", SND_SOC_NOPM, 0, 0, &in2_mux),
  866. SND_SOC_DAPM_PGA("IN1L", WM8915_POWER_MANAGEMENT_7, 2, 0, NULL, 0),
  867. SND_SOC_DAPM_PGA("IN1R", WM8915_POWER_MANAGEMENT_7, 3, 0, NULL, 0),
  868. SND_SOC_DAPM_PGA("IN2L", WM8915_POWER_MANAGEMENT_7, 6, 0, NULL, 0),
  869. SND_SOC_DAPM_PGA("IN2R", WM8915_POWER_MANAGEMENT_7, 7, 0, NULL, 0),
  870. /* FIXME - these need to be concentrator widgets */
  871. SND_SOC_DAPM_SUPPLY("DMIC2", WM8915_POWER_MANAGEMENT_7, 9, 0, NULL, 0),
  872. SND_SOC_DAPM_SUPPLY("DMIC1", WM8915_POWER_MANAGEMENT_7, 8, 0, NULL, 0),
  873. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8915_POWER_MANAGEMENT_3, 5, 0),
  874. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8915_POWER_MANAGEMENT_3, 4, 0),
  875. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8915_POWER_MANAGEMENT_3, 3, 0),
  876. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8915_POWER_MANAGEMENT_3, 2, 0),
  877. SND_SOC_DAPM_ADC("ADCL", NULL, WM8915_POWER_MANAGEMENT_3, 1, 0),
  878. SND_SOC_DAPM_ADC("ADCR", NULL, WM8915_POWER_MANAGEMENT_3, 0, 0),
  879. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &left_sidetone),
  880. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &right_sidetone),
  881. SND_SOC_DAPM_AIF_IN("DSP2RXL", NULL, 0, WM8915_POWER_MANAGEMENT_3, 11, 0),
  882. SND_SOC_DAPM_AIF_IN("DSP2RXR", NULL, 1, WM8915_POWER_MANAGEMENT_3, 10, 0),
  883. SND_SOC_DAPM_AIF_IN("DSP1RXL", NULL, 0, WM8915_POWER_MANAGEMENT_3, 9, 0),
  884. SND_SOC_DAPM_AIF_IN("DSP1RXR", NULL, 1, WM8915_POWER_MANAGEMENT_3, 8, 0),
  885. SND_SOC_DAPM_MIXER("DSP2TXL", WM8915_POWER_MANAGEMENT_5, 11, 0,
  886. dsp2txl, ARRAY_SIZE(dsp2txl)),
  887. SND_SOC_DAPM_MIXER("DSP2TXR", WM8915_POWER_MANAGEMENT_5, 10, 0,
  888. dsp2txr, ARRAY_SIZE(dsp2txr)),
  889. SND_SOC_DAPM_MIXER("DSP1TXL", WM8915_POWER_MANAGEMENT_5, 9, 0,
  890. dsp1txl, ARRAY_SIZE(dsp1txl)),
  891. SND_SOC_DAPM_MIXER("DSP1TXR", WM8915_POWER_MANAGEMENT_5, 8, 0,
  892. dsp1txr, ARRAY_SIZE(dsp1txr)),
  893. SND_SOC_DAPM_MIXER("DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  894. dac2l_mix, ARRAY_SIZE(dac2l_mix)),
  895. SND_SOC_DAPM_MIXER("DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  896. dac2r_mix, ARRAY_SIZE(dac2r_mix)),
  897. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  898. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  899. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  900. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  901. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8915_POWER_MANAGEMENT_5, 3, 0),
  902. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8915_POWER_MANAGEMENT_5, 2, 0),
  903. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8915_POWER_MANAGEMENT_5, 1, 0),
  904. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8915_POWER_MANAGEMENT_5, 0, 0),
  905. SND_SOC_DAPM_AIF_IN("AIF2RX1", "AIF2 Playback", 1,
  906. WM8915_POWER_MANAGEMENT_4, 9, 0),
  907. SND_SOC_DAPM_AIF_IN("AIF2RX0", "AIF2 Playback", 2,
  908. WM8915_POWER_MANAGEMENT_4, 8, 0),
  909. SND_SOC_DAPM_AIF_IN("AIF2TX1", "AIF2 Capture", 1,
  910. WM8915_POWER_MANAGEMENT_6, 9, 0),
  911. SND_SOC_DAPM_AIF_IN("AIF2TX0", "AIF2 Capture", 2,
  912. WM8915_POWER_MANAGEMENT_6, 8, 0),
  913. SND_SOC_DAPM_AIF_IN("AIF1RX5", "AIF1 Playback", 5,
  914. WM8915_POWER_MANAGEMENT_4, 5, 0),
  915. SND_SOC_DAPM_AIF_IN("AIF1RX4", "AIF1 Playback", 4,
  916. WM8915_POWER_MANAGEMENT_4, 4, 0),
  917. SND_SOC_DAPM_AIF_IN("AIF1RX3", "AIF1 Playback", 3,
  918. WM8915_POWER_MANAGEMENT_4, 3, 0),
  919. SND_SOC_DAPM_AIF_IN("AIF1RX2", "AIF1 Playback", 2,
  920. WM8915_POWER_MANAGEMENT_4, 2, 0),
  921. SND_SOC_DAPM_AIF_IN("AIF1RX1", "AIF1 Playback", 1,
  922. WM8915_POWER_MANAGEMENT_4, 1, 0),
  923. SND_SOC_DAPM_AIF_IN("AIF1RX0", "AIF1 Playback", 0,
  924. WM8915_POWER_MANAGEMENT_4, 0, 0),
  925. SND_SOC_DAPM_AIF_OUT("AIF1TX5", "AIF1 Capture", 5,
  926. WM8915_POWER_MANAGEMENT_6, 5, 0),
  927. SND_SOC_DAPM_AIF_OUT("AIF1TX4", "AIF1 Capture", 4,
  928. WM8915_POWER_MANAGEMENT_6, 4, 0),
  929. SND_SOC_DAPM_AIF_OUT("AIF1TX3", "AIF1 Capture", 3,
  930. WM8915_POWER_MANAGEMENT_6, 3, 0),
  931. SND_SOC_DAPM_AIF_OUT("AIF1TX2", "AIF1 Capture", 2,
  932. WM8915_POWER_MANAGEMENT_6, 2, 0),
  933. SND_SOC_DAPM_AIF_OUT("AIF1TX1", "AIF1 Capture", 1,
  934. WM8915_POWER_MANAGEMENT_6, 1, 0),
  935. SND_SOC_DAPM_AIF_OUT("AIF1TX0", "AIF1 Capture", 0,
  936. WM8915_POWER_MANAGEMENT_6, 0, 0),
  937. /* We route as stereo pairs so define some dummy widgets to squash
  938. * things down for now. RXA = 0,1, RXB = 2,3 and so on */
  939. SND_SOC_DAPM_PGA("AIF1RXA", SND_SOC_NOPM, 0, 0, NULL, 0),
  940. SND_SOC_DAPM_PGA("AIF1RXB", SND_SOC_NOPM, 0, 0, NULL, 0),
  941. SND_SOC_DAPM_PGA("AIF1RXC", SND_SOC_NOPM, 0, 0, NULL, 0),
  942. SND_SOC_DAPM_PGA("AIF2RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  943. SND_SOC_DAPM_PGA("DSP2TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  944. SND_SOC_DAPM_MUX("DSP1RX", SND_SOC_NOPM, 0, 0, &dsp1rx),
  945. SND_SOC_DAPM_MUX("DSP2RX", SND_SOC_NOPM, 0, 0, &dsp2rx),
  946. SND_SOC_DAPM_MUX("AIF2TX", SND_SOC_NOPM, 0, 0, &aif2tx),
  947. SND_SOC_DAPM_MUX("SPKL", SND_SOC_NOPM, 0, 0, &spkl_mux),
  948. SND_SOC_DAPM_MUX("SPKR", SND_SOC_NOPM, 0, 0, &spkr_mux),
  949. SND_SOC_DAPM_PGA("SPKL PGA", WM8915_LEFT_PDM_SPEAKER, 4, 0, NULL, 0),
  950. SND_SOC_DAPM_PGA("SPKR PGA", WM8915_RIGHT_PDM_SPEAKER, 4, 0, NULL, 0),
  951. SND_SOC_DAPM_PGA_S("HPOUT2L PGA", 0, WM8915_POWER_MANAGEMENT_1, 7, 0, NULL, 0),
  952. SND_SOC_DAPM_PGA_S("HPOUT2L_DLY", 1, WM8915_ANALOGUE_HP_2, 5, 0, NULL, 0),
  953. SND_SOC_DAPM_PGA_S("HPOUT2L_DCS", 2, WM8915_DC_SERVO_1, 2, 0, dcs_start,
  954. SND_SOC_DAPM_POST_PMU),
  955. SND_SOC_DAPM_PGA_S("HPOUT2L_OUTP", 3, WM8915_ANALOGUE_HP_2, 6, 0, NULL, 0),
  956. SND_SOC_DAPM_PGA_S("HPOUT2L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2L, 0,
  957. rmv_short_event,
  958. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  959. SND_SOC_DAPM_PGA_S("HPOUT2R PGA", 0, WM8915_POWER_MANAGEMENT_1, 6, 0,NULL, 0),
  960. SND_SOC_DAPM_PGA_S("HPOUT2R_DLY", 1, WM8915_ANALOGUE_HP_2, 1, 0, NULL, 0),
  961. SND_SOC_DAPM_PGA_S("HPOUT2R_DCS", 2, WM8915_DC_SERVO_1, 3, 0, dcs_start,
  962. SND_SOC_DAPM_POST_PMU),
  963. SND_SOC_DAPM_PGA_S("HPOUT2R_OUTP", 3, WM8915_ANALOGUE_HP_2, 2, 0, NULL, 0),
  964. SND_SOC_DAPM_PGA_S("HPOUT2R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2R, 0,
  965. rmv_short_event,
  966. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  967. SND_SOC_DAPM_PGA_S("HPOUT1L PGA", 0, WM8915_POWER_MANAGEMENT_1, 5, 0, NULL, 0),
  968. SND_SOC_DAPM_PGA_S("HPOUT1L_DLY", 1, WM8915_ANALOGUE_HP_1, 5, 0, NULL, 0),
  969. SND_SOC_DAPM_PGA_S("HPOUT1L_DCS", 2, WM8915_DC_SERVO_1, 0, 0, dcs_start,
  970. SND_SOC_DAPM_POST_PMU),
  971. SND_SOC_DAPM_PGA_S("HPOUT1L_OUTP", 3, WM8915_ANALOGUE_HP_1, 6, 0, NULL, 0),
  972. SND_SOC_DAPM_PGA_S("HPOUT1L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1L, 0,
  973. rmv_short_event,
  974. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  975. SND_SOC_DAPM_PGA_S("HPOUT1R PGA", 0, WM8915_POWER_MANAGEMENT_1, 4, 0, NULL, 0),
  976. SND_SOC_DAPM_PGA_S("HPOUT1R_DLY", 1, WM8915_ANALOGUE_HP_1, 1, 0, NULL, 0),
  977. SND_SOC_DAPM_PGA_S("HPOUT1R_DCS", 2, WM8915_DC_SERVO_1, 1, 0, dcs_start,
  978. SND_SOC_DAPM_POST_PMU),
  979. SND_SOC_DAPM_PGA_S("HPOUT1R_OUTP", 3, WM8915_ANALOGUE_HP_1, 2, 0, NULL, 0),
  980. SND_SOC_DAPM_PGA_S("HPOUT1R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1R, 0,
  981. rmv_short_event,
  982. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  983. SND_SOC_DAPM_OUTPUT("HPOUT1L"),
  984. SND_SOC_DAPM_OUTPUT("HPOUT1R"),
  985. SND_SOC_DAPM_OUTPUT("HPOUT2L"),
  986. SND_SOC_DAPM_OUTPUT("HPOUT2R"),
  987. SND_SOC_DAPM_OUTPUT("SPKDAT"),
  988. };
  989. static const struct snd_soc_dapm_route wm8915_dapm_routes[] = {
  990. { "AIFCLK", NULL, "SYSCLK" },
  991. { "SYSDSPCLK", NULL, "SYSCLK" },
  992. { "Charge Pump", NULL, "SYSCLK" },
  993. { "MICB1", NULL, "LDO2" },
  994. { "MICB2", NULL, "LDO2" },
  995. { "IN1L PGA", NULL, "IN2LN" },
  996. { "IN1L PGA", NULL, "IN2LP" },
  997. { "IN1L PGA", NULL, "IN1LN" },
  998. { "IN1L PGA", NULL, "IN1LP" },
  999. { "IN1R PGA", NULL, "IN2RN" },
  1000. { "IN1R PGA", NULL, "IN2RP" },
  1001. { "IN1R PGA", NULL, "IN1RN" },
  1002. { "IN1R PGA", NULL, "IN1RP" },
  1003. { "ADCL", NULL, "IN1L PGA" },
  1004. { "ADCR", NULL, "IN1R PGA" },
  1005. { "DMIC1L", NULL, "DMIC1DAT" },
  1006. { "DMIC1R", NULL, "DMIC1DAT" },
  1007. { "DMIC2L", NULL, "DMIC2DAT" },
  1008. { "DMIC2R", NULL, "DMIC2DAT" },
  1009. { "DMIC2L", NULL, "DMIC2" },
  1010. { "DMIC2R", NULL, "DMIC2" },
  1011. { "DMIC1L", NULL, "DMIC1" },
  1012. { "DMIC1R", NULL, "DMIC1" },
  1013. { "IN1L Mux", "ADC", "ADCL" },
  1014. { "IN1L Mux", "DMIC1", "DMIC1L" },
  1015. { "IN1L Mux", "DMIC2", "DMIC2L" },
  1016. { "IN1R Mux", "ADC", "ADCR" },
  1017. { "IN1R Mux", "DMIC1", "DMIC1R" },
  1018. { "IN1R Mux", "DMIC2", "DMIC2R" },
  1019. { "IN2L Mux", "ADC", "ADCL" },
  1020. { "IN2L Mux", "DMIC1", "DMIC1L" },
  1021. { "IN2L Mux", "DMIC2", "DMIC2L" },
  1022. { "IN2R Mux", "ADC", "ADCR" },
  1023. { "IN2R Mux", "DMIC1", "DMIC1R" },
  1024. { "IN2R Mux", "DMIC2", "DMIC2R" },
  1025. { "Left Sidetone", "IN1", "IN1L Mux" },
  1026. { "Left Sidetone", "IN2", "IN2L Mux" },
  1027. { "Right Sidetone", "IN1", "IN1R Mux" },
  1028. { "Right Sidetone", "IN2", "IN2R Mux" },
  1029. { "DSP1TXL", "IN1 Switch", "IN1L Mux" },
  1030. { "DSP1TXR", "IN1 Switch", "IN1R Mux" },
  1031. { "DSP2TXL", "IN1 Switch", "IN2L Mux" },
  1032. { "DSP2TXR", "IN1 Switch", "IN2R Mux" },
  1033. { "AIF1TX0", NULL, "DSP1TXL" },
  1034. { "AIF1TX1", NULL, "DSP1TXR" },
  1035. { "AIF1TX2", NULL, "DSP2TXL" },
  1036. { "AIF1TX3", NULL, "DSP2TXR" },
  1037. { "AIF1TX4", NULL, "AIF2RX0" },
  1038. { "AIF1TX5", NULL, "AIF2RX1" },
  1039. { "AIF1RX0", NULL, "AIFCLK" },
  1040. { "AIF1RX1", NULL, "AIFCLK" },
  1041. { "AIF1RX2", NULL, "AIFCLK" },
  1042. { "AIF1RX3", NULL, "AIFCLK" },
  1043. { "AIF1RX4", NULL, "AIFCLK" },
  1044. { "AIF1RX5", NULL, "AIFCLK" },
  1045. { "AIF2RX0", NULL, "AIFCLK" },
  1046. { "AIF2RX1", NULL, "AIFCLK" },
  1047. { "DSP1RXL", NULL, "SYSDSPCLK" },
  1048. { "DSP1RXR", NULL, "SYSDSPCLK" },
  1049. { "DSP2RXL", NULL, "SYSDSPCLK" },
  1050. { "DSP2RXR", NULL, "SYSDSPCLK" },
  1051. { "DSP1TXL", NULL, "SYSDSPCLK" },
  1052. { "DSP1TXR", NULL, "SYSDSPCLK" },
  1053. { "DSP2TXL", NULL, "SYSDSPCLK" },
  1054. { "DSP2TXR", NULL, "SYSDSPCLK" },
  1055. { "AIF1RXA", NULL, "AIF1RX0" },
  1056. { "AIF1RXA", NULL, "AIF1RX1" },
  1057. { "AIF1RXB", NULL, "AIF1RX2" },
  1058. { "AIF1RXB", NULL, "AIF1RX3" },
  1059. { "AIF1RXC", NULL, "AIF1RX4" },
  1060. { "AIF1RXC", NULL, "AIF1RX5" },
  1061. { "AIF2RX", NULL, "AIF2RX0" },
  1062. { "AIF2RX", NULL, "AIF2RX1" },
  1063. { "AIF2TX", "DSP2", "DSP2TX" },
  1064. { "AIF2TX", "DSP1", "DSP1RX" },
  1065. { "AIF2TX", "AIF1", "AIF1RXC" },
  1066. { "DSP1RXL", NULL, "DSP1RX" },
  1067. { "DSP1RXR", NULL, "DSP1RX" },
  1068. { "DSP2RXL", NULL, "DSP2RX" },
  1069. { "DSP2RXR", NULL, "DSP2RX" },
  1070. { "DSP2TX", NULL, "DSP2TXL" },
  1071. { "DSP2TX", NULL, "DSP2TXR" },
  1072. { "DSP1RX", "AIF1", "AIF1RXA" },
  1073. { "DSP1RX", "AIF2", "AIF2RX" },
  1074. { "DSP2RX", "AIF1", "AIF1RXB" },
  1075. { "DSP2RX", "AIF2", "AIF2RX" },
  1076. { "DAC2L Mixer", "DSP2 Switch", "DSP2RXL" },
  1077. { "DAC2L Mixer", "DSP1 Switch", "DSP1RXL" },
  1078. { "DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1079. { "DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1080. { "DAC2R Mixer", "DSP2 Switch", "DSP2RXR" },
  1081. { "DAC2R Mixer", "DSP1 Switch", "DSP1RXR" },
  1082. { "DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1083. { "DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1084. { "DAC1L Mixer", "DSP2 Switch", "DSP2RXL" },
  1085. { "DAC1L Mixer", "DSP1 Switch", "DSP1RXL" },
  1086. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1087. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1088. { "DAC1R Mixer", "DSP2 Switch", "DSP2RXR" },
  1089. { "DAC1R Mixer", "DSP1 Switch", "DSP1RXR" },
  1090. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1091. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1092. { "DAC1L", NULL, "DAC1L Mixer" },
  1093. { "DAC1R", NULL, "DAC1R Mixer" },
  1094. { "DAC2L", NULL, "DAC2L Mixer" },
  1095. { "DAC2R", NULL, "DAC2R Mixer" },
  1096. { "HPOUT2L PGA", NULL, "Charge Pump" },
  1097. { "HPOUT2L PGA", NULL, "DAC2L" },
  1098. { "HPOUT2L_DLY", NULL, "HPOUT2L PGA" },
  1099. { "HPOUT2L_DCS", NULL, "HPOUT2L_DLY" },
  1100. { "HPOUT2L_OUTP", NULL, "HPOUT2L_DCS" },
  1101. { "HPOUT2L_RMV_SHORT", NULL, "HPOUT2L_OUTP" },
  1102. { "HPOUT2R PGA", NULL, "Charge Pump" },
  1103. { "HPOUT2R PGA", NULL, "DAC2R" },
  1104. { "HPOUT2R_DLY", NULL, "HPOUT2R PGA" },
  1105. { "HPOUT2R_DCS", NULL, "HPOUT2R_DLY" },
  1106. { "HPOUT2R_OUTP", NULL, "HPOUT2R_DCS" },
  1107. { "HPOUT2R_RMV_SHORT", NULL, "HPOUT2R_OUTP" },
  1108. { "HPOUT1L PGA", NULL, "Charge Pump" },
  1109. { "HPOUT1L PGA", NULL, "DAC1L" },
  1110. { "HPOUT1L_DLY", NULL, "HPOUT1L PGA" },
  1111. { "HPOUT1L_DCS", NULL, "HPOUT1L_DLY" },
  1112. { "HPOUT1L_OUTP", NULL, "HPOUT1L_DCS" },
  1113. { "HPOUT1L_RMV_SHORT", NULL, "HPOUT1L_OUTP" },
  1114. { "HPOUT1R PGA", NULL, "Charge Pump" },
  1115. { "HPOUT1R PGA", NULL, "DAC1R" },
  1116. { "HPOUT1R_DLY", NULL, "HPOUT1R PGA" },
  1117. { "HPOUT1R_DCS", NULL, "HPOUT1R_DLY" },
  1118. { "HPOUT1R_OUTP", NULL, "HPOUT1R_DCS" },
  1119. { "HPOUT1R_RMV_SHORT", NULL, "HPOUT1R_OUTP" },
  1120. { "HPOUT2L", NULL, "HPOUT2L_RMV_SHORT" },
  1121. { "HPOUT2R", NULL, "HPOUT2R_RMV_SHORT" },
  1122. { "HPOUT1L", NULL, "HPOUT1L_RMV_SHORT" },
  1123. { "HPOUT1R", NULL, "HPOUT1R_RMV_SHORT" },
  1124. { "SPKL", "DAC1L", "DAC1L" },
  1125. { "SPKL", "DAC1R", "DAC1R" },
  1126. { "SPKL", "DAC2L", "DAC2L" },
  1127. { "SPKL", "DAC2R", "DAC2R" },
  1128. { "SPKR", "DAC1L", "DAC1L" },
  1129. { "SPKR", "DAC1R", "DAC1R" },
  1130. { "SPKR", "DAC2L", "DAC2L" },
  1131. { "SPKR", "DAC2R", "DAC2R" },
  1132. { "SPKL PGA", NULL, "SPKL" },
  1133. { "SPKR PGA", NULL, "SPKR" },
  1134. { "SPKDAT", NULL, "SPKL PGA" },
  1135. { "SPKDAT", NULL, "SPKR PGA" },
  1136. };
  1137. static int wm8915_readable_register(struct snd_soc_codec *codec,
  1138. unsigned int reg)
  1139. {
  1140. /* Due to the sparseness of the register map the compiler
  1141. * output from an explicit switch statement ends up being much
  1142. * more efficient than a table.
  1143. */
  1144. switch (reg) {
  1145. case WM8915_SOFTWARE_RESET:
  1146. case WM8915_POWER_MANAGEMENT_1:
  1147. case WM8915_POWER_MANAGEMENT_2:
  1148. case WM8915_POWER_MANAGEMENT_3:
  1149. case WM8915_POWER_MANAGEMENT_4:
  1150. case WM8915_POWER_MANAGEMENT_5:
  1151. case WM8915_POWER_MANAGEMENT_6:
  1152. case WM8915_POWER_MANAGEMENT_7:
  1153. case WM8915_POWER_MANAGEMENT_8:
  1154. case WM8915_LEFT_LINE_INPUT_VOLUME:
  1155. case WM8915_RIGHT_LINE_INPUT_VOLUME:
  1156. case WM8915_LINE_INPUT_CONTROL:
  1157. case WM8915_DAC1_HPOUT1_VOLUME:
  1158. case WM8915_DAC2_HPOUT2_VOLUME:
  1159. case WM8915_DAC1_LEFT_VOLUME:
  1160. case WM8915_DAC1_RIGHT_VOLUME:
  1161. case WM8915_DAC2_LEFT_VOLUME:
  1162. case WM8915_DAC2_RIGHT_VOLUME:
  1163. case WM8915_OUTPUT1_LEFT_VOLUME:
  1164. case WM8915_OUTPUT1_RIGHT_VOLUME:
  1165. case WM8915_OUTPUT2_LEFT_VOLUME:
  1166. case WM8915_OUTPUT2_RIGHT_VOLUME:
  1167. case WM8915_MICBIAS_1:
  1168. case WM8915_MICBIAS_2:
  1169. case WM8915_LDO_1:
  1170. case WM8915_LDO_2:
  1171. case WM8915_ACCESSORY_DETECT_MODE_1:
  1172. case WM8915_ACCESSORY_DETECT_MODE_2:
  1173. case WM8915_HEADPHONE_DETECT_1:
  1174. case WM8915_HEADPHONE_DETECT_2:
  1175. case WM8915_MIC_DETECT_1:
  1176. case WM8915_MIC_DETECT_2:
  1177. case WM8915_MIC_DETECT_3:
  1178. case WM8915_CHARGE_PUMP_1:
  1179. case WM8915_CHARGE_PUMP_2:
  1180. case WM8915_DC_SERVO_1:
  1181. case WM8915_DC_SERVO_2:
  1182. case WM8915_DC_SERVO_3:
  1183. case WM8915_DC_SERVO_5:
  1184. case WM8915_DC_SERVO_6:
  1185. case WM8915_DC_SERVO_7:
  1186. case WM8915_DC_SERVO_READBACK_0:
  1187. case WM8915_ANALOGUE_HP_1:
  1188. case WM8915_ANALOGUE_HP_2:
  1189. case WM8915_CHIP_REVISION:
  1190. case WM8915_CONTROL_INTERFACE_1:
  1191. case WM8915_WRITE_SEQUENCER_CTRL_1:
  1192. case WM8915_WRITE_SEQUENCER_CTRL_2:
  1193. case WM8915_AIF_CLOCKING_1:
  1194. case WM8915_AIF_CLOCKING_2:
  1195. case WM8915_CLOCKING_1:
  1196. case WM8915_CLOCKING_2:
  1197. case WM8915_AIF_RATE:
  1198. case WM8915_FLL_CONTROL_1:
  1199. case WM8915_FLL_CONTROL_2:
  1200. case WM8915_FLL_CONTROL_3:
  1201. case WM8915_FLL_CONTROL_4:
  1202. case WM8915_FLL_CONTROL_5:
  1203. case WM8915_FLL_CONTROL_6:
  1204. case WM8915_FLL_EFS_1:
  1205. case WM8915_FLL_EFS_2:
  1206. case WM8915_AIF1_CONTROL:
  1207. case WM8915_AIF1_BCLK:
  1208. case WM8915_AIF1_TX_LRCLK_1:
  1209. case WM8915_AIF1_TX_LRCLK_2:
  1210. case WM8915_AIF1_RX_LRCLK_1:
  1211. case WM8915_AIF1_RX_LRCLK_2:
  1212. case WM8915_AIF1TX_DATA_CONFIGURATION_1:
  1213. case WM8915_AIF1TX_DATA_CONFIGURATION_2:
  1214. case WM8915_AIF1RX_DATA_CONFIGURATION:
  1215. case WM8915_AIF1TX_CHANNEL_0_CONFIGURATION:
  1216. case WM8915_AIF1TX_CHANNEL_1_CONFIGURATION:
  1217. case WM8915_AIF1TX_CHANNEL_2_CONFIGURATION:
  1218. case WM8915_AIF1TX_CHANNEL_3_CONFIGURATION:
  1219. case WM8915_AIF1TX_CHANNEL_4_CONFIGURATION:
  1220. case WM8915_AIF1TX_CHANNEL_5_CONFIGURATION:
  1221. case WM8915_AIF1RX_CHANNEL_0_CONFIGURATION:
  1222. case WM8915_AIF1RX_CHANNEL_1_CONFIGURATION:
  1223. case WM8915_AIF1RX_CHANNEL_2_CONFIGURATION:
  1224. case WM8915_AIF1RX_CHANNEL_3_CONFIGURATION:
  1225. case WM8915_AIF1RX_CHANNEL_4_CONFIGURATION:
  1226. case WM8915_AIF1RX_CHANNEL_5_CONFIGURATION:
  1227. case WM8915_AIF1RX_MONO_CONFIGURATION:
  1228. case WM8915_AIF1TX_TEST:
  1229. case WM8915_AIF2_CONTROL:
  1230. case WM8915_AIF2_BCLK:
  1231. case WM8915_AIF2_TX_LRCLK_1:
  1232. case WM8915_AIF2_TX_LRCLK_2:
  1233. case WM8915_AIF2_RX_LRCLK_1:
  1234. case WM8915_AIF2_RX_LRCLK_2:
  1235. case WM8915_AIF2TX_DATA_CONFIGURATION_1:
  1236. case WM8915_AIF2TX_DATA_CONFIGURATION_2:
  1237. case WM8915_AIF2RX_DATA_CONFIGURATION:
  1238. case WM8915_AIF2TX_CHANNEL_0_CONFIGURATION:
  1239. case WM8915_AIF2TX_CHANNEL_1_CONFIGURATION:
  1240. case WM8915_AIF2RX_CHANNEL_0_CONFIGURATION:
  1241. case WM8915_AIF2RX_CHANNEL_1_CONFIGURATION:
  1242. case WM8915_AIF2RX_MONO_CONFIGURATION:
  1243. case WM8915_AIF2TX_TEST:
  1244. case WM8915_DSP1_TX_LEFT_VOLUME:
  1245. case WM8915_DSP1_TX_RIGHT_VOLUME:
  1246. case WM8915_DSP1_RX_LEFT_VOLUME:
  1247. case WM8915_DSP1_RX_RIGHT_VOLUME:
  1248. case WM8915_DSP1_TX_FILTERS:
  1249. case WM8915_DSP1_RX_FILTERS_1:
  1250. case WM8915_DSP1_RX_FILTERS_2:
  1251. case WM8915_DSP1_DRC_1:
  1252. case WM8915_DSP1_DRC_2:
  1253. case WM8915_DSP1_DRC_3:
  1254. case WM8915_DSP1_DRC_4:
  1255. case WM8915_DSP1_DRC_5:
  1256. case WM8915_DSP1_RX_EQ_GAINS_1:
  1257. case WM8915_DSP1_RX_EQ_GAINS_2:
  1258. case WM8915_DSP1_RX_EQ_BAND_1_A:
  1259. case WM8915_DSP1_RX_EQ_BAND_1_B:
  1260. case WM8915_DSP1_RX_EQ_BAND_1_PG:
  1261. case WM8915_DSP1_RX_EQ_BAND_2_A:
  1262. case WM8915_DSP1_RX_EQ_BAND_2_B:
  1263. case WM8915_DSP1_RX_EQ_BAND_2_C:
  1264. case WM8915_DSP1_RX_EQ_BAND_2_PG:
  1265. case WM8915_DSP1_RX_EQ_BAND_3_A:
  1266. case WM8915_DSP1_RX_EQ_BAND_3_B:
  1267. case WM8915_DSP1_RX_EQ_BAND_3_C:
  1268. case WM8915_DSP1_RX_EQ_BAND_3_PG:
  1269. case WM8915_DSP1_RX_EQ_BAND_4_A:
  1270. case WM8915_DSP1_RX_EQ_BAND_4_B:
  1271. case WM8915_DSP1_RX_EQ_BAND_4_C:
  1272. case WM8915_DSP1_RX_EQ_BAND_4_PG:
  1273. case WM8915_DSP1_RX_EQ_BAND_5_A:
  1274. case WM8915_DSP1_RX_EQ_BAND_5_B:
  1275. case WM8915_DSP1_RX_EQ_BAND_5_PG:
  1276. case WM8915_DSP2_TX_LEFT_VOLUME:
  1277. case WM8915_DSP2_TX_RIGHT_VOLUME:
  1278. case WM8915_DSP2_RX_LEFT_VOLUME:
  1279. case WM8915_DSP2_RX_RIGHT_VOLUME:
  1280. case WM8915_DSP2_TX_FILTERS:
  1281. case WM8915_DSP2_RX_FILTERS_1:
  1282. case WM8915_DSP2_RX_FILTERS_2:
  1283. case WM8915_DSP2_DRC_1:
  1284. case WM8915_DSP2_DRC_2:
  1285. case WM8915_DSP2_DRC_3:
  1286. case WM8915_DSP2_DRC_4:
  1287. case WM8915_DSP2_DRC_5:
  1288. case WM8915_DSP2_RX_EQ_GAINS_1:
  1289. case WM8915_DSP2_RX_EQ_GAINS_2:
  1290. case WM8915_DSP2_RX_EQ_BAND_1_A:
  1291. case WM8915_DSP2_RX_EQ_BAND_1_B:
  1292. case WM8915_DSP2_RX_EQ_BAND_1_PG:
  1293. case WM8915_DSP2_RX_EQ_BAND_2_A:
  1294. case WM8915_DSP2_RX_EQ_BAND_2_B:
  1295. case WM8915_DSP2_RX_EQ_BAND_2_C:
  1296. case WM8915_DSP2_RX_EQ_BAND_2_PG:
  1297. case WM8915_DSP2_RX_EQ_BAND_3_A:
  1298. case WM8915_DSP2_RX_EQ_BAND_3_B:
  1299. case WM8915_DSP2_RX_EQ_BAND_3_C:
  1300. case WM8915_DSP2_RX_EQ_BAND_3_PG:
  1301. case WM8915_DSP2_RX_EQ_BAND_4_A:
  1302. case WM8915_DSP2_RX_EQ_BAND_4_B:
  1303. case WM8915_DSP2_RX_EQ_BAND_4_C:
  1304. case WM8915_DSP2_RX_EQ_BAND_4_PG:
  1305. case WM8915_DSP2_RX_EQ_BAND_5_A:
  1306. case WM8915_DSP2_RX_EQ_BAND_5_B:
  1307. case WM8915_DSP2_RX_EQ_BAND_5_PG:
  1308. case WM8915_DAC1_MIXER_VOLUMES:
  1309. case WM8915_DAC1_LEFT_MIXER_ROUTING:
  1310. case WM8915_DAC1_RIGHT_MIXER_ROUTING:
  1311. case WM8915_DAC2_MIXER_VOLUMES:
  1312. case WM8915_DAC2_LEFT_MIXER_ROUTING:
  1313. case WM8915_DAC2_RIGHT_MIXER_ROUTING:
  1314. case WM8915_DSP1_TX_LEFT_MIXER_ROUTING:
  1315. case WM8915_DSP1_TX_RIGHT_MIXER_ROUTING:
  1316. case WM8915_DSP2_TX_LEFT_MIXER_ROUTING:
  1317. case WM8915_DSP2_TX_RIGHT_MIXER_ROUTING:
  1318. case WM8915_DSP_TX_MIXER_SELECT:
  1319. case WM8915_DAC_SOFTMUTE:
  1320. case WM8915_OVERSAMPLING:
  1321. case WM8915_SIDETONE:
  1322. case WM8915_GPIO_1:
  1323. case WM8915_GPIO_2:
  1324. case WM8915_GPIO_3:
  1325. case WM8915_GPIO_4:
  1326. case WM8915_GPIO_5:
  1327. case WM8915_PULL_CONTROL_1:
  1328. case WM8915_PULL_CONTROL_2:
  1329. case WM8915_INTERRUPT_STATUS_1:
  1330. case WM8915_INTERRUPT_STATUS_2:
  1331. case WM8915_INTERRUPT_RAW_STATUS_2:
  1332. case WM8915_INTERRUPT_STATUS_1_MASK:
  1333. case WM8915_INTERRUPT_STATUS_2_MASK:
  1334. case WM8915_INTERRUPT_CONTROL:
  1335. case WM8915_LEFT_PDM_SPEAKER:
  1336. case WM8915_RIGHT_PDM_SPEAKER:
  1337. case WM8915_PDM_SPEAKER_MUTE_SEQUENCE:
  1338. case WM8915_PDM_SPEAKER_VOLUME:
  1339. return 1;
  1340. default:
  1341. return 0;
  1342. }
  1343. }
  1344. static int wm8915_volatile_register(struct snd_soc_codec *codec,
  1345. unsigned int reg)
  1346. {
  1347. switch (reg) {
  1348. case WM8915_SOFTWARE_RESET:
  1349. case WM8915_CHIP_REVISION:
  1350. case WM8915_LDO_1:
  1351. case WM8915_LDO_2:
  1352. case WM8915_INTERRUPT_STATUS_1:
  1353. case WM8915_INTERRUPT_STATUS_2:
  1354. case WM8915_INTERRUPT_RAW_STATUS_2:
  1355. case WM8915_DC_SERVO_READBACK_0:
  1356. case WM8915_DC_SERVO_2:
  1357. case WM8915_DC_SERVO_6:
  1358. case WM8915_DC_SERVO_7:
  1359. case WM8915_FLL_CONTROL_6:
  1360. case WM8915_MIC_DETECT_3:
  1361. case WM8915_HEADPHONE_DETECT_1:
  1362. case WM8915_HEADPHONE_DETECT_2:
  1363. return 1;
  1364. default:
  1365. return 0;
  1366. }
  1367. }
  1368. static int wm8915_reset(struct snd_soc_codec *codec)
  1369. {
  1370. return snd_soc_write(codec, WM8915_SOFTWARE_RESET, 0x8915);
  1371. }
  1372. static int wm8915_set_bias_level(struct snd_soc_codec *codec,
  1373. enum snd_soc_bias_level level)
  1374. {
  1375. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1376. int ret;
  1377. switch (level) {
  1378. case SND_SOC_BIAS_ON:
  1379. break;
  1380. case SND_SOC_BIAS_PREPARE:
  1381. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
  1382. snd_soc_update_bits(codec, WM8915_POWER_MANAGEMENT_1,
  1383. WM8915_BG_ENA, WM8915_BG_ENA);
  1384. msleep(2);
  1385. }
  1386. break;
  1387. case SND_SOC_BIAS_STANDBY:
  1388. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1389. ret = regulator_bulk_enable(ARRAY_SIZE(wm8915->supplies),
  1390. wm8915->supplies);
  1391. if (ret != 0) {
  1392. dev_err(codec->dev,
  1393. "Failed to enable supplies: %d\n",
  1394. ret);
  1395. return ret;
  1396. }
  1397. if (wm8915->pdata.ldo_ena >= 0) {
  1398. gpio_set_value_cansleep(wm8915->pdata.ldo_ena,
  1399. 1);
  1400. msleep(5);
  1401. }
  1402. codec->cache_only = false;
  1403. snd_soc_cache_sync(codec);
  1404. }
  1405. snd_soc_update_bits(codec, WM8915_POWER_MANAGEMENT_1,
  1406. WM8915_BG_ENA, 0);
  1407. break;
  1408. case SND_SOC_BIAS_OFF:
  1409. codec->cache_only = true;
  1410. if (wm8915->pdata.ldo_ena >= 0)
  1411. gpio_set_value_cansleep(wm8915->pdata.ldo_ena, 0);
  1412. regulator_bulk_disable(ARRAY_SIZE(wm8915->supplies),
  1413. wm8915->supplies);
  1414. break;
  1415. }
  1416. codec->dapm.bias_level = level;
  1417. return 0;
  1418. }
  1419. static int wm8915_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1420. {
  1421. struct snd_soc_codec *codec = dai->codec;
  1422. int aifctrl = 0;
  1423. int bclk = 0;
  1424. int lrclk_tx = 0;
  1425. int lrclk_rx = 0;
  1426. int aifctrl_reg, bclk_reg, lrclk_tx_reg, lrclk_rx_reg;
  1427. switch (dai->id) {
  1428. case 0:
  1429. aifctrl_reg = WM8915_AIF1_CONTROL;
  1430. bclk_reg = WM8915_AIF1_BCLK;
  1431. lrclk_tx_reg = WM8915_AIF1_TX_LRCLK_2;
  1432. lrclk_rx_reg = WM8915_AIF1_RX_LRCLK_2;
  1433. break;
  1434. case 1:
  1435. aifctrl_reg = WM8915_AIF2_CONTROL;
  1436. bclk_reg = WM8915_AIF2_BCLK;
  1437. lrclk_tx_reg = WM8915_AIF2_TX_LRCLK_2;
  1438. lrclk_rx_reg = WM8915_AIF2_RX_LRCLK_2;
  1439. break;
  1440. default:
  1441. BUG();
  1442. return -EINVAL;
  1443. }
  1444. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1445. case SND_SOC_DAIFMT_NB_NF:
  1446. break;
  1447. case SND_SOC_DAIFMT_IB_NF:
  1448. bclk |= WM8915_AIF1_BCLK_INV;
  1449. break;
  1450. case SND_SOC_DAIFMT_NB_IF:
  1451. lrclk_tx |= WM8915_AIF1TX_LRCLK_INV;
  1452. lrclk_rx |= WM8915_AIF1RX_LRCLK_INV;
  1453. break;
  1454. case SND_SOC_DAIFMT_IB_IF:
  1455. bclk |= WM8915_AIF1_BCLK_INV;
  1456. lrclk_tx |= WM8915_AIF1TX_LRCLK_INV;
  1457. lrclk_rx |= WM8915_AIF1RX_LRCLK_INV;
  1458. break;
  1459. }
  1460. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1461. case SND_SOC_DAIFMT_CBS_CFS:
  1462. break;
  1463. case SND_SOC_DAIFMT_CBS_CFM:
  1464. lrclk_tx |= WM8915_AIF1TX_LRCLK_MSTR;
  1465. lrclk_rx |= WM8915_AIF1RX_LRCLK_MSTR;
  1466. break;
  1467. case SND_SOC_DAIFMT_CBM_CFS:
  1468. bclk |= WM8915_AIF1_BCLK_MSTR;
  1469. break;
  1470. case SND_SOC_DAIFMT_CBM_CFM:
  1471. bclk |= WM8915_AIF1_BCLK_MSTR;
  1472. lrclk_tx |= WM8915_AIF1TX_LRCLK_MSTR;
  1473. lrclk_rx |= WM8915_AIF1RX_LRCLK_MSTR;
  1474. break;
  1475. default:
  1476. return -EINVAL;
  1477. }
  1478. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1479. case SND_SOC_DAIFMT_DSP_A:
  1480. break;
  1481. case SND_SOC_DAIFMT_DSP_B:
  1482. aifctrl |= 1;
  1483. break;
  1484. case SND_SOC_DAIFMT_I2S:
  1485. aifctrl |= 2;
  1486. break;
  1487. case SND_SOC_DAIFMT_LEFT_J:
  1488. aifctrl |= 3;
  1489. break;
  1490. default:
  1491. return -EINVAL;
  1492. }
  1493. snd_soc_update_bits(codec, aifctrl_reg, WM8915_AIF1_FMT_MASK, aifctrl);
  1494. snd_soc_update_bits(codec, bclk_reg,
  1495. WM8915_AIF1_BCLK_INV | WM8915_AIF1_BCLK_MSTR,
  1496. bclk);
  1497. snd_soc_update_bits(codec, lrclk_tx_reg,
  1498. WM8915_AIF1TX_LRCLK_INV |
  1499. WM8915_AIF1TX_LRCLK_MSTR,
  1500. lrclk_tx);
  1501. snd_soc_update_bits(codec, lrclk_rx_reg,
  1502. WM8915_AIF1RX_LRCLK_INV |
  1503. WM8915_AIF1RX_LRCLK_MSTR,
  1504. lrclk_rx);
  1505. return 0;
  1506. }
  1507. static const int bclk_divs[] = {
  1508. 1, 2, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96
  1509. };
  1510. static const int dsp_divs[] = {
  1511. 48000, 32000, 16000, 8000
  1512. };
  1513. static int wm8915_hw_params(struct snd_pcm_substream *substream,
  1514. struct snd_pcm_hw_params *params,
  1515. struct snd_soc_dai *dai)
  1516. {
  1517. struct snd_soc_codec *codec = dai->codec;
  1518. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1519. int bits, i, bclk_rate, best, cur_val;
  1520. int aifdata = 0;
  1521. int bclk = 0;
  1522. int lrclk = 0;
  1523. int dsp = 0;
  1524. int aifdata_reg, bclk_reg, lrclk_reg, dsp_shift;
  1525. if (!wm8915->sysclk) {
  1526. dev_err(codec->dev, "SYSCLK not configured\n");
  1527. return -EINVAL;
  1528. }
  1529. switch (dai->id) {
  1530. case 0:
  1531. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1532. (snd_soc_read(codec, WM8915_GPIO_1)) & WM8915_GP1_FN_MASK) {
  1533. aifdata_reg = WM8915_AIF1RX_DATA_CONFIGURATION;
  1534. lrclk_reg = WM8915_AIF1_RX_LRCLK_1;
  1535. } else {
  1536. aifdata_reg = WM8915_AIF1TX_DATA_CONFIGURATION_1;
  1537. lrclk_reg = WM8915_AIF1_TX_LRCLK_1;
  1538. }
  1539. bclk_reg = WM8915_AIF1_BCLK;
  1540. dsp_shift = 0;
  1541. break;
  1542. case 1:
  1543. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1544. (snd_soc_read(codec, WM8915_GPIO_2)) & WM8915_GP2_FN_MASK) {
  1545. aifdata_reg = WM8915_AIF2RX_DATA_CONFIGURATION;
  1546. lrclk_reg = WM8915_AIF2_RX_LRCLK_1;
  1547. } else {
  1548. aifdata_reg = WM8915_AIF2TX_DATA_CONFIGURATION_1;
  1549. lrclk_reg = WM8915_AIF2_TX_LRCLK_1;
  1550. }
  1551. bclk_reg = WM8915_AIF2_BCLK;
  1552. dsp_shift = WM8915_DSP2_DIV_SHIFT;
  1553. break;
  1554. default:
  1555. BUG();
  1556. return -EINVAL;
  1557. }
  1558. bclk_rate = snd_soc_params_to_bclk(params);
  1559. if (bclk_rate < 0) {
  1560. dev_err(codec->dev, "Unsupported BCLK rate: %d\n", bclk_rate);
  1561. return bclk_rate;
  1562. }
  1563. /* Needs looking at for TDM */
  1564. bits = snd_pcm_format_width(params_format(params));
  1565. if (bits < 0)
  1566. return bits;
  1567. aifdata |= (bits << WM8915_AIF1TX_WL_SHIFT) | bits;
  1568. for (i = 0; i < ARRAY_SIZE(dsp_divs); i++) {
  1569. if (dsp_divs[i] == params_rate(params))
  1570. break;
  1571. }
  1572. if (i == ARRAY_SIZE(dsp_divs)) {
  1573. dev_err(codec->dev, "Unsupported sample rate %dHz\n",
  1574. params_rate(params));
  1575. return -EINVAL;
  1576. }
  1577. dsp |= i << dsp_shift;
  1578. /* Pick a divisor for BCLK as close as we can get to ideal */
  1579. best = 0;
  1580. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1581. cur_val = (wm8915->sysclk / bclk_divs[i]) - bclk_rate;
  1582. if (cur_val < 0) /* BCLK table is sorted */
  1583. break;
  1584. best = i;
  1585. }
  1586. bclk_rate = wm8915->sysclk / bclk_divs[best];
  1587. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1588. bclk_divs[best], bclk_rate);
  1589. bclk |= best;
  1590. lrclk = bclk_rate / params_rate(params);
  1591. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  1592. lrclk, bclk_rate / lrclk);
  1593. snd_soc_update_bits(codec, aifdata_reg,
  1594. WM8915_AIF1TX_WL_MASK |
  1595. WM8915_AIF1TX_SLOT_LEN_MASK,
  1596. aifdata);
  1597. snd_soc_update_bits(codec, bclk_reg, WM8915_AIF1_BCLK_DIV_MASK, bclk);
  1598. snd_soc_update_bits(codec, lrclk_reg, WM8915_AIF1RX_RATE_MASK,
  1599. lrclk);
  1600. snd_soc_update_bits(codec, WM8915_AIF_CLOCKING_2,
  1601. WM8915_DSP1_DIV_SHIFT << dsp_shift, dsp);
  1602. wm8915->rx_rate[dai->id] = params_rate(params);
  1603. return 0;
  1604. }
  1605. static int wm8915_set_sysclk(struct snd_soc_dai *dai,
  1606. int clk_id, unsigned int freq, int dir)
  1607. {
  1608. struct snd_soc_codec *codec = dai->codec;
  1609. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1610. int lfclk = 0;
  1611. int ratediv = 0;
  1612. int src;
  1613. int old;
  1614. /* Disable SYSCLK while we reconfigure */
  1615. old = snd_soc_read(codec, WM8915_AIF_CLOCKING_1);
  1616. snd_soc_update_bits(codec, WM8915_AIF_CLOCKING_1,
  1617. WM8915_SYSCLK_ENA, 0);
  1618. switch (clk_id) {
  1619. case WM8915_SYSCLK_MCLK1:
  1620. wm8915->sysclk = freq;
  1621. src = 0;
  1622. break;
  1623. case WM8915_SYSCLK_MCLK2:
  1624. wm8915->sysclk = freq;
  1625. src = 1;
  1626. break;
  1627. case WM8915_SYSCLK_FLL:
  1628. wm8915->sysclk = freq;
  1629. src = 2;
  1630. break;
  1631. default:
  1632. dev_err(codec->dev, "Unsupported clock source %d\n", clk_id);
  1633. return -EINVAL;
  1634. }
  1635. switch (wm8915->sysclk) {
  1636. case 6144000:
  1637. snd_soc_update_bits(codec, WM8915_AIF_RATE,
  1638. WM8915_SYSCLK_RATE, 0);
  1639. break;
  1640. case 24576000:
  1641. ratediv = WM8915_SYSCLK_DIV;
  1642. case 12288000:
  1643. snd_soc_update_bits(codec, WM8915_AIF_RATE,
  1644. WM8915_SYSCLK_RATE, WM8915_SYSCLK_RATE);
  1645. break;
  1646. case 32000:
  1647. case 32768:
  1648. lfclk = WM8915_LFCLK_ENA;
  1649. break;
  1650. default:
  1651. dev_warn(codec->dev, "Unsupported clock rate %dHz\n",
  1652. wm8915->sysclk);
  1653. return -EINVAL;
  1654. }
  1655. snd_soc_update_bits(codec, WM8915_AIF_CLOCKING_1,
  1656. WM8915_SYSCLK_SRC_MASK | WM8915_SYSCLK_DIV_MASK,
  1657. src << WM8915_SYSCLK_SRC_SHIFT | ratediv);
  1658. snd_soc_update_bits(codec, WM8915_CLOCKING_1, WM8915_LFCLK_ENA, lfclk);
  1659. snd_soc_update_bits(codec, WM8915_AIF_CLOCKING_1,
  1660. WM8915_SYSCLK_ENA, old);
  1661. return 0;
  1662. }
  1663. struct _fll_div {
  1664. u16 fll_fratio;
  1665. u16 fll_outdiv;
  1666. u16 fll_refclk_div;
  1667. u16 fll_loop_gain;
  1668. u16 fll_ref_freq;
  1669. u16 n;
  1670. u16 theta;
  1671. u16 lambda;
  1672. };
  1673. static struct {
  1674. unsigned int min;
  1675. unsigned int max;
  1676. u16 fll_fratio;
  1677. int ratio;
  1678. } fll_fratios[] = {
  1679. { 0, 64000, 4, 16 },
  1680. { 64000, 128000, 3, 8 },
  1681. { 128000, 256000, 2, 4 },
  1682. { 256000, 1000000, 1, 2 },
  1683. { 1000000, 13500000, 0, 1 },
  1684. };
  1685. static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
  1686. unsigned int Fout)
  1687. {
  1688. unsigned int target;
  1689. unsigned int div;
  1690. unsigned int fratio, gcd_fll;
  1691. int i;
  1692. /* Fref must be <=13.5MHz */
  1693. div = 1;
  1694. fll_div->fll_refclk_div = 0;
  1695. while ((Fref / div) > 13500000) {
  1696. div *= 2;
  1697. fll_div->fll_refclk_div++;
  1698. if (div > 8) {
  1699. pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
  1700. Fref);
  1701. return -EINVAL;
  1702. }
  1703. }
  1704. pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
  1705. /* Apply the division for our remaining calculations */
  1706. Fref /= div;
  1707. if (Fref >= 3000000)
  1708. fll_div->fll_loop_gain = 5;
  1709. else
  1710. fll_div->fll_loop_gain = 0;
  1711. if (Fref >= 48000)
  1712. fll_div->fll_ref_freq = 0;
  1713. else
  1714. fll_div->fll_ref_freq = 1;
  1715. /* Fvco should be 90-100MHz; don't check the upper bound */
  1716. div = 2;
  1717. while (Fout * div < 90000000) {
  1718. div++;
  1719. if (div > 64) {
  1720. pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
  1721. Fout);
  1722. return -EINVAL;
  1723. }
  1724. }
  1725. target = Fout * div;
  1726. fll_div->fll_outdiv = div - 1;
  1727. pr_debug("FLL Fvco=%dHz\n", target);
  1728. /* Find an appropraite FLL_FRATIO and factor it out of the target */
  1729. for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
  1730. if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
  1731. fll_div->fll_fratio = fll_fratios[i].fll_fratio;
  1732. fratio = fll_fratios[i].ratio;
  1733. break;
  1734. }
  1735. }
  1736. if (i == ARRAY_SIZE(fll_fratios)) {
  1737. pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
  1738. return -EINVAL;
  1739. }
  1740. fll_div->n = target / (fratio * Fref);
  1741. if (target % Fref == 0) {
  1742. fll_div->theta = 0;
  1743. fll_div->lambda = 0;
  1744. } else {
  1745. gcd_fll = gcd(target, fratio * Fref);
  1746. fll_div->theta = (target - (fll_div->n * fratio * Fref))
  1747. / gcd_fll;
  1748. fll_div->lambda = (fratio * Fref) / gcd_fll;
  1749. }
  1750. pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
  1751. fll_div->n, fll_div->theta, fll_div->lambda);
  1752. pr_debug("FLL_FRATIO=%x FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
  1753. fll_div->fll_fratio, fll_div->fll_outdiv,
  1754. fll_div->fll_refclk_div);
  1755. return 0;
  1756. }
  1757. static int wm8915_set_fll(struct snd_soc_codec *codec, int fll_id, int source,
  1758. unsigned int Fref, unsigned int Fout)
  1759. {
  1760. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1761. struct _fll_div fll_div;
  1762. unsigned long timeout;
  1763. int ret, reg;
  1764. /* Any change? */
  1765. if (source == wm8915->fll_src && Fref == wm8915->fll_fref &&
  1766. Fout == wm8915->fll_fout)
  1767. return 0;
  1768. if (Fout == 0) {
  1769. dev_dbg(codec->dev, "FLL disabled\n");
  1770. wm8915->fll_fref = 0;
  1771. wm8915->fll_fout = 0;
  1772. snd_soc_update_bits(codec, WM8915_FLL_CONTROL_1,
  1773. WM8915_FLL_ENA, 0);
  1774. return 0;
  1775. }
  1776. ret = fll_factors(&fll_div, Fref, Fout);
  1777. if (ret != 0)
  1778. return ret;
  1779. switch (source) {
  1780. case WM8915_FLL_MCLK1:
  1781. reg = 0;
  1782. break;
  1783. case WM8915_FLL_MCLK2:
  1784. reg = 1;
  1785. case WM8915_FLL_DACLRCLK1:
  1786. reg = 2;
  1787. break;
  1788. case WM8915_FLL_BCLK1:
  1789. reg = 3;
  1790. break;
  1791. default:
  1792. dev_err(codec->dev, "Unknown FLL source %d\n", ret);
  1793. return -EINVAL;
  1794. }
  1795. reg |= fll_div.fll_refclk_div << WM8915_FLL_REFCLK_DIV_SHIFT;
  1796. reg |= fll_div.fll_ref_freq << WM8915_FLL_REF_FREQ_SHIFT;
  1797. snd_soc_update_bits(codec, WM8915_FLL_CONTROL_5,
  1798. WM8915_FLL_REFCLK_DIV_MASK | WM8915_FLL_REF_FREQ |
  1799. WM8915_FLL_REFCLK_SRC_MASK, reg);
  1800. reg = 0;
  1801. if (fll_div.theta || fll_div.lambda)
  1802. reg |= WM8915_FLL_EFS_ENA | (3 << WM8915_FLL_LFSR_SEL_SHIFT);
  1803. else
  1804. reg |= 1 << WM8915_FLL_LFSR_SEL_SHIFT;
  1805. snd_soc_write(codec, WM8915_FLL_EFS_2, reg);
  1806. snd_soc_update_bits(codec, WM8915_FLL_CONTROL_2,
  1807. WM8915_FLL_OUTDIV_MASK |
  1808. WM8915_FLL_FRATIO_MASK,
  1809. (fll_div.fll_outdiv << WM8915_FLL_OUTDIV_SHIFT) |
  1810. (fll_div.fll_fratio));
  1811. snd_soc_write(codec, WM8915_FLL_CONTROL_3, fll_div.theta);
  1812. snd_soc_update_bits(codec, WM8915_FLL_CONTROL_4,
  1813. WM8915_FLL_N_MASK | WM8915_FLL_LOOP_GAIN_MASK,
  1814. (fll_div.n << WM8915_FLL_N_SHIFT) |
  1815. fll_div.fll_loop_gain);
  1816. snd_soc_write(codec, WM8915_FLL_EFS_1, fll_div.lambda);
  1817. snd_soc_update_bits(codec, WM8915_FLL_CONTROL_1,
  1818. WM8915_FLL_ENA, WM8915_FLL_ENA);
  1819. /* The FLL supports live reconfiguration - kick that in case we were
  1820. * already enabled.
  1821. */
  1822. snd_soc_write(codec, WM8915_FLL_CONTROL_6, WM8915_FLL_SWITCH_CLK);
  1823. /* Wait for the FLL to lock, using the interrupt if possible */
  1824. if (Fref > 1000000)
  1825. timeout = usecs_to_jiffies(300);
  1826. else
  1827. timeout = msecs_to_jiffies(2);
  1828. wait_for_completion_timeout(&wm8915->fll_lock, timeout);
  1829. dev_dbg(codec->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout);
  1830. wm8915->fll_fref = Fref;
  1831. wm8915->fll_fout = Fout;
  1832. wm8915->fll_src = source;
  1833. return 0;
  1834. }
  1835. #ifdef CONFIG_GPIOLIB
  1836. static inline struct wm8915_priv *gpio_to_wm8915(struct gpio_chip *chip)
  1837. {
  1838. return container_of(chip, struct wm8915_priv, gpio_chip);
  1839. }
  1840. static void wm8915_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1841. {
  1842. struct wm8915_priv *wm8915 = gpio_to_wm8915(chip);
  1843. struct snd_soc_codec *codec = wm8915->codec;
  1844. snd_soc_update_bits(codec, WM8915_GPIO_1 + offset,
  1845. WM8915_GP1_LVL, !!value << WM8915_GP1_LVL_SHIFT);
  1846. }
  1847. static int wm8915_gpio_direction_out(struct gpio_chip *chip,
  1848. unsigned offset, int value)
  1849. {
  1850. struct wm8915_priv *wm8915 = gpio_to_wm8915(chip);
  1851. struct snd_soc_codec *codec = wm8915->codec;
  1852. int val;
  1853. val = (1 << WM8915_GP1_FN_SHIFT) | (!!value << WM8915_GP1_LVL_SHIFT);
  1854. return snd_soc_update_bits(codec, WM8915_GPIO_1 + offset,
  1855. WM8915_GP1_FN_MASK | WM8915_GP1_DIR |
  1856. WM8915_GP1_LVL, val);
  1857. }
  1858. static int wm8915_gpio_get(struct gpio_chip *chip, unsigned offset)
  1859. {
  1860. struct wm8915_priv *wm8915 = gpio_to_wm8915(chip);
  1861. struct snd_soc_codec *codec = wm8915->codec;
  1862. int ret;
  1863. ret = snd_soc_read(codec, WM8915_GPIO_1 + offset);
  1864. if (ret < 0)
  1865. return ret;
  1866. return (ret & WM8915_GP1_LVL) != 0;
  1867. }
  1868. static int wm8915_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
  1869. {
  1870. struct wm8915_priv *wm8915 = gpio_to_wm8915(chip);
  1871. struct snd_soc_codec *codec = wm8915->codec;
  1872. return snd_soc_update_bits(codec, WM8915_GPIO_1 + offset,
  1873. WM8915_GP1_FN_MASK | WM8915_GP1_DIR,
  1874. (1 << WM8915_GP1_FN_SHIFT) |
  1875. (1 << WM8915_GP1_DIR_SHIFT));
  1876. }
  1877. static struct gpio_chip wm8915_template_chip = {
  1878. .label = "wm8915",
  1879. .owner = THIS_MODULE,
  1880. .direction_output = wm8915_gpio_direction_out,
  1881. .set = wm8915_gpio_set,
  1882. .direction_input = wm8915_gpio_direction_in,
  1883. .get = wm8915_gpio_get,
  1884. .can_sleep = 1,
  1885. };
  1886. static void wm8915_init_gpio(struct snd_soc_codec *codec)
  1887. {
  1888. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1889. int ret;
  1890. wm8915->gpio_chip = wm8915_template_chip;
  1891. wm8915->gpio_chip.ngpio = 5;
  1892. wm8915->gpio_chip.dev = codec->dev;
  1893. if (wm8915->pdata.gpio_base)
  1894. wm8915->gpio_chip.base = wm8915->pdata.gpio_base;
  1895. else
  1896. wm8915->gpio_chip.base = -1;
  1897. ret = gpiochip_add(&wm8915->gpio_chip);
  1898. if (ret != 0)
  1899. dev_err(codec->dev, "Failed to add GPIOs: %d\n", ret);
  1900. }
  1901. static void wm8915_free_gpio(struct snd_soc_codec *codec)
  1902. {
  1903. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1904. int ret;
  1905. ret = gpiochip_remove(&wm8915->gpio_chip);
  1906. if (ret != 0)
  1907. dev_err(codec->dev, "Failed to remove GPIOs: %d\n", ret);
  1908. }
  1909. #else
  1910. static void wm8915_init_gpio(struct snd_soc_codec *codec)
  1911. {
  1912. }
  1913. static void wm8915_free_gpio(struct snd_soc_codec *codec)
  1914. {
  1915. }
  1916. #endif
  1917. /**
  1918. * wm8915_detect - Enable default WM8915 jack detection
  1919. *
  1920. * The WM8915 has advanced accessory detection support for headsets.
  1921. * This function provides a default implementation which integrates
  1922. * the majority of this functionality with minimal user configuration.
  1923. *
  1924. * This will detect headset, headphone and short circuit button and
  1925. * will also detect inverted microphone ground connections and update
  1926. * the polarity of the connections.
  1927. */
  1928. int wm8915_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  1929. wm8915_polarity_fn polarity_cb)
  1930. {
  1931. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1932. wm8915->jack = jack;
  1933. wm8915->detecting = true;
  1934. wm8915->polarity_cb = polarity_cb;
  1935. if (wm8915->polarity_cb)
  1936. wm8915->polarity_cb(codec, 0);
  1937. /* Clear discarge to avoid noise during detection */
  1938. snd_soc_update_bits(codec, WM8915_MICBIAS_1,
  1939. WM8915_MICB1_DISCH, 0);
  1940. snd_soc_update_bits(codec, WM8915_MICBIAS_2,
  1941. WM8915_MICB2_DISCH, 0);
  1942. /* LDO2 powers the microphones, SYSCLK clocks detection */
  1943. snd_soc_dapm_force_enable_pin(&codec->dapm, "LDO2");
  1944. snd_soc_dapm_force_enable_pin(&codec->dapm, "SYSCLK");
  1945. /* We start off just enabling microphone detection - even a
  1946. * plain headphone will trigger detection.
  1947. */
  1948. snd_soc_update_bits(codec, WM8915_MIC_DETECT_1,
  1949. WM8915_MICD_ENA, WM8915_MICD_ENA);
  1950. /* Slowest detection rate, gives debounce for initial detection */
  1951. snd_soc_update_bits(codec, WM8915_MIC_DETECT_1,
  1952. WM8915_MICD_RATE_MASK,
  1953. WM8915_MICD_RATE_MASK);
  1954. /* Enable interrupts and we're off */
  1955. snd_soc_update_bits(codec, WM8915_INTERRUPT_STATUS_2_MASK,
  1956. WM8915_IM_MICD_EINT, 0);
  1957. return 0;
  1958. }
  1959. EXPORT_SYMBOL_GPL(wm8915_detect);
  1960. static void wm8915_micd(struct snd_soc_codec *codec)
  1961. {
  1962. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1963. int val, reg;
  1964. val = snd_soc_read(codec, WM8915_MIC_DETECT_3);
  1965. dev_dbg(codec->dev, "Microphone event: %x\n", val);
  1966. if (!(val & WM8915_MICD_VALID)) {
  1967. dev_warn(codec->dev, "Microphone detection state invalid\n");
  1968. return;
  1969. }
  1970. /* No accessory, reset everything and report removal */
  1971. if (!(val & WM8915_MICD_STS)) {
  1972. dev_dbg(codec->dev, "Jack removal detected\n");
  1973. wm8915->jack_mic = false;
  1974. wm8915->detecting = true;
  1975. snd_soc_jack_report(wm8915->jack, 0,
  1976. SND_JACK_HEADSET | SND_JACK_BTN_0);
  1977. snd_soc_update_bits(codec, WM8915_MIC_DETECT_1,
  1978. WM8915_MICD_RATE_MASK,
  1979. WM8915_MICD_RATE_MASK);
  1980. return;
  1981. }
  1982. /* If the measurement is very high we've got a microphone but
  1983. * do a little debounce to account for mechanical issues.
  1984. */
  1985. if (val & 0x400) {
  1986. dev_dbg(codec->dev, "Microphone detected\n");
  1987. snd_soc_jack_report(wm8915->jack, SND_JACK_HEADSET,
  1988. SND_JACK_HEADSET | SND_JACK_BTN_0);
  1989. wm8915->jack_mic = true;
  1990. wm8915->detecting = false;
  1991. }
  1992. /* If we detected a lower impedence during initial startup
  1993. * then we probably have the wrong polarity, flip it. Don't
  1994. * do this for the lowest impedences to speed up detection of
  1995. * plain headphones.
  1996. */
  1997. if (wm8915->detecting && (val & 0x3f0)) {
  1998. reg = snd_soc_read(codec, WM8915_ACCESSORY_DETECT_MODE_2);
  1999. reg ^= WM8915_HPOUT1FB_SRC | WM8915_MICD_SRC |
  2000. WM8915_MICD_BIAS_SRC;
  2001. snd_soc_update_bits(codec, WM8915_ACCESSORY_DETECT_MODE_2,
  2002. WM8915_HPOUT1FB_SRC | WM8915_MICD_SRC |
  2003. WM8915_MICD_BIAS_SRC, reg);
  2004. if (wm8915->polarity_cb)
  2005. wm8915->polarity_cb(codec,
  2006. (reg & WM8915_MICD_SRC) != 0);
  2007. dev_dbg(codec->dev, "Set microphone polarity to %d\n",
  2008. (reg & WM8915_MICD_SRC) != 0);
  2009. return;
  2010. }
  2011. /* Don't distinguish between buttons, just report any low
  2012. * impedence as BTN_0.
  2013. */
  2014. if (val & 0x3fc) {
  2015. if (wm8915->jack_mic) {
  2016. dev_dbg(codec->dev, "Mic button detected\n");
  2017. snd_soc_jack_report(wm8915->jack,
  2018. SND_JACK_HEADSET | SND_JACK_BTN_0,
  2019. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2020. } else {
  2021. dev_dbg(codec->dev, "Headphone detected\n");
  2022. snd_soc_jack_report(wm8915->jack,
  2023. SND_JACK_HEADPHONE,
  2024. SND_JACK_HEADSET |
  2025. SND_JACK_BTN_0);
  2026. wm8915->detecting = false;
  2027. }
  2028. }
  2029. /* Increase poll rate to give better responsiveness for buttons */
  2030. if (!wm8915->detecting)
  2031. snd_soc_update_bits(codec, WM8915_MIC_DETECT_1,
  2032. WM8915_MICD_RATE_MASK,
  2033. 5 << WM8915_MICD_RATE_SHIFT);
  2034. }
  2035. static irqreturn_t wm8915_irq(int irq, void *data)
  2036. {
  2037. struct snd_soc_codec *codec = data;
  2038. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  2039. int irq_val;
  2040. irq_val = snd_soc_read(codec, WM8915_INTERRUPT_STATUS_2);
  2041. if (irq_val < 0) {
  2042. dev_err(codec->dev, "Failed to read IRQ status: %d\n",
  2043. irq_val);
  2044. return IRQ_NONE;
  2045. }
  2046. irq_val &= ~snd_soc_read(codec, WM8915_INTERRUPT_STATUS_2_MASK);
  2047. if (irq_val & (WM8915_DCS_DONE_01_EINT | WM8915_DCS_DONE_23_EINT)) {
  2048. dev_dbg(codec->dev, "DC servo IRQ\n");
  2049. complete(&wm8915->dcs_done);
  2050. }
  2051. if (irq_val & WM8915_FIFOS_ERR_EINT)
  2052. dev_err(codec->dev, "Digital core FIFO error\n");
  2053. if (irq_val & WM8915_FLL_LOCK_EINT) {
  2054. dev_dbg(codec->dev, "FLL locked\n");
  2055. complete(&wm8915->fll_lock);
  2056. }
  2057. if (irq_val & WM8915_MICD_EINT)
  2058. wm8915_micd(codec);
  2059. if (irq_val) {
  2060. snd_soc_write(codec, WM8915_INTERRUPT_STATUS_2, irq_val);
  2061. return IRQ_HANDLED;
  2062. } else {
  2063. return IRQ_NONE;
  2064. }
  2065. }
  2066. static void wm8915_retune_mobile_pdata(struct snd_soc_codec *codec)
  2067. {
  2068. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  2069. struct wm8915_pdata *pdata = &wm8915->pdata;
  2070. struct snd_kcontrol_new controls[] = {
  2071. SOC_ENUM_EXT("DSP1 EQ Mode",
  2072. wm8915->retune_mobile_enum,
  2073. wm8915_get_retune_mobile_enum,
  2074. wm8915_put_retune_mobile_enum),
  2075. SOC_ENUM_EXT("DSP2 EQ Mode",
  2076. wm8915->retune_mobile_enum,
  2077. wm8915_get_retune_mobile_enum,
  2078. wm8915_put_retune_mobile_enum),
  2079. };
  2080. int ret, i, j;
  2081. const char **t;
  2082. /* We need an array of texts for the enum API but the number
  2083. * of texts is likely to be less than the number of
  2084. * configurations due to the sample rate dependency of the
  2085. * configurations. */
  2086. wm8915->num_retune_mobile_texts = 0;
  2087. wm8915->retune_mobile_texts = NULL;
  2088. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2089. for (j = 0; j < wm8915->num_retune_mobile_texts; j++) {
  2090. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2091. wm8915->retune_mobile_texts[j]) == 0)
  2092. break;
  2093. }
  2094. if (j != wm8915->num_retune_mobile_texts)
  2095. continue;
  2096. /* Expand the array... */
  2097. t = krealloc(wm8915->retune_mobile_texts,
  2098. sizeof(char *) *
  2099. (wm8915->num_retune_mobile_texts + 1),
  2100. GFP_KERNEL);
  2101. if (t == NULL)
  2102. continue;
  2103. /* ...store the new entry... */
  2104. t[wm8915->num_retune_mobile_texts] =
  2105. pdata->retune_mobile_cfgs[i].name;
  2106. /* ...and remember the new version. */
  2107. wm8915->num_retune_mobile_texts++;
  2108. wm8915->retune_mobile_texts = t;
  2109. }
  2110. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2111. wm8915->num_retune_mobile_texts);
  2112. wm8915->retune_mobile_enum.max = wm8915->num_retune_mobile_texts;
  2113. wm8915->retune_mobile_enum.texts = wm8915->retune_mobile_texts;
  2114. ret = snd_soc_add_controls(codec, controls, ARRAY_SIZE(controls));
  2115. if (ret != 0)
  2116. dev_err(codec->dev,
  2117. "Failed to add ReTune Mobile controls: %d\n", ret);
  2118. }
  2119. static int wm8915_probe(struct snd_soc_codec *codec)
  2120. {
  2121. int ret;
  2122. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  2123. struct i2c_client *i2c = to_i2c_client(codec->dev);
  2124. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2125. int i, irq_flags;
  2126. wm8915->codec = codec;
  2127. init_completion(&wm8915->dcs_done);
  2128. init_completion(&wm8915->fll_lock);
  2129. dapm->idle_bias_off = true;
  2130. dapm->bias_level = SND_SOC_BIAS_OFF;
  2131. ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_I2C);
  2132. if (ret != 0) {
  2133. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  2134. goto err;
  2135. }
  2136. for (i = 0; i < ARRAY_SIZE(wm8915->supplies); i++)
  2137. wm8915->supplies[i].supply = wm8915_supply_names[i];
  2138. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(wm8915->supplies),
  2139. wm8915->supplies);
  2140. if (ret != 0) {
  2141. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  2142. goto err;
  2143. }
  2144. wm8915->disable_nb[0].notifier_call = wm8915_regulator_event_0;
  2145. wm8915->disable_nb[1].notifier_call = wm8915_regulator_event_1;
  2146. wm8915->disable_nb[2].notifier_call = wm8915_regulator_event_2;
  2147. wm8915->disable_nb[3].notifier_call = wm8915_regulator_event_3;
  2148. wm8915->disable_nb[4].notifier_call = wm8915_regulator_event_4;
  2149. wm8915->disable_nb[5].notifier_call = wm8915_regulator_event_5;
  2150. /* This should really be moved into the regulator core */
  2151. for (i = 0; i < ARRAY_SIZE(wm8915->supplies); i++) {
  2152. ret = regulator_register_notifier(wm8915->supplies[i].consumer,
  2153. &wm8915->disable_nb[i]);
  2154. if (ret != 0) {
  2155. dev_err(codec->dev,
  2156. "Failed to register regulator notifier: %d\n",
  2157. ret);
  2158. }
  2159. }
  2160. ret = regulator_bulk_enable(ARRAY_SIZE(wm8915->supplies),
  2161. wm8915->supplies);
  2162. if (ret != 0) {
  2163. dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
  2164. goto err_get;
  2165. }
  2166. if (wm8915->pdata.ldo_ena >= 0) {
  2167. gpio_set_value_cansleep(wm8915->pdata.ldo_ena, 1);
  2168. msleep(5);
  2169. }
  2170. ret = snd_soc_read(codec, WM8915_SOFTWARE_RESET);
  2171. if (ret < 0) {
  2172. dev_err(codec->dev, "Failed to read ID register: %d\n", ret);
  2173. goto err_enable;
  2174. }
  2175. if (ret != 0x8915) {
  2176. dev_err(codec->dev, "Device is not a WM8915, ID %x\n", ret);
  2177. ret = -EINVAL;
  2178. goto err_enable;
  2179. }
  2180. ret = snd_soc_read(codec, WM8915_CHIP_REVISION);
  2181. if (ret < 0) {
  2182. dev_err(codec->dev, "Failed to read device revision: %d\n",
  2183. ret);
  2184. goto err_enable;
  2185. }
  2186. dev_info(codec->dev, "revision %c\n",
  2187. (ret & WM8915_CHIP_REV_MASK) + 'A');
  2188. if (wm8915->pdata.ldo_ena >= 0) {
  2189. gpio_set_value_cansleep(wm8915->pdata.ldo_ena, 0);
  2190. } else {
  2191. ret = wm8915_reset(codec);
  2192. if (ret < 0) {
  2193. dev_err(codec->dev, "Failed to issue reset\n");
  2194. goto err_enable;
  2195. }
  2196. }
  2197. codec->cache_only = true;
  2198. /* Apply platform data settings */
  2199. snd_soc_update_bits(codec, WM8915_LINE_INPUT_CONTROL,
  2200. WM8915_INL_MODE_MASK | WM8915_INR_MODE_MASK,
  2201. wm8915->pdata.inl_mode << WM8915_INL_MODE_SHIFT |
  2202. wm8915->pdata.inr_mode);
  2203. for (i = 0; i < ARRAY_SIZE(wm8915->pdata.gpio_default); i++) {
  2204. if (!wm8915->pdata.gpio_default[i])
  2205. continue;
  2206. snd_soc_write(codec, WM8915_GPIO_1 + i,
  2207. wm8915->pdata.gpio_default[i] & 0xffff);
  2208. }
  2209. if (wm8915->pdata.spkmute_seq)
  2210. snd_soc_update_bits(codec, WM8915_PDM_SPEAKER_MUTE_SEQUENCE,
  2211. WM8915_SPK_MUTE_ENDIAN |
  2212. WM8915_SPK_MUTE_SEQ1_MASK,
  2213. wm8915->pdata.spkmute_seq);
  2214. snd_soc_update_bits(codec, WM8915_ACCESSORY_DETECT_MODE_2,
  2215. WM8915_MICD_BIAS_SRC | WM8915_HPOUT1FB_SRC |
  2216. WM8915_MICD_SRC, wm8915->pdata.micdet_def);
  2217. /* Latch volume update bits */
  2218. snd_soc_update_bits(codec, WM8915_LEFT_LINE_INPUT_VOLUME,
  2219. WM8915_IN1_VU, WM8915_IN1_VU);
  2220. snd_soc_update_bits(codec, WM8915_RIGHT_LINE_INPUT_VOLUME,
  2221. WM8915_IN1_VU, WM8915_IN1_VU);
  2222. snd_soc_update_bits(codec, WM8915_DAC1_LEFT_VOLUME,
  2223. WM8915_DAC1_VU, WM8915_DAC1_VU);
  2224. snd_soc_update_bits(codec, WM8915_DAC1_RIGHT_VOLUME,
  2225. WM8915_DAC1_VU, WM8915_DAC1_VU);
  2226. snd_soc_update_bits(codec, WM8915_DAC2_LEFT_VOLUME,
  2227. WM8915_DAC2_VU, WM8915_DAC2_VU);
  2228. snd_soc_update_bits(codec, WM8915_DAC2_RIGHT_VOLUME,
  2229. WM8915_DAC2_VU, WM8915_DAC2_VU);
  2230. snd_soc_update_bits(codec, WM8915_OUTPUT1_LEFT_VOLUME,
  2231. WM8915_DAC1_VU, WM8915_DAC1_VU);
  2232. snd_soc_update_bits(codec, WM8915_OUTPUT1_RIGHT_VOLUME,
  2233. WM8915_DAC1_VU, WM8915_DAC1_VU);
  2234. snd_soc_update_bits(codec, WM8915_OUTPUT2_LEFT_VOLUME,
  2235. WM8915_DAC2_VU, WM8915_DAC2_VU);
  2236. snd_soc_update_bits(codec, WM8915_OUTPUT2_RIGHT_VOLUME,
  2237. WM8915_DAC2_VU, WM8915_DAC2_VU);
  2238. snd_soc_update_bits(codec, WM8915_DSP1_TX_LEFT_VOLUME,
  2239. WM8915_DSP1TX_VU, WM8915_DSP1TX_VU);
  2240. snd_soc_update_bits(codec, WM8915_DSP1_TX_RIGHT_VOLUME,
  2241. WM8915_DSP1TX_VU, WM8915_DSP1TX_VU);
  2242. snd_soc_update_bits(codec, WM8915_DSP2_TX_LEFT_VOLUME,
  2243. WM8915_DSP2TX_VU, WM8915_DSP2TX_VU);
  2244. snd_soc_update_bits(codec, WM8915_DSP2_TX_RIGHT_VOLUME,
  2245. WM8915_DSP2TX_VU, WM8915_DSP2TX_VU);
  2246. snd_soc_update_bits(codec, WM8915_DSP1_RX_LEFT_VOLUME,
  2247. WM8915_DSP1RX_VU, WM8915_DSP1RX_VU);
  2248. snd_soc_update_bits(codec, WM8915_DSP1_RX_RIGHT_VOLUME,
  2249. WM8915_DSP1RX_VU, WM8915_DSP1RX_VU);
  2250. snd_soc_update_bits(codec, WM8915_DSP2_RX_LEFT_VOLUME,
  2251. WM8915_DSP2RX_VU, WM8915_DSP2RX_VU);
  2252. snd_soc_update_bits(codec, WM8915_DSP2_RX_RIGHT_VOLUME,
  2253. WM8915_DSP2RX_VU, WM8915_DSP2RX_VU);
  2254. /* No support currently for the underclocked TDM modes and
  2255. * pick a default TDM layout with each channel pair working with
  2256. * slots 0 and 1. */
  2257. snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_0_CONFIGURATION,
  2258. WM8915_AIF1RX_CHAN0_SLOTS_MASK |
  2259. WM8915_AIF1RX_CHAN0_START_SLOT_MASK,
  2260. 1 << WM8915_AIF1RX_CHAN0_SLOTS_SHIFT | 0);
  2261. snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_1_CONFIGURATION,
  2262. WM8915_AIF1RX_CHAN1_SLOTS_MASK |
  2263. WM8915_AIF1RX_CHAN1_START_SLOT_MASK,
  2264. 1 << WM8915_AIF1RX_CHAN1_SLOTS_SHIFT | 1);
  2265. snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_2_CONFIGURATION,
  2266. WM8915_AIF1RX_CHAN2_SLOTS_MASK |
  2267. WM8915_AIF1RX_CHAN2_START_SLOT_MASK,
  2268. 1 << WM8915_AIF1RX_CHAN2_SLOTS_SHIFT | 0);
  2269. snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_3_CONFIGURATION,
  2270. WM8915_AIF1RX_CHAN3_SLOTS_MASK |
  2271. WM8915_AIF1RX_CHAN0_START_SLOT_MASK,
  2272. 1 << WM8915_AIF1RX_CHAN3_SLOTS_SHIFT | 1);
  2273. snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_4_CONFIGURATION,
  2274. WM8915_AIF1RX_CHAN4_SLOTS_MASK |
  2275. WM8915_AIF1RX_CHAN0_START_SLOT_MASK,
  2276. 1 << WM8915_AIF1RX_CHAN4_SLOTS_SHIFT | 0);
  2277. snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_5_CONFIGURATION,
  2278. WM8915_AIF1RX_CHAN5_SLOTS_MASK |
  2279. WM8915_AIF1RX_CHAN0_START_SLOT_MASK,
  2280. 1 << WM8915_AIF1RX_CHAN5_SLOTS_SHIFT | 1);
  2281. snd_soc_update_bits(codec, WM8915_AIF2RX_CHANNEL_0_CONFIGURATION,
  2282. WM8915_AIF2RX_CHAN0_SLOTS_MASK |
  2283. WM8915_AIF2RX_CHAN0_START_SLOT_MASK,
  2284. 1 << WM8915_AIF2RX_CHAN0_SLOTS_SHIFT | 0);
  2285. snd_soc_update_bits(codec, WM8915_AIF2RX_CHANNEL_1_CONFIGURATION,
  2286. WM8915_AIF2RX_CHAN1_SLOTS_MASK |
  2287. WM8915_AIF2RX_CHAN1_START_SLOT_MASK,
  2288. 1 << WM8915_AIF2RX_CHAN1_SLOTS_SHIFT | 1);
  2289. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_0_CONFIGURATION,
  2290. WM8915_AIF1TX_CHAN0_SLOTS_MASK |
  2291. WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
  2292. 1 << WM8915_AIF1TX_CHAN0_SLOTS_SHIFT | 0);
  2293. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_1_CONFIGURATION,
  2294. WM8915_AIF1TX_CHAN1_SLOTS_MASK |
  2295. WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
  2296. 1 << WM8915_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
  2297. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_2_CONFIGURATION,
  2298. WM8915_AIF1TX_CHAN2_SLOTS_MASK |
  2299. WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
  2300. 1 << WM8915_AIF1TX_CHAN2_SLOTS_SHIFT | 0);
  2301. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_3_CONFIGURATION,
  2302. WM8915_AIF1TX_CHAN3_SLOTS_MASK |
  2303. WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
  2304. 1 << WM8915_AIF1TX_CHAN3_SLOTS_SHIFT | 1);
  2305. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_4_CONFIGURATION,
  2306. WM8915_AIF1TX_CHAN4_SLOTS_MASK |
  2307. WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
  2308. 1 << WM8915_AIF1TX_CHAN4_SLOTS_SHIFT | 0);
  2309. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_5_CONFIGURATION,
  2310. WM8915_AIF1TX_CHAN5_SLOTS_MASK |
  2311. WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
  2312. 1 << WM8915_AIF1TX_CHAN5_SLOTS_SHIFT | 1);
  2313. snd_soc_update_bits(codec, WM8915_AIF2TX_CHANNEL_0_CONFIGURATION,
  2314. WM8915_AIF2TX_CHAN0_SLOTS_MASK |
  2315. WM8915_AIF2TX_CHAN0_START_SLOT_MASK,
  2316. 1 << WM8915_AIF2TX_CHAN0_SLOTS_SHIFT | 0);
  2317. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_1_CONFIGURATION,
  2318. WM8915_AIF2TX_CHAN1_SLOTS_MASK |
  2319. WM8915_AIF2TX_CHAN1_START_SLOT_MASK,
  2320. 1 << WM8915_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
  2321. if (wm8915->pdata.num_retune_mobile_cfgs)
  2322. wm8915_retune_mobile_pdata(codec);
  2323. else
  2324. snd_soc_add_controls(codec, wm8915_eq_controls,
  2325. ARRAY_SIZE(wm8915_eq_controls));
  2326. /* If the TX LRCLK pins are not in LRCLK mode configure the
  2327. * AIFs to source their clocks from the RX LRCLKs.
  2328. */
  2329. if ((snd_soc_read(codec, WM8915_GPIO_1)))
  2330. snd_soc_update_bits(codec, WM8915_AIF1_TX_LRCLK_2,
  2331. WM8915_AIF1TX_LRCLK_MODE,
  2332. WM8915_AIF1TX_LRCLK_MODE);
  2333. if ((snd_soc_read(codec, WM8915_GPIO_2)))
  2334. snd_soc_update_bits(codec, WM8915_AIF2_TX_LRCLK_2,
  2335. WM8915_AIF2TX_LRCLK_MODE,
  2336. WM8915_AIF2TX_LRCLK_MODE);
  2337. regulator_bulk_disable(ARRAY_SIZE(wm8915->supplies), wm8915->supplies);
  2338. wm8915_init_gpio(codec);
  2339. if (i2c->irq) {
  2340. if (wm8915->pdata.irq_flags)
  2341. irq_flags = wm8915->pdata.irq_flags;
  2342. else
  2343. irq_flags = IRQF_TRIGGER_LOW;
  2344. irq_flags |= IRQF_ONESHOT;
  2345. ret = request_threaded_irq(i2c->irq, NULL, wm8915_irq,
  2346. irq_flags, "wm8915", codec);
  2347. if (ret == 0) {
  2348. /* Unmask the interrupt */
  2349. snd_soc_update_bits(codec, WM8915_INTERRUPT_CONTROL,
  2350. WM8915_IM_IRQ, 0);
  2351. /* Enable error reporting and DC servo status */
  2352. snd_soc_update_bits(codec,
  2353. WM8915_INTERRUPT_STATUS_2_MASK,
  2354. WM8915_IM_DCS_DONE_23_EINT |
  2355. WM8915_IM_DCS_DONE_01_EINT |
  2356. WM8915_IM_FLL_LOCK_EINT |
  2357. WM8915_IM_FIFOS_ERR_EINT,
  2358. 0);
  2359. } else {
  2360. dev_err(codec->dev, "Failed to request IRQ: %d\n",
  2361. ret);
  2362. }
  2363. }
  2364. return 0;
  2365. err_enable:
  2366. if (wm8915->pdata.ldo_ena >= 0)
  2367. gpio_set_value_cansleep(wm8915->pdata.ldo_ena, 0);
  2368. regulator_bulk_disable(ARRAY_SIZE(wm8915->supplies), wm8915->supplies);
  2369. err_get:
  2370. regulator_bulk_free(ARRAY_SIZE(wm8915->supplies), wm8915->supplies);
  2371. err:
  2372. return ret;
  2373. }
  2374. static int wm8915_remove(struct snd_soc_codec *codec)
  2375. {
  2376. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  2377. struct i2c_client *i2c = to_i2c_client(codec->dev);
  2378. int i;
  2379. snd_soc_update_bits(codec, WM8915_INTERRUPT_CONTROL,
  2380. WM8915_IM_IRQ, WM8915_IM_IRQ);
  2381. if (i2c->irq)
  2382. free_irq(i2c->irq, codec);
  2383. wm8915_free_gpio(codec);
  2384. for (i = 0; i < ARRAY_SIZE(wm8915->supplies); i++)
  2385. regulator_unregister_notifier(wm8915->supplies[i].consumer,
  2386. &wm8915->disable_nb[i]);
  2387. regulator_bulk_free(ARRAY_SIZE(wm8915->supplies), wm8915->supplies);
  2388. return 0;
  2389. }
  2390. static struct snd_soc_codec_driver soc_codec_dev_wm8915 = {
  2391. .probe = wm8915_probe,
  2392. .remove = wm8915_remove,
  2393. .set_bias_level = wm8915_set_bias_level,
  2394. .seq_notifier = wm8915_seq_notifier,
  2395. .reg_cache_size = WM8915_MAX_REGISTER + 1,
  2396. .reg_word_size = sizeof(u16),
  2397. .reg_cache_default = wm8915_reg,
  2398. .volatile_register = wm8915_volatile_register,
  2399. .readable_register = wm8915_readable_register,
  2400. .compress_type = SND_SOC_RBTREE_COMPRESSION,
  2401. .controls = wm8915_snd_controls,
  2402. .num_controls = ARRAY_SIZE(wm8915_snd_controls),
  2403. .dapm_widgets = wm8915_dapm_widgets,
  2404. .num_dapm_widgets = ARRAY_SIZE(wm8915_dapm_widgets),
  2405. .dapm_routes = wm8915_dapm_routes,
  2406. .num_dapm_routes = ARRAY_SIZE(wm8915_dapm_routes),
  2407. .set_pll = wm8915_set_fll,
  2408. };
  2409. #define WM8915_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  2410. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000)
  2411. #define WM8915_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE |\
  2412. SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S24_LE |\
  2413. SNDRV_PCM_FMTBIT_S32_LE)
  2414. static struct snd_soc_dai_ops wm8915_dai_ops = {
  2415. .set_fmt = wm8915_set_fmt,
  2416. .hw_params = wm8915_hw_params,
  2417. .set_sysclk = wm8915_set_sysclk,
  2418. };
  2419. static struct snd_soc_dai_driver wm8915_dai[] = {
  2420. {
  2421. .name = "wm8915-aif1",
  2422. .playback = {
  2423. .stream_name = "AIF1 Playback",
  2424. .channels_min = 1,
  2425. .channels_max = 6,
  2426. .rates = WM8915_RATES,
  2427. .formats = WM8915_FORMATS,
  2428. },
  2429. .capture = {
  2430. .stream_name = "AIF1 Capture",
  2431. .channels_min = 1,
  2432. .channels_max = 6,
  2433. .rates = WM8915_RATES,
  2434. .formats = WM8915_FORMATS,
  2435. },
  2436. .ops = &wm8915_dai_ops,
  2437. },
  2438. {
  2439. .name = "wm8915-aif2",
  2440. .playback = {
  2441. .stream_name = "AIF2 Playback",
  2442. .channels_min = 1,
  2443. .channels_max = 2,
  2444. .rates = WM8915_RATES,
  2445. .formats = WM8915_FORMATS,
  2446. },
  2447. .capture = {
  2448. .stream_name = "AIF2 Capture",
  2449. .channels_min = 1,
  2450. .channels_max = 2,
  2451. .rates = WM8915_RATES,
  2452. .formats = WM8915_FORMATS,
  2453. },
  2454. .ops = &wm8915_dai_ops,
  2455. },
  2456. };
  2457. static __devinit int wm8915_i2c_probe(struct i2c_client *i2c,
  2458. const struct i2c_device_id *id)
  2459. {
  2460. struct wm8915_priv *wm8915;
  2461. int ret;
  2462. wm8915 = kzalloc(sizeof(struct wm8915_priv), GFP_KERNEL);
  2463. if (wm8915 == NULL)
  2464. return -ENOMEM;
  2465. i2c_set_clientdata(i2c, wm8915);
  2466. if (dev_get_platdata(&i2c->dev))
  2467. memcpy(&wm8915->pdata, dev_get_platdata(&i2c->dev),
  2468. sizeof(wm8915->pdata));
  2469. if (wm8915->pdata.ldo_ena > 0) {
  2470. ret = gpio_request_one(wm8915->pdata.ldo_ena,
  2471. GPIOF_OUT_INIT_LOW, "WM8915 ENA");
  2472. if (ret < 0) {
  2473. dev_err(&i2c->dev, "Failed to request GPIO %d: %d\n",
  2474. wm8915->pdata.ldo_ena, ret);
  2475. goto err;
  2476. }
  2477. }
  2478. ret = snd_soc_register_codec(&i2c->dev,
  2479. &soc_codec_dev_wm8915, wm8915_dai,
  2480. ARRAY_SIZE(wm8915_dai));
  2481. if (ret < 0)
  2482. goto err_gpio;
  2483. return ret;
  2484. err_gpio:
  2485. if (wm8915->pdata.ldo_ena > 0)
  2486. gpio_free(wm8915->pdata.ldo_ena);
  2487. err:
  2488. kfree(wm8915);
  2489. return ret;
  2490. }
  2491. static __devexit int wm8915_i2c_remove(struct i2c_client *client)
  2492. {
  2493. struct wm8915_priv *wm8915 = i2c_get_clientdata(client);
  2494. snd_soc_unregister_codec(&client->dev);
  2495. if (wm8915->pdata.ldo_ena > 0)
  2496. gpio_free(wm8915->pdata.ldo_ena);
  2497. kfree(i2c_get_clientdata(client));
  2498. return 0;
  2499. }
  2500. static const struct i2c_device_id wm8915_i2c_id[] = {
  2501. { "wm8915", 0 },
  2502. { }
  2503. };
  2504. MODULE_DEVICE_TABLE(i2c, wm8915_i2c_id);
  2505. static struct i2c_driver wm8915_i2c_driver = {
  2506. .driver = {
  2507. .name = "wm8915",
  2508. .owner = THIS_MODULE,
  2509. },
  2510. .probe = wm8915_i2c_probe,
  2511. .remove = __devexit_p(wm8915_i2c_remove),
  2512. .id_table = wm8915_i2c_id,
  2513. };
  2514. static int __init wm8915_modinit(void)
  2515. {
  2516. int ret;
  2517. ret = i2c_add_driver(&wm8915_i2c_driver);
  2518. if (ret != 0) {
  2519. printk(KERN_ERR "Failed to register WM8915 I2C driver: %d\n",
  2520. ret);
  2521. }
  2522. return ret;
  2523. }
  2524. module_init(wm8915_modinit);
  2525. static void __exit wm8915_exit(void)
  2526. {
  2527. i2c_del_driver(&wm8915_i2c_driver);
  2528. }
  2529. module_exit(wm8915_exit);
  2530. MODULE_DESCRIPTION("ASoC WM8915 driver");
  2531. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2532. MODULE_LICENSE("GPL");