bnx2x_cmn.h 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415
  1. /* bnx2x_cmn.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2012 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. * UDP CSUM errata workaround by Arik Gendelman
  13. * Slowpath and fastpath rework by Vladislav Zolotarov
  14. * Statistics and Link management by Yitchak Gertner
  15. *
  16. */
  17. #ifndef BNX2X_CMN_H
  18. #define BNX2X_CMN_H
  19. #include <linux/types.h>
  20. #include <linux/pci.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/etherdevice.h>
  23. #include "bnx2x.h"
  24. /* This is used as a replacement for an MCP if it's not present */
  25. extern int load_count[2][3]; /* per-path: 0-common, 1-port0, 2-port1 */
  26. extern int num_queues;
  27. extern int int_mode;
  28. /************************ Macros ********************************/
  29. #define BNX2X_PCI_FREE(x, y, size) \
  30. do { \
  31. if (x) { \
  32. dma_free_coherent(&bp->pdev->dev, size, (void *)x, y); \
  33. x = NULL; \
  34. y = 0; \
  35. } \
  36. } while (0)
  37. #define BNX2X_FREE(x) \
  38. do { \
  39. if (x) { \
  40. kfree((void *)x); \
  41. x = NULL; \
  42. } \
  43. } while (0)
  44. #define BNX2X_PCI_ALLOC(x, y, size) \
  45. do { \
  46. x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
  47. if (x == NULL) \
  48. goto alloc_mem_err; \
  49. memset((void *)x, 0, size); \
  50. } while (0)
  51. #define BNX2X_ALLOC(x, size) \
  52. do { \
  53. x = kzalloc(size, GFP_KERNEL); \
  54. if (x == NULL) \
  55. goto alloc_mem_err; \
  56. } while (0)
  57. /*********************** Interfaces ****************************
  58. * Functions that need to be implemented by each driver version
  59. */
  60. /* Init */
  61. /**
  62. * bnx2x_send_unload_req - request unload mode from the MCP.
  63. *
  64. * @bp: driver handle
  65. * @unload_mode: requested function's unload mode
  66. *
  67. * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
  68. */
  69. u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode);
  70. /**
  71. * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
  72. *
  73. * @bp: driver handle
  74. * @keep_link: true iff link should be kept up
  75. */
  76. void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link);
  77. /**
  78. * bnx2x_config_rss_pf - configure RSS parameters in a PF.
  79. *
  80. * @bp: driver handle
  81. * @rss_obj: RSS object to use
  82. * @ind_table: indirection table to configure
  83. * @config_hash: re-configure RSS hash keys configuration
  84. */
  85. int bnx2x_config_rss_pf(struct bnx2x *bp, struct bnx2x_rss_config_obj *rss_obj,
  86. bool config_hash);
  87. /**
  88. * bnx2x__init_func_obj - init function object
  89. *
  90. * @bp: driver handle
  91. *
  92. * Initializes the Function Object with the appropriate
  93. * parameters which include a function slow path driver
  94. * interface.
  95. */
  96. void bnx2x__init_func_obj(struct bnx2x *bp);
  97. /**
  98. * bnx2x_setup_queue - setup eth queue.
  99. *
  100. * @bp: driver handle
  101. * @fp: pointer to the fastpath structure
  102. * @leading: boolean
  103. *
  104. */
  105. int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
  106. bool leading);
  107. /**
  108. * bnx2x_setup_leading - bring up a leading eth queue.
  109. *
  110. * @bp: driver handle
  111. */
  112. int bnx2x_setup_leading(struct bnx2x *bp);
  113. /**
  114. * bnx2x_fw_command - send the MCP a request
  115. *
  116. * @bp: driver handle
  117. * @command: request
  118. * @param: request's parameter
  119. *
  120. * block until there is a reply
  121. */
  122. u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param);
  123. /**
  124. * bnx2x_initial_phy_init - initialize link parameters structure variables.
  125. *
  126. * @bp: driver handle
  127. * @load_mode: current mode
  128. */
  129. int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode);
  130. /**
  131. * bnx2x_link_set - configure hw according to link parameters structure.
  132. *
  133. * @bp: driver handle
  134. */
  135. void bnx2x_link_set(struct bnx2x *bp);
  136. /**
  137. * bnx2x_force_link_reset - Forces link reset, and put the PHY
  138. * in reset as well.
  139. *
  140. * @bp: driver handle
  141. */
  142. void bnx2x_force_link_reset(struct bnx2x *bp);
  143. /**
  144. * bnx2x_link_test - query link status.
  145. *
  146. * @bp: driver handle
  147. * @is_serdes: bool
  148. *
  149. * Returns 0 if link is UP.
  150. */
  151. u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes);
  152. /**
  153. * bnx2x_drv_pulse - write driver pulse to shmem
  154. *
  155. * @bp: driver handle
  156. *
  157. * writes the value in bp->fw_drv_pulse_wr_seq to drv_pulse mbox
  158. * in the shmem.
  159. */
  160. void bnx2x_drv_pulse(struct bnx2x *bp);
  161. /**
  162. * bnx2x_igu_ack_sb - update IGU with current SB value
  163. *
  164. * @bp: driver handle
  165. * @igu_sb_id: SB id
  166. * @segment: SB segment
  167. * @index: SB index
  168. * @op: SB operation
  169. * @update: is HW update required
  170. */
  171. void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
  172. u16 index, u8 op, u8 update);
  173. /* Disable transactions from chip to host */
  174. void bnx2x_pf_disable(struct bnx2x *bp);
  175. /**
  176. * bnx2x__link_status_update - handles link status change.
  177. *
  178. * @bp: driver handle
  179. */
  180. void bnx2x__link_status_update(struct bnx2x *bp);
  181. /**
  182. * bnx2x_link_report - report link status to upper layer.
  183. *
  184. * @bp: driver handle
  185. */
  186. void bnx2x_link_report(struct bnx2x *bp);
  187. /* None-atomic version of bnx2x_link_report() */
  188. void __bnx2x_link_report(struct bnx2x *bp);
  189. /**
  190. * bnx2x_get_mf_speed - calculate MF speed.
  191. *
  192. * @bp: driver handle
  193. *
  194. * Takes into account current linespeed and MF configuration.
  195. */
  196. u16 bnx2x_get_mf_speed(struct bnx2x *bp);
  197. /**
  198. * bnx2x_msix_sp_int - MSI-X slowpath interrupt handler
  199. *
  200. * @irq: irq number
  201. * @dev_instance: private instance
  202. */
  203. irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance);
  204. /**
  205. * bnx2x_interrupt - non MSI-X interrupt handler
  206. *
  207. * @irq: irq number
  208. * @dev_instance: private instance
  209. */
  210. irqreturn_t bnx2x_interrupt(int irq, void *dev_instance);
  211. /**
  212. * bnx2x_cnic_notify - send command to cnic driver
  213. *
  214. * @bp: driver handle
  215. * @cmd: command
  216. */
  217. int bnx2x_cnic_notify(struct bnx2x *bp, int cmd);
  218. /**
  219. * bnx2x_setup_cnic_irq_info - provides cnic with IRQ information
  220. *
  221. * @bp: driver handle
  222. */
  223. void bnx2x_setup_cnic_irq_info(struct bnx2x *bp);
  224. /**
  225. * bnx2x_setup_cnic_info - provides cnic with updated info
  226. *
  227. * @bp: driver handle
  228. */
  229. void bnx2x_setup_cnic_info(struct bnx2x *bp);
  230. /**
  231. * bnx2x_int_enable - enable HW interrupts.
  232. *
  233. * @bp: driver handle
  234. */
  235. void bnx2x_int_enable(struct bnx2x *bp);
  236. /**
  237. * bnx2x_int_disable_sync - disable interrupts.
  238. *
  239. * @bp: driver handle
  240. * @disable_hw: true, disable HW interrupts.
  241. *
  242. * This function ensures that there are no
  243. * ISRs or SP DPCs (sp_task) are running after it returns.
  244. */
  245. void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw);
  246. /**
  247. * bnx2x_nic_init_cnic - init driver internals for cnic.
  248. *
  249. * @bp: driver handle
  250. * @load_code: COMMON, PORT or FUNCTION
  251. *
  252. * Initializes:
  253. * - rings
  254. * - status blocks
  255. * - etc.
  256. */
  257. void bnx2x_nic_init_cnic(struct bnx2x *bp);
  258. /**
  259. * bnx2x_nic_init - init driver internals.
  260. *
  261. * @bp: driver handle
  262. *
  263. * Initializes:
  264. * - rings
  265. * - status blocks
  266. * - etc.
  267. */
  268. void bnx2x_nic_init(struct bnx2x *bp, u32 load_code);
  269. /**
  270. * bnx2x_alloc_mem_cnic - allocate driver's memory for cnic.
  271. *
  272. * @bp: driver handle
  273. */
  274. int bnx2x_alloc_mem_cnic(struct bnx2x *bp);
  275. /**
  276. * bnx2x_alloc_mem - allocate driver's memory.
  277. *
  278. * @bp: driver handle
  279. */
  280. int bnx2x_alloc_mem(struct bnx2x *bp);
  281. /**
  282. * bnx2x_free_mem_cnic - release driver's memory for cnic.
  283. *
  284. * @bp: driver handle
  285. */
  286. void bnx2x_free_mem_cnic(struct bnx2x *bp);
  287. /**
  288. * bnx2x_free_mem - release driver's memory.
  289. *
  290. * @bp: driver handle
  291. */
  292. void bnx2x_free_mem(struct bnx2x *bp);
  293. /**
  294. * bnx2x_set_num_queues - set number of queues according to mode.
  295. *
  296. * @bp: driver handle
  297. */
  298. void bnx2x_set_num_queues(struct bnx2x *bp);
  299. /**
  300. * bnx2x_chip_cleanup - cleanup chip internals.
  301. *
  302. * @bp: driver handle
  303. * @unload_mode: COMMON, PORT, FUNCTION
  304. * @keep_link: true iff link should be kept up.
  305. *
  306. * - Cleanup MAC configuration.
  307. * - Closes clients.
  308. * - etc.
  309. */
  310. void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link);
  311. /**
  312. * bnx2x_acquire_hw_lock - acquire HW lock.
  313. *
  314. * @bp: driver handle
  315. * @resource: resource bit which was locked
  316. */
  317. int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource);
  318. /**
  319. * bnx2x_release_hw_lock - release HW lock.
  320. *
  321. * @bp: driver handle
  322. * @resource: resource bit which was locked
  323. */
  324. int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource);
  325. /**
  326. * bnx2x_release_leader_lock - release recovery leader lock
  327. *
  328. * @bp: driver handle
  329. */
  330. int bnx2x_release_leader_lock(struct bnx2x *bp);
  331. /**
  332. * bnx2x_set_eth_mac - configure eth MAC address in the HW
  333. *
  334. * @bp: driver handle
  335. * @set: set or clear
  336. *
  337. * Configures according to the value in netdev->dev_addr.
  338. */
  339. int bnx2x_set_eth_mac(struct bnx2x *bp, bool set);
  340. /**
  341. * bnx2x_set_rx_mode - set MAC filtering configurations.
  342. *
  343. * @dev: netdevice
  344. *
  345. * called with netif_tx_lock from dev_mcast.c
  346. * If bp->state is OPEN, should be called with
  347. * netif_addr_lock_bh()
  348. */
  349. void bnx2x_set_rx_mode(struct net_device *dev);
  350. /**
  351. * bnx2x_set_storm_rx_mode - configure MAC filtering rules in a FW.
  352. *
  353. * @bp: driver handle
  354. *
  355. * If bp->state is OPEN, should be called with
  356. * netif_addr_lock_bh().
  357. */
  358. void bnx2x_set_storm_rx_mode(struct bnx2x *bp);
  359. /**
  360. * bnx2x_set_q_rx_mode - configures rx_mode for a single queue.
  361. *
  362. * @bp: driver handle
  363. * @cl_id: client id
  364. * @rx_mode_flags: rx mode configuration
  365. * @rx_accept_flags: rx accept configuration
  366. * @tx_accept_flags: tx accept configuration (tx switch)
  367. * @ramrod_flags: ramrod configuration
  368. */
  369. void bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
  370. unsigned long rx_mode_flags,
  371. unsigned long rx_accept_flags,
  372. unsigned long tx_accept_flags,
  373. unsigned long ramrod_flags);
  374. /* Parity errors related */
  375. void bnx2x_set_pf_load(struct bnx2x *bp);
  376. bool bnx2x_clear_pf_load(struct bnx2x *bp);
  377. bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print);
  378. bool bnx2x_reset_is_done(struct bnx2x *bp, int engine);
  379. void bnx2x_set_reset_in_progress(struct bnx2x *bp);
  380. void bnx2x_set_reset_global(struct bnx2x *bp);
  381. void bnx2x_disable_close_the_gate(struct bnx2x *bp);
  382. int bnx2x_init_hw_func_cnic(struct bnx2x *bp);
  383. /**
  384. * bnx2x_sp_event - handle ramrods completion.
  385. *
  386. * @fp: fastpath handle for the event
  387. * @rr_cqe: eth_rx_cqe
  388. */
  389. void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe);
  390. /**
  391. * bnx2x_ilt_set_info - prepare ILT configurations.
  392. *
  393. * @bp: driver handle
  394. */
  395. void bnx2x_ilt_set_info(struct bnx2x *bp);
  396. /**
  397. * bnx2x_ilt_set_cnic_info - prepare ILT configurations for SRC
  398. * and TM.
  399. *
  400. * @bp: driver handle
  401. */
  402. void bnx2x_ilt_set_info_cnic(struct bnx2x *bp);
  403. /**
  404. * bnx2x_dcbx_init - initialize dcbx protocol.
  405. *
  406. * @bp: driver handle
  407. */
  408. void bnx2x_dcbx_init(struct bnx2x *bp, bool update_shmem);
  409. /**
  410. * bnx2x_set_power_state - set power state to the requested value.
  411. *
  412. * @bp: driver handle
  413. * @state: required state D0 or D3hot
  414. *
  415. * Currently only D0 and D3hot are supported.
  416. */
  417. int bnx2x_set_power_state(struct bnx2x *bp, pci_power_t state);
  418. /**
  419. * bnx2x_update_max_mf_config - update MAX part of MF configuration in HW.
  420. *
  421. * @bp: driver handle
  422. * @value: new value
  423. */
  424. void bnx2x_update_max_mf_config(struct bnx2x *bp, u32 value);
  425. /* Error handling */
  426. void bnx2x_panic_dump(struct bnx2x *bp);
  427. void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl);
  428. /* validate currect fw is loaded */
  429. bool bnx2x_test_firmware_version(struct bnx2x *bp, bool is_err);
  430. /* dev_close main block */
  431. int bnx2x_nic_unload(struct bnx2x *bp, int unload_mode, bool keep_link);
  432. /* dev_open main block */
  433. int bnx2x_nic_load(struct bnx2x *bp, int load_mode);
  434. /* hard_xmit callback */
  435. netdev_tx_t bnx2x_start_xmit(struct sk_buff *skb, struct net_device *dev);
  436. /* setup_tc callback */
  437. int bnx2x_setup_tc(struct net_device *dev, u8 num_tc);
  438. int bnx2x_set_vf_mac(struct net_device *dev, int queue, u8 *mac);
  439. /* select_queue callback */
  440. u16 bnx2x_select_queue(struct net_device *dev, struct sk_buff *skb);
  441. static inline void bnx2x_update_rx_prod(struct bnx2x *bp,
  442. struct bnx2x_fastpath *fp,
  443. u16 bd_prod, u16 rx_comp_prod,
  444. u16 rx_sge_prod)
  445. {
  446. struct ustorm_eth_rx_producers rx_prods = {0};
  447. u32 i;
  448. /* Update producers */
  449. rx_prods.bd_prod = bd_prod;
  450. rx_prods.cqe_prod = rx_comp_prod;
  451. rx_prods.sge_prod = rx_sge_prod;
  452. /* Make sure that the BD and SGE data is updated before updating the
  453. * producers since FW might read the BD/SGE right after the producer
  454. * is updated.
  455. * This is only applicable for weak-ordered memory model archs such
  456. * as IA-64. The following barrier is also mandatory since FW will
  457. * assumes BDs must have buffers.
  458. */
  459. wmb();
  460. for (i = 0; i < sizeof(rx_prods)/4; i++)
  461. REG_WR(bp, fp->ustorm_rx_prods_offset + i*4,
  462. ((u32 *)&rx_prods)[i]);
  463. mmiowb(); /* keep prod updates ordered */
  464. DP(NETIF_MSG_RX_STATUS,
  465. "queue[%d]: wrote bd_prod %u cqe_prod %u sge_prod %u\n",
  466. fp->index, bd_prod, rx_comp_prod, rx_sge_prod);
  467. }
  468. /* reload helper */
  469. int bnx2x_reload_if_running(struct net_device *dev);
  470. int bnx2x_change_mac_addr(struct net_device *dev, void *p);
  471. /* NAPI poll Rx part */
  472. int bnx2x_rx_int(struct bnx2x_fastpath *fp, int budget);
  473. /* NAPI poll Tx part */
  474. int bnx2x_tx_int(struct bnx2x *bp, struct bnx2x_fp_txdata *txdata);
  475. /* suspend/resume callbacks */
  476. int bnx2x_suspend(struct pci_dev *pdev, pm_message_t state);
  477. int bnx2x_resume(struct pci_dev *pdev);
  478. /* Release IRQ vectors */
  479. void bnx2x_free_irq(struct bnx2x *bp);
  480. void bnx2x_free_fp_mem_cnic(struct bnx2x *bp);
  481. void bnx2x_free_fp_mem(struct bnx2x *bp);
  482. int bnx2x_alloc_fp_mem_cnic(struct bnx2x *bp);
  483. int bnx2x_alloc_fp_mem(struct bnx2x *bp);
  484. void bnx2x_init_rx_rings(struct bnx2x *bp);
  485. void bnx2x_init_rx_rings_cnic(struct bnx2x *bp);
  486. void bnx2x_free_skbs_cnic(struct bnx2x *bp);
  487. void bnx2x_free_skbs(struct bnx2x *bp);
  488. void bnx2x_netif_stop(struct bnx2x *bp, int disable_hw);
  489. void bnx2x_netif_start(struct bnx2x *bp);
  490. int bnx2x_load_cnic(struct bnx2x *bp);
  491. /**
  492. * bnx2x_enable_msix - set msix configuration.
  493. *
  494. * @bp: driver handle
  495. *
  496. * fills msix_table, requests vectors, updates num_queues
  497. * according to number of available vectors.
  498. */
  499. int bnx2x_enable_msix(struct bnx2x *bp);
  500. /**
  501. * bnx2x_enable_msi - request msi mode from OS, updated internals accordingly
  502. *
  503. * @bp: driver handle
  504. */
  505. int bnx2x_enable_msi(struct bnx2x *bp);
  506. /**
  507. * bnx2x_poll - NAPI callback
  508. *
  509. * @napi: napi structure
  510. * @budget:
  511. *
  512. */
  513. int bnx2x_poll(struct napi_struct *napi, int budget);
  514. /**
  515. * bnx2x_alloc_mem_bp - allocate memories outsize main driver structure
  516. *
  517. * @bp: driver handle
  518. */
  519. int bnx2x_alloc_mem_bp(struct bnx2x *bp);
  520. /**
  521. * bnx2x_free_mem_bp - release memories outsize main driver structure
  522. *
  523. * @bp: driver handle
  524. */
  525. void bnx2x_free_mem_bp(struct bnx2x *bp);
  526. /**
  527. * bnx2x_change_mtu - change mtu netdev callback
  528. *
  529. * @dev: net device
  530. * @new_mtu: requested mtu
  531. *
  532. */
  533. int bnx2x_change_mtu(struct net_device *dev, int new_mtu);
  534. #ifdef NETDEV_FCOE_WWNN
  535. /**
  536. * bnx2x_fcoe_get_wwn - return the requested WWN value for this port
  537. *
  538. * @dev: net_device
  539. * @wwn: output buffer
  540. * @type: WWN type: NETDEV_FCOE_WWNN (node) or NETDEV_FCOE_WWPN (port)
  541. *
  542. */
  543. int bnx2x_fcoe_get_wwn(struct net_device *dev, u64 *wwn, int type);
  544. #endif
  545. netdev_features_t bnx2x_fix_features(struct net_device *dev,
  546. netdev_features_t features);
  547. int bnx2x_set_features(struct net_device *dev, netdev_features_t features);
  548. /**
  549. * bnx2x_tx_timeout - tx timeout netdev callback
  550. *
  551. * @dev: net device
  552. */
  553. void bnx2x_tx_timeout(struct net_device *dev);
  554. /*********************** Inlines **********************************/
  555. /*********************** Fast path ********************************/
  556. static inline void bnx2x_update_fpsb_idx(struct bnx2x_fastpath *fp)
  557. {
  558. barrier(); /* status block is written to by the chip */
  559. fp->fp_hc_idx = fp->sb_running_index[SM_RX_ID];
  560. }
  561. static inline void bnx2x_igu_ack_sb_gen(struct bnx2x *bp, u8 igu_sb_id,
  562. u8 segment, u16 index, u8 op,
  563. u8 update, u32 igu_addr)
  564. {
  565. struct igu_regular cmd_data = {0};
  566. cmd_data.sb_id_and_flags =
  567. ((index << IGU_REGULAR_SB_INDEX_SHIFT) |
  568. (segment << IGU_REGULAR_SEGMENT_ACCESS_SHIFT) |
  569. (update << IGU_REGULAR_BUPDATE_SHIFT) |
  570. (op << IGU_REGULAR_ENABLE_INT_SHIFT));
  571. DP(NETIF_MSG_INTR, "write 0x%08x to IGU addr 0x%x\n",
  572. cmd_data.sb_id_and_flags, igu_addr);
  573. REG_WR(bp, igu_addr, cmd_data.sb_id_and_flags);
  574. /* Make sure that ACK is written */
  575. mmiowb();
  576. barrier();
  577. }
  578. static inline void bnx2x_hc_ack_sb(struct bnx2x *bp, u8 sb_id,
  579. u8 storm, u16 index, u8 op, u8 update)
  580. {
  581. u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
  582. COMMAND_REG_INT_ACK);
  583. struct igu_ack_register igu_ack;
  584. igu_ack.status_block_index = index;
  585. igu_ack.sb_id_and_flags =
  586. ((sb_id << IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT) |
  587. (storm << IGU_ACK_REGISTER_STORM_ID_SHIFT) |
  588. (update << IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT) |
  589. (op << IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT));
  590. REG_WR(bp, hc_addr, (*(u32 *)&igu_ack));
  591. /* Make sure that ACK is written */
  592. mmiowb();
  593. barrier();
  594. }
  595. static inline void bnx2x_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 storm,
  596. u16 index, u8 op, u8 update)
  597. {
  598. if (bp->common.int_block == INT_BLOCK_HC)
  599. bnx2x_hc_ack_sb(bp, igu_sb_id, storm, index, op, update);
  600. else {
  601. u8 segment;
  602. if (CHIP_INT_MODE_IS_BC(bp))
  603. segment = storm;
  604. else if (igu_sb_id != bp->igu_dsb_id)
  605. segment = IGU_SEG_ACCESS_DEF;
  606. else if (storm == ATTENTION_ID)
  607. segment = IGU_SEG_ACCESS_ATTN;
  608. else
  609. segment = IGU_SEG_ACCESS_DEF;
  610. bnx2x_igu_ack_sb(bp, igu_sb_id, segment, index, op, update);
  611. }
  612. }
  613. static inline u16 bnx2x_hc_ack_int(struct bnx2x *bp)
  614. {
  615. u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
  616. COMMAND_REG_SIMD_MASK);
  617. u32 result = REG_RD(bp, hc_addr);
  618. barrier();
  619. return result;
  620. }
  621. static inline u16 bnx2x_igu_ack_int(struct bnx2x *bp)
  622. {
  623. u32 igu_addr = (BAR_IGU_INTMEM + IGU_REG_SISR_MDPC_WMASK_LSB_UPPER*8);
  624. u32 result = REG_RD(bp, igu_addr);
  625. DP(NETIF_MSG_INTR, "read 0x%08x from IGU addr 0x%x\n",
  626. result, igu_addr);
  627. barrier();
  628. return result;
  629. }
  630. static inline u16 bnx2x_ack_int(struct bnx2x *bp)
  631. {
  632. barrier();
  633. if (bp->common.int_block == INT_BLOCK_HC)
  634. return bnx2x_hc_ack_int(bp);
  635. else
  636. return bnx2x_igu_ack_int(bp);
  637. }
  638. static inline int bnx2x_has_tx_work_unload(struct bnx2x_fp_txdata *txdata)
  639. {
  640. /* Tell compiler that consumer and producer can change */
  641. barrier();
  642. return txdata->tx_pkt_prod != txdata->tx_pkt_cons;
  643. }
  644. static inline u16 bnx2x_tx_avail(struct bnx2x *bp,
  645. struct bnx2x_fp_txdata *txdata)
  646. {
  647. s16 used;
  648. u16 prod;
  649. u16 cons;
  650. prod = txdata->tx_bd_prod;
  651. cons = txdata->tx_bd_cons;
  652. used = SUB_S16(prod, cons);
  653. #ifdef BNX2X_STOP_ON_ERROR
  654. WARN_ON(used < 0);
  655. WARN_ON(used > txdata->tx_ring_size);
  656. WARN_ON((txdata->tx_ring_size - used) > MAX_TX_AVAIL);
  657. #endif
  658. return (s16)(txdata->tx_ring_size) - used;
  659. }
  660. static inline int bnx2x_tx_queue_has_work(struct bnx2x_fp_txdata *txdata)
  661. {
  662. u16 hw_cons;
  663. /* Tell compiler that status block fields can change */
  664. barrier();
  665. hw_cons = le16_to_cpu(*txdata->tx_cons_sb);
  666. return hw_cons != txdata->tx_pkt_cons;
  667. }
  668. static inline bool bnx2x_has_tx_work(struct bnx2x_fastpath *fp)
  669. {
  670. u8 cos;
  671. for_each_cos_in_tx_queue(fp, cos)
  672. if (bnx2x_tx_queue_has_work(fp->txdata_ptr[cos]))
  673. return true;
  674. return false;
  675. }
  676. static inline int bnx2x_has_rx_work(struct bnx2x_fastpath *fp)
  677. {
  678. u16 rx_cons_sb;
  679. /* Tell compiler that status block fields can change */
  680. barrier();
  681. rx_cons_sb = le16_to_cpu(*fp->rx_cons_sb);
  682. if ((rx_cons_sb & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
  683. rx_cons_sb++;
  684. return (fp->rx_comp_cons != rx_cons_sb);
  685. }
  686. /**
  687. * bnx2x_tx_disable - disables tx from stack point of view
  688. *
  689. * @bp: driver handle
  690. */
  691. static inline void bnx2x_tx_disable(struct bnx2x *bp)
  692. {
  693. netif_tx_disable(bp->dev);
  694. netif_carrier_off(bp->dev);
  695. }
  696. static inline void bnx2x_free_rx_sge(struct bnx2x *bp,
  697. struct bnx2x_fastpath *fp, u16 index)
  698. {
  699. struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
  700. struct page *page = sw_buf->page;
  701. struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
  702. /* Skip "next page" elements */
  703. if (!page)
  704. return;
  705. dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(sw_buf, mapping),
  706. SGE_PAGE_SIZE*PAGES_PER_SGE, DMA_FROM_DEVICE);
  707. __free_pages(page, PAGES_PER_SGE_SHIFT);
  708. sw_buf->page = NULL;
  709. sge->addr_hi = 0;
  710. sge->addr_lo = 0;
  711. }
  712. static inline void bnx2x_add_all_napi_cnic(struct bnx2x *bp)
  713. {
  714. int i;
  715. /* Add NAPI objects */
  716. for_each_rx_queue_cnic(bp, i)
  717. netif_napi_add(bp->dev, &bnx2x_fp(bp, i, napi),
  718. bnx2x_poll, BNX2X_NAPI_WEIGHT);
  719. }
  720. static inline void bnx2x_add_all_napi(struct bnx2x *bp)
  721. {
  722. int i;
  723. /* Add NAPI objects */
  724. for_each_eth_queue(bp, i)
  725. netif_napi_add(bp->dev, &bnx2x_fp(bp, i, napi),
  726. bnx2x_poll, BNX2X_NAPI_WEIGHT);
  727. }
  728. static inline void bnx2x_del_all_napi_cnic(struct bnx2x *bp)
  729. {
  730. int i;
  731. for_each_rx_queue_cnic(bp, i)
  732. netif_napi_del(&bnx2x_fp(bp, i, napi));
  733. }
  734. static inline void bnx2x_del_all_napi(struct bnx2x *bp)
  735. {
  736. int i;
  737. for_each_eth_queue(bp, i)
  738. netif_napi_del(&bnx2x_fp(bp, i, napi));
  739. }
  740. int bnx2x_set_int_mode(struct bnx2x *bp);
  741. static inline void bnx2x_disable_msi(struct bnx2x *bp)
  742. {
  743. if (bp->flags & USING_MSIX_FLAG) {
  744. pci_disable_msix(bp->pdev);
  745. bp->flags &= ~(USING_MSIX_FLAG | USING_SINGLE_MSIX_FLAG);
  746. } else if (bp->flags & USING_MSI_FLAG) {
  747. pci_disable_msi(bp->pdev);
  748. bp->flags &= ~USING_MSI_FLAG;
  749. }
  750. }
  751. static inline int bnx2x_calc_num_queues(struct bnx2x *bp)
  752. {
  753. return num_queues ?
  754. min_t(int, num_queues, BNX2X_MAX_QUEUES(bp)) :
  755. min_t(int, netif_get_num_default_rss_queues(),
  756. BNX2X_MAX_QUEUES(bp));
  757. }
  758. static inline void bnx2x_clear_sge_mask_next_elems(struct bnx2x_fastpath *fp)
  759. {
  760. int i, j;
  761. for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
  762. int idx = RX_SGE_CNT * i - 1;
  763. for (j = 0; j < 2; j++) {
  764. BIT_VEC64_CLEAR_BIT(fp->sge_mask, idx);
  765. idx--;
  766. }
  767. }
  768. }
  769. static inline void bnx2x_init_sge_ring_bit_mask(struct bnx2x_fastpath *fp)
  770. {
  771. /* Set the mask to all 1-s: it's faster to compare to 0 than to 0xf-s */
  772. memset(fp->sge_mask, 0xff, sizeof(fp->sge_mask));
  773. /* Clear the two last indices in the page to 1:
  774. these are the indices that correspond to the "next" element,
  775. hence will never be indicated and should be removed from
  776. the calculations. */
  777. bnx2x_clear_sge_mask_next_elems(fp);
  778. }
  779. /* note that we are not allocating a new buffer,
  780. * we are just moving one from cons to prod
  781. * we are not creating a new mapping,
  782. * so there is no need to check for dma_mapping_error().
  783. */
  784. static inline void bnx2x_reuse_rx_data(struct bnx2x_fastpath *fp,
  785. u16 cons, u16 prod)
  786. {
  787. struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
  788. struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
  789. struct eth_rx_bd *cons_bd = &fp->rx_desc_ring[cons];
  790. struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
  791. dma_unmap_addr_set(prod_rx_buf, mapping,
  792. dma_unmap_addr(cons_rx_buf, mapping));
  793. prod_rx_buf->data = cons_rx_buf->data;
  794. *prod_bd = *cons_bd;
  795. }
  796. /************************* Init ******************************************/
  797. /* returns func by VN for current port */
  798. static inline int func_by_vn(struct bnx2x *bp, int vn)
  799. {
  800. return 2 * vn + BP_PORT(bp);
  801. }
  802. static inline int bnx2x_config_rss_eth(struct bnx2x *bp, bool config_hash)
  803. {
  804. return bnx2x_config_rss_pf(bp, &bp->rss_conf_obj, config_hash);
  805. }
  806. /**
  807. * bnx2x_func_start - init function
  808. *
  809. * @bp: driver handle
  810. *
  811. * Must be called before sending CLIENT_SETUP for the first client.
  812. */
  813. static inline int bnx2x_func_start(struct bnx2x *bp)
  814. {
  815. struct bnx2x_func_state_params func_params = {NULL};
  816. struct bnx2x_func_start_params *start_params =
  817. &func_params.params.start;
  818. /* Prepare parameters for function state transitions */
  819. __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
  820. func_params.f_obj = &bp->func_obj;
  821. func_params.cmd = BNX2X_F_CMD_START;
  822. /* Function parameters */
  823. start_params->mf_mode = bp->mf_mode;
  824. start_params->sd_vlan_tag = bp->mf_ov;
  825. if (CHIP_IS_E2(bp) || CHIP_IS_E3(bp))
  826. start_params->network_cos_mode = STATIC_COS;
  827. else /* CHIP_IS_E1X */
  828. start_params->network_cos_mode = FW_WRR;
  829. return bnx2x_func_state_change(bp, &func_params);
  830. }
  831. /**
  832. * bnx2x_set_fw_mac_addr - fill in a MAC address in FW format
  833. *
  834. * @fw_hi: pointer to upper part
  835. * @fw_mid: pointer to middle part
  836. * @fw_lo: pointer to lower part
  837. * @mac: pointer to MAC address
  838. */
  839. static inline void bnx2x_set_fw_mac_addr(u16 *fw_hi, u16 *fw_mid, u16 *fw_lo,
  840. u8 *mac)
  841. {
  842. ((u8 *)fw_hi)[0] = mac[1];
  843. ((u8 *)fw_hi)[1] = mac[0];
  844. ((u8 *)fw_mid)[0] = mac[3];
  845. ((u8 *)fw_mid)[1] = mac[2];
  846. ((u8 *)fw_lo)[0] = mac[5];
  847. ((u8 *)fw_lo)[1] = mac[4];
  848. }
  849. static inline void bnx2x_free_rx_sge_range(struct bnx2x *bp,
  850. struct bnx2x_fastpath *fp, int last)
  851. {
  852. int i;
  853. if (fp->disable_tpa)
  854. return;
  855. for (i = 0; i < last; i++)
  856. bnx2x_free_rx_sge(bp, fp, i);
  857. }
  858. static inline void bnx2x_set_next_page_rx_bd(struct bnx2x_fastpath *fp)
  859. {
  860. int i;
  861. for (i = 1; i <= NUM_RX_RINGS; i++) {
  862. struct eth_rx_bd *rx_bd;
  863. rx_bd = &fp->rx_desc_ring[RX_DESC_CNT * i - 2];
  864. rx_bd->addr_hi =
  865. cpu_to_le32(U64_HI(fp->rx_desc_mapping +
  866. BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
  867. rx_bd->addr_lo =
  868. cpu_to_le32(U64_LO(fp->rx_desc_mapping +
  869. BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
  870. }
  871. }
  872. /* Statistics ID are global per chip/path, while Client IDs for E1x are per
  873. * port.
  874. */
  875. static inline u8 bnx2x_stats_id(struct bnx2x_fastpath *fp)
  876. {
  877. struct bnx2x *bp = fp->bp;
  878. if (!CHIP_IS_E1x(bp)) {
  879. /* there are special statistics counters for FCoE 136..140 */
  880. if (IS_FCOE_FP(fp))
  881. return bp->cnic_base_cl_id + (bp->pf_num >> 1);
  882. return fp->cl_id;
  883. }
  884. return fp->cl_id + BP_PORT(bp) * FP_SB_MAX_E1x;
  885. }
  886. static inline void bnx2x_init_vlan_mac_fp_objs(struct bnx2x_fastpath *fp,
  887. bnx2x_obj_type obj_type)
  888. {
  889. struct bnx2x *bp = fp->bp;
  890. /* Configure classification DBs */
  891. bnx2x_init_mac_obj(bp, &bnx2x_sp_obj(bp, fp).mac_obj, fp->cl_id,
  892. fp->cid, BP_FUNC(bp), bnx2x_sp(bp, mac_rdata),
  893. bnx2x_sp_mapping(bp, mac_rdata),
  894. BNX2X_FILTER_MAC_PENDING,
  895. &bp->sp_state, obj_type,
  896. &bp->macs_pool);
  897. }
  898. /**
  899. * bnx2x_get_path_func_num - get number of active functions
  900. *
  901. * @bp: driver handle
  902. *
  903. * Calculates the number of active (not hidden) functions on the
  904. * current path.
  905. */
  906. static inline u8 bnx2x_get_path_func_num(struct bnx2x *bp)
  907. {
  908. u8 func_num = 0, i;
  909. /* 57710 has only one function per-port */
  910. if (CHIP_IS_E1(bp))
  911. return 1;
  912. /* Calculate a number of functions enabled on the current
  913. * PATH/PORT.
  914. */
  915. if (CHIP_REV_IS_SLOW(bp)) {
  916. if (IS_MF(bp))
  917. func_num = 4;
  918. else
  919. func_num = 2;
  920. } else {
  921. for (i = 0; i < E1H_FUNC_MAX / 2; i++) {
  922. u32 func_config =
  923. MF_CFG_RD(bp,
  924. func_mf_config[BP_PORT(bp) + 2 * i].
  925. config);
  926. func_num +=
  927. ((func_config & FUNC_MF_CFG_FUNC_HIDE) ? 0 : 1);
  928. }
  929. }
  930. WARN_ON(!func_num);
  931. return func_num;
  932. }
  933. static inline void bnx2x_init_bp_objs(struct bnx2x *bp)
  934. {
  935. /* RX_MODE controlling object */
  936. bnx2x_init_rx_mode_obj(bp, &bp->rx_mode_obj);
  937. /* multicast configuration controlling object */
  938. bnx2x_init_mcast_obj(bp, &bp->mcast_obj, bp->fp->cl_id, bp->fp->cid,
  939. BP_FUNC(bp), BP_FUNC(bp),
  940. bnx2x_sp(bp, mcast_rdata),
  941. bnx2x_sp_mapping(bp, mcast_rdata),
  942. BNX2X_FILTER_MCAST_PENDING, &bp->sp_state,
  943. BNX2X_OBJ_TYPE_RX);
  944. /* Setup CAM credit pools */
  945. bnx2x_init_mac_credit_pool(bp, &bp->macs_pool, BP_FUNC(bp),
  946. bnx2x_get_path_func_num(bp));
  947. bnx2x_init_vlan_credit_pool(bp, &bp->vlans_pool, BP_ABS_FUNC(bp)>>1,
  948. bnx2x_get_path_func_num(bp));
  949. /* RSS configuration object */
  950. bnx2x_init_rss_config_obj(bp, &bp->rss_conf_obj, bp->fp->cl_id,
  951. bp->fp->cid, BP_FUNC(bp), BP_FUNC(bp),
  952. bnx2x_sp(bp, rss_rdata),
  953. bnx2x_sp_mapping(bp, rss_rdata),
  954. BNX2X_FILTER_RSS_CONF_PENDING, &bp->sp_state,
  955. BNX2X_OBJ_TYPE_RX);
  956. }
  957. static inline u8 bnx2x_fp_qzone_id(struct bnx2x_fastpath *fp)
  958. {
  959. if (CHIP_IS_E1x(fp->bp))
  960. return fp->cl_id + BP_PORT(fp->bp) * ETH_MAX_RX_CLIENTS_E1H;
  961. else
  962. return fp->cl_id;
  963. }
  964. static inline u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp)
  965. {
  966. struct bnx2x *bp = fp->bp;
  967. u32 offset = BAR_USTRORM_INTMEM;
  968. if (IS_VF(bp))
  969. return PXP_VF_ADDR_USDM_QUEUES_START +
  970. bp->acquire_resp.resc.hw_qid[fp->index] *
  971. sizeof(struct ustorm_queue_zone_data);
  972. else if (!CHIP_IS_E1x(bp))
  973. offset += USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id);
  974. else
  975. offset += USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id);
  976. return offset;
  977. }
  978. static inline void bnx2x_init_txdata(struct bnx2x *bp,
  979. struct bnx2x_fp_txdata *txdata, u32 cid,
  980. int txq_index, __le16 *tx_cons_sb,
  981. struct bnx2x_fastpath *fp)
  982. {
  983. txdata->cid = cid;
  984. txdata->txq_index = txq_index;
  985. txdata->tx_cons_sb = tx_cons_sb;
  986. txdata->parent_fp = fp;
  987. txdata->tx_ring_size = IS_FCOE_FP(fp) ? MAX_TX_AVAIL : bp->tx_ring_size;
  988. DP(NETIF_MSG_IFUP, "created tx data cid %d, txq %d\n",
  989. txdata->cid, txdata->txq_index);
  990. }
  991. static inline u8 bnx2x_cnic_eth_cl_id(struct bnx2x *bp, u8 cl_idx)
  992. {
  993. return bp->cnic_base_cl_id + cl_idx +
  994. (bp->pf_num >> 1) * BNX2X_MAX_CNIC_ETH_CL_ID_IDX;
  995. }
  996. static inline u8 bnx2x_cnic_fw_sb_id(struct bnx2x *bp)
  997. {
  998. /* the 'first' id is allocated for the cnic */
  999. return bp->base_fw_ndsb;
  1000. }
  1001. static inline u8 bnx2x_cnic_igu_sb_id(struct bnx2x *bp)
  1002. {
  1003. return bp->igu_base_sb;
  1004. }
  1005. static inline void bnx2x_init_fcoe_fp(struct bnx2x *bp)
  1006. {
  1007. struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
  1008. unsigned long q_type = 0;
  1009. bnx2x_fcoe(bp, rx_queue) = BNX2X_NUM_ETH_QUEUES(bp);
  1010. bnx2x_fcoe(bp, cl_id) = bnx2x_cnic_eth_cl_id(bp,
  1011. BNX2X_FCOE_ETH_CL_ID_IDX);
  1012. bnx2x_fcoe(bp, cid) = BNX2X_FCOE_ETH_CID(bp);
  1013. bnx2x_fcoe(bp, fw_sb_id) = DEF_SB_ID;
  1014. bnx2x_fcoe(bp, igu_sb_id) = bp->igu_dsb_id;
  1015. bnx2x_fcoe(bp, rx_cons_sb) = BNX2X_FCOE_L2_RX_INDEX;
  1016. bnx2x_init_txdata(bp, bnx2x_fcoe(bp, txdata_ptr[0]),
  1017. fp->cid, FCOE_TXQ_IDX(bp), BNX2X_FCOE_L2_TX_INDEX,
  1018. fp);
  1019. DP(NETIF_MSG_IFUP, "created fcoe tx data (fp index %d)\n", fp->index);
  1020. /* qZone id equals to FW (per path) client id */
  1021. bnx2x_fcoe(bp, cl_qzone_id) = bnx2x_fp_qzone_id(fp);
  1022. /* init shortcut */
  1023. bnx2x_fcoe(bp, ustorm_rx_prods_offset) =
  1024. bnx2x_rx_ustorm_prods_offset(fp);
  1025. /* Configure Queue State object */
  1026. __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
  1027. __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
  1028. /* No multi-CoS for FCoE L2 client */
  1029. BUG_ON(fp->max_cos != 1);
  1030. bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id,
  1031. &fp->cid, 1, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
  1032. bnx2x_sp_mapping(bp, q_rdata), q_type);
  1033. DP(NETIF_MSG_IFUP,
  1034. "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
  1035. fp->index, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
  1036. fp->igu_sb_id);
  1037. }
  1038. static inline int bnx2x_clean_tx_queue(struct bnx2x *bp,
  1039. struct bnx2x_fp_txdata *txdata)
  1040. {
  1041. int cnt = 1000;
  1042. while (bnx2x_has_tx_work_unload(txdata)) {
  1043. if (!cnt) {
  1044. BNX2X_ERR("timeout waiting for queue[%d]: txdata->tx_pkt_prod(%d) != txdata->tx_pkt_cons(%d)\n",
  1045. txdata->txq_index, txdata->tx_pkt_prod,
  1046. txdata->tx_pkt_cons);
  1047. #ifdef BNX2X_STOP_ON_ERROR
  1048. bnx2x_panic();
  1049. return -EBUSY;
  1050. #else
  1051. break;
  1052. #endif
  1053. }
  1054. cnt--;
  1055. usleep_range(1000, 1000);
  1056. }
  1057. return 0;
  1058. }
  1059. int bnx2x_get_link_cfg_idx(struct bnx2x *bp);
  1060. static inline void __storm_memset_struct(struct bnx2x *bp,
  1061. u32 addr, size_t size, u32 *data)
  1062. {
  1063. int i;
  1064. for (i = 0; i < size/4; i++)
  1065. REG_WR(bp, addr + (i * 4), data[i]);
  1066. }
  1067. /**
  1068. * bnx2x_wait_sp_comp - wait for the outstanding SP commands.
  1069. *
  1070. * @bp: driver handle
  1071. * @mask: bits that need to be cleared
  1072. */
  1073. static inline bool bnx2x_wait_sp_comp(struct bnx2x *bp, unsigned long mask)
  1074. {
  1075. int tout = 5000; /* Wait for 5 secs tops */
  1076. while (tout--) {
  1077. smp_mb();
  1078. netif_addr_lock_bh(bp->dev);
  1079. if (!(bp->sp_state & mask)) {
  1080. netif_addr_unlock_bh(bp->dev);
  1081. return true;
  1082. }
  1083. netif_addr_unlock_bh(bp->dev);
  1084. usleep_range(1000, 1000);
  1085. }
  1086. smp_mb();
  1087. netif_addr_lock_bh(bp->dev);
  1088. if (bp->sp_state & mask) {
  1089. BNX2X_ERR("Filtering completion timed out. sp_state 0x%lx, mask 0x%lx\n",
  1090. bp->sp_state, mask);
  1091. netif_addr_unlock_bh(bp->dev);
  1092. return false;
  1093. }
  1094. netif_addr_unlock_bh(bp->dev);
  1095. return true;
  1096. }
  1097. /**
  1098. * bnx2x_set_ctx_validation - set CDU context validation values
  1099. *
  1100. * @bp: driver handle
  1101. * @cxt: context of the connection on the host memory
  1102. * @cid: SW CID of the connection to be configured
  1103. */
  1104. void bnx2x_set_ctx_validation(struct bnx2x *bp, struct eth_context *cxt,
  1105. u32 cid);
  1106. void bnx2x_update_coalesce_sb_index(struct bnx2x *bp, u8 fw_sb_id,
  1107. u8 sb_index, u8 disable, u16 usec);
  1108. void bnx2x_acquire_phy_lock(struct bnx2x *bp);
  1109. void bnx2x_release_phy_lock(struct bnx2x *bp);
  1110. /**
  1111. * bnx2x_extract_max_cfg - extract MAX BW part from MF configuration.
  1112. *
  1113. * @bp: driver handle
  1114. * @mf_cfg: MF configuration
  1115. *
  1116. */
  1117. static inline u16 bnx2x_extract_max_cfg(struct bnx2x *bp, u32 mf_cfg)
  1118. {
  1119. u16 max_cfg = (mf_cfg & FUNC_MF_CFG_MAX_BW_MASK) >>
  1120. FUNC_MF_CFG_MAX_BW_SHIFT;
  1121. if (!max_cfg) {
  1122. DP(NETIF_MSG_IFUP | BNX2X_MSG_ETHTOOL,
  1123. "Max BW configured to 0 - using 100 instead\n");
  1124. max_cfg = 100;
  1125. }
  1126. return max_cfg;
  1127. }
  1128. /* checks if HW supports GRO for given MTU */
  1129. static inline bool bnx2x_mtu_allows_gro(int mtu)
  1130. {
  1131. /* gro frags per page */
  1132. int fpp = SGE_PAGE_SIZE / (mtu - ETH_MAX_TPA_HEADER_SIZE);
  1133. /*
  1134. * 1. number of frags should not grow above MAX_SKB_FRAGS
  1135. * 2. frag must fit the page
  1136. */
  1137. return mtu <= SGE_PAGE_SIZE && (U_ETH_SGL_SIZE * fpp) <= MAX_SKB_FRAGS;
  1138. }
  1139. /**
  1140. * bnx2x_get_iscsi_info - update iSCSI params according to licensing info.
  1141. *
  1142. * @bp: driver handle
  1143. *
  1144. */
  1145. void bnx2x_get_iscsi_info(struct bnx2x *bp);
  1146. /**
  1147. * bnx2x_link_sync_notify - send notification to other functions.
  1148. *
  1149. * @bp: driver handle
  1150. *
  1151. */
  1152. static inline void bnx2x_link_sync_notify(struct bnx2x *bp)
  1153. {
  1154. int func;
  1155. int vn;
  1156. /* Set the attention towards other drivers on the same port */
  1157. for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
  1158. if (vn == BP_VN(bp))
  1159. continue;
  1160. func = func_by_vn(bp, vn);
  1161. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
  1162. (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
  1163. }
  1164. }
  1165. /**
  1166. * bnx2x_update_drv_flags - update flags in shmem
  1167. *
  1168. * @bp: driver handle
  1169. * @flags: flags to update
  1170. * @set: set or clear
  1171. *
  1172. */
  1173. static inline void bnx2x_update_drv_flags(struct bnx2x *bp, u32 flags, u32 set)
  1174. {
  1175. if (SHMEM2_HAS(bp, drv_flags)) {
  1176. u32 drv_flags;
  1177. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_DRV_FLAGS);
  1178. drv_flags = SHMEM2_RD(bp, drv_flags);
  1179. if (set)
  1180. SET_FLAGS(drv_flags, flags);
  1181. else
  1182. RESET_FLAGS(drv_flags, flags);
  1183. SHMEM2_WR(bp, drv_flags, drv_flags);
  1184. DP(NETIF_MSG_IFUP, "drv_flags 0x%08x\n", drv_flags);
  1185. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_DRV_FLAGS);
  1186. }
  1187. }
  1188. static inline bool bnx2x_is_valid_ether_addr(struct bnx2x *bp, u8 *addr)
  1189. {
  1190. if (is_valid_ether_addr(addr) ||
  1191. (is_zero_ether_addr(addr) &&
  1192. (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))))
  1193. return true;
  1194. return false;
  1195. }
  1196. /**
  1197. * bnx2x_fill_fw_str - Fill buffer with FW version string.
  1198. *
  1199. * @bp: driver handle
  1200. * @buf: character buffer to fill with the fw name
  1201. * @buf_len: length of the above buffer
  1202. *
  1203. */
  1204. void bnx2x_fill_fw_str(struct bnx2x *bp, char *buf, size_t buf_len);
  1205. #endif /* BNX2X_CMN_H */