tg3.c 402 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2010 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mdio.h>
  34. #include <linux/mii.h>
  35. #include <linux/phy.h>
  36. #include <linux/brcmphy.h>
  37. #include <linux/if_vlan.h>
  38. #include <linux/ip.h>
  39. #include <linux/tcp.h>
  40. #include <linux/workqueue.h>
  41. #include <linux/prefetch.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/firmware.h>
  44. #include <net/checksum.h>
  45. #include <net/ip.h>
  46. #include <asm/system.h>
  47. #include <asm/io.h>
  48. #include <asm/byteorder.h>
  49. #include <asm/uaccess.h>
  50. #ifdef CONFIG_SPARC
  51. #include <asm/idprom.h>
  52. #include <asm/prom.h>
  53. #endif
  54. #define BAR_0 0
  55. #define BAR_2 2
  56. #include "tg3.h"
  57. #define DRV_MODULE_NAME "tg3"
  58. #define TG3_MAJ_NUM 3
  59. #define TG3_MIN_NUM 116
  60. #define DRV_MODULE_VERSION \
  61. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  62. #define DRV_MODULE_RELDATE "December 3, 2010"
  63. #define TG3_DEF_MAC_MODE 0
  64. #define TG3_DEF_RX_MODE 0
  65. #define TG3_DEF_TX_MODE 0
  66. #define TG3_DEF_MSG_ENABLE \
  67. (NETIF_MSG_DRV | \
  68. NETIF_MSG_PROBE | \
  69. NETIF_MSG_LINK | \
  70. NETIF_MSG_TIMER | \
  71. NETIF_MSG_IFDOWN | \
  72. NETIF_MSG_IFUP | \
  73. NETIF_MSG_RX_ERR | \
  74. NETIF_MSG_TX_ERR)
  75. /* length of time before we decide the hardware is borked,
  76. * and dev->tx_timeout() should be called to fix the problem
  77. */
  78. #define TG3_TX_TIMEOUT (5 * HZ)
  79. /* hardware minimum and maximum for a single frame's data payload */
  80. #define TG3_MIN_MTU 60
  81. #define TG3_MAX_MTU(tp) \
  82. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  83. /* These numbers seem to be hard coded in the NIC firmware somehow.
  84. * You can't change the ring sizes, but you can change where you place
  85. * them in the NIC onboard memory.
  86. */
  87. #define TG3_RX_STD_RING_SIZE(tp) \
  88. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
  89. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
  90. RX_STD_MAX_SIZE_5717 : 512)
  91. #define TG3_DEF_RX_RING_PENDING 200
  92. #define TG3_RX_JMB_RING_SIZE(tp) \
  93. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
  94. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
  95. 1024 : 256)
  96. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  97. #define TG3_RSS_INDIR_TBL_SIZE 128
  98. /* Do not place this n-ring entries value into the tp struct itself,
  99. * we really want to expose these constants to GCC so that modulo et
  100. * al. operations are done with shifts and masks instead of with
  101. * hw multiply/modulo instructions. Another solution would be to
  102. * replace things like '% foo' with '& (foo - 1)'.
  103. */
  104. #define TG3_TX_RING_SIZE 512
  105. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  106. #define TG3_RX_STD_RING_BYTES(tp) \
  107. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  108. #define TG3_RX_JMB_RING_BYTES(tp) \
  109. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  110. #define TG3_RX_RCB_RING_BYTES(tp) \
  111. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  112. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  113. TG3_TX_RING_SIZE)
  114. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  115. #define TG3_DMA_BYTE_ENAB 64
  116. #define TG3_RX_STD_DMA_SZ 1536
  117. #define TG3_RX_JMB_DMA_SZ 9046
  118. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  119. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  120. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  121. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  122. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  123. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  124. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  125. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  126. * that are at least dword aligned when used in PCIX mode. The driver
  127. * works around this bug by double copying the packet. This workaround
  128. * is built into the normal double copy length check for efficiency.
  129. *
  130. * However, the double copy is only necessary on those architectures
  131. * where unaligned memory accesses are inefficient. For those architectures
  132. * where unaligned memory accesses incur little penalty, we can reintegrate
  133. * the 5701 in the normal rx path. Doing so saves a device structure
  134. * dereference by hardcoding the double copy threshold in place.
  135. */
  136. #define TG3_RX_COPY_THRESHOLD 256
  137. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  138. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  139. #else
  140. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  141. #endif
  142. /* minimum number of free TX descriptors required to wake up TX process */
  143. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  144. #define TG3_RAW_IP_ALIGN 2
  145. /* number of ETHTOOL_GSTATS u64's */
  146. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  147. #define TG3_NUM_TEST 6
  148. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  149. #define FIRMWARE_TG3 "tigon/tg3.bin"
  150. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  151. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  152. static char version[] __devinitdata =
  153. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  154. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  155. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  156. MODULE_LICENSE("GPL");
  157. MODULE_VERSION(DRV_MODULE_VERSION);
  158. MODULE_FIRMWARE(FIRMWARE_TG3);
  159. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  160. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  161. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  162. module_param(tg3_debug, int, 0);
  163. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  164. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  244. {}
  245. };
  246. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  247. static const struct {
  248. const char string[ETH_GSTRING_LEN];
  249. } ethtool_stats_keys[TG3_NUM_STATS] = {
  250. { "rx_octets" },
  251. { "rx_fragments" },
  252. { "rx_ucast_packets" },
  253. { "rx_mcast_packets" },
  254. { "rx_bcast_packets" },
  255. { "rx_fcs_errors" },
  256. { "rx_align_errors" },
  257. { "rx_xon_pause_rcvd" },
  258. { "rx_xoff_pause_rcvd" },
  259. { "rx_mac_ctrl_rcvd" },
  260. { "rx_xoff_entered" },
  261. { "rx_frame_too_long_errors" },
  262. { "rx_jabbers" },
  263. { "rx_undersize_packets" },
  264. { "rx_in_length_errors" },
  265. { "rx_out_length_errors" },
  266. { "rx_64_or_less_octet_packets" },
  267. { "rx_65_to_127_octet_packets" },
  268. { "rx_128_to_255_octet_packets" },
  269. { "rx_256_to_511_octet_packets" },
  270. { "rx_512_to_1023_octet_packets" },
  271. { "rx_1024_to_1522_octet_packets" },
  272. { "rx_1523_to_2047_octet_packets" },
  273. { "rx_2048_to_4095_octet_packets" },
  274. { "rx_4096_to_8191_octet_packets" },
  275. { "rx_8192_to_9022_octet_packets" },
  276. { "tx_octets" },
  277. { "tx_collisions" },
  278. { "tx_xon_sent" },
  279. { "tx_xoff_sent" },
  280. { "tx_flow_control" },
  281. { "tx_mac_errors" },
  282. { "tx_single_collisions" },
  283. { "tx_mult_collisions" },
  284. { "tx_deferred" },
  285. { "tx_excessive_collisions" },
  286. { "tx_late_collisions" },
  287. { "tx_collide_2times" },
  288. { "tx_collide_3times" },
  289. { "tx_collide_4times" },
  290. { "tx_collide_5times" },
  291. { "tx_collide_6times" },
  292. { "tx_collide_7times" },
  293. { "tx_collide_8times" },
  294. { "tx_collide_9times" },
  295. { "tx_collide_10times" },
  296. { "tx_collide_11times" },
  297. { "tx_collide_12times" },
  298. { "tx_collide_13times" },
  299. { "tx_collide_14times" },
  300. { "tx_collide_15times" },
  301. { "tx_ucast_packets" },
  302. { "tx_mcast_packets" },
  303. { "tx_bcast_packets" },
  304. { "tx_carrier_sense_errors" },
  305. { "tx_discards" },
  306. { "tx_errors" },
  307. { "dma_writeq_full" },
  308. { "dma_write_prioq_full" },
  309. { "rxbds_empty" },
  310. { "rx_discards" },
  311. { "rx_errors" },
  312. { "rx_threshold_hit" },
  313. { "dma_readq_full" },
  314. { "dma_read_prioq_full" },
  315. { "tx_comp_queue_full" },
  316. { "ring_set_send_prod_index" },
  317. { "ring_status_update" },
  318. { "nic_irqs" },
  319. { "nic_avoided_irqs" },
  320. { "nic_tx_threshold_hit" }
  321. };
  322. static const struct {
  323. const char string[ETH_GSTRING_LEN];
  324. } ethtool_test_keys[TG3_NUM_TEST] = {
  325. { "nvram test (online) " },
  326. { "link test (online) " },
  327. { "register test (offline)" },
  328. { "memory test (offline)" },
  329. { "loopback test (offline)" },
  330. { "interrupt test (offline)" },
  331. };
  332. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  333. {
  334. writel(val, tp->regs + off);
  335. }
  336. static u32 tg3_read32(struct tg3 *tp, u32 off)
  337. {
  338. return readl(tp->regs + off);
  339. }
  340. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  341. {
  342. writel(val, tp->aperegs + off);
  343. }
  344. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  345. {
  346. return readl(tp->aperegs + off);
  347. }
  348. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  349. {
  350. unsigned long flags;
  351. spin_lock_irqsave(&tp->indirect_lock, flags);
  352. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  353. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  354. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  355. }
  356. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  357. {
  358. writel(val, tp->regs + off);
  359. readl(tp->regs + off);
  360. }
  361. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  362. {
  363. unsigned long flags;
  364. u32 val;
  365. spin_lock_irqsave(&tp->indirect_lock, flags);
  366. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  367. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  368. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  369. return val;
  370. }
  371. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  372. {
  373. unsigned long flags;
  374. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  375. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  376. TG3_64BIT_REG_LOW, val);
  377. return;
  378. }
  379. if (off == TG3_RX_STD_PROD_IDX_REG) {
  380. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  381. TG3_64BIT_REG_LOW, val);
  382. return;
  383. }
  384. spin_lock_irqsave(&tp->indirect_lock, flags);
  385. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  386. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  387. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  388. /* In indirect mode when disabling interrupts, we also need
  389. * to clear the interrupt bit in the GRC local ctrl register.
  390. */
  391. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  392. (val == 0x1)) {
  393. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  394. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  395. }
  396. }
  397. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  398. {
  399. unsigned long flags;
  400. u32 val;
  401. spin_lock_irqsave(&tp->indirect_lock, flags);
  402. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  403. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  404. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  405. return val;
  406. }
  407. /* usec_wait specifies the wait time in usec when writing to certain registers
  408. * where it is unsafe to read back the register without some delay.
  409. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  410. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  411. */
  412. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  413. {
  414. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  415. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  416. /* Non-posted methods */
  417. tp->write32(tp, off, val);
  418. else {
  419. /* Posted method */
  420. tg3_write32(tp, off, val);
  421. if (usec_wait)
  422. udelay(usec_wait);
  423. tp->read32(tp, off);
  424. }
  425. /* Wait again after the read for the posted method to guarantee that
  426. * the wait time is met.
  427. */
  428. if (usec_wait)
  429. udelay(usec_wait);
  430. }
  431. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  432. {
  433. tp->write32_mbox(tp, off, val);
  434. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  435. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  436. tp->read32_mbox(tp, off);
  437. }
  438. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  439. {
  440. void __iomem *mbox = tp->regs + off;
  441. writel(val, mbox);
  442. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  443. writel(val, mbox);
  444. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  445. readl(mbox);
  446. }
  447. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  448. {
  449. return readl(tp->regs + off + GRCMBOX_BASE);
  450. }
  451. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  452. {
  453. writel(val, tp->regs + off + GRCMBOX_BASE);
  454. }
  455. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  456. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  457. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  458. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  459. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  460. #define tw32(reg, val) tp->write32(tp, reg, val)
  461. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  462. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  463. #define tr32(reg) tp->read32(tp, reg)
  464. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  465. {
  466. unsigned long flags;
  467. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  468. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  469. return;
  470. spin_lock_irqsave(&tp->indirect_lock, flags);
  471. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  472. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  473. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  474. /* Always leave this as zero. */
  475. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  476. } else {
  477. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  478. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  479. /* Always leave this as zero. */
  480. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  481. }
  482. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  483. }
  484. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  485. {
  486. unsigned long flags;
  487. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  488. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  489. *val = 0;
  490. return;
  491. }
  492. spin_lock_irqsave(&tp->indirect_lock, flags);
  493. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  494. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  495. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  496. /* Always leave this as zero. */
  497. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  498. } else {
  499. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  500. *val = tr32(TG3PCI_MEM_WIN_DATA);
  501. /* Always leave this as zero. */
  502. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  503. }
  504. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  505. }
  506. static void tg3_ape_lock_init(struct tg3 *tp)
  507. {
  508. int i;
  509. u32 regbase;
  510. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  511. regbase = TG3_APE_LOCK_GRANT;
  512. else
  513. regbase = TG3_APE_PER_LOCK_GRANT;
  514. /* Make sure the driver hasn't any stale locks. */
  515. for (i = 0; i < 8; i++)
  516. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  517. }
  518. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  519. {
  520. int i, off;
  521. int ret = 0;
  522. u32 status, req, gnt;
  523. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  524. return 0;
  525. switch (locknum) {
  526. case TG3_APE_LOCK_GRC:
  527. case TG3_APE_LOCK_MEM:
  528. break;
  529. default:
  530. return -EINVAL;
  531. }
  532. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  533. req = TG3_APE_LOCK_REQ;
  534. gnt = TG3_APE_LOCK_GRANT;
  535. } else {
  536. req = TG3_APE_PER_LOCK_REQ;
  537. gnt = TG3_APE_PER_LOCK_GRANT;
  538. }
  539. off = 4 * locknum;
  540. tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
  541. /* Wait for up to 1 millisecond to acquire lock. */
  542. for (i = 0; i < 100; i++) {
  543. status = tg3_ape_read32(tp, gnt + off);
  544. if (status == APE_LOCK_GRANT_DRIVER)
  545. break;
  546. udelay(10);
  547. }
  548. if (status != APE_LOCK_GRANT_DRIVER) {
  549. /* Revoke the lock request. */
  550. tg3_ape_write32(tp, gnt + off,
  551. APE_LOCK_GRANT_DRIVER);
  552. ret = -EBUSY;
  553. }
  554. return ret;
  555. }
  556. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  557. {
  558. u32 gnt;
  559. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  560. return;
  561. switch (locknum) {
  562. case TG3_APE_LOCK_GRC:
  563. case TG3_APE_LOCK_MEM:
  564. break;
  565. default:
  566. return;
  567. }
  568. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  569. gnt = TG3_APE_LOCK_GRANT;
  570. else
  571. gnt = TG3_APE_PER_LOCK_GRANT;
  572. tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
  573. }
  574. static void tg3_disable_ints(struct tg3 *tp)
  575. {
  576. int i;
  577. tw32(TG3PCI_MISC_HOST_CTRL,
  578. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  579. for (i = 0; i < tp->irq_max; i++)
  580. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  581. }
  582. static void tg3_enable_ints(struct tg3 *tp)
  583. {
  584. int i;
  585. tp->irq_sync = 0;
  586. wmb();
  587. tw32(TG3PCI_MISC_HOST_CTRL,
  588. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  589. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  590. for (i = 0; i < tp->irq_cnt; i++) {
  591. struct tg3_napi *tnapi = &tp->napi[i];
  592. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  593. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  594. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  595. tp->coal_now |= tnapi->coal_now;
  596. }
  597. /* Force an initial interrupt */
  598. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  599. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  600. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  601. else
  602. tw32(HOSTCC_MODE, tp->coal_now);
  603. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  604. }
  605. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  606. {
  607. struct tg3 *tp = tnapi->tp;
  608. struct tg3_hw_status *sblk = tnapi->hw_status;
  609. unsigned int work_exists = 0;
  610. /* check for phy events */
  611. if (!(tp->tg3_flags &
  612. (TG3_FLAG_USE_LINKCHG_REG |
  613. TG3_FLAG_POLL_SERDES))) {
  614. if (sblk->status & SD_STATUS_LINK_CHG)
  615. work_exists = 1;
  616. }
  617. /* check for RX/TX work to do */
  618. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  619. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  620. work_exists = 1;
  621. return work_exists;
  622. }
  623. /* tg3_int_reenable
  624. * similar to tg3_enable_ints, but it accurately determines whether there
  625. * is new work pending and can return without flushing the PIO write
  626. * which reenables interrupts
  627. */
  628. static void tg3_int_reenable(struct tg3_napi *tnapi)
  629. {
  630. struct tg3 *tp = tnapi->tp;
  631. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  632. mmiowb();
  633. /* When doing tagged status, this work check is unnecessary.
  634. * The last_tag we write above tells the chip which piece of
  635. * work we've completed.
  636. */
  637. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  638. tg3_has_work(tnapi))
  639. tw32(HOSTCC_MODE, tp->coalesce_mode |
  640. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  641. }
  642. static void tg3_switch_clocks(struct tg3 *tp)
  643. {
  644. u32 clock_ctrl;
  645. u32 orig_clock_ctrl;
  646. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  647. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  648. return;
  649. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  650. orig_clock_ctrl = clock_ctrl;
  651. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  652. CLOCK_CTRL_CLKRUN_OENABLE |
  653. 0x1f);
  654. tp->pci_clock_ctrl = clock_ctrl;
  655. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  656. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  657. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  658. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  659. }
  660. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  661. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  662. clock_ctrl |
  663. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  664. 40);
  665. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  666. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  667. 40);
  668. }
  669. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  670. }
  671. #define PHY_BUSY_LOOPS 5000
  672. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  673. {
  674. u32 frame_val;
  675. unsigned int loops;
  676. int ret;
  677. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  678. tw32_f(MAC_MI_MODE,
  679. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  680. udelay(80);
  681. }
  682. *val = 0x0;
  683. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  684. MI_COM_PHY_ADDR_MASK);
  685. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  686. MI_COM_REG_ADDR_MASK);
  687. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  688. tw32_f(MAC_MI_COM, frame_val);
  689. loops = PHY_BUSY_LOOPS;
  690. while (loops != 0) {
  691. udelay(10);
  692. frame_val = tr32(MAC_MI_COM);
  693. if ((frame_val & MI_COM_BUSY) == 0) {
  694. udelay(5);
  695. frame_val = tr32(MAC_MI_COM);
  696. break;
  697. }
  698. loops -= 1;
  699. }
  700. ret = -EBUSY;
  701. if (loops != 0) {
  702. *val = frame_val & MI_COM_DATA_MASK;
  703. ret = 0;
  704. }
  705. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  706. tw32_f(MAC_MI_MODE, tp->mi_mode);
  707. udelay(80);
  708. }
  709. return ret;
  710. }
  711. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  712. {
  713. u32 frame_val;
  714. unsigned int loops;
  715. int ret;
  716. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  717. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  718. return 0;
  719. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  720. tw32_f(MAC_MI_MODE,
  721. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  722. udelay(80);
  723. }
  724. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  725. MI_COM_PHY_ADDR_MASK);
  726. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  727. MI_COM_REG_ADDR_MASK);
  728. frame_val |= (val & MI_COM_DATA_MASK);
  729. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  730. tw32_f(MAC_MI_COM, frame_val);
  731. loops = PHY_BUSY_LOOPS;
  732. while (loops != 0) {
  733. udelay(10);
  734. frame_val = tr32(MAC_MI_COM);
  735. if ((frame_val & MI_COM_BUSY) == 0) {
  736. udelay(5);
  737. frame_val = tr32(MAC_MI_COM);
  738. break;
  739. }
  740. loops -= 1;
  741. }
  742. ret = -EBUSY;
  743. if (loops != 0)
  744. ret = 0;
  745. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  746. tw32_f(MAC_MI_MODE, tp->mi_mode);
  747. udelay(80);
  748. }
  749. return ret;
  750. }
  751. static int tg3_bmcr_reset(struct tg3 *tp)
  752. {
  753. u32 phy_control;
  754. int limit, err;
  755. /* OK, reset it, and poll the BMCR_RESET bit until it
  756. * clears or we time out.
  757. */
  758. phy_control = BMCR_RESET;
  759. err = tg3_writephy(tp, MII_BMCR, phy_control);
  760. if (err != 0)
  761. return -EBUSY;
  762. limit = 5000;
  763. while (limit--) {
  764. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  765. if (err != 0)
  766. return -EBUSY;
  767. if ((phy_control & BMCR_RESET) == 0) {
  768. udelay(40);
  769. break;
  770. }
  771. udelay(10);
  772. }
  773. if (limit < 0)
  774. return -EBUSY;
  775. return 0;
  776. }
  777. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  778. {
  779. struct tg3 *tp = bp->priv;
  780. u32 val;
  781. spin_lock_bh(&tp->lock);
  782. if (tg3_readphy(tp, reg, &val))
  783. val = -EIO;
  784. spin_unlock_bh(&tp->lock);
  785. return val;
  786. }
  787. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  788. {
  789. struct tg3 *tp = bp->priv;
  790. u32 ret = 0;
  791. spin_lock_bh(&tp->lock);
  792. if (tg3_writephy(tp, reg, val))
  793. ret = -EIO;
  794. spin_unlock_bh(&tp->lock);
  795. return ret;
  796. }
  797. static int tg3_mdio_reset(struct mii_bus *bp)
  798. {
  799. return 0;
  800. }
  801. static void tg3_mdio_config_5785(struct tg3 *tp)
  802. {
  803. u32 val;
  804. struct phy_device *phydev;
  805. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  806. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  807. case PHY_ID_BCM50610:
  808. case PHY_ID_BCM50610M:
  809. val = MAC_PHYCFG2_50610_LED_MODES;
  810. break;
  811. case PHY_ID_BCMAC131:
  812. val = MAC_PHYCFG2_AC131_LED_MODES;
  813. break;
  814. case PHY_ID_RTL8211C:
  815. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  816. break;
  817. case PHY_ID_RTL8201E:
  818. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  819. break;
  820. default:
  821. return;
  822. }
  823. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  824. tw32(MAC_PHYCFG2, val);
  825. val = tr32(MAC_PHYCFG1);
  826. val &= ~(MAC_PHYCFG1_RGMII_INT |
  827. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  828. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  829. tw32(MAC_PHYCFG1, val);
  830. return;
  831. }
  832. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  833. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  834. MAC_PHYCFG2_FMODE_MASK_MASK |
  835. MAC_PHYCFG2_GMODE_MASK_MASK |
  836. MAC_PHYCFG2_ACT_MASK_MASK |
  837. MAC_PHYCFG2_QUAL_MASK_MASK |
  838. MAC_PHYCFG2_INBAND_ENABLE;
  839. tw32(MAC_PHYCFG2, val);
  840. val = tr32(MAC_PHYCFG1);
  841. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  842. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  843. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  844. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  845. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  846. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  847. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  848. }
  849. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  850. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  851. tw32(MAC_PHYCFG1, val);
  852. val = tr32(MAC_EXT_RGMII_MODE);
  853. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  854. MAC_RGMII_MODE_RX_QUALITY |
  855. MAC_RGMII_MODE_RX_ACTIVITY |
  856. MAC_RGMII_MODE_RX_ENG_DET |
  857. MAC_RGMII_MODE_TX_ENABLE |
  858. MAC_RGMII_MODE_TX_LOWPWR |
  859. MAC_RGMII_MODE_TX_RESET);
  860. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  861. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  862. val |= MAC_RGMII_MODE_RX_INT_B |
  863. MAC_RGMII_MODE_RX_QUALITY |
  864. MAC_RGMII_MODE_RX_ACTIVITY |
  865. MAC_RGMII_MODE_RX_ENG_DET;
  866. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  867. val |= MAC_RGMII_MODE_TX_ENABLE |
  868. MAC_RGMII_MODE_TX_LOWPWR |
  869. MAC_RGMII_MODE_TX_RESET;
  870. }
  871. tw32(MAC_EXT_RGMII_MODE, val);
  872. }
  873. static void tg3_mdio_start(struct tg3 *tp)
  874. {
  875. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  876. tw32_f(MAC_MI_MODE, tp->mi_mode);
  877. udelay(80);
  878. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  879. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  880. tg3_mdio_config_5785(tp);
  881. }
  882. static int tg3_mdio_init(struct tg3 *tp)
  883. {
  884. int i;
  885. u32 reg;
  886. struct phy_device *phydev;
  887. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  888. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  889. u32 is_serdes;
  890. tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
  891. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  892. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  893. else
  894. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  895. TG3_CPMU_PHY_STRAP_IS_SERDES;
  896. if (is_serdes)
  897. tp->phy_addr += 7;
  898. } else
  899. tp->phy_addr = TG3_PHY_MII_ADDR;
  900. tg3_mdio_start(tp);
  901. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  902. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  903. return 0;
  904. tp->mdio_bus = mdiobus_alloc();
  905. if (tp->mdio_bus == NULL)
  906. return -ENOMEM;
  907. tp->mdio_bus->name = "tg3 mdio bus";
  908. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  909. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  910. tp->mdio_bus->priv = tp;
  911. tp->mdio_bus->parent = &tp->pdev->dev;
  912. tp->mdio_bus->read = &tg3_mdio_read;
  913. tp->mdio_bus->write = &tg3_mdio_write;
  914. tp->mdio_bus->reset = &tg3_mdio_reset;
  915. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  916. tp->mdio_bus->irq = &tp->mdio_irq[0];
  917. for (i = 0; i < PHY_MAX_ADDR; i++)
  918. tp->mdio_bus->irq[i] = PHY_POLL;
  919. /* The bus registration will look for all the PHYs on the mdio bus.
  920. * Unfortunately, it does not ensure the PHY is powered up before
  921. * accessing the PHY ID registers. A chip reset is the
  922. * quickest way to bring the device back to an operational state..
  923. */
  924. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  925. tg3_bmcr_reset(tp);
  926. i = mdiobus_register(tp->mdio_bus);
  927. if (i) {
  928. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  929. mdiobus_free(tp->mdio_bus);
  930. return i;
  931. }
  932. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  933. if (!phydev || !phydev->drv) {
  934. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  935. mdiobus_unregister(tp->mdio_bus);
  936. mdiobus_free(tp->mdio_bus);
  937. return -ENODEV;
  938. }
  939. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  940. case PHY_ID_BCM57780:
  941. phydev->interface = PHY_INTERFACE_MODE_GMII;
  942. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  943. break;
  944. case PHY_ID_BCM50610:
  945. case PHY_ID_BCM50610M:
  946. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  947. PHY_BRCM_RX_REFCLK_UNUSED |
  948. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  949. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  950. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  951. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  952. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  953. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  954. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  955. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  956. /* fallthru */
  957. case PHY_ID_RTL8211C:
  958. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  959. break;
  960. case PHY_ID_RTL8201E:
  961. case PHY_ID_BCMAC131:
  962. phydev->interface = PHY_INTERFACE_MODE_MII;
  963. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  964. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  965. break;
  966. }
  967. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  968. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  969. tg3_mdio_config_5785(tp);
  970. return 0;
  971. }
  972. static void tg3_mdio_fini(struct tg3 *tp)
  973. {
  974. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  975. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  976. mdiobus_unregister(tp->mdio_bus);
  977. mdiobus_free(tp->mdio_bus);
  978. }
  979. }
  980. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  981. {
  982. int err;
  983. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  984. if (err)
  985. goto done;
  986. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  987. if (err)
  988. goto done;
  989. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  990. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  991. if (err)
  992. goto done;
  993. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  994. done:
  995. return err;
  996. }
  997. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  998. {
  999. int err;
  1000. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1001. if (err)
  1002. goto done;
  1003. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1004. if (err)
  1005. goto done;
  1006. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1007. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1008. if (err)
  1009. goto done;
  1010. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1011. done:
  1012. return err;
  1013. }
  1014. /* tp->lock is held. */
  1015. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1016. {
  1017. u32 val;
  1018. val = tr32(GRC_RX_CPU_EVENT);
  1019. val |= GRC_RX_CPU_DRIVER_EVENT;
  1020. tw32_f(GRC_RX_CPU_EVENT, val);
  1021. tp->last_event_jiffies = jiffies;
  1022. }
  1023. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1024. /* tp->lock is held. */
  1025. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1026. {
  1027. int i;
  1028. unsigned int delay_cnt;
  1029. long time_remain;
  1030. /* If enough time has passed, no wait is necessary. */
  1031. time_remain = (long)(tp->last_event_jiffies + 1 +
  1032. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1033. (long)jiffies;
  1034. if (time_remain < 0)
  1035. return;
  1036. /* Check if we can shorten the wait time. */
  1037. delay_cnt = jiffies_to_usecs(time_remain);
  1038. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1039. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1040. delay_cnt = (delay_cnt >> 3) + 1;
  1041. for (i = 0; i < delay_cnt; i++) {
  1042. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1043. break;
  1044. udelay(8);
  1045. }
  1046. }
  1047. /* tp->lock is held. */
  1048. static void tg3_ump_link_report(struct tg3 *tp)
  1049. {
  1050. u32 reg;
  1051. u32 val;
  1052. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1053. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1054. return;
  1055. tg3_wait_for_event_ack(tp);
  1056. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1057. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1058. val = 0;
  1059. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1060. val = reg << 16;
  1061. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1062. val |= (reg & 0xffff);
  1063. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1064. val = 0;
  1065. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1066. val = reg << 16;
  1067. if (!tg3_readphy(tp, MII_LPA, &reg))
  1068. val |= (reg & 0xffff);
  1069. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1070. val = 0;
  1071. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1072. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1073. val = reg << 16;
  1074. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1075. val |= (reg & 0xffff);
  1076. }
  1077. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1078. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1079. val = reg << 16;
  1080. else
  1081. val = 0;
  1082. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1083. tg3_generate_fw_event(tp);
  1084. }
  1085. static void tg3_link_report(struct tg3 *tp)
  1086. {
  1087. if (!netif_carrier_ok(tp->dev)) {
  1088. netif_info(tp, link, tp->dev, "Link is down\n");
  1089. tg3_ump_link_report(tp);
  1090. } else if (netif_msg_link(tp)) {
  1091. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1092. (tp->link_config.active_speed == SPEED_1000 ?
  1093. 1000 :
  1094. (tp->link_config.active_speed == SPEED_100 ?
  1095. 100 : 10)),
  1096. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1097. "full" : "half"));
  1098. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1099. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1100. "on" : "off",
  1101. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1102. "on" : "off");
  1103. tg3_ump_link_report(tp);
  1104. }
  1105. }
  1106. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1107. {
  1108. u16 miireg;
  1109. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1110. miireg = ADVERTISE_PAUSE_CAP;
  1111. else if (flow_ctrl & FLOW_CTRL_TX)
  1112. miireg = ADVERTISE_PAUSE_ASYM;
  1113. else if (flow_ctrl & FLOW_CTRL_RX)
  1114. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1115. else
  1116. miireg = 0;
  1117. return miireg;
  1118. }
  1119. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1120. {
  1121. u16 miireg;
  1122. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1123. miireg = ADVERTISE_1000XPAUSE;
  1124. else if (flow_ctrl & FLOW_CTRL_TX)
  1125. miireg = ADVERTISE_1000XPSE_ASYM;
  1126. else if (flow_ctrl & FLOW_CTRL_RX)
  1127. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1128. else
  1129. miireg = 0;
  1130. return miireg;
  1131. }
  1132. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1133. {
  1134. u8 cap = 0;
  1135. if (lcladv & ADVERTISE_1000XPAUSE) {
  1136. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1137. if (rmtadv & LPA_1000XPAUSE)
  1138. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1139. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1140. cap = FLOW_CTRL_RX;
  1141. } else {
  1142. if (rmtadv & LPA_1000XPAUSE)
  1143. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1144. }
  1145. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1146. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1147. cap = FLOW_CTRL_TX;
  1148. }
  1149. return cap;
  1150. }
  1151. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1152. {
  1153. u8 autoneg;
  1154. u8 flowctrl = 0;
  1155. u32 old_rx_mode = tp->rx_mode;
  1156. u32 old_tx_mode = tp->tx_mode;
  1157. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1158. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1159. else
  1160. autoneg = tp->link_config.autoneg;
  1161. if (autoneg == AUTONEG_ENABLE &&
  1162. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1163. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1164. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1165. else
  1166. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1167. } else
  1168. flowctrl = tp->link_config.flowctrl;
  1169. tp->link_config.active_flowctrl = flowctrl;
  1170. if (flowctrl & FLOW_CTRL_RX)
  1171. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1172. else
  1173. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1174. if (old_rx_mode != tp->rx_mode)
  1175. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1176. if (flowctrl & FLOW_CTRL_TX)
  1177. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1178. else
  1179. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1180. if (old_tx_mode != tp->tx_mode)
  1181. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1182. }
  1183. static void tg3_adjust_link(struct net_device *dev)
  1184. {
  1185. u8 oldflowctrl, linkmesg = 0;
  1186. u32 mac_mode, lcl_adv, rmt_adv;
  1187. struct tg3 *tp = netdev_priv(dev);
  1188. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1189. spin_lock_bh(&tp->lock);
  1190. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1191. MAC_MODE_HALF_DUPLEX);
  1192. oldflowctrl = tp->link_config.active_flowctrl;
  1193. if (phydev->link) {
  1194. lcl_adv = 0;
  1195. rmt_adv = 0;
  1196. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1197. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1198. else if (phydev->speed == SPEED_1000 ||
  1199. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1200. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1201. else
  1202. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1203. if (phydev->duplex == DUPLEX_HALF)
  1204. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1205. else {
  1206. lcl_adv = tg3_advert_flowctrl_1000T(
  1207. tp->link_config.flowctrl);
  1208. if (phydev->pause)
  1209. rmt_adv = LPA_PAUSE_CAP;
  1210. if (phydev->asym_pause)
  1211. rmt_adv |= LPA_PAUSE_ASYM;
  1212. }
  1213. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1214. } else
  1215. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1216. if (mac_mode != tp->mac_mode) {
  1217. tp->mac_mode = mac_mode;
  1218. tw32_f(MAC_MODE, tp->mac_mode);
  1219. udelay(40);
  1220. }
  1221. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1222. if (phydev->speed == SPEED_10)
  1223. tw32(MAC_MI_STAT,
  1224. MAC_MI_STAT_10MBPS_MODE |
  1225. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1226. else
  1227. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1228. }
  1229. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1230. tw32(MAC_TX_LENGTHS,
  1231. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1232. (6 << TX_LENGTHS_IPG_SHIFT) |
  1233. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1234. else
  1235. tw32(MAC_TX_LENGTHS,
  1236. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1237. (6 << TX_LENGTHS_IPG_SHIFT) |
  1238. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1239. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1240. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1241. phydev->speed != tp->link_config.active_speed ||
  1242. phydev->duplex != tp->link_config.active_duplex ||
  1243. oldflowctrl != tp->link_config.active_flowctrl)
  1244. linkmesg = 1;
  1245. tp->link_config.active_speed = phydev->speed;
  1246. tp->link_config.active_duplex = phydev->duplex;
  1247. spin_unlock_bh(&tp->lock);
  1248. if (linkmesg)
  1249. tg3_link_report(tp);
  1250. }
  1251. static int tg3_phy_init(struct tg3 *tp)
  1252. {
  1253. struct phy_device *phydev;
  1254. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1255. return 0;
  1256. /* Bring the PHY back to a known state. */
  1257. tg3_bmcr_reset(tp);
  1258. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1259. /* Attach the MAC to the PHY. */
  1260. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1261. phydev->dev_flags, phydev->interface);
  1262. if (IS_ERR(phydev)) {
  1263. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1264. return PTR_ERR(phydev);
  1265. }
  1266. /* Mask with MAC supported features. */
  1267. switch (phydev->interface) {
  1268. case PHY_INTERFACE_MODE_GMII:
  1269. case PHY_INTERFACE_MODE_RGMII:
  1270. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1271. phydev->supported &= (PHY_GBIT_FEATURES |
  1272. SUPPORTED_Pause |
  1273. SUPPORTED_Asym_Pause);
  1274. break;
  1275. }
  1276. /* fallthru */
  1277. case PHY_INTERFACE_MODE_MII:
  1278. phydev->supported &= (PHY_BASIC_FEATURES |
  1279. SUPPORTED_Pause |
  1280. SUPPORTED_Asym_Pause);
  1281. break;
  1282. default:
  1283. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1284. return -EINVAL;
  1285. }
  1286. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1287. phydev->advertising = phydev->supported;
  1288. return 0;
  1289. }
  1290. static void tg3_phy_start(struct tg3 *tp)
  1291. {
  1292. struct phy_device *phydev;
  1293. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1294. return;
  1295. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1296. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1297. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1298. phydev->speed = tp->link_config.orig_speed;
  1299. phydev->duplex = tp->link_config.orig_duplex;
  1300. phydev->autoneg = tp->link_config.orig_autoneg;
  1301. phydev->advertising = tp->link_config.orig_advertising;
  1302. }
  1303. phy_start(phydev);
  1304. phy_start_aneg(phydev);
  1305. }
  1306. static void tg3_phy_stop(struct tg3 *tp)
  1307. {
  1308. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1309. return;
  1310. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1311. }
  1312. static void tg3_phy_fini(struct tg3 *tp)
  1313. {
  1314. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1315. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1316. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1317. }
  1318. }
  1319. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1320. {
  1321. int err;
  1322. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1323. if (!err)
  1324. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1325. return err;
  1326. }
  1327. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1328. {
  1329. int err;
  1330. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1331. if (!err)
  1332. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1333. return err;
  1334. }
  1335. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1336. {
  1337. u32 phytest;
  1338. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1339. u32 phy;
  1340. tg3_writephy(tp, MII_TG3_FET_TEST,
  1341. phytest | MII_TG3_FET_SHADOW_EN);
  1342. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1343. if (enable)
  1344. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1345. else
  1346. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1347. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1348. }
  1349. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1350. }
  1351. }
  1352. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1353. {
  1354. u32 reg;
  1355. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1356. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1357. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1358. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1359. return;
  1360. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1361. tg3_phy_fet_toggle_apd(tp, enable);
  1362. return;
  1363. }
  1364. reg = MII_TG3_MISC_SHDW_WREN |
  1365. MII_TG3_MISC_SHDW_SCR5_SEL |
  1366. MII_TG3_MISC_SHDW_SCR5_LPED |
  1367. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1368. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1369. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1370. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1371. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1372. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1373. reg = MII_TG3_MISC_SHDW_WREN |
  1374. MII_TG3_MISC_SHDW_APD_SEL |
  1375. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1376. if (enable)
  1377. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1378. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1379. }
  1380. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1381. {
  1382. u32 phy;
  1383. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1384. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1385. return;
  1386. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1387. u32 ephy;
  1388. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1389. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1390. tg3_writephy(tp, MII_TG3_FET_TEST,
  1391. ephy | MII_TG3_FET_SHADOW_EN);
  1392. if (!tg3_readphy(tp, reg, &phy)) {
  1393. if (enable)
  1394. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1395. else
  1396. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1397. tg3_writephy(tp, reg, phy);
  1398. }
  1399. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1400. }
  1401. } else {
  1402. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1403. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1404. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1405. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1406. if (enable)
  1407. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1408. else
  1409. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1410. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1411. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1412. }
  1413. }
  1414. }
  1415. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1416. {
  1417. u32 val;
  1418. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1419. return;
  1420. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1421. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1422. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1423. (val | (1 << 15) | (1 << 4)));
  1424. }
  1425. static void tg3_phy_apply_otp(struct tg3 *tp)
  1426. {
  1427. u32 otp, phy;
  1428. if (!tp->phy_otp)
  1429. return;
  1430. otp = tp->phy_otp;
  1431. /* Enable SM_DSP clock and tx 6dB coding. */
  1432. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1433. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1434. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1435. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1436. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1437. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1438. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1439. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1440. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1441. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1442. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1443. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1444. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1445. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1446. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1447. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1448. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1449. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1450. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1451. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1452. /* Turn off SM_DSP clock. */
  1453. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1454. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1455. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1456. }
  1457. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1458. {
  1459. u32 val;
  1460. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1461. return;
  1462. tp->setlpicnt = 0;
  1463. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1464. current_link_up == 1 &&
  1465. tp->link_config.active_duplex == DUPLEX_FULL &&
  1466. (tp->link_config.active_speed == SPEED_100 ||
  1467. tp->link_config.active_speed == SPEED_1000)) {
  1468. u32 eeectl;
  1469. if (tp->link_config.active_speed == SPEED_1000)
  1470. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1471. else
  1472. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1473. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1474. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1475. TG3_CL45_D7_EEERES_STAT, &val);
  1476. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1477. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1478. tp->setlpicnt = 2;
  1479. }
  1480. if (!tp->setlpicnt) {
  1481. val = tr32(TG3_CPMU_EEE_MODE);
  1482. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1483. }
  1484. }
  1485. static int tg3_wait_macro_done(struct tg3 *tp)
  1486. {
  1487. int limit = 100;
  1488. while (limit--) {
  1489. u32 tmp32;
  1490. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1491. if ((tmp32 & 0x1000) == 0)
  1492. break;
  1493. }
  1494. }
  1495. if (limit < 0)
  1496. return -EBUSY;
  1497. return 0;
  1498. }
  1499. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1500. {
  1501. static const u32 test_pat[4][6] = {
  1502. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1503. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1504. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1505. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1506. };
  1507. int chan;
  1508. for (chan = 0; chan < 4; chan++) {
  1509. int i;
  1510. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1511. (chan * 0x2000) | 0x0200);
  1512. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1513. for (i = 0; i < 6; i++)
  1514. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1515. test_pat[chan][i]);
  1516. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1517. if (tg3_wait_macro_done(tp)) {
  1518. *resetp = 1;
  1519. return -EBUSY;
  1520. }
  1521. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1522. (chan * 0x2000) | 0x0200);
  1523. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1524. if (tg3_wait_macro_done(tp)) {
  1525. *resetp = 1;
  1526. return -EBUSY;
  1527. }
  1528. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1529. if (tg3_wait_macro_done(tp)) {
  1530. *resetp = 1;
  1531. return -EBUSY;
  1532. }
  1533. for (i = 0; i < 6; i += 2) {
  1534. u32 low, high;
  1535. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1536. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1537. tg3_wait_macro_done(tp)) {
  1538. *resetp = 1;
  1539. return -EBUSY;
  1540. }
  1541. low &= 0x7fff;
  1542. high &= 0x000f;
  1543. if (low != test_pat[chan][i] ||
  1544. high != test_pat[chan][i+1]) {
  1545. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1546. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1547. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1548. return -EBUSY;
  1549. }
  1550. }
  1551. }
  1552. return 0;
  1553. }
  1554. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1555. {
  1556. int chan;
  1557. for (chan = 0; chan < 4; chan++) {
  1558. int i;
  1559. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1560. (chan * 0x2000) | 0x0200);
  1561. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1562. for (i = 0; i < 6; i++)
  1563. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1564. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1565. if (tg3_wait_macro_done(tp))
  1566. return -EBUSY;
  1567. }
  1568. return 0;
  1569. }
  1570. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1571. {
  1572. u32 reg32, phy9_orig;
  1573. int retries, do_phy_reset, err;
  1574. retries = 10;
  1575. do_phy_reset = 1;
  1576. do {
  1577. if (do_phy_reset) {
  1578. err = tg3_bmcr_reset(tp);
  1579. if (err)
  1580. return err;
  1581. do_phy_reset = 0;
  1582. }
  1583. /* Disable transmitter and interrupt. */
  1584. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1585. continue;
  1586. reg32 |= 0x3000;
  1587. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1588. /* Set full-duplex, 1000 mbps. */
  1589. tg3_writephy(tp, MII_BMCR,
  1590. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1591. /* Set to master mode. */
  1592. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1593. continue;
  1594. tg3_writephy(tp, MII_TG3_CTRL,
  1595. (MII_TG3_CTRL_AS_MASTER |
  1596. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1597. /* Enable SM_DSP_CLOCK and 6dB. */
  1598. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1599. /* Block the PHY control access. */
  1600. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1601. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1602. if (!err)
  1603. break;
  1604. } while (--retries);
  1605. err = tg3_phy_reset_chanpat(tp);
  1606. if (err)
  1607. return err;
  1608. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1609. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1610. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1611. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1612. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1613. /* Set Extended packet length bit for jumbo frames */
  1614. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1615. } else {
  1616. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1617. }
  1618. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1619. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1620. reg32 &= ~0x3000;
  1621. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1622. } else if (!err)
  1623. err = -EBUSY;
  1624. return err;
  1625. }
  1626. /* This will reset the tigon3 PHY if there is no valid
  1627. * link unless the FORCE argument is non-zero.
  1628. */
  1629. static int tg3_phy_reset(struct tg3 *tp)
  1630. {
  1631. u32 val, cpmuctrl;
  1632. int err;
  1633. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1634. val = tr32(GRC_MISC_CFG);
  1635. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1636. udelay(40);
  1637. }
  1638. err = tg3_readphy(tp, MII_BMSR, &val);
  1639. err |= tg3_readphy(tp, MII_BMSR, &val);
  1640. if (err != 0)
  1641. return -EBUSY;
  1642. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1643. netif_carrier_off(tp->dev);
  1644. tg3_link_report(tp);
  1645. }
  1646. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1647. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1648. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1649. err = tg3_phy_reset_5703_4_5(tp);
  1650. if (err)
  1651. return err;
  1652. goto out;
  1653. }
  1654. cpmuctrl = 0;
  1655. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1656. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1657. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1658. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1659. tw32(TG3_CPMU_CTRL,
  1660. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1661. }
  1662. err = tg3_bmcr_reset(tp);
  1663. if (err)
  1664. return err;
  1665. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1666. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1667. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1668. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1669. }
  1670. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1671. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1672. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1673. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1674. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1675. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1676. udelay(40);
  1677. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1678. }
  1679. }
  1680. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1681. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1682. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1683. return 0;
  1684. tg3_phy_apply_otp(tp);
  1685. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1686. tg3_phy_toggle_apd(tp, true);
  1687. else
  1688. tg3_phy_toggle_apd(tp, false);
  1689. out:
  1690. if (tp->phy_flags & TG3_PHYFLG_ADC_BUG) {
  1691. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1692. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1693. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1694. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1695. }
  1696. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1697. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1698. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1699. }
  1700. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1701. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1702. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1703. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1704. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1705. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1706. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1707. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1708. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1709. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  1710. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1711. tg3_writephy(tp, MII_TG3_TEST1,
  1712. MII_TG3_TEST1_TRIM_EN | 0x4);
  1713. } else
  1714. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1715. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1716. }
  1717. /* Set Extended packet length bit (bit 14) on all chips that */
  1718. /* support jumbo frames */
  1719. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1720. /* Cannot do read-modify-write on 5401 */
  1721. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1722. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1723. /* Set bit 14 with read-modify-write to preserve other bits */
  1724. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1725. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1726. tg3_writephy(tp, MII_TG3_AUX_CTRL, val | 0x4000);
  1727. }
  1728. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1729. * jumbo frames transmission.
  1730. */
  1731. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1732. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  1733. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1734. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1735. }
  1736. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1737. /* adjust output voltage */
  1738. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1739. }
  1740. tg3_phy_toggle_automdix(tp, 1);
  1741. tg3_phy_set_wirespeed(tp);
  1742. return 0;
  1743. }
  1744. static void tg3_frob_aux_power(struct tg3 *tp)
  1745. {
  1746. struct tg3 *tp_peer = tp;
  1747. /* The GPIOs do something completely different on 57765. */
  1748. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1749. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1750. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1751. return;
  1752. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1753. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1754. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1755. struct net_device *dev_peer;
  1756. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1757. /* remove_one() may have been run on the peer. */
  1758. if (!dev_peer)
  1759. tp_peer = tp;
  1760. else
  1761. tp_peer = netdev_priv(dev_peer);
  1762. }
  1763. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1764. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1765. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1766. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1767. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1768. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1769. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1770. (GRC_LCLCTRL_GPIO_OE0 |
  1771. GRC_LCLCTRL_GPIO_OE1 |
  1772. GRC_LCLCTRL_GPIO_OE2 |
  1773. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1774. GRC_LCLCTRL_GPIO_OUTPUT1),
  1775. 100);
  1776. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1777. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1778. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1779. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1780. GRC_LCLCTRL_GPIO_OE1 |
  1781. GRC_LCLCTRL_GPIO_OE2 |
  1782. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1783. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1784. tp->grc_local_ctrl;
  1785. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1786. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1787. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1788. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1789. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1790. } else {
  1791. u32 no_gpio2;
  1792. u32 grc_local_ctrl = 0;
  1793. if (tp_peer != tp &&
  1794. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1795. return;
  1796. /* Workaround to prevent overdrawing Amps. */
  1797. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1798. ASIC_REV_5714) {
  1799. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1800. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1801. grc_local_ctrl, 100);
  1802. }
  1803. /* On 5753 and variants, GPIO2 cannot be used. */
  1804. no_gpio2 = tp->nic_sram_data_cfg &
  1805. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1806. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1807. GRC_LCLCTRL_GPIO_OE1 |
  1808. GRC_LCLCTRL_GPIO_OE2 |
  1809. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1810. GRC_LCLCTRL_GPIO_OUTPUT2;
  1811. if (no_gpio2) {
  1812. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1813. GRC_LCLCTRL_GPIO_OUTPUT2);
  1814. }
  1815. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1816. grc_local_ctrl, 100);
  1817. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1818. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1819. grc_local_ctrl, 100);
  1820. if (!no_gpio2) {
  1821. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1822. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1823. grc_local_ctrl, 100);
  1824. }
  1825. }
  1826. } else {
  1827. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1828. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1829. if (tp_peer != tp &&
  1830. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1831. return;
  1832. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1833. (GRC_LCLCTRL_GPIO_OE1 |
  1834. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1835. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1836. GRC_LCLCTRL_GPIO_OE1, 100);
  1837. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1838. (GRC_LCLCTRL_GPIO_OE1 |
  1839. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1840. }
  1841. }
  1842. }
  1843. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1844. {
  1845. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1846. return 1;
  1847. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1848. if (speed != SPEED_10)
  1849. return 1;
  1850. } else if (speed == SPEED_10)
  1851. return 1;
  1852. return 0;
  1853. }
  1854. static int tg3_setup_phy(struct tg3 *, int);
  1855. #define RESET_KIND_SHUTDOWN 0
  1856. #define RESET_KIND_INIT 1
  1857. #define RESET_KIND_SUSPEND 2
  1858. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1859. static int tg3_halt_cpu(struct tg3 *, u32);
  1860. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1861. {
  1862. u32 val;
  1863. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  1864. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1865. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1866. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1867. sg_dig_ctrl |=
  1868. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1869. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1870. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1871. }
  1872. return;
  1873. }
  1874. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1875. tg3_bmcr_reset(tp);
  1876. val = tr32(GRC_MISC_CFG);
  1877. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1878. udelay(40);
  1879. return;
  1880. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1881. u32 phytest;
  1882. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1883. u32 phy;
  1884. tg3_writephy(tp, MII_ADVERTISE, 0);
  1885. tg3_writephy(tp, MII_BMCR,
  1886. BMCR_ANENABLE | BMCR_ANRESTART);
  1887. tg3_writephy(tp, MII_TG3_FET_TEST,
  1888. phytest | MII_TG3_FET_SHADOW_EN);
  1889. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1890. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1891. tg3_writephy(tp,
  1892. MII_TG3_FET_SHDW_AUXMODE4,
  1893. phy);
  1894. }
  1895. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1896. }
  1897. return;
  1898. } else if (do_low_power) {
  1899. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1900. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1901. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1902. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1903. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1904. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1905. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1906. }
  1907. /* The PHY should not be powered down on some chips because
  1908. * of bugs.
  1909. */
  1910. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1911. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1912. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1913. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1914. return;
  1915. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1916. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1917. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1918. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1919. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1920. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1921. }
  1922. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1923. }
  1924. /* tp->lock is held. */
  1925. static int tg3_nvram_lock(struct tg3 *tp)
  1926. {
  1927. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1928. int i;
  1929. if (tp->nvram_lock_cnt == 0) {
  1930. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1931. for (i = 0; i < 8000; i++) {
  1932. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1933. break;
  1934. udelay(20);
  1935. }
  1936. if (i == 8000) {
  1937. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1938. return -ENODEV;
  1939. }
  1940. }
  1941. tp->nvram_lock_cnt++;
  1942. }
  1943. return 0;
  1944. }
  1945. /* tp->lock is held. */
  1946. static void tg3_nvram_unlock(struct tg3 *tp)
  1947. {
  1948. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1949. if (tp->nvram_lock_cnt > 0)
  1950. tp->nvram_lock_cnt--;
  1951. if (tp->nvram_lock_cnt == 0)
  1952. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1953. }
  1954. }
  1955. /* tp->lock is held. */
  1956. static void tg3_enable_nvram_access(struct tg3 *tp)
  1957. {
  1958. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1959. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1960. u32 nvaccess = tr32(NVRAM_ACCESS);
  1961. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1962. }
  1963. }
  1964. /* tp->lock is held. */
  1965. static void tg3_disable_nvram_access(struct tg3 *tp)
  1966. {
  1967. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1968. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1969. u32 nvaccess = tr32(NVRAM_ACCESS);
  1970. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1971. }
  1972. }
  1973. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1974. u32 offset, u32 *val)
  1975. {
  1976. u32 tmp;
  1977. int i;
  1978. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1979. return -EINVAL;
  1980. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1981. EEPROM_ADDR_DEVID_MASK |
  1982. EEPROM_ADDR_READ);
  1983. tw32(GRC_EEPROM_ADDR,
  1984. tmp |
  1985. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1986. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1987. EEPROM_ADDR_ADDR_MASK) |
  1988. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1989. for (i = 0; i < 1000; i++) {
  1990. tmp = tr32(GRC_EEPROM_ADDR);
  1991. if (tmp & EEPROM_ADDR_COMPLETE)
  1992. break;
  1993. msleep(1);
  1994. }
  1995. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1996. return -EBUSY;
  1997. tmp = tr32(GRC_EEPROM_DATA);
  1998. /*
  1999. * The data will always be opposite the native endian
  2000. * format. Perform a blind byteswap to compensate.
  2001. */
  2002. *val = swab32(tmp);
  2003. return 0;
  2004. }
  2005. #define NVRAM_CMD_TIMEOUT 10000
  2006. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2007. {
  2008. int i;
  2009. tw32(NVRAM_CMD, nvram_cmd);
  2010. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2011. udelay(10);
  2012. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2013. udelay(10);
  2014. break;
  2015. }
  2016. }
  2017. if (i == NVRAM_CMD_TIMEOUT)
  2018. return -EBUSY;
  2019. return 0;
  2020. }
  2021. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2022. {
  2023. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2024. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2025. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2026. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2027. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2028. addr = ((addr / tp->nvram_pagesize) <<
  2029. ATMEL_AT45DB0X1B_PAGE_POS) +
  2030. (addr % tp->nvram_pagesize);
  2031. return addr;
  2032. }
  2033. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2034. {
  2035. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2036. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2037. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2038. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2039. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2040. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2041. tp->nvram_pagesize) +
  2042. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2043. return addr;
  2044. }
  2045. /* NOTE: Data read in from NVRAM is byteswapped according to
  2046. * the byteswapping settings for all other register accesses.
  2047. * tg3 devices are BE devices, so on a BE machine, the data
  2048. * returned will be exactly as it is seen in NVRAM. On a LE
  2049. * machine, the 32-bit value will be byteswapped.
  2050. */
  2051. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2052. {
  2053. int ret;
  2054. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  2055. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2056. offset = tg3_nvram_phys_addr(tp, offset);
  2057. if (offset > NVRAM_ADDR_MSK)
  2058. return -EINVAL;
  2059. ret = tg3_nvram_lock(tp);
  2060. if (ret)
  2061. return ret;
  2062. tg3_enable_nvram_access(tp);
  2063. tw32(NVRAM_ADDR, offset);
  2064. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2065. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2066. if (ret == 0)
  2067. *val = tr32(NVRAM_RDDATA);
  2068. tg3_disable_nvram_access(tp);
  2069. tg3_nvram_unlock(tp);
  2070. return ret;
  2071. }
  2072. /* Ensures NVRAM data is in bytestream format. */
  2073. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2074. {
  2075. u32 v;
  2076. int res = tg3_nvram_read(tp, offset, &v);
  2077. if (!res)
  2078. *val = cpu_to_be32(v);
  2079. return res;
  2080. }
  2081. /* tp->lock is held. */
  2082. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2083. {
  2084. u32 addr_high, addr_low;
  2085. int i;
  2086. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2087. tp->dev->dev_addr[1]);
  2088. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2089. (tp->dev->dev_addr[3] << 16) |
  2090. (tp->dev->dev_addr[4] << 8) |
  2091. (tp->dev->dev_addr[5] << 0));
  2092. for (i = 0; i < 4; i++) {
  2093. if (i == 1 && skip_mac_1)
  2094. continue;
  2095. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2096. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2097. }
  2098. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2099. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2100. for (i = 0; i < 12; i++) {
  2101. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2102. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2103. }
  2104. }
  2105. addr_high = (tp->dev->dev_addr[0] +
  2106. tp->dev->dev_addr[1] +
  2107. tp->dev->dev_addr[2] +
  2108. tp->dev->dev_addr[3] +
  2109. tp->dev->dev_addr[4] +
  2110. tp->dev->dev_addr[5]) &
  2111. TX_BACKOFF_SEED_MASK;
  2112. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2113. }
  2114. static void tg3_enable_register_access(struct tg3 *tp)
  2115. {
  2116. /*
  2117. * Make sure register accesses (indirect or otherwise) will function
  2118. * correctly.
  2119. */
  2120. pci_write_config_dword(tp->pdev,
  2121. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2122. }
  2123. static int tg3_power_up(struct tg3 *tp)
  2124. {
  2125. tg3_enable_register_access(tp);
  2126. pci_set_power_state(tp->pdev, PCI_D0);
  2127. /* Switch out of Vaux if it is a NIC */
  2128. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2129. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2130. return 0;
  2131. }
  2132. static int tg3_power_down_prepare(struct tg3 *tp)
  2133. {
  2134. u32 misc_host_ctrl;
  2135. bool device_should_wake, do_low_power;
  2136. tg3_enable_register_access(tp);
  2137. /* Restore the CLKREQ setting. */
  2138. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2139. u16 lnkctl;
  2140. pci_read_config_word(tp->pdev,
  2141. tp->pcie_cap + PCI_EXP_LNKCTL,
  2142. &lnkctl);
  2143. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2144. pci_write_config_word(tp->pdev,
  2145. tp->pcie_cap + PCI_EXP_LNKCTL,
  2146. lnkctl);
  2147. }
  2148. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2149. tw32(TG3PCI_MISC_HOST_CTRL,
  2150. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2151. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2152. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2153. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2154. do_low_power = false;
  2155. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2156. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2157. struct phy_device *phydev;
  2158. u32 phyid, advertising;
  2159. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2160. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2161. tp->link_config.orig_speed = phydev->speed;
  2162. tp->link_config.orig_duplex = phydev->duplex;
  2163. tp->link_config.orig_autoneg = phydev->autoneg;
  2164. tp->link_config.orig_advertising = phydev->advertising;
  2165. advertising = ADVERTISED_TP |
  2166. ADVERTISED_Pause |
  2167. ADVERTISED_Autoneg |
  2168. ADVERTISED_10baseT_Half;
  2169. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2170. device_should_wake) {
  2171. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2172. advertising |=
  2173. ADVERTISED_100baseT_Half |
  2174. ADVERTISED_100baseT_Full |
  2175. ADVERTISED_10baseT_Full;
  2176. else
  2177. advertising |= ADVERTISED_10baseT_Full;
  2178. }
  2179. phydev->advertising = advertising;
  2180. phy_start_aneg(phydev);
  2181. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2182. if (phyid != PHY_ID_BCMAC131) {
  2183. phyid &= PHY_BCM_OUI_MASK;
  2184. if (phyid == PHY_BCM_OUI_1 ||
  2185. phyid == PHY_BCM_OUI_2 ||
  2186. phyid == PHY_BCM_OUI_3)
  2187. do_low_power = true;
  2188. }
  2189. }
  2190. } else {
  2191. do_low_power = true;
  2192. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2193. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2194. tp->link_config.orig_speed = tp->link_config.speed;
  2195. tp->link_config.orig_duplex = tp->link_config.duplex;
  2196. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2197. }
  2198. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2199. tp->link_config.speed = SPEED_10;
  2200. tp->link_config.duplex = DUPLEX_HALF;
  2201. tp->link_config.autoneg = AUTONEG_ENABLE;
  2202. tg3_setup_phy(tp, 0);
  2203. }
  2204. }
  2205. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2206. u32 val;
  2207. val = tr32(GRC_VCPU_EXT_CTRL);
  2208. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2209. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2210. int i;
  2211. u32 val;
  2212. for (i = 0; i < 200; i++) {
  2213. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2214. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2215. break;
  2216. msleep(1);
  2217. }
  2218. }
  2219. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2220. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2221. WOL_DRV_STATE_SHUTDOWN |
  2222. WOL_DRV_WOL |
  2223. WOL_SET_MAGIC_PKT);
  2224. if (device_should_wake) {
  2225. u32 mac_mode;
  2226. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2227. if (do_low_power) {
  2228. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2229. udelay(40);
  2230. }
  2231. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2232. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2233. else
  2234. mac_mode = MAC_MODE_PORT_MODE_MII;
  2235. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2236. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2237. ASIC_REV_5700) {
  2238. u32 speed = (tp->tg3_flags &
  2239. TG3_FLAG_WOL_SPEED_100MB) ?
  2240. SPEED_100 : SPEED_10;
  2241. if (tg3_5700_link_polarity(tp, speed))
  2242. mac_mode |= MAC_MODE_LINK_POLARITY;
  2243. else
  2244. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2245. }
  2246. } else {
  2247. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2248. }
  2249. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2250. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2251. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2252. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2253. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2254. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2255. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2256. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2257. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  2258. mac_mode |= MAC_MODE_APE_TX_EN |
  2259. MAC_MODE_APE_RX_EN |
  2260. MAC_MODE_TDE_ENABLE;
  2261. tw32_f(MAC_MODE, mac_mode);
  2262. udelay(100);
  2263. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2264. udelay(10);
  2265. }
  2266. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2267. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2268. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2269. u32 base_val;
  2270. base_val = tp->pci_clock_ctrl;
  2271. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2272. CLOCK_CTRL_TXCLK_DISABLE);
  2273. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2274. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2275. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2276. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2277. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2278. /* do nothing */
  2279. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2280. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2281. u32 newbits1, newbits2;
  2282. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2283. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2284. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2285. CLOCK_CTRL_TXCLK_DISABLE |
  2286. CLOCK_CTRL_ALTCLK);
  2287. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2288. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2289. newbits1 = CLOCK_CTRL_625_CORE;
  2290. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2291. } else {
  2292. newbits1 = CLOCK_CTRL_ALTCLK;
  2293. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2294. }
  2295. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2296. 40);
  2297. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2298. 40);
  2299. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2300. u32 newbits3;
  2301. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2302. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2303. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2304. CLOCK_CTRL_TXCLK_DISABLE |
  2305. CLOCK_CTRL_44MHZ_CORE);
  2306. } else {
  2307. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2308. }
  2309. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2310. tp->pci_clock_ctrl | newbits3, 40);
  2311. }
  2312. }
  2313. if (!(device_should_wake) &&
  2314. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2315. tg3_power_down_phy(tp, do_low_power);
  2316. tg3_frob_aux_power(tp);
  2317. /* Workaround for unstable PLL clock */
  2318. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2319. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2320. u32 val = tr32(0x7d00);
  2321. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2322. tw32(0x7d00, val);
  2323. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2324. int err;
  2325. err = tg3_nvram_lock(tp);
  2326. tg3_halt_cpu(tp, RX_CPU_BASE);
  2327. if (!err)
  2328. tg3_nvram_unlock(tp);
  2329. }
  2330. }
  2331. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2332. return 0;
  2333. }
  2334. static void tg3_power_down(struct tg3 *tp)
  2335. {
  2336. tg3_power_down_prepare(tp);
  2337. pci_wake_from_d3(tp->pdev, tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2338. pci_set_power_state(tp->pdev, PCI_D3hot);
  2339. }
  2340. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2341. {
  2342. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2343. case MII_TG3_AUX_STAT_10HALF:
  2344. *speed = SPEED_10;
  2345. *duplex = DUPLEX_HALF;
  2346. break;
  2347. case MII_TG3_AUX_STAT_10FULL:
  2348. *speed = SPEED_10;
  2349. *duplex = DUPLEX_FULL;
  2350. break;
  2351. case MII_TG3_AUX_STAT_100HALF:
  2352. *speed = SPEED_100;
  2353. *duplex = DUPLEX_HALF;
  2354. break;
  2355. case MII_TG3_AUX_STAT_100FULL:
  2356. *speed = SPEED_100;
  2357. *duplex = DUPLEX_FULL;
  2358. break;
  2359. case MII_TG3_AUX_STAT_1000HALF:
  2360. *speed = SPEED_1000;
  2361. *duplex = DUPLEX_HALF;
  2362. break;
  2363. case MII_TG3_AUX_STAT_1000FULL:
  2364. *speed = SPEED_1000;
  2365. *duplex = DUPLEX_FULL;
  2366. break;
  2367. default:
  2368. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2369. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2370. SPEED_10;
  2371. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2372. DUPLEX_HALF;
  2373. break;
  2374. }
  2375. *speed = SPEED_INVALID;
  2376. *duplex = DUPLEX_INVALID;
  2377. break;
  2378. }
  2379. }
  2380. static void tg3_phy_copper_begin(struct tg3 *tp)
  2381. {
  2382. u32 new_adv;
  2383. int i;
  2384. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  2385. /* Entering low power mode. Disable gigabit and
  2386. * 100baseT advertisements.
  2387. */
  2388. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2389. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2390. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2391. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2392. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2393. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2394. } else if (tp->link_config.speed == SPEED_INVALID) {
  2395. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2396. tp->link_config.advertising &=
  2397. ~(ADVERTISED_1000baseT_Half |
  2398. ADVERTISED_1000baseT_Full);
  2399. new_adv = ADVERTISE_CSMA;
  2400. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2401. new_adv |= ADVERTISE_10HALF;
  2402. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2403. new_adv |= ADVERTISE_10FULL;
  2404. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2405. new_adv |= ADVERTISE_100HALF;
  2406. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2407. new_adv |= ADVERTISE_100FULL;
  2408. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2409. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2410. if (tp->link_config.advertising &
  2411. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2412. new_adv = 0;
  2413. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2414. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2415. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2416. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2417. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
  2418. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2419. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2420. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2421. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2422. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2423. } else {
  2424. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2425. }
  2426. } else {
  2427. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2428. new_adv |= ADVERTISE_CSMA;
  2429. /* Asking for a specific link mode. */
  2430. if (tp->link_config.speed == SPEED_1000) {
  2431. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2432. if (tp->link_config.duplex == DUPLEX_FULL)
  2433. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2434. else
  2435. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2436. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2437. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2438. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2439. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2440. } else {
  2441. if (tp->link_config.speed == SPEED_100) {
  2442. if (tp->link_config.duplex == DUPLEX_FULL)
  2443. new_adv |= ADVERTISE_100FULL;
  2444. else
  2445. new_adv |= ADVERTISE_100HALF;
  2446. } else {
  2447. if (tp->link_config.duplex == DUPLEX_FULL)
  2448. new_adv |= ADVERTISE_10FULL;
  2449. else
  2450. new_adv |= ADVERTISE_10HALF;
  2451. }
  2452. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2453. new_adv = 0;
  2454. }
  2455. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2456. }
  2457. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  2458. u32 val;
  2459. tw32(TG3_CPMU_EEE_MODE,
  2460. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2461. /* Enable SM_DSP clock and tx 6dB coding. */
  2462. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  2463. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  2464. MII_TG3_AUXCTL_ACTL_TX_6DB;
  2465. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2466. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2467. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  2468. !tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  2469. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2,
  2470. val | MII_TG3_DSP_CH34TP2_HIBW01);
  2471. val = 0;
  2472. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2473. /* Advertise 100-BaseTX EEE ability */
  2474. if (tp->link_config.advertising &
  2475. ADVERTISED_100baseT_Full)
  2476. val |= MDIO_AN_EEE_ADV_100TX;
  2477. /* Advertise 1000-BaseT EEE ability */
  2478. if (tp->link_config.advertising &
  2479. ADVERTISED_1000baseT_Full)
  2480. val |= MDIO_AN_EEE_ADV_1000T;
  2481. }
  2482. tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  2483. /* Turn off SM_DSP clock. */
  2484. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  2485. MII_TG3_AUXCTL_ACTL_TX_6DB;
  2486. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2487. }
  2488. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2489. tp->link_config.speed != SPEED_INVALID) {
  2490. u32 bmcr, orig_bmcr;
  2491. tp->link_config.active_speed = tp->link_config.speed;
  2492. tp->link_config.active_duplex = tp->link_config.duplex;
  2493. bmcr = 0;
  2494. switch (tp->link_config.speed) {
  2495. default:
  2496. case SPEED_10:
  2497. break;
  2498. case SPEED_100:
  2499. bmcr |= BMCR_SPEED100;
  2500. break;
  2501. case SPEED_1000:
  2502. bmcr |= TG3_BMCR_SPEED1000;
  2503. break;
  2504. }
  2505. if (tp->link_config.duplex == DUPLEX_FULL)
  2506. bmcr |= BMCR_FULLDPLX;
  2507. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2508. (bmcr != orig_bmcr)) {
  2509. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2510. for (i = 0; i < 1500; i++) {
  2511. u32 tmp;
  2512. udelay(10);
  2513. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2514. tg3_readphy(tp, MII_BMSR, &tmp))
  2515. continue;
  2516. if (!(tmp & BMSR_LSTATUS)) {
  2517. udelay(40);
  2518. break;
  2519. }
  2520. }
  2521. tg3_writephy(tp, MII_BMCR, bmcr);
  2522. udelay(40);
  2523. }
  2524. } else {
  2525. tg3_writephy(tp, MII_BMCR,
  2526. BMCR_ANENABLE | BMCR_ANRESTART);
  2527. }
  2528. }
  2529. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2530. {
  2531. int err;
  2532. /* Turn off tap power management. */
  2533. /* Set Extended packet length bit */
  2534. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2535. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2536. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2537. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2538. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2539. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2540. udelay(40);
  2541. return err;
  2542. }
  2543. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2544. {
  2545. u32 adv_reg, all_mask = 0;
  2546. if (mask & ADVERTISED_10baseT_Half)
  2547. all_mask |= ADVERTISE_10HALF;
  2548. if (mask & ADVERTISED_10baseT_Full)
  2549. all_mask |= ADVERTISE_10FULL;
  2550. if (mask & ADVERTISED_100baseT_Half)
  2551. all_mask |= ADVERTISE_100HALF;
  2552. if (mask & ADVERTISED_100baseT_Full)
  2553. all_mask |= ADVERTISE_100FULL;
  2554. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2555. return 0;
  2556. if ((adv_reg & all_mask) != all_mask)
  2557. return 0;
  2558. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  2559. u32 tg3_ctrl;
  2560. all_mask = 0;
  2561. if (mask & ADVERTISED_1000baseT_Half)
  2562. all_mask |= ADVERTISE_1000HALF;
  2563. if (mask & ADVERTISED_1000baseT_Full)
  2564. all_mask |= ADVERTISE_1000FULL;
  2565. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2566. return 0;
  2567. if ((tg3_ctrl & all_mask) != all_mask)
  2568. return 0;
  2569. }
  2570. return 1;
  2571. }
  2572. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2573. {
  2574. u32 curadv, reqadv;
  2575. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2576. return 1;
  2577. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2578. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2579. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2580. if (curadv != reqadv)
  2581. return 0;
  2582. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2583. tg3_readphy(tp, MII_LPA, rmtadv);
  2584. } else {
  2585. /* Reprogram the advertisement register, even if it
  2586. * does not affect the current link. If the link
  2587. * gets renegotiated in the future, we can save an
  2588. * additional renegotiation cycle by advertising
  2589. * it correctly in the first place.
  2590. */
  2591. if (curadv != reqadv) {
  2592. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2593. ADVERTISE_PAUSE_ASYM);
  2594. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2595. }
  2596. }
  2597. return 1;
  2598. }
  2599. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2600. {
  2601. int current_link_up;
  2602. u32 bmsr, val;
  2603. u32 lcl_adv, rmt_adv;
  2604. u16 current_speed;
  2605. u8 current_duplex;
  2606. int i, err;
  2607. tw32(MAC_EVENT, 0);
  2608. tw32_f(MAC_STATUS,
  2609. (MAC_STATUS_SYNC_CHANGED |
  2610. MAC_STATUS_CFG_CHANGED |
  2611. MAC_STATUS_MI_COMPLETION |
  2612. MAC_STATUS_LNKSTATE_CHANGED));
  2613. udelay(40);
  2614. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2615. tw32_f(MAC_MI_MODE,
  2616. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2617. udelay(80);
  2618. }
  2619. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2620. /* Some third-party PHYs need to be reset on link going
  2621. * down.
  2622. */
  2623. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2624. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2625. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2626. netif_carrier_ok(tp->dev)) {
  2627. tg3_readphy(tp, MII_BMSR, &bmsr);
  2628. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2629. !(bmsr & BMSR_LSTATUS))
  2630. force_reset = 1;
  2631. }
  2632. if (force_reset)
  2633. tg3_phy_reset(tp);
  2634. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2635. tg3_readphy(tp, MII_BMSR, &bmsr);
  2636. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2637. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2638. bmsr = 0;
  2639. if (!(bmsr & BMSR_LSTATUS)) {
  2640. err = tg3_init_5401phy_dsp(tp);
  2641. if (err)
  2642. return err;
  2643. tg3_readphy(tp, MII_BMSR, &bmsr);
  2644. for (i = 0; i < 1000; i++) {
  2645. udelay(10);
  2646. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2647. (bmsr & BMSR_LSTATUS)) {
  2648. udelay(40);
  2649. break;
  2650. }
  2651. }
  2652. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2653. TG3_PHY_REV_BCM5401_B0 &&
  2654. !(bmsr & BMSR_LSTATUS) &&
  2655. tp->link_config.active_speed == SPEED_1000) {
  2656. err = tg3_phy_reset(tp);
  2657. if (!err)
  2658. err = tg3_init_5401phy_dsp(tp);
  2659. if (err)
  2660. return err;
  2661. }
  2662. }
  2663. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2664. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2665. /* 5701 {A0,B0} CRC bug workaround */
  2666. tg3_writephy(tp, 0x15, 0x0a75);
  2667. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2668. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2669. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2670. }
  2671. /* Clear pending interrupts... */
  2672. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2673. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2674. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  2675. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2676. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  2677. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2678. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2679. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2680. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2681. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2682. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2683. else
  2684. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2685. }
  2686. current_link_up = 0;
  2687. current_speed = SPEED_INVALID;
  2688. current_duplex = DUPLEX_INVALID;
  2689. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  2690. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2691. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2692. if (!(val & (1 << 10))) {
  2693. val |= (1 << 10);
  2694. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2695. goto relink;
  2696. }
  2697. }
  2698. bmsr = 0;
  2699. for (i = 0; i < 100; i++) {
  2700. tg3_readphy(tp, MII_BMSR, &bmsr);
  2701. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2702. (bmsr & BMSR_LSTATUS))
  2703. break;
  2704. udelay(40);
  2705. }
  2706. if (bmsr & BMSR_LSTATUS) {
  2707. u32 aux_stat, bmcr;
  2708. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2709. for (i = 0; i < 2000; i++) {
  2710. udelay(10);
  2711. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2712. aux_stat)
  2713. break;
  2714. }
  2715. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2716. &current_speed,
  2717. &current_duplex);
  2718. bmcr = 0;
  2719. for (i = 0; i < 200; i++) {
  2720. tg3_readphy(tp, MII_BMCR, &bmcr);
  2721. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2722. continue;
  2723. if (bmcr && bmcr != 0x7fff)
  2724. break;
  2725. udelay(10);
  2726. }
  2727. lcl_adv = 0;
  2728. rmt_adv = 0;
  2729. tp->link_config.active_speed = current_speed;
  2730. tp->link_config.active_duplex = current_duplex;
  2731. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2732. if ((bmcr & BMCR_ANENABLE) &&
  2733. tg3_copper_is_advertising_all(tp,
  2734. tp->link_config.advertising)) {
  2735. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2736. &rmt_adv))
  2737. current_link_up = 1;
  2738. }
  2739. } else {
  2740. if (!(bmcr & BMCR_ANENABLE) &&
  2741. tp->link_config.speed == current_speed &&
  2742. tp->link_config.duplex == current_duplex &&
  2743. tp->link_config.flowctrl ==
  2744. tp->link_config.active_flowctrl) {
  2745. current_link_up = 1;
  2746. }
  2747. }
  2748. if (current_link_up == 1 &&
  2749. tp->link_config.active_duplex == DUPLEX_FULL)
  2750. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2751. }
  2752. relink:
  2753. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2754. tg3_phy_copper_begin(tp);
  2755. tg3_readphy(tp, MII_BMSR, &bmsr);
  2756. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2757. (bmsr & BMSR_LSTATUS))
  2758. current_link_up = 1;
  2759. }
  2760. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2761. if (current_link_up == 1) {
  2762. if (tp->link_config.active_speed == SPEED_100 ||
  2763. tp->link_config.active_speed == SPEED_10)
  2764. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2765. else
  2766. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2767. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  2768. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2769. else
  2770. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2771. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2772. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2773. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2774. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2775. if (current_link_up == 1 &&
  2776. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2777. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2778. else
  2779. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2780. }
  2781. /* ??? Without this setting Netgear GA302T PHY does not
  2782. * ??? send/receive packets...
  2783. */
  2784. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2785. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2786. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2787. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2788. udelay(80);
  2789. }
  2790. tw32_f(MAC_MODE, tp->mac_mode);
  2791. udelay(40);
  2792. tg3_phy_eee_adjust(tp, current_link_up);
  2793. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2794. /* Polled via timer. */
  2795. tw32_f(MAC_EVENT, 0);
  2796. } else {
  2797. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2798. }
  2799. udelay(40);
  2800. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2801. current_link_up == 1 &&
  2802. tp->link_config.active_speed == SPEED_1000 &&
  2803. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2804. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2805. udelay(120);
  2806. tw32_f(MAC_STATUS,
  2807. (MAC_STATUS_SYNC_CHANGED |
  2808. MAC_STATUS_CFG_CHANGED));
  2809. udelay(40);
  2810. tg3_write_mem(tp,
  2811. NIC_SRAM_FIRMWARE_MBOX,
  2812. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2813. }
  2814. /* Prevent send BD corruption. */
  2815. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2816. u16 oldlnkctl, newlnkctl;
  2817. pci_read_config_word(tp->pdev,
  2818. tp->pcie_cap + PCI_EXP_LNKCTL,
  2819. &oldlnkctl);
  2820. if (tp->link_config.active_speed == SPEED_100 ||
  2821. tp->link_config.active_speed == SPEED_10)
  2822. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2823. else
  2824. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2825. if (newlnkctl != oldlnkctl)
  2826. pci_write_config_word(tp->pdev,
  2827. tp->pcie_cap + PCI_EXP_LNKCTL,
  2828. newlnkctl);
  2829. }
  2830. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2831. if (current_link_up)
  2832. netif_carrier_on(tp->dev);
  2833. else
  2834. netif_carrier_off(tp->dev);
  2835. tg3_link_report(tp);
  2836. }
  2837. return 0;
  2838. }
  2839. struct tg3_fiber_aneginfo {
  2840. int state;
  2841. #define ANEG_STATE_UNKNOWN 0
  2842. #define ANEG_STATE_AN_ENABLE 1
  2843. #define ANEG_STATE_RESTART_INIT 2
  2844. #define ANEG_STATE_RESTART 3
  2845. #define ANEG_STATE_DISABLE_LINK_OK 4
  2846. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2847. #define ANEG_STATE_ABILITY_DETECT 6
  2848. #define ANEG_STATE_ACK_DETECT_INIT 7
  2849. #define ANEG_STATE_ACK_DETECT 8
  2850. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2851. #define ANEG_STATE_COMPLETE_ACK 10
  2852. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2853. #define ANEG_STATE_IDLE_DETECT 12
  2854. #define ANEG_STATE_LINK_OK 13
  2855. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2856. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2857. u32 flags;
  2858. #define MR_AN_ENABLE 0x00000001
  2859. #define MR_RESTART_AN 0x00000002
  2860. #define MR_AN_COMPLETE 0x00000004
  2861. #define MR_PAGE_RX 0x00000008
  2862. #define MR_NP_LOADED 0x00000010
  2863. #define MR_TOGGLE_TX 0x00000020
  2864. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2865. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2866. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2867. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2868. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2869. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2870. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2871. #define MR_TOGGLE_RX 0x00002000
  2872. #define MR_NP_RX 0x00004000
  2873. #define MR_LINK_OK 0x80000000
  2874. unsigned long link_time, cur_time;
  2875. u32 ability_match_cfg;
  2876. int ability_match_count;
  2877. char ability_match, idle_match, ack_match;
  2878. u32 txconfig, rxconfig;
  2879. #define ANEG_CFG_NP 0x00000080
  2880. #define ANEG_CFG_ACK 0x00000040
  2881. #define ANEG_CFG_RF2 0x00000020
  2882. #define ANEG_CFG_RF1 0x00000010
  2883. #define ANEG_CFG_PS2 0x00000001
  2884. #define ANEG_CFG_PS1 0x00008000
  2885. #define ANEG_CFG_HD 0x00004000
  2886. #define ANEG_CFG_FD 0x00002000
  2887. #define ANEG_CFG_INVAL 0x00001f06
  2888. };
  2889. #define ANEG_OK 0
  2890. #define ANEG_DONE 1
  2891. #define ANEG_TIMER_ENAB 2
  2892. #define ANEG_FAILED -1
  2893. #define ANEG_STATE_SETTLE_TIME 10000
  2894. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2895. struct tg3_fiber_aneginfo *ap)
  2896. {
  2897. u16 flowctrl;
  2898. unsigned long delta;
  2899. u32 rx_cfg_reg;
  2900. int ret;
  2901. if (ap->state == ANEG_STATE_UNKNOWN) {
  2902. ap->rxconfig = 0;
  2903. ap->link_time = 0;
  2904. ap->cur_time = 0;
  2905. ap->ability_match_cfg = 0;
  2906. ap->ability_match_count = 0;
  2907. ap->ability_match = 0;
  2908. ap->idle_match = 0;
  2909. ap->ack_match = 0;
  2910. }
  2911. ap->cur_time++;
  2912. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2913. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2914. if (rx_cfg_reg != ap->ability_match_cfg) {
  2915. ap->ability_match_cfg = rx_cfg_reg;
  2916. ap->ability_match = 0;
  2917. ap->ability_match_count = 0;
  2918. } else {
  2919. if (++ap->ability_match_count > 1) {
  2920. ap->ability_match = 1;
  2921. ap->ability_match_cfg = rx_cfg_reg;
  2922. }
  2923. }
  2924. if (rx_cfg_reg & ANEG_CFG_ACK)
  2925. ap->ack_match = 1;
  2926. else
  2927. ap->ack_match = 0;
  2928. ap->idle_match = 0;
  2929. } else {
  2930. ap->idle_match = 1;
  2931. ap->ability_match_cfg = 0;
  2932. ap->ability_match_count = 0;
  2933. ap->ability_match = 0;
  2934. ap->ack_match = 0;
  2935. rx_cfg_reg = 0;
  2936. }
  2937. ap->rxconfig = rx_cfg_reg;
  2938. ret = ANEG_OK;
  2939. switch (ap->state) {
  2940. case ANEG_STATE_UNKNOWN:
  2941. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2942. ap->state = ANEG_STATE_AN_ENABLE;
  2943. /* fallthru */
  2944. case ANEG_STATE_AN_ENABLE:
  2945. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2946. if (ap->flags & MR_AN_ENABLE) {
  2947. ap->link_time = 0;
  2948. ap->cur_time = 0;
  2949. ap->ability_match_cfg = 0;
  2950. ap->ability_match_count = 0;
  2951. ap->ability_match = 0;
  2952. ap->idle_match = 0;
  2953. ap->ack_match = 0;
  2954. ap->state = ANEG_STATE_RESTART_INIT;
  2955. } else {
  2956. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2957. }
  2958. break;
  2959. case ANEG_STATE_RESTART_INIT:
  2960. ap->link_time = ap->cur_time;
  2961. ap->flags &= ~(MR_NP_LOADED);
  2962. ap->txconfig = 0;
  2963. tw32(MAC_TX_AUTO_NEG, 0);
  2964. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2965. tw32_f(MAC_MODE, tp->mac_mode);
  2966. udelay(40);
  2967. ret = ANEG_TIMER_ENAB;
  2968. ap->state = ANEG_STATE_RESTART;
  2969. /* fallthru */
  2970. case ANEG_STATE_RESTART:
  2971. delta = ap->cur_time - ap->link_time;
  2972. if (delta > ANEG_STATE_SETTLE_TIME)
  2973. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2974. else
  2975. ret = ANEG_TIMER_ENAB;
  2976. break;
  2977. case ANEG_STATE_DISABLE_LINK_OK:
  2978. ret = ANEG_DONE;
  2979. break;
  2980. case ANEG_STATE_ABILITY_DETECT_INIT:
  2981. ap->flags &= ~(MR_TOGGLE_TX);
  2982. ap->txconfig = ANEG_CFG_FD;
  2983. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2984. if (flowctrl & ADVERTISE_1000XPAUSE)
  2985. ap->txconfig |= ANEG_CFG_PS1;
  2986. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2987. ap->txconfig |= ANEG_CFG_PS2;
  2988. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2989. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2990. tw32_f(MAC_MODE, tp->mac_mode);
  2991. udelay(40);
  2992. ap->state = ANEG_STATE_ABILITY_DETECT;
  2993. break;
  2994. case ANEG_STATE_ABILITY_DETECT:
  2995. if (ap->ability_match != 0 && ap->rxconfig != 0)
  2996. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2997. break;
  2998. case ANEG_STATE_ACK_DETECT_INIT:
  2999. ap->txconfig |= ANEG_CFG_ACK;
  3000. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3001. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3002. tw32_f(MAC_MODE, tp->mac_mode);
  3003. udelay(40);
  3004. ap->state = ANEG_STATE_ACK_DETECT;
  3005. /* fallthru */
  3006. case ANEG_STATE_ACK_DETECT:
  3007. if (ap->ack_match != 0) {
  3008. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3009. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3010. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3011. } else {
  3012. ap->state = ANEG_STATE_AN_ENABLE;
  3013. }
  3014. } else if (ap->ability_match != 0 &&
  3015. ap->rxconfig == 0) {
  3016. ap->state = ANEG_STATE_AN_ENABLE;
  3017. }
  3018. break;
  3019. case ANEG_STATE_COMPLETE_ACK_INIT:
  3020. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3021. ret = ANEG_FAILED;
  3022. break;
  3023. }
  3024. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3025. MR_LP_ADV_HALF_DUPLEX |
  3026. MR_LP_ADV_SYM_PAUSE |
  3027. MR_LP_ADV_ASYM_PAUSE |
  3028. MR_LP_ADV_REMOTE_FAULT1 |
  3029. MR_LP_ADV_REMOTE_FAULT2 |
  3030. MR_LP_ADV_NEXT_PAGE |
  3031. MR_TOGGLE_RX |
  3032. MR_NP_RX);
  3033. if (ap->rxconfig & ANEG_CFG_FD)
  3034. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3035. if (ap->rxconfig & ANEG_CFG_HD)
  3036. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3037. if (ap->rxconfig & ANEG_CFG_PS1)
  3038. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3039. if (ap->rxconfig & ANEG_CFG_PS2)
  3040. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3041. if (ap->rxconfig & ANEG_CFG_RF1)
  3042. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3043. if (ap->rxconfig & ANEG_CFG_RF2)
  3044. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3045. if (ap->rxconfig & ANEG_CFG_NP)
  3046. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3047. ap->link_time = ap->cur_time;
  3048. ap->flags ^= (MR_TOGGLE_TX);
  3049. if (ap->rxconfig & 0x0008)
  3050. ap->flags |= MR_TOGGLE_RX;
  3051. if (ap->rxconfig & ANEG_CFG_NP)
  3052. ap->flags |= MR_NP_RX;
  3053. ap->flags |= MR_PAGE_RX;
  3054. ap->state = ANEG_STATE_COMPLETE_ACK;
  3055. ret = ANEG_TIMER_ENAB;
  3056. break;
  3057. case ANEG_STATE_COMPLETE_ACK:
  3058. if (ap->ability_match != 0 &&
  3059. ap->rxconfig == 0) {
  3060. ap->state = ANEG_STATE_AN_ENABLE;
  3061. break;
  3062. }
  3063. delta = ap->cur_time - ap->link_time;
  3064. if (delta > ANEG_STATE_SETTLE_TIME) {
  3065. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3066. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3067. } else {
  3068. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3069. !(ap->flags & MR_NP_RX)) {
  3070. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3071. } else {
  3072. ret = ANEG_FAILED;
  3073. }
  3074. }
  3075. }
  3076. break;
  3077. case ANEG_STATE_IDLE_DETECT_INIT:
  3078. ap->link_time = ap->cur_time;
  3079. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3080. tw32_f(MAC_MODE, tp->mac_mode);
  3081. udelay(40);
  3082. ap->state = ANEG_STATE_IDLE_DETECT;
  3083. ret = ANEG_TIMER_ENAB;
  3084. break;
  3085. case ANEG_STATE_IDLE_DETECT:
  3086. if (ap->ability_match != 0 &&
  3087. ap->rxconfig == 0) {
  3088. ap->state = ANEG_STATE_AN_ENABLE;
  3089. break;
  3090. }
  3091. delta = ap->cur_time - ap->link_time;
  3092. if (delta > ANEG_STATE_SETTLE_TIME) {
  3093. /* XXX another gem from the Broadcom driver :( */
  3094. ap->state = ANEG_STATE_LINK_OK;
  3095. }
  3096. break;
  3097. case ANEG_STATE_LINK_OK:
  3098. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3099. ret = ANEG_DONE;
  3100. break;
  3101. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3102. /* ??? unimplemented */
  3103. break;
  3104. case ANEG_STATE_NEXT_PAGE_WAIT:
  3105. /* ??? unimplemented */
  3106. break;
  3107. default:
  3108. ret = ANEG_FAILED;
  3109. break;
  3110. }
  3111. return ret;
  3112. }
  3113. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3114. {
  3115. int res = 0;
  3116. struct tg3_fiber_aneginfo aninfo;
  3117. int status = ANEG_FAILED;
  3118. unsigned int tick;
  3119. u32 tmp;
  3120. tw32_f(MAC_TX_AUTO_NEG, 0);
  3121. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3122. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3123. udelay(40);
  3124. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3125. udelay(40);
  3126. memset(&aninfo, 0, sizeof(aninfo));
  3127. aninfo.flags |= MR_AN_ENABLE;
  3128. aninfo.state = ANEG_STATE_UNKNOWN;
  3129. aninfo.cur_time = 0;
  3130. tick = 0;
  3131. while (++tick < 195000) {
  3132. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3133. if (status == ANEG_DONE || status == ANEG_FAILED)
  3134. break;
  3135. udelay(1);
  3136. }
  3137. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3138. tw32_f(MAC_MODE, tp->mac_mode);
  3139. udelay(40);
  3140. *txflags = aninfo.txconfig;
  3141. *rxflags = aninfo.flags;
  3142. if (status == ANEG_DONE &&
  3143. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3144. MR_LP_ADV_FULL_DUPLEX)))
  3145. res = 1;
  3146. return res;
  3147. }
  3148. static void tg3_init_bcm8002(struct tg3 *tp)
  3149. {
  3150. u32 mac_status = tr32(MAC_STATUS);
  3151. int i;
  3152. /* Reset when initting first time or we have a link. */
  3153. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3154. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3155. return;
  3156. /* Set PLL lock range. */
  3157. tg3_writephy(tp, 0x16, 0x8007);
  3158. /* SW reset */
  3159. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3160. /* Wait for reset to complete. */
  3161. /* XXX schedule_timeout() ... */
  3162. for (i = 0; i < 500; i++)
  3163. udelay(10);
  3164. /* Config mode; select PMA/Ch 1 regs. */
  3165. tg3_writephy(tp, 0x10, 0x8411);
  3166. /* Enable auto-lock and comdet, select txclk for tx. */
  3167. tg3_writephy(tp, 0x11, 0x0a10);
  3168. tg3_writephy(tp, 0x18, 0x00a0);
  3169. tg3_writephy(tp, 0x16, 0x41ff);
  3170. /* Assert and deassert POR. */
  3171. tg3_writephy(tp, 0x13, 0x0400);
  3172. udelay(40);
  3173. tg3_writephy(tp, 0x13, 0x0000);
  3174. tg3_writephy(tp, 0x11, 0x0a50);
  3175. udelay(40);
  3176. tg3_writephy(tp, 0x11, 0x0a10);
  3177. /* Wait for signal to stabilize */
  3178. /* XXX schedule_timeout() ... */
  3179. for (i = 0; i < 15000; i++)
  3180. udelay(10);
  3181. /* Deselect the channel register so we can read the PHYID
  3182. * later.
  3183. */
  3184. tg3_writephy(tp, 0x10, 0x8011);
  3185. }
  3186. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3187. {
  3188. u16 flowctrl;
  3189. u32 sg_dig_ctrl, sg_dig_status;
  3190. u32 serdes_cfg, expected_sg_dig_ctrl;
  3191. int workaround, port_a;
  3192. int current_link_up;
  3193. serdes_cfg = 0;
  3194. expected_sg_dig_ctrl = 0;
  3195. workaround = 0;
  3196. port_a = 1;
  3197. current_link_up = 0;
  3198. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3199. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3200. workaround = 1;
  3201. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3202. port_a = 0;
  3203. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3204. /* preserve bits 20-23 for voltage regulator */
  3205. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3206. }
  3207. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3208. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3209. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3210. if (workaround) {
  3211. u32 val = serdes_cfg;
  3212. if (port_a)
  3213. val |= 0xc010000;
  3214. else
  3215. val |= 0x4010000;
  3216. tw32_f(MAC_SERDES_CFG, val);
  3217. }
  3218. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3219. }
  3220. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3221. tg3_setup_flow_control(tp, 0, 0);
  3222. current_link_up = 1;
  3223. }
  3224. goto out;
  3225. }
  3226. /* Want auto-negotiation. */
  3227. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3228. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3229. if (flowctrl & ADVERTISE_1000XPAUSE)
  3230. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3231. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3232. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3233. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3234. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3235. tp->serdes_counter &&
  3236. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3237. MAC_STATUS_RCVD_CFG)) ==
  3238. MAC_STATUS_PCS_SYNCED)) {
  3239. tp->serdes_counter--;
  3240. current_link_up = 1;
  3241. goto out;
  3242. }
  3243. restart_autoneg:
  3244. if (workaround)
  3245. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3246. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3247. udelay(5);
  3248. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3249. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3250. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3251. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3252. MAC_STATUS_SIGNAL_DET)) {
  3253. sg_dig_status = tr32(SG_DIG_STATUS);
  3254. mac_status = tr32(MAC_STATUS);
  3255. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3256. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3257. u32 local_adv = 0, remote_adv = 0;
  3258. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3259. local_adv |= ADVERTISE_1000XPAUSE;
  3260. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3261. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3262. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3263. remote_adv |= LPA_1000XPAUSE;
  3264. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3265. remote_adv |= LPA_1000XPAUSE_ASYM;
  3266. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3267. current_link_up = 1;
  3268. tp->serdes_counter = 0;
  3269. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3270. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3271. if (tp->serdes_counter)
  3272. tp->serdes_counter--;
  3273. else {
  3274. if (workaround) {
  3275. u32 val = serdes_cfg;
  3276. if (port_a)
  3277. val |= 0xc010000;
  3278. else
  3279. val |= 0x4010000;
  3280. tw32_f(MAC_SERDES_CFG, val);
  3281. }
  3282. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3283. udelay(40);
  3284. /* Link parallel detection - link is up */
  3285. /* only if we have PCS_SYNC and not */
  3286. /* receiving config code words */
  3287. mac_status = tr32(MAC_STATUS);
  3288. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3289. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3290. tg3_setup_flow_control(tp, 0, 0);
  3291. current_link_up = 1;
  3292. tp->phy_flags |=
  3293. TG3_PHYFLG_PARALLEL_DETECT;
  3294. tp->serdes_counter =
  3295. SERDES_PARALLEL_DET_TIMEOUT;
  3296. } else
  3297. goto restart_autoneg;
  3298. }
  3299. }
  3300. } else {
  3301. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3302. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3303. }
  3304. out:
  3305. return current_link_up;
  3306. }
  3307. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3308. {
  3309. int current_link_up = 0;
  3310. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3311. goto out;
  3312. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3313. u32 txflags, rxflags;
  3314. int i;
  3315. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3316. u32 local_adv = 0, remote_adv = 0;
  3317. if (txflags & ANEG_CFG_PS1)
  3318. local_adv |= ADVERTISE_1000XPAUSE;
  3319. if (txflags & ANEG_CFG_PS2)
  3320. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3321. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3322. remote_adv |= LPA_1000XPAUSE;
  3323. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3324. remote_adv |= LPA_1000XPAUSE_ASYM;
  3325. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3326. current_link_up = 1;
  3327. }
  3328. for (i = 0; i < 30; i++) {
  3329. udelay(20);
  3330. tw32_f(MAC_STATUS,
  3331. (MAC_STATUS_SYNC_CHANGED |
  3332. MAC_STATUS_CFG_CHANGED));
  3333. udelay(40);
  3334. if ((tr32(MAC_STATUS) &
  3335. (MAC_STATUS_SYNC_CHANGED |
  3336. MAC_STATUS_CFG_CHANGED)) == 0)
  3337. break;
  3338. }
  3339. mac_status = tr32(MAC_STATUS);
  3340. if (current_link_up == 0 &&
  3341. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3342. !(mac_status & MAC_STATUS_RCVD_CFG))
  3343. current_link_up = 1;
  3344. } else {
  3345. tg3_setup_flow_control(tp, 0, 0);
  3346. /* Forcing 1000FD link up. */
  3347. current_link_up = 1;
  3348. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3349. udelay(40);
  3350. tw32_f(MAC_MODE, tp->mac_mode);
  3351. udelay(40);
  3352. }
  3353. out:
  3354. return current_link_up;
  3355. }
  3356. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3357. {
  3358. u32 orig_pause_cfg;
  3359. u16 orig_active_speed;
  3360. u8 orig_active_duplex;
  3361. u32 mac_status;
  3362. int current_link_up;
  3363. int i;
  3364. orig_pause_cfg = tp->link_config.active_flowctrl;
  3365. orig_active_speed = tp->link_config.active_speed;
  3366. orig_active_duplex = tp->link_config.active_duplex;
  3367. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3368. netif_carrier_ok(tp->dev) &&
  3369. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3370. mac_status = tr32(MAC_STATUS);
  3371. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3372. MAC_STATUS_SIGNAL_DET |
  3373. MAC_STATUS_CFG_CHANGED |
  3374. MAC_STATUS_RCVD_CFG);
  3375. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3376. MAC_STATUS_SIGNAL_DET)) {
  3377. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3378. MAC_STATUS_CFG_CHANGED));
  3379. return 0;
  3380. }
  3381. }
  3382. tw32_f(MAC_TX_AUTO_NEG, 0);
  3383. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3384. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3385. tw32_f(MAC_MODE, tp->mac_mode);
  3386. udelay(40);
  3387. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3388. tg3_init_bcm8002(tp);
  3389. /* Enable link change event even when serdes polling. */
  3390. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3391. udelay(40);
  3392. current_link_up = 0;
  3393. mac_status = tr32(MAC_STATUS);
  3394. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3395. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3396. else
  3397. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3398. tp->napi[0].hw_status->status =
  3399. (SD_STATUS_UPDATED |
  3400. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3401. for (i = 0; i < 100; i++) {
  3402. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3403. MAC_STATUS_CFG_CHANGED));
  3404. udelay(5);
  3405. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3406. MAC_STATUS_CFG_CHANGED |
  3407. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3408. break;
  3409. }
  3410. mac_status = tr32(MAC_STATUS);
  3411. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3412. current_link_up = 0;
  3413. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3414. tp->serdes_counter == 0) {
  3415. tw32_f(MAC_MODE, (tp->mac_mode |
  3416. MAC_MODE_SEND_CONFIGS));
  3417. udelay(1);
  3418. tw32_f(MAC_MODE, tp->mac_mode);
  3419. }
  3420. }
  3421. if (current_link_up == 1) {
  3422. tp->link_config.active_speed = SPEED_1000;
  3423. tp->link_config.active_duplex = DUPLEX_FULL;
  3424. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3425. LED_CTRL_LNKLED_OVERRIDE |
  3426. LED_CTRL_1000MBPS_ON));
  3427. } else {
  3428. tp->link_config.active_speed = SPEED_INVALID;
  3429. tp->link_config.active_duplex = DUPLEX_INVALID;
  3430. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3431. LED_CTRL_LNKLED_OVERRIDE |
  3432. LED_CTRL_TRAFFIC_OVERRIDE));
  3433. }
  3434. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3435. if (current_link_up)
  3436. netif_carrier_on(tp->dev);
  3437. else
  3438. netif_carrier_off(tp->dev);
  3439. tg3_link_report(tp);
  3440. } else {
  3441. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3442. if (orig_pause_cfg != now_pause_cfg ||
  3443. orig_active_speed != tp->link_config.active_speed ||
  3444. orig_active_duplex != tp->link_config.active_duplex)
  3445. tg3_link_report(tp);
  3446. }
  3447. return 0;
  3448. }
  3449. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3450. {
  3451. int current_link_up, err = 0;
  3452. u32 bmsr, bmcr;
  3453. u16 current_speed;
  3454. u8 current_duplex;
  3455. u32 local_adv, remote_adv;
  3456. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3457. tw32_f(MAC_MODE, tp->mac_mode);
  3458. udelay(40);
  3459. tw32(MAC_EVENT, 0);
  3460. tw32_f(MAC_STATUS,
  3461. (MAC_STATUS_SYNC_CHANGED |
  3462. MAC_STATUS_CFG_CHANGED |
  3463. MAC_STATUS_MI_COMPLETION |
  3464. MAC_STATUS_LNKSTATE_CHANGED));
  3465. udelay(40);
  3466. if (force_reset)
  3467. tg3_phy_reset(tp);
  3468. current_link_up = 0;
  3469. current_speed = SPEED_INVALID;
  3470. current_duplex = DUPLEX_INVALID;
  3471. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3472. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3473. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3474. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3475. bmsr |= BMSR_LSTATUS;
  3476. else
  3477. bmsr &= ~BMSR_LSTATUS;
  3478. }
  3479. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3480. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3481. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3482. /* do nothing, just check for link up at the end */
  3483. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3484. u32 adv, new_adv;
  3485. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3486. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3487. ADVERTISE_1000XPAUSE |
  3488. ADVERTISE_1000XPSE_ASYM |
  3489. ADVERTISE_SLCT);
  3490. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3491. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3492. new_adv |= ADVERTISE_1000XHALF;
  3493. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3494. new_adv |= ADVERTISE_1000XFULL;
  3495. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3496. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3497. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3498. tg3_writephy(tp, MII_BMCR, bmcr);
  3499. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3500. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3501. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3502. return err;
  3503. }
  3504. } else {
  3505. u32 new_bmcr;
  3506. bmcr &= ~BMCR_SPEED1000;
  3507. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3508. if (tp->link_config.duplex == DUPLEX_FULL)
  3509. new_bmcr |= BMCR_FULLDPLX;
  3510. if (new_bmcr != bmcr) {
  3511. /* BMCR_SPEED1000 is a reserved bit that needs
  3512. * to be set on write.
  3513. */
  3514. new_bmcr |= BMCR_SPEED1000;
  3515. /* Force a linkdown */
  3516. if (netif_carrier_ok(tp->dev)) {
  3517. u32 adv;
  3518. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3519. adv &= ~(ADVERTISE_1000XFULL |
  3520. ADVERTISE_1000XHALF |
  3521. ADVERTISE_SLCT);
  3522. tg3_writephy(tp, MII_ADVERTISE, adv);
  3523. tg3_writephy(tp, MII_BMCR, bmcr |
  3524. BMCR_ANRESTART |
  3525. BMCR_ANENABLE);
  3526. udelay(10);
  3527. netif_carrier_off(tp->dev);
  3528. }
  3529. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3530. bmcr = new_bmcr;
  3531. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3532. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3533. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3534. ASIC_REV_5714) {
  3535. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3536. bmsr |= BMSR_LSTATUS;
  3537. else
  3538. bmsr &= ~BMSR_LSTATUS;
  3539. }
  3540. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3541. }
  3542. }
  3543. if (bmsr & BMSR_LSTATUS) {
  3544. current_speed = SPEED_1000;
  3545. current_link_up = 1;
  3546. if (bmcr & BMCR_FULLDPLX)
  3547. current_duplex = DUPLEX_FULL;
  3548. else
  3549. current_duplex = DUPLEX_HALF;
  3550. local_adv = 0;
  3551. remote_adv = 0;
  3552. if (bmcr & BMCR_ANENABLE) {
  3553. u32 common;
  3554. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3555. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3556. common = local_adv & remote_adv;
  3557. if (common & (ADVERTISE_1000XHALF |
  3558. ADVERTISE_1000XFULL)) {
  3559. if (common & ADVERTISE_1000XFULL)
  3560. current_duplex = DUPLEX_FULL;
  3561. else
  3562. current_duplex = DUPLEX_HALF;
  3563. } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  3564. /* Link is up via parallel detect */
  3565. } else {
  3566. current_link_up = 0;
  3567. }
  3568. }
  3569. }
  3570. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3571. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3572. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3573. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3574. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3575. tw32_f(MAC_MODE, tp->mac_mode);
  3576. udelay(40);
  3577. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3578. tp->link_config.active_speed = current_speed;
  3579. tp->link_config.active_duplex = current_duplex;
  3580. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3581. if (current_link_up)
  3582. netif_carrier_on(tp->dev);
  3583. else {
  3584. netif_carrier_off(tp->dev);
  3585. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3586. }
  3587. tg3_link_report(tp);
  3588. }
  3589. return err;
  3590. }
  3591. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3592. {
  3593. if (tp->serdes_counter) {
  3594. /* Give autoneg time to complete. */
  3595. tp->serdes_counter--;
  3596. return;
  3597. }
  3598. if (!netif_carrier_ok(tp->dev) &&
  3599. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3600. u32 bmcr;
  3601. tg3_readphy(tp, MII_BMCR, &bmcr);
  3602. if (bmcr & BMCR_ANENABLE) {
  3603. u32 phy1, phy2;
  3604. /* Select shadow register 0x1f */
  3605. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  3606. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  3607. /* Select expansion interrupt status register */
  3608. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3609. MII_TG3_DSP_EXP1_INT_STAT);
  3610. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3611. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3612. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3613. /* We have signal detect and not receiving
  3614. * config code words, link is up by parallel
  3615. * detection.
  3616. */
  3617. bmcr &= ~BMCR_ANENABLE;
  3618. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3619. tg3_writephy(tp, MII_BMCR, bmcr);
  3620. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  3621. }
  3622. }
  3623. } else if (netif_carrier_ok(tp->dev) &&
  3624. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3625. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3626. u32 phy2;
  3627. /* Select expansion interrupt status register */
  3628. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3629. MII_TG3_DSP_EXP1_INT_STAT);
  3630. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3631. if (phy2 & 0x20) {
  3632. u32 bmcr;
  3633. /* Config code words received, turn on autoneg. */
  3634. tg3_readphy(tp, MII_BMCR, &bmcr);
  3635. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3636. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3637. }
  3638. }
  3639. }
  3640. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3641. {
  3642. int err;
  3643. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  3644. err = tg3_setup_fiber_phy(tp, force_reset);
  3645. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3646. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3647. else
  3648. err = tg3_setup_copper_phy(tp, force_reset);
  3649. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3650. u32 val, scale;
  3651. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3652. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3653. scale = 65;
  3654. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3655. scale = 6;
  3656. else
  3657. scale = 12;
  3658. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3659. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3660. tw32(GRC_MISC_CFG, val);
  3661. }
  3662. if (tp->link_config.active_speed == SPEED_1000 &&
  3663. tp->link_config.active_duplex == DUPLEX_HALF)
  3664. tw32(MAC_TX_LENGTHS,
  3665. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3666. (6 << TX_LENGTHS_IPG_SHIFT) |
  3667. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3668. else
  3669. tw32(MAC_TX_LENGTHS,
  3670. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3671. (6 << TX_LENGTHS_IPG_SHIFT) |
  3672. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3673. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3674. if (netif_carrier_ok(tp->dev)) {
  3675. tw32(HOSTCC_STAT_COAL_TICKS,
  3676. tp->coal.stats_block_coalesce_usecs);
  3677. } else {
  3678. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3679. }
  3680. }
  3681. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3682. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3683. if (!netif_carrier_ok(tp->dev))
  3684. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3685. tp->pwrmgmt_thresh;
  3686. else
  3687. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3688. tw32(PCIE_PWR_MGMT_THRESH, val);
  3689. }
  3690. return err;
  3691. }
  3692. static inline int tg3_irq_sync(struct tg3 *tp)
  3693. {
  3694. return tp->irq_sync;
  3695. }
  3696. /* This is called whenever we suspect that the system chipset is re-
  3697. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3698. * is bogus tx completions. We try to recover by setting the
  3699. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3700. * in the workqueue.
  3701. */
  3702. static void tg3_tx_recover(struct tg3 *tp)
  3703. {
  3704. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3705. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3706. netdev_warn(tp->dev,
  3707. "The system may be re-ordering memory-mapped I/O "
  3708. "cycles to the network device, attempting to recover. "
  3709. "Please report the problem to the driver maintainer "
  3710. "and include system chipset information.\n");
  3711. spin_lock(&tp->lock);
  3712. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3713. spin_unlock(&tp->lock);
  3714. }
  3715. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3716. {
  3717. /* Tell compiler to fetch tx indices from memory. */
  3718. barrier();
  3719. return tnapi->tx_pending -
  3720. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3721. }
  3722. /* Tigon3 never reports partial packet sends. So we do not
  3723. * need special logic to handle SKBs that have not had all
  3724. * of their frags sent yet, like SunGEM does.
  3725. */
  3726. static void tg3_tx(struct tg3_napi *tnapi)
  3727. {
  3728. struct tg3 *tp = tnapi->tp;
  3729. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3730. u32 sw_idx = tnapi->tx_cons;
  3731. struct netdev_queue *txq;
  3732. int index = tnapi - tp->napi;
  3733. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3734. index--;
  3735. txq = netdev_get_tx_queue(tp->dev, index);
  3736. while (sw_idx != hw_idx) {
  3737. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3738. struct sk_buff *skb = ri->skb;
  3739. int i, tx_bug = 0;
  3740. if (unlikely(skb == NULL)) {
  3741. tg3_tx_recover(tp);
  3742. return;
  3743. }
  3744. pci_unmap_single(tp->pdev,
  3745. dma_unmap_addr(ri, mapping),
  3746. skb_headlen(skb),
  3747. PCI_DMA_TODEVICE);
  3748. ri->skb = NULL;
  3749. sw_idx = NEXT_TX(sw_idx);
  3750. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3751. ri = &tnapi->tx_buffers[sw_idx];
  3752. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3753. tx_bug = 1;
  3754. pci_unmap_page(tp->pdev,
  3755. dma_unmap_addr(ri, mapping),
  3756. skb_shinfo(skb)->frags[i].size,
  3757. PCI_DMA_TODEVICE);
  3758. sw_idx = NEXT_TX(sw_idx);
  3759. }
  3760. dev_kfree_skb(skb);
  3761. if (unlikely(tx_bug)) {
  3762. tg3_tx_recover(tp);
  3763. return;
  3764. }
  3765. }
  3766. tnapi->tx_cons = sw_idx;
  3767. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3768. * before checking for netif_queue_stopped(). Without the
  3769. * memory barrier, there is a small possibility that tg3_start_xmit()
  3770. * will miss it and cause the queue to be stopped forever.
  3771. */
  3772. smp_mb();
  3773. if (unlikely(netif_tx_queue_stopped(txq) &&
  3774. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3775. __netif_tx_lock(txq, smp_processor_id());
  3776. if (netif_tx_queue_stopped(txq) &&
  3777. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3778. netif_tx_wake_queue(txq);
  3779. __netif_tx_unlock(txq);
  3780. }
  3781. }
  3782. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3783. {
  3784. if (!ri->skb)
  3785. return;
  3786. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  3787. map_sz, PCI_DMA_FROMDEVICE);
  3788. dev_kfree_skb_any(ri->skb);
  3789. ri->skb = NULL;
  3790. }
  3791. /* Returns size of skb allocated or < 0 on error.
  3792. *
  3793. * We only need to fill in the address because the other members
  3794. * of the RX descriptor are invariant, see tg3_init_rings.
  3795. *
  3796. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3797. * posting buffers we only dirty the first cache line of the RX
  3798. * descriptor (containing the address). Whereas for the RX status
  3799. * buffers the cpu only reads the last cacheline of the RX descriptor
  3800. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3801. */
  3802. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3803. u32 opaque_key, u32 dest_idx_unmasked)
  3804. {
  3805. struct tg3_rx_buffer_desc *desc;
  3806. struct ring_info *map;
  3807. struct sk_buff *skb;
  3808. dma_addr_t mapping;
  3809. int skb_size, dest_idx;
  3810. switch (opaque_key) {
  3811. case RXD_OPAQUE_RING_STD:
  3812. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3813. desc = &tpr->rx_std[dest_idx];
  3814. map = &tpr->rx_std_buffers[dest_idx];
  3815. skb_size = tp->rx_pkt_map_sz;
  3816. break;
  3817. case RXD_OPAQUE_RING_JUMBO:
  3818. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3819. desc = &tpr->rx_jmb[dest_idx].std;
  3820. map = &tpr->rx_jmb_buffers[dest_idx];
  3821. skb_size = TG3_RX_JMB_MAP_SZ;
  3822. break;
  3823. default:
  3824. return -EINVAL;
  3825. }
  3826. /* Do not overwrite any of the map or rp information
  3827. * until we are sure we can commit to a new buffer.
  3828. *
  3829. * Callers depend upon this behavior and assume that
  3830. * we leave everything unchanged if we fail.
  3831. */
  3832. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3833. if (skb == NULL)
  3834. return -ENOMEM;
  3835. skb_reserve(skb, tp->rx_offset);
  3836. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3837. PCI_DMA_FROMDEVICE);
  3838. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3839. dev_kfree_skb(skb);
  3840. return -EIO;
  3841. }
  3842. map->skb = skb;
  3843. dma_unmap_addr_set(map, mapping, mapping);
  3844. desc->addr_hi = ((u64)mapping >> 32);
  3845. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3846. return skb_size;
  3847. }
  3848. /* We only need to move over in the address because the other
  3849. * members of the RX descriptor are invariant. See notes above
  3850. * tg3_alloc_rx_skb for full details.
  3851. */
  3852. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3853. struct tg3_rx_prodring_set *dpr,
  3854. u32 opaque_key, int src_idx,
  3855. u32 dest_idx_unmasked)
  3856. {
  3857. struct tg3 *tp = tnapi->tp;
  3858. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3859. struct ring_info *src_map, *dest_map;
  3860. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  3861. int dest_idx;
  3862. switch (opaque_key) {
  3863. case RXD_OPAQUE_RING_STD:
  3864. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3865. dest_desc = &dpr->rx_std[dest_idx];
  3866. dest_map = &dpr->rx_std_buffers[dest_idx];
  3867. src_desc = &spr->rx_std[src_idx];
  3868. src_map = &spr->rx_std_buffers[src_idx];
  3869. break;
  3870. case RXD_OPAQUE_RING_JUMBO:
  3871. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3872. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3873. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3874. src_desc = &spr->rx_jmb[src_idx].std;
  3875. src_map = &spr->rx_jmb_buffers[src_idx];
  3876. break;
  3877. default:
  3878. return;
  3879. }
  3880. dest_map->skb = src_map->skb;
  3881. dma_unmap_addr_set(dest_map, mapping,
  3882. dma_unmap_addr(src_map, mapping));
  3883. dest_desc->addr_hi = src_desc->addr_hi;
  3884. dest_desc->addr_lo = src_desc->addr_lo;
  3885. /* Ensure that the update to the skb happens after the physical
  3886. * addresses have been transferred to the new BD location.
  3887. */
  3888. smp_wmb();
  3889. src_map->skb = NULL;
  3890. }
  3891. /* The RX ring scheme is composed of multiple rings which post fresh
  3892. * buffers to the chip, and one special ring the chip uses to report
  3893. * status back to the host.
  3894. *
  3895. * The special ring reports the status of received packets to the
  3896. * host. The chip does not write into the original descriptor the
  3897. * RX buffer was obtained from. The chip simply takes the original
  3898. * descriptor as provided by the host, updates the status and length
  3899. * field, then writes this into the next status ring entry.
  3900. *
  3901. * Each ring the host uses to post buffers to the chip is described
  3902. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3903. * it is first placed into the on-chip ram. When the packet's length
  3904. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3905. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3906. * which is within the range of the new packet's length is chosen.
  3907. *
  3908. * The "separate ring for rx status" scheme may sound queer, but it makes
  3909. * sense from a cache coherency perspective. If only the host writes
  3910. * to the buffer post rings, and only the chip writes to the rx status
  3911. * rings, then cache lines never move beyond shared-modified state.
  3912. * If both the host and chip were to write into the same ring, cache line
  3913. * eviction could occur since both entities want it in an exclusive state.
  3914. */
  3915. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3916. {
  3917. struct tg3 *tp = tnapi->tp;
  3918. u32 work_mask, rx_std_posted = 0;
  3919. u32 std_prod_idx, jmb_prod_idx;
  3920. u32 sw_idx = tnapi->rx_rcb_ptr;
  3921. u16 hw_idx;
  3922. int received;
  3923. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  3924. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3925. /*
  3926. * We need to order the read of hw_idx and the read of
  3927. * the opaque cookie.
  3928. */
  3929. rmb();
  3930. work_mask = 0;
  3931. received = 0;
  3932. std_prod_idx = tpr->rx_std_prod_idx;
  3933. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3934. while (sw_idx != hw_idx && budget > 0) {
  3935. struct ring_info *ri;
  3936. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3937. unsigned int len;
  3938. struct sk_buff *skb;
  3939. dma_addr_t dma_addr;
  3940. u32 opaque_key, desc_idx, *post_ptr;
  3941. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3942. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3943. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3944. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  3945. dma_addr = dma_unmap_addr(ri, mapping);
  3946. skb = ri->skb;
  3947. post_ptr = &std_prod_idx;
  3948. rx_std_posted++;
  3949. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3950. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  3951. dma_addr = dma_unmap_addr(ri, mapping);
  3952. skb = ri->skb;
  3953. post_ptr = &jmb_prod_idx;
  3954. } else
  3955. goto next_pkt_nopost;
  3956. work_mask |= opaque_key;
  3957. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3958. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3959. drop_it:
  3960. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3961. desc_idx, *post_ptr);
  3962. drop_it_no_recycle:
  3963. /* Other statistics kept track of by card. */
  3964. tp->rx_dropped++;
  3965. goto next_pkt;
  3966. }
  3967. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3968. ETH_FCS_LEN;
  3969. if (len > TG3_RX_COPY_THRESH(tp)) {
  3970. int skb_size;
  3971. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3972. *post_ptr);
  3973. if (skb_size < 0)
  3974. goto drop_it;
  3975. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3976. PCI_DMA_FROMDEVICE);
  3977. /* Ensure that the update to the skb happens
  3978. * after the usage of the old DMA mapping.
  3979. */
  3980. smp_wmb();
  3981. ri->skb = NULL;
  3982. skb_put(skb, len);
  3983. } else {
  3984. struct sk_buff *copy_skb;
  3985. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3986. desc_idx, *post_ptr);
  3987. copy_skb = netdev_alloc_skb(tp->dev, len +
  3988. TG3_RAW_IP_ALIGN);
  3989. if (copy_skb == NULL)
  3990. goto drop_it_no_recycle;
  3991. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3992. skb_put(copy_skb, len);
  3993. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3994. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3995. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3996. /* We'll reuse the original ring buffer. */
  3997. skb = copy_skb;
  3998. }
  3999. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  4000. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4001. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4002. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4003. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4004. else
  4005. skb_checksum_none_assert(skb);
  4006. skb->protocol = eth_type_trans(skb, tp->dev);
  4007. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4008. skb->protocol != htons(ETH_P_8021Q)) {
  4009. dev_kfree_skb(skb);
  4010. goto drop_it_no_recycle;
  4011. }
  4012. if (desc->type_flags & RXD_FLAG_VLAN &&
  4013. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4014. __vlan_hwaccel_put_tag(skb,
  4015. desc->err_vlan & RXD_VLAN_MASK);
  4016. napi_gro_receive(&tnapi->napi, skb);
  4017. received++;
  4018. budget--;
  4019. next_pkt:
  4020. (*post_ptr)++;
  4021. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4022. tpr->rx_std_prod_idx = std_prod_idx &
  4023. tp->rx_std_ring_mask;
  4024. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4025. tpr->rx_std_prod_idx);
  4026. work_mask &= ~RXD_OPAQUE_RING_STD;
  4027. rx_std_posted = 0;
  4028. }
  4029. next_pkt_nopost:
  4030. sw_idx++;
  4031. sw_idx &= tp->rx_ret_ring_mask;
  4032. /* Refresh hw_idx to see if there is new work */
  4033. if (sw_idx == hw_idx) {
  4034. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4035. rmb();
  4036. }
  4037. }
  4038. /* ACK the status ring. */
  4039. tnapi->rx_rcb_ptr = sw_idx;
  4040. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4041. /* Refill RX ring(s). */
  4042. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  4043. if (work_mask & RXD_OPAQUE_RING_STD) {
  4044. tpr->rx_std_prod_idx = std_prod_idx &
  4045. tp->rx_std_ring_mask;
  4046. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4047. tpr->rx_std_prod_idx);
  4048. }
  4049. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4050. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4051. tp->rx_jmb_ring_mask;
  4052. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4053. tpr->rx_jmb_prod_idx);
  4054. }
  4055. mmiowb();
  4056. } else if (work_mask) {
  4057. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4058. * updated before the producer indices can be updated.
  4059. */
  4060. smp_wmb();
  4061. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4062. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4063. if (tnapi != &tp->napi[1])
  4064. napi_schedule(&tp->napi[1].napi);
  4065. }
  4066. return received;
  4067. }
  4068. static void tg3_poll_link(struct tg3 *tp)
  4069. {
  4070. /* handle link change and other phy events */
  4071. if (!(tp->tg3_flags &
  4072. (TG3_FLAG_USE_LINKCHG_REG |
  4073. TG3_FLAG_POLL_SERDES))) {
  4074. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4075. if (sblk->status & SD_STATUS_LINK_CHG) {
  4076. sblk->status = SD_STATUS_UPDATED |
  4077. (sblk->status & ~SD_STATUS_LINK_CHG);
  4078. spin_lock(&tp->lock);
  4079. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  4080. tw32_f(MAC_STATUS,
  4081. (MAC_STATUS_SYNC_CHANGED |
  4082. MAC_STATUS_CFG_CHANGED |
  4083. MAC_STATUS_MI_COMPLETION |
  4084. MAC_STATUS_LNKSTATE_CHANGED));
  4085. udelay(40);
  4086. } else
  4087. tg3_setup_phy(tp, 0);
  4088. spin_unlock(&tp->lock);
  4089. }
  4090. }
  4091. }
  4092. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4093. struct tg3_rx_prodring_set *dpr,
  4094. struct tg3_rx_prodring_set *spr)
  4095. {
  4096. u32 si, di, cpycnt, src_prod_idx;
  4097. int i, err = 0;
  4098. while (1) {
  4099. src_prod_idx = spr->rx_std_prod_idx;
  4100. /* Make sure updates to the rx_std_buffers[] entries and the
  4101. * standard producer index are seen in the correct order.
  4102. */
  4103. smp_rmb();
  4104. if (spr->rx_std_cons_idx == src_prod_idx)
  4105. break;
  4106. if (spr->rx_std_cons_idx < src_prod_idx)
  4107. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4108. else
  4109. cpycnt = tp->rx_std_ring_mask + 1 -
  4110. spr->rx_std_cons_idx;
  4111. cpycnt = min(cpycnt,
  4112. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4113. si = spr->rx_std_cons_idx;
  4114. di = dpr->rx_std_prod_idx;
  4115. for (i = di; i < di + cpycnt; i++) {
  4116. if (dpr->rx_std_buffers[i].skb) {
  4117. cpycnt = i - di;
  4118. err = -ENOSPC;
  4119. break;
  4120. }
  4121. }
  4122. if (!cpycnt)
  4123. break;
  4124. /* Ensure that updates to the rx_std_buffers ring and the
  4125. * shadowed hardware producer ring from tg3_recycle_skb() are
  4126. * ordered correctly WRT the skb check above.
  4127. */
  4128. smp_rmb();
  4129. memcpy(&dpr->rx_std_buffers[di],
  4130. &spr->rx_std_buffers[si],
  4131. cpycnt * sizeof(struct ring_info));
  4132. for (i = 0; i < cpycnt; i++, di++, si++) {
  4133. struct tg3_rx_buffer_desc *sbd, *dbd;
  4134. sbd = &spr->rx_std[si];
  4135. dbd = &dpr->rx_std[di];
  4136. dbd->addr_hi = sbd->addr_hi;
  4137. dbd->addr_lo = sbd->addr_lo;
  4138. }
  4139. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4140. tp->rx_std_ring_mask;
  4141. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4142. tp->rx_std_ring_mask;
  4143. }
  4144. while (1) {
  4145. src_prod_idx = spr->rx_jmb_prod_idx;
  4146. /* Make sure updates to the rx_jmb_buffers[] entries and
  4147. * the jumbo producer index are seen in the correct order.
  4148. */
  4149. smp_rmb();
  4150. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4151. break;
  4152. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4153. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4154. else
  4155. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4156. spr->rx_jmb_cons_idx;
  4157. cpycnt = min(cpycnt,
  4158. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4159. si = spr->rx_jmb_cons_idx;
  4160. di = dpr->rx_jmb_prod_idx;
  4161. for (i = di; i < di + cpycnt; i++) {
  4162. if (dpr->rx_jmb_buffers[i].skb) {
  4163. cpycnt = i - di;
  4164. err = -ENOSPC;
  4165. break;
  4166. }
  4167. }
  4168. if (!cpycnt)
  4169. break;
  4170. /* Ensure that updates to the rx_jmb_buffers ring and the
  4171. * shadowed hardware producer ring from tg3_recycle_skb() are
  4172. * ordered correctly WRT the skb check above.
  4173. */
  4174. smp_rmb();
  4175. memcpy(&dpr->rx_jmb_buffers[di],
  4176. &spr->rx_jmb_buffers[si],
  4177. cpycnt * sizeof(struct ring_info));
  4178. for (i = 0; i < cpycnt; i++, di++, si++) {
  4179. struct tg3_rx_buffer_desc *sbd, *dbd;
  4180. sbd = &spr->rx_jmb[si].std;
  4181. dbd = &dpr->rx_jmb[di].std;
  4182. dbd->addr_hi = sbd->addr_hi;
  4183. dbd->addr_lo = sbd->addr_lo;
  4184. }
  4185. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4186. tp->rx_jmb_ring_mask;
  4187. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4188. tp->rx_jmb_ring_mask;
  4189. }
  4190. return err;
  4191. }
  4192. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4193. {
  4194. struct tg3 *tp = tnapi->tp;
  4195. /* run TX completion thread */
  4196. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4197. tg3_tx(tnapi);
  4198. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4199. return work_done;
  4200. }
  4201. /* run RX thread, within the bounds set by NAPI.
  4202. * All RX "locking" is done by ensuring outside
  4203. * code synchronizes with tg3->napi.poll()
  4204. */
  4205. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4206. work_done += tg3_rx(tnapi, budget - work_done);
  4207. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4208. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4209. int i, err = 0;
  4210. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4211. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4212. for (i = 1; i < tp->irq_cnt; i++)
  4213. err |= tg3_rx_prodring_xfer(tp, dpr,
  4214. &tp->napi[i].prodring);
  4215. wmb();
  4216. if (std_prod_idx != dpr->rx_std_prod_idx)
  4217. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4218. dpr->rx_std_prod_idx);
  4219. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4220. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4221. dpr->rx_jmb_prod_idx);
  4222. mmiowb();
  4223. if (err)
  4224. tw32_f(HOSTCC_MODE, tp->coal_now);
  4225. }
  4226. return work_done;
  4227. }
  4228. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4229. {
  4230. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4231. struct tg3 *tp = tnapi->tp;
  4232. int work_done = 0;
  4233. struct tg3_hw_status *sblk = tnapi->hw_status;
  4234. while (1) {
  4235. work_done = tg3_poll_work(tnapi, work_done, budget);
  4236. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4237. goto tx_recovery;
  4238. if (unlikely(work_done >= budget))
  4239. break;
  4240. /* tp->last_tag is used in tg3_int_reenable() below
  4241. * to tell the hw how much work has been processed,
  4242. * so we must read it before checking for more work.
  4243. */
  4244. tnapi->last_tag = sblk->status_tag;
  4245. tnapi->last_irq_tag = tnapi->last_tag;
  4246. rmb();
  4247. /* check for RX/TX work to do */
  4248. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4249. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4250. napi_complete(napi);
  4251. /* Reenable interrupts. */
  4252. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4253. mmiowb();
  4254. break;
  4255. }
  4256. }
  4257. return work_done;
  4258. tx_recovery:
  4259. /* work_done is guaranteed to be less than budget. */
  4260. napi_complete(napi);
  4261. schedule_work(&tp->reset_task);
  4262. return work_done;
  4263. }
  4264. static int tg3_poll(struct napi_struct *napi, int budget)
  4265. {
  4266. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4267. struct tg3 *tp = tnapi->tp;
  4268. int work_done = 0;
  4269. struct tg3_hw_status *sblk = tnapi->hw_status;
  4270. while (1) {
  4271. tg3_poll_link(tp);
  4272. work_done = tg3_poll_work(tnapi, work_done, budget);
  4273. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4274. goto tx_recovery;
  4275. if (unlikely(work_done >= budget))
  4276. break;
  4277. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4278. /* tp->last_tag is used in tg3_int_reenable() below
  4279. * to tell the hw how much work has been processed,
  4280. * so we must read it before checking for more work.
  4281. */
  4282. tnapi->last_tag = sblk->status_tag;
  4283. tnapi->last_irq_tag = tnapi->last_tag;
  4284. rmb();
  4285. } else
  4286. sblk->status &= ~SD_STATUS_UPDATED;
  4287. if (likely(!tg3_has_work(tnapi))) {
  4288. napi_complete(napi);
  4289. tg3_int_reenable(tnapi);
  4290. break;
  4291. }
  4292. }
  4293. return work_done;
  4294. tx_recovery:
  4295. /* work_done is guaranteed to be less than budget. */
  4296. napi_complete(napi);
  4297. schedule_work(&tp->reset_task);
  4298. return work_done;
  4299. }
  4300. static void tg3_napi_disable(struct tg3 *tp)
  4301. {
  4302. int i;
  4303. for (i = tp->irq_cnt - 1; i >= 0; i--)
  4304. napi_disable(&tp->napi[i].napi);
  4305. }
  4306. static void tg3_napi_enable(struct tg3 *tp)
  4307. {
  4308. int i;
  4309. for (i = 0; i < tp->irq_cnt; i++)
  4310. napi_enable(&tp->napi[i].napi);
  4311. }
  4312. static void tg3_napi_init(struct tg3 *tp)
  4313. {
  4314. int i;
  4315. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  4316. for (i = 1; i < tp->irq_cnt; i++)
  4317. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  4318. }
  4319. static void tg3_napi_fini(struct tg3 *tp)
  4320. {
  4321. int i;
  4322. for (i = 0; i < tp->irq_cnt; i++)
  4323. netif_napi_del(&tp->napi[i].napi);
  4324. }
  4325. static inline void tg3_netif_stop(struct tg3 *tp)
  4326. {
  4327. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  4328. tg3_napi_disable(tp);
  4329. netif_tx_disable(tp->dev);
  4330. }
  4331. static inline void tg3_netif_start(struct tg3 *tp)
  4332. {
  4333. /* NOTE: unconditional netif_tx_wake_all_queues is only
  4334. * appropriate so long as all callers are assured to
  4335. * have free tx slots (such as after tg3_init_hw)
  4336. */
  4337. netif_tx_wake_all_queues(tp->dev);
  4338. tg3_napi_enable(tp);
  4339. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  4340. tg3_enable_ints(tp);
  4341. }
  4342. static void tg3_irq_quiesce(struct tg3 *tp)
  4343. {
  4344. int i;
  4345. BUG_ON(tp->irq_sync);
  4346. tp->irq_sync = 1;
  4347. smp_mb();
  4348. for (i = 0; i < tp->irq_cnt; i++)
  4349. synchronize_irq(tp->napi[i].irq_vec);
  4350. }
  4351. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4352. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4353. * with as well. Most of the time, this is not necessary except when
  4354. * shutting down the device.
  4355. */
  4356. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4357. {
  4358. spin_lock_bh(&tp->lock);
  4359. if (irq_sync)
  4360. tg3_irq_quiesce(tp);
  4361. }
  4362. static inline void tg3_full_unlock(struct tg3 *tp)
  4363. {
  4364. spin_unlock_bh(&tp->lock);
  4365. }
  4366. /* One-shot MSI handler - Chip automatically disables interrupt
  4367. * after sending MSI so driver doesn't have to do it.
  4368. */
  4369. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4370. {
  4371. struct tg3_napi *tnapi = dev_id;
  4372. struct tg3 *tp = tnapi->tp;
  4373. prefetch(tnapi->hw_status);
  4374. if (tnapi->rx_rcb)
  4375. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4376. if (likely(!tg3_irq_sync(tp)))
  4377. napi_schedule(&tnapi->napi);
  4378. return IRQ_HANDLED;
  4379. }
  4380. /* MSI ISR - No need to check for interrupt sharing and no need to
  4381. * flush status block and interrupt mailbox. PCI ordering rules
  4382. * guarantee that MSI will arrive after the status block.
  4383. */
  4384. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4385. {
  4386. struct tg3_napi *tnapi = dev_id;
  4387. struct tg3 *tp = tnapi->tp;
  4388. prefetch(tnapi->hw_status);
  4389. if (tnapi->rx_rcb)
  4390. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4391. /*
  4392. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4393. * chip-internal interrupt pending events.
  4394. * Writing non-zero to intr-mbox-0 additional tells the
  4395. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4396. * event coalescing.
  4397. */
  4398. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4399. if (likely(!tg3_irq_sync(tp)))
  4400. napi_schedule(&tnapi->napi);
  4401. return IRQ_RETVAL(1);
  4402. }
  4403. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4404. {
  4405. struct tg3_napi *tnapi = dev_id;
  4406. struct tg3 *tp = tnapi->tp;
  4407. struct tg3_hw_status *sblk = tnapi->hw_status;
  4408. unsigned int handled = 1;
  4409. /* In INTx mode, it is possible for the interrupt to arrive at
  4410. * the CPU before the status block posted prior to the interrupt.
  4411. * Reading the PCI State register will confirm whether the
  4412. * interrupt is ours and will flush the status block.
  4413. */
  4414. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4415. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4416. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4417. handled = 0;
  4418. goto out;
  4419. }
  4420. }
  4421. /*
  4422. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4423. * chip-internal interrupt pending events.
  4424. * Writing non-zero to intr-mbox-0 additional tells the
  4425. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4426. * event coalescing.
  4427. *
  4428. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4429. * spurious interrupts. The flush impacts performance but
  4430. * excessive spurious interrupts can be worse in some cases.
  4431. */
  4432. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4433. if (tg3_irq_sync(tp))
  4434. goto out;
  4435. sblk->status &= ~SD_STATUS_UPDATED;
  4436. if (likely(tg3_has_work(tnapi))) {
  4437. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4438. napi_schedule(&tnapi->napi);
  4439. } else {
  4440. /* No work, shared interrupt perhaps? re-enable
  4441. * interrupts, and flush that PCI write
  4442. */
  4443. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4444. 0x00000000);
  4445. }
  4446. out:
  4447. return IRQ_RETVAL(handled);
  4448. }
  4449. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4450. {
  4451. struct tg3_napi *tnapi = dev_id;
  4452. struct tg3 *tp = tnapi->tp;
  4453. struct tg3_hw_status *sblk = tnapi->hw_status;
  4454. unsigned int handled = 1;
  4455. /* In INTx mode, it is possible for the interrupt to arrive at
  4456. * the CPU before the status block posted prior to the interrupt.
  4457. * Reading the PCI State register will confirm whether the
  4458. * interrupt is ours and will flush the status block.
  4459. */
  4460. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4461. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4462. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4463. handled = 0;
  4464. goto out;
  4465. }
  4466. }
  4467. /*
  4468. * writing any value to intr-mbox-0 clears PCI INTA# and
  4469. * chip-internal interrupt pending events.
  4470. * writing non-zero to intr-mbox-0 additional tells the
  4471. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4472. * event coalescing.
  4473. *
  4474. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4475. * spurious interrupts. The flush impacts performance but
  4476. * excessive spurious interrupts can be worse in some cases.
  4477. */
  4478. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4479. /*
  4480. * In a shared interrupt configuration, sometimes other devices'
  4481. * interrupts will scream. We record the current status tag here
  4482. * so that the above check can report that the screaming interrupts
  4483. * are unhandled. Eventually they will be silenced.
  4484. */
  4485. tnapi->last_irq_tag = sblk->status_tag;
  4486. if (tg3_irq_sync(tp))
  4487. goto out;
  4488. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4489. napi_schedule(&tnapi->napi);
  4490. out:
  4491. return IRQ_RETVAL(handled);
  4492. }
  4493. /* ISR for interrupt test */
  4494. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4495. {
  4496. struct tg3_napi *tnapi = dev_id;
  4497. struct tg3 *tp = tnapi->tp;
  4498. struct tg3_hw_status *sblk = tnapi->hw_status;
  4499. if ((sblk->status & SD_STATUS_UPDATED) ||
  4500. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4501. tg3_disable_ints(tp);
  4502. return IRQ_RETVAL(1);
  4503. }
  4504. return IRQ_RETVAL(0);
  4505. }
  4506. static int tg3_init_hw(struct tg3 *, int);
  4507. static int tg3_halt(struct tg3 *, int, int);
  4508. /* Restart hardware after configuration changes, self-test, etc.
  4509. * Invoked with tp->lock held.
  4510. */
  4511. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4512. __releases(tp->lock)
  4513. __acquires(tp->lock)
  4514. {
  4515. int err;
  4516. err = tg3_init_hw(tp, reset_phy);
  4517. if (err) {
  4518. netdev_err(tp->dev,
  4519. "Failed to re-initialize device, aborting\n");
  4520. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4521. tg3_full_unlock(tp);
  4522. del_timer_sync(&tp->timer);
  4523. tp->irq_sync = 0;
  4524. tg3_napi_enable(tp);
  4525. dev_close(tp->dev);
  4526. tg3_full_lock(tp, 0);
  4527. }
  4528. return err;
  4529. }
  4530. #ifdef CONFIG_NET_POLL_CONTROLLER
  4531. static void tg3_poll_controller(struct net_device *dev)
  4532. {
  4533. int i;
  4534. struct tg3 *tp = netdev_priv(dev);
  4535. for (i = 0; i < tp->irq_cnt; i++)
  4536. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4537. }
  4538. #endif
  4539. static void tg3_reset_task(struct work_struct *work)
  4540. {
  4541. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4542. int err;
  4543. unsigned int restart_timer;
  4544. tg3_full_lock(tp, 0);
  4545. if (!netif_running(tp->dev)) {
  4546. tg3_full_unlock(tp);
  4547. return;
  4548. }
  4549. tg3_full_unlock(tp);
  4550. tg3_phy_stop(tp);
  4551. tg3_netif_stop(tp);
  4552. tg3_full_lock(tp, 1);
  4553. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4554. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4555. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4556. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4557. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4558. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4559. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4560. }
  4561. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4562. err = tg3_init_hw(tp, 1);
  4563. if (err)
  4564. goto out;
  4565. tg3_netif_start(tp);
  4566. if (restart_timer)
  4567. mod_timer(&tp->timer, jiffies + 1);
  4568. out:
  4569. tg3_full_unlock(tp);
  4570. if (!err)
  4571. tg3_phy_start(tp);
  4572. }
  4573. static void tg3_dump_short_state(struct tg3 *tp)
  4574. {
  4575. netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4576. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4577. netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4578. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4579. }
  4580. static void tg3_tx_timeout(struct net_device *dev)
  4581. {
  4582. struct tg3 *tp = netdev_priv(dev);
  4583. if (netif_msg_tx_err(tp)) {
  4584. netdev_err(dev, "transmit timed out, resetting\n");
  4585. tg3_dump_short_state(tp);
  4586. }
  4587. schedule_work(&tp->reset_task);
  4588. }
  4589. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4590. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4591. {
  4592. u32 base = (u32) mapping & 0xffffffff;
  4593. return (base > 0xffffdcc0) && (base + len + 8 < base);
  4594. }
  4595. /* Test for DMA addresses > 40-bit */
  4596. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4597. int len)
  4598. {
  4599. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4600. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4601. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  4602. return 0;
  4603. #else
  4604. return 0;
  4605. #endif
  4606. }
  4607. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4608. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4609. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4610. struct sk_buff *skb, u32 last_plus_one,
  4611. u32 *start, u32 base_flags, u32 mss)
  4612. {
  4613. struct tg3 *tp = tnapi->tp;
  4614. struct sk_buff *new_skb;
  4615. dma_addr_t new_addr = 0;
  4616. u32 entry = *start;
  4617. int i, ret = 0;
  4618. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4619. new_skb = skb_copy(skb, GFP_ATOMIC);
  4620. else {
  4621. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4622. new_skb = skb_copy_expand(skb,
  4623. skb_headroom(skb) + more_headroom,
  4624. skb_tailroom(skb), GFP_ATOMIC);
  4625. }
  4626. if (!new_skb) {
  4627. ret = -1;
  4628. } else {
  4629. /* New SKB is guaranteed to be linear. */
  4630. entry = *start;
  4631. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4632. PCI_DMA_TODEVICE);
  4633. /* Make sure the mapping succeeded */
  4634. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4635. ret = -1;
  4636. dev_kfree_skb(new_skb);
  4637. new_skb = NULL;
  4638. /* Make sure new skb does not cross any 4G boundaries.
  4639. * Drop the packet if it does.
  4640. */
  4641. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4642. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4643. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4644. PCI_DMA_TODEVICE);
  4645. ret = -1;
  4646. dev_kfree_skb(new_skb);
  4647. new_skb = NULL;
  4648. } else {
  4649. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4650. base_flags, 1 | (mss << 1));
  4651. *start = NEXT_TX(entry);
  4652. }
  4653. }
  4654. /* Now clean up the sw ring entries. */
  4655. i = 0;
  4656. while (entry != last_plus_one) {
  4657. int len;
  4658. if (i == 0)
  4659. len = skb_headlen(skb);
  4660. else
  4661. len = skb_shinfo(skb)->frags[i-1].size;
  4662. pci_unmap_single(tp->pdev,
  4663. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4664. mapping),
  4665. len, PCI_DMA_TODEVICE);
  4666. if (i == 0) {
  4667. tnapi->tx_buffers[entry].skb = new_skb;
  4668. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4669. new_addr);
  4670. } else {
  4671. tnapi->tx_buffers[entry].skb = NULL;
  4672. }
  4673. entry = NEXT_TX(entry);
  4674. i++;
  4675. }
  4676. dev_kfree_skb(skb);
  4677. return ret;
  4678. }
  4679. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4680. dma_addr_t mapping, int len, u32 flags,
  4681. u32 mss_and_is_end)
  4682. {
  4683. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4684. int is_end = (mss_and_is_end & 0x1);
  4685. u32 mss = (mss_and_is_end >> 1);
  4686. u32 vlan_tag = 0;
  4687. if (is_end)
  4688. flags |= TXD_FLAG_END;
  4689. if (flags & TXD_FLAG_VLAN) {
  4690. vlan_tag = flags >> 16;
  4691. flags &= 0xffff;
  4692. }
  4693. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4694. txd->addr_hi = ((u64) mapping >> 32);
  4695. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4696. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4697. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4698. }
  4699. /* hard_start_xmit for devices that don't have any bugs and
  4700. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4701. */
  4702. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4703. struct net_device *dev)
  4704. {
  4705. struct tg3 *tp = netdev_priv(dev);
  4706. u32 len, entry, base_flags, mss;
  4707. dma_addr_t mapping;
  4708. struct tg3_napi *tnapi;
  4709. struct netdev_queue *txq;
  4710. unsigned int i, last;
  4711. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4712. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4713. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4714. tnapi++;
  4715. /* We are running in BH disabled context with netif_tx_lock
  4716. * and TX reclaim runs via tp->napi.poll inside of a software
  4717. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4718. * no IRQ context deadlocks to worry about either. Rejoice!
  4719. */
  4720. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4721. if (!netif_tx_queue_stopped(txq)) {
  4722. netif_tx_stop_queue(txq);
  4723. /* This is a hard error, log it. */
  4724. netdev_err(dev,
  4725. "BUG! Tx Ring full when queue awake!\n");
  4726. }
  4727. return NETDEV_TX_BUSY;
  4728. }
  4729. entry = tnapi->tx_prod;
  4730. base_flags = 0;
  4731. mss = skb_shinfo(skb)->gso_size;
  4732. if (mss) {
  4733. int tcp_opt_len, ip_tcp_len;
  4734. u32 hdrlen;
  4735. if (skb_header_cloned(skb) &&
  4736. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4737. dev_kfree_skb(skb);
  4738. goto out_unlock;
  4739. }
  4740. if (skb_is_gso_v6(skb)) {
  4741. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4742. } else {
  4743. struct iphdr *iph = ip_hdr(skb);
  4744. tcp_opt_len = tcp_optlen(skb);
  4745. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4746. iph->check = 0;
  4747. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4748. hdrlen = ip_tcp_len + tcp_opt_len;
  4749. }
  4750. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4751. mss |= (hdrlen & 0xc) << 12;
  4752. if (hdrlen & 0x10)
  4753. base_flags |= 0x00000010;
  4754. base_flags |= (hdrlen & 0x3e0) << 5;
  4755. } else
  4756. mss |= hdrlen << 9;
  4757. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4758. TXD_FLAG_CPU_POST_DMA);
  4759. tcp_hdr(skb)->check = 0;
  4760. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  4761. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4762. }
  4763. if (vlan_tx_tag_present(skb))
  4764. base_flags |= (TXD_FLAG_VLAN |
  4765. (vlan_tx_tag_get(skb) << 16));
  4766. len = skb_headlen(skb);
  4767. /* Queue skb data, a.k.a. the main skb fragment. */
  4768. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4769. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4770. dev_kfree_skb(skb);
  4771. goto out_unlock;
  4772. }
  4773. tnapi->tx_buffers[entry].skb = skb;
  4774. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4775. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4776. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  4777. base_flags |= TXD_FLAG_JMB_PKT;
  4778. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4779. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4780. entry = NEXT_TX(entry);
  4781. /* Now loop through additional data fragments, and queue them. */
  4782. if (skb_shinfo(skb)->nr_frags > 0) {
  4783. last = skb_shinfo(skb)->nr_frags - 1;
  4784. for (i = 0; i <= last; i++) {
  4785. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4786. len = frag->size;
  4787. mapping = pci_map_page(tp->pdev,
  4788. frag->page,
  4789. frag->page_offset,
  4790. len, PCI_DMA_TODEVICE);
  4791. if (pci_dma_mapping_error(tp->pdev, mapping))
  4792. goto dma_error;
  4793. tnapi->tx_buffers[entry].skb = NULL;
  4794. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4795. mapping);
  4796. tg3_set_txd(tnapi, entry, mapping, len,
  4797. base_flags, (i == last) | (mss << 1));
  4798. entry = NEXT_TX(entry);
  4799. }
  4800. }
  4801. /* Packets are ready, update Tx producer idx local and on card. */
  4802. tw32_tx_mbox(tnapi->prodmbox, entry);
  4803. tnapi->tx_prod = entry;
  4804. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4805. netif_tx_stop_queue(txq);
  4806. /* netif_tx_stop_queue() must be done before checking
  4807. * checking tx index in tg3_tx_avail() below, because in
  4808. * tg3_tx(), we update tx index before checking for
  4809. * netif_tx_queue_stopped().
  4810. */
  4811. smp_mb();
  4812. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4813. netif_tx_wake_queue(txq);
  4814. }
  4815. out_unlock:
  4816. mmiowb();
  4817. return NETDEV_TX_OK;
  4818. dma_error:
  4819. last = i;
  4820. entry = tnapi->tx_prod;
  4821. tnapi->tx_buffers[entry].skb = NULL;
  4822. pci_unmap_single(tp->pdev,
  4823. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4824. skb_headlen(skb),
  4825. PCI_DMA_TODEVICE);
  4826. for (i = 0; i <= last; i++) {
  4827. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4828. entry = NEXT_TX(entry);
  4829. pci_unmap_page(tp->pdev,
  4830. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4831. mapping),
  4832. frag->size, PCI_DMA_TODEVICE);
  4833. }
  4834. dev_kfree_skb(skb);
  4835. return NETDEV_TX_OK;
  4836. }
  4837. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4838. struct net_device *);
  4839. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4840. * TSO header is greater than 80 bytes.
  4841. */
  4842. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4843. {
  4844. struct sk_buff *segs, *nskb;
  4845. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4846. /* Estimate the number of fragments in the worst case */
  4847. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4848. netif_stop_queue(tp->dev);
  4849. /* netif_tx_stop_queue() must be done before checking
  4850. * checking tx index in tg3_tx_avail() below, because in
  4851. * tg3_tx(), we update tx index before checking for
  4852. * netif_tx_queue_stopped().
  4853. */
  4854. smp_mb();
  4855. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4856. return NETDEV_TX_BUSY;
  4857. netif_wake_queue(tp->dev);
  4858. }
  4859. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4860. if (IS_ERR(segs))
  4861. goto tg3_tso_bug_end;
  4862. do {
  4863. nskb = segs;
  4864. segs = segs->next;
  4865. nskb->next = NULL;
  4866. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4867. } while (segs);
  4868. tg3_tso_bug_end:
  4869. dev_kfree_skb(skb);
  4870. return NETDEV_TX_OK;
  4871. }
  4872. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4873. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4874. */
  4875. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4876. struct net_device *dev)
  4877. {
  4878. struct tg3 *tp = netdev_priv(dev);
  4879. u32 len, entry, base_flags, mss;
  4880. int would_hit_hwbug;
  4881. dma_addr_t mapping;
  4882. struct tg3_napi *tnapi;
  4883. struct netdev_queue *txq;
  4884. unsigned int i, last;
  4885. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4886. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4887. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4888. tnapi++;
  4889. /* We are running in BH disabled context with netif_tx_lock
  4890. * and TX reclaim runs via tp->napi.poll inside of a software
  4891. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4892. * no IRQ context deadlocks to worry about either. Rejoice!
  4893. */
  4894. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4895. if (!netif_tx_queue_stopped(txq)) {
  4896. netif_tx_stop_queue(txq);
  4897. /* This is a hard error, log it. */
  4898. netdev_err(dev,
  4899. "BUG! Tx Ring full when queue awake!\n");
  4900. }
  4901. return NETDEV_TX_BUSY;
  4902. }
  4903. entry = tnapi->tx_prod;
  4904. base_flags = 0;
  4905. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4906. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4907. mss = skb_shinfo(skb)->gso_size;
  4908. if (mss) {
  4909. struct iphdr *iph;
  4910. u32 tcp_opt_len, hdr_len;
  4911. if (skb_header_cloned(skb) &&
  4912. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4913. dev_kfree_skb(skb);
  4914. goto out_unlock;
  4915. }
  4916. iph = ip_hdr(skb);
  4917. tcp_opt_len = tcp_optlen(skb);
  4918. if (skb_is_gso_v6(skb)) {
  4919. hdr_len = skb_headlen(skb) - ETH_HLEN;
  4920. } else {
  4921. u32 ip_tcp_len;
  4922. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4923. hdr_len = ip_tcp_len + tcp_opt_len;
  4924. iph->check = 0;
  4925. iph->tot_len = htons(mss + hdr_len);
  4926. }
  4927. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4928. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4929. return tg3_tso_bug(tp, skb);
  4930. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4931. TXD_FLAG_CPU_POST_DMA);
  4932. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4933. tcp_hdr(skb)->check = 0;
  4934. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4935. } else
  4936. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4937. iph->daddr, 0,
  4938. IPPROTO_TCP,
  4939. 0);
  4940. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4941. mss |= (hdr_len & 0xc) << 12;
  4942. if (hdr_len & 0x10)
  4943. base_flags |= 0x00000010;
  4944. base_flags |= (hdr_len & 0x3e0) << 5;
  4945. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4946. mss |= hdr_len << 9;
  4947. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4948. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4949. if (tcp_opt_len || iph->ihl > 5) {
  4950. int tsflags;
  4951. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4952. mss |= (tsflags << 11);
  4953. }
  4954. } else {
  4955. if (tcp_opt_len || iph->ihl > 5) {
  4956. int tsflags;
  4957. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4958. base_flags |= tsflags << 12;
  4959. }
  4960. }
  4961. }
  4962. if (vlan_tx_tag_present(skb))
  4963. base_flags |= (TXD_FLAG_VLAN |
  4964. (vlan_tx_tag_get(skb) << 16));
  4965. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4966. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  4967. base_flags |= TXD_FLAG_JMB_PKT;
  4968. len = skb_headlen(skb);
  4969. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4970. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4971. dev_kfree_skb(skb);
  4972. goto out_unlock;
  4973. }
  4974. tnapi->tx_buffers[entry].skb = skb;
  4975. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4976. would_hit_hwbug = 0;
  4977. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4978. would_hit_hwbug = 1;
  4979. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4980. tg3_4g_overflow_test(mapping, len))
  4981. would_hit_hwbug = 1;
  4982. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4983. tg3_40bit_overflow_test(tp, mapping, len))
  4984. would_hit_hwbug = 1;
  4985. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4986. would_hit_hwbug = 1;
  4987. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4988. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4989. entry = NEXT_TX(entry);
  4990. /* Now loop through additional data fragments, and queue them. */
  4991. if (skb_shinfo(skb)->nr_frags > 0) {
  4992. last = skb_shinfo(skb)->nr_frags - 1;
  4993. for (i = 0; i <= last; i++) {
  4994. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4995. len = frag->size;
  4996. mapping = pci_map_page(tp->pdev,
  4997. frag->page,
  4998. frag->page_offset,
  4999. len, PCI_DMA_TODEVICE);
  5000. tnapi->tx_buffers[entry].skb = NULL;
  5001. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5002. mapping);
  5003. if (pci_dma_mapping_error(tp->pdev, mapping))
  5004. goto dma_error;
  5005. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  5006. len <= 8)
  5007. would_hit_hwbug = 1;
  5008. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  5009. tg3_4g_overflow_test(mapping, len))
  5010. would_hit_hwbug = 1;
  5011. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  5012. tg3_40bit_overflow_test(tp, mapping, len))
  5013. would_hit_hwbug = 1;
  5014. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5015. tg3_set_txd(tnapi, entry, mapping, len,
  5016. base_flags, (i == last)|(mss << 1));
  5017. else
  5018. tg3_set_txd(tnapi, entry, mapping, len,
  5019. base_flags, (i == last));
  5020. entry = NEXT_TX(entry);
  5021. }
  5022. }
  5023. if (would_hit_hwbug) {
  5024. u32 last_plus_one = entry;
  5025. u32 start;
  5026. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  5027. start &= (TG3_TX_RING_SIZE - 1);
  5028. /* If the workaround fails due to memory/mapping
  5029. * failure, silently drop this packet.
  5030. */
  5031. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  5032. &start, base_flags, mss))
  5033. goto out_unlock;
  5034. entry = start;
  5035. }
  5036. /* Packets are ready, update Tx producer idx local and on card. */
  5037. tw32_tx_mbox(tnapi->prodmbox, entry);
  5038. tnapi->tx_prod = entry;
  5039. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5040. netif_tx_stop_queue(txq);
  5041. /* netif_tx_stop_queue() must be done before checking
  5042. * checking tx index in tg3_tx_avail() below, because in
  5043. * tg3_tx(), we update tx index before checking for
  5044. * netif_tx_queue_stopped().
  5045. */
  5046. smp_mb();
  5047. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5048. netif_tx_wake_queue(txq);
  5049. }
  5050. out_unlock:
  5051. mmiowb();
  5052. return NETDEV_TX_OK;
  5053. dma_error:
  5054. last = i;
  5055. entry = tnapi->tx_prod;
  5056. tnapi->tx_buffers[entry].skb = NULL;
  5057. pci_unmap_single(tp->pdev,
  5058. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  5059. skb_headlen(skb),
  5060. PCI_DMA_TODEVICE);
  5061. for (i = 0; i <= last; i++) {
  5062. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5063. entry = NEXT_TX(entry);
  5064. pci_unmap_page(tp->pdev,
  5065. dma_unmap_addr(&tnapi->tx_buffers[entry],
  5066. mapping),
  5067. frag->size, PCI_DMA_TODEVICE);
  5068. }
  5069. dev_kfree_skb(skb);
  5070. return NETDEV_TX_OK;
  5071. }
  5072. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5073. int new_mtu)
  5074. {
  5075. dev->mtu = new_mtu;
  5076. if (new_mtu > ETH_DATA_LEN) {
  5077. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5078. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  5079. ethtool_op_set_tso(dev, 0);
  5080. } else {
  5081. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  5082. }
  5083. } else {
  5084. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5085. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  5086. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  5087. }
  5088. }
  5089. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5090. {
  5091. struct tg3 *tp = netdev_priv(dev);
  5092. int err;
  5093. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5094. return -EINVAL;
  5095. if (!netif_running(dev)) {
  5096. /* We'll just catch it later when the
  5097. * device is up'd.
  5098. */
  5099. tg3_set_mtu(dev, tp, new_mtu);
  5100. return 0;
  5101. }
  5102. tg3_phy_stop(tp);
  5103. tg3_netif_stop(tp);
  5104. tg3_full_lock(tp, 1);
  5105. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5106. tg3_set_mtu(dev, tp, new_mtu);
  5107. err = tg3_restart_hw(tp, 0);
  5108. if (!err)
  5109. tg3_netif_start(tp);
  5110. tg3_full_unlock(tp);
  5111. if (!err)
  5112. tg3_phy_start(tp);
  5113. return err;
  5114. }
  5115. static void tg3_rx_prodring_free(struct tg3 *tp,
  5116. struct tg3_rx_prodring_set *tpr)
  5117. {
  5118. int i;
  5119. if (tpr != &tp->napi[0].prodring) {
  5120. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5121. i = (i + 1) & tp->rx_std_ring_mask)
  5122. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5123. tp->rx_pkt_map_sz);
  5124. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5125. for (i = tpr->rx_jmb_cons_idx;
  5126. i != tpr->rx_jmb_prod_idx;
  5127. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5128. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5129. TG3_RX_JMB_MAP_SZ);
  5130. }
  5131. }
  5132. return;
  5133. }
  5134. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5135. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5136. tp->rx_pkt_map_sz);
  5137. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5138. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5139. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5140. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5141. TG3_RX_JMB_MAP_SZ);
  5142. }
  5143. }
  5144. /* Initialize rx rings for packet processing.
  5145. *
  5146. * The chip has been shut down and the driver detached from
  5147. * the networking, so no interrupts or new tx packets will
  5148. * end up in the driver. tp->{tx,}lock are held and thus
  5149. * we may not sleep.
  5150. */
  5151. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5152. struct tg3_rx_prodring_set *tpr)
  5153. {
  5154. u32 i, rx_pkt_dma_sz;
  5155. tpr->rx_std_cons_idx = 0;
  5156. tpr->rx_std_prod_idx = 0;
  5157. tpr->rx_jmb_cons_idx = 0;
  5158. tpr->rx_jmb_prod_idx = 0;
  5159. if (tpr != &tp->napi[0].prodring) {
  5160. memset(&tpr->rx_std_buffers[0], 0,
  5161. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5162. if (tpr->rx_jmb_buffers)
  5163. memset(&tpr->rx_jmb_buffers[0], 0,
  5164. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5165. goto done;
  5166. }
  5167. /* Zero out all descriptors. */
  5168. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5169. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5170. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5171. tp->dev->mtu > ETH_DATA_LEN)
  5172. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5173. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5174. /* Initialize invariants of the rings, we only set this
  5175. * stuff once. This works because the card does not
  5176. * write into the rx buffer posting rings.
  5177. */
  5178. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5179. struct tg3_rx_buffer_desc *rxd;
  5180. rxd = &tpr->rx_std[i];
  5181. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5182. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5183. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5184. (i << RXD_OPAQUE_INDEX_SHIFT));
  5185. }
  5186. /* Now allocate fresh SKBs for each rx ring. */
  5187. for (i = 0; i < tp->rx_pending; i++) {
  5188. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5189. netdev_warn(tp->dev,
  5190. "Using a smaller RX standard ring. Only "
  5191. "%d out of %d buffers were allocated "
  5192. "successfully\n", i, tp->rx_pending);
  5193. if (i == 0)
  5194. goto initfail;
  5195. tp->rx_pending = i;
  5196. break;
  5197. }
  5198. }
  5199. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
  5200. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5201. goto done;
  5202. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5203. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5204. goto done;
  5205. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5206. struct tg3_rx_buffer_desc *rxd;
  5207. rxd = &tpr->rx_jmb[i].std;
  5208. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5209. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5210. RXD_FLAG_JUMBO;
  5211. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5212. (i << RXD_OPAQUE_INDEX_SHIFT));
  5213. }
  5214. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5215. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5216. netdev_warn(tp->dev,
  5217. "Using a smaller RX jumbo ring. Only %d "
  5218. "out of %d buffers were allocated "
  5219. "successfully\n", i, tp->rx_jumbo_pending);
  5220. if (i == 0)
  5221. goto initfail;
  5222. tp->rx_jumbo_pending = i;
  5223. break;
  5224. }
  5225. }
  5226. done:
  5227. return 0;
  5228. initfail:
  5229. tg3_rx_prodring_free(tp, tpr);
  5230. return -ENOMEM;
  5231. }
  5232. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5233. struct tg3_rx_prodring_set *tpr)
  5234. {
  5235. kfree(tpr->rx_std_buffers);
  5236. tpr->rx_std_buffers = NULL;
  5237. kfree(tpr->rx_jmb_buffers);
  5238. tpr->rx_jmb_buffers = NULL;
  5239. if (tpr->rx_std) {
  5240. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  5241. tpr->rx_std, tpr->rx_std_mapping);
  5242. tpr->rx_std = NULL;
  5243. }
  5244. if (tpr->rx_jmb) {
  5245. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  5246. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5247. tpr->rx_jmb = NULL;
  5248. }
  5249. }
  5250. static int tg3_rx_prodring_init(struct tg3 *tp,
  5251. struct tg3_rx_prodring_set *tpr)
  5252. {
  5253. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5254. GFP_KERNEL);
  5255. if (!tpr->rx_std_buffers)
  5256. return -ENOMEM;
  5257. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  5258. TG3_RX_STD_RING_BYTES(tp),
  5259. &tpr->rx_std_mapping,
  5260. GFP_KERNEL);
  5261. if (!tpr->rx_std)
  5262. goto err_out;
  5263. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5264. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5265. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5266. GFP_KERNEL);
  5267. if (!tpr->rx_jmb_buffers)
  5268. goto err_out;
  5269. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  5270. TG3_RX_JMB_RING_BYTES(tp),
  5271. &tpr->rx_jmb_mapping,
  5272. GFP_KERNEL);
  5273. if (!tpr->rx_jmb)
  5274. goto err_out;
  5275. }
  5276. return 0;
  5277. err_out:
  5278. tg3_rx_prodring_fini(tp, tpr);
  5279. return -ENOMEM;
  5280. }
  5281. /* Free up pending packets in all rx/tx rings.
  5282. *
  5283. * The chip has been shut down and the driver detached from
  5284. * the networking, so no interrupts or new tx packets will
  5285. * end up in the driver. tp->{tx,}lock is not held and we are not
  5286. * in an interrupt context and thus may sleep.
  5287. */
  5288. static void tg3_free_rings(struct tg3 *tp)
  5289. {
  5290. int i, j;
  5291. for (j = 0; j < tp->irq_cnt; j++) {
  5292. struct tg3_napi *tnapi = &tp->napi[j];
  5293. tg3_rx_prodring_free(tp, &tnapi->prodring);
  5294. if (!tnapi->tx_buffers)
  5295. continue;
  5296. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5297. struct ring_info *txp;
  5298. struct sk_buff *skb;
  5299. unsigned int k;
  5300. txp = &tnapi->tx_buffers[i];
  5301. skb = txp->skb;
  5302. if (skb == NULL) {
  5303. i++;
  5304. continue;
  5305. }
  5306. pci_unmap_single(tp->pdev,
  5307. dma_unmap_addr(txp, mapping),
  5308. skb_headlen(skb),
  5309. PCI_DMA_TODEVICE);
  5310. txp->skb = NULL;
  5311. i++;
  5312. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5313. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5314. pci_unmap_page(tp->pdev,
  5315. dma_unmap_addr(txp, mapping),
  5316. skb_shinfo(skb)->frags[k].size,
  5317. PCI_DMA_TODEVICE);
  5318. i++;
  5319. }
  5320. dev_kfree_skb_any(skb);
  5321. }
  5322. }
  5323. }
  5324. /* Initialize tx/rx rings for packet processing.
  5325. *
  5326. * The chip has been shut down and the driver detached from
  5327. * the networking, so no interrupts or new tx packets will
  5328. * end up in the driver. tp->{tx,}lock are held and thus
  5329. * we may not sleep.
  5330. */
  5331. static int tg3_init_rings(struct tg3 *tp)
  5332. {
  5333. int i;
  5334. /* Free up all the SKBs. */
  5335. tg3_free_rings(tp);
  5336. for (i = 0; i < tp->irq_cnt; i++) {
  5337. struct tg3_napi *tnapi = &tp->napi[i];
  5338. tnapi->last_tag = 0;
  5339. tnapi->last_irq_tag = 0;
  5340. tnapi->hw_status->status = 0;
  5341. tnapi->hw_status->status_tag = 0;
  5342. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5343. tnapi->tx_prod = 0;
  5344. tnapi->tx_cons = 0;
  5345. if (tnapi->tx_ring)
  5346. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5347. tnapi->rx_rcb_ptr = 0;
  5348. if (tnapi->rx_rcb)
  5349. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5350. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  5351. tg3_free_rings(tp);
  5352. return -ENOMEM;
  5353. }
  5354. }
  5355. return 0;
  5356. }
  5357. /*
  5358. * Must not be invoked with interrupt sources disabled and
  5359. * the hardware shutdown down.
  5360. */
  5361. static void tg3_free_consistent(struct tg3 *tp)
  5362. {
  5363. int i;
  5364. for (i = 0; i < tp->irq_cnt; i++) {
  5365. struct tg3_napi *tnapi = &tp->napi[i];
  5366. if (tnapi->tx_ring) {
  5367. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  5368. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5369. tnapi->tx_ring = NULL;
  5370. }
  5371. kfree(tnapi->tx_buffers);
  5372. tnapi->tx_buffers = NULL;
  5373. if (tnapi->rx_rcb) {
  5374. dma_free_coherent(&tp->pdev->dev,
  5375. TG3_RX_RCB_RING_BYTES(tp),
  5376. tnapi->rx_rcb,
  5377. tnapi->rx_rcb_mapping);
  5378. tnapi->rx_rcb = NULL;
  5379. }
  5380. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  5381. if (tnapi->hw_status) {
  5382. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  5383. tnapi->hw_status,
  5384. tnapi->status_mapping);
  5385. tnapi->hw_status = NULL;
  5386. }
  5387. }
  5388. if (tp->hw_stats) {
  5389. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  5390. tp->hw_stats, tp->stats_mapping);
  5391. tp->hw_stats = NULL;
  5392. }
  5393. }
  5394. /*
  5395. * Must not be invoked with interrupt sources disabled and
  5396. * the hardware shutdown down. Can sleep.
  5397. */
  5398. static int tg3_alloc_consistent(struct tg3 *tp)
  5399. {
  5400. int i;
  5401. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  5402. sizeof(struct tg3_hw_stats),
  5403. &tp->stats_mapping,
  5404. GFP_KERNEL);
  5405. if (!tp->hw_stats)
  5406. goto err_out;
  5407. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5408. for (i = 0; i < tp->irq_cnt; i++) {
  5409. struct tg3_napi *tnapi = &tp->napi[i];
  5410. struct tg3_hw_status *sblk;
  5411. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  5412. TG3_HW_STATUS_SIZE,
  5413. &tnapi->status_mapping,
  5414. GFP_KERNEL);
  5415. if (!tnapi->hw_status)
  5416. goto err_out;
  5417. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5418. sblk = tnapi->hw_status;
  5419. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  5420. goto err_out;
  5421. /* If multivector TSS is enabled, vector 0 does not handle
  5422. * tx interrupts. Don't allocate any resources for it.
  5423. */
  5424. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5425. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5426. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5427. TG3_TX_RING_SIZE,
  5428. GFP_KERNEL);
  5429. if (!tnapi->tx_buffers)
  5430. goto err_out;
  5431. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  5432. TG3_TX_RING_BYTES,
  5433. &tnapi->tx_desc_mapping,
  5434. GFP_KERNEL);
  5435. if (!tnapi->tx_ring)
  5436. goto err_out;
  5437. }
  5438. /*
  5439. * When RSS is enabled, the status block format changes
  5440. * slightly. The "rx_jumbo_consumer", "reserved",
  5441. * and "rx_mini_consumer" members get mapped to the
  5442. * other three rx return ring producer indexes.
  5443. */
  5444. switch (i) {
  5445. default:
  5446. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5447. break;
  5448. case 2:
  5449. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5450. break;
  5451. case 3:
  5452. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5453. break;
  5454. case 4:
  5455. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5456. break;
  5457. }
  5458. /*
  5459. * If multivector RSS is enabled, vector 0 does not handle
  5460. * rx or tx interrupts. Don't allocate any resources for it.
  5461. */
  5462. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5463. continue;
  5464. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  5465. TG3_RX_RCB_RING_BYTES(tp),
  5466. &tnapi->rx_rcb_mapping,
  5467. GFP_KERNEL);
  5468. if (!tnapi->rx_rcb)
  5469. goto err_out;
  5470. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5471. }
  5472. return 0;
  5473. err_out:
  5474. tg3_free_consistent(tp);
  5475. return -ENOMEM;
  5476. }
  5477. #define MAX_WAIT_CNT 1000
  5478. /* To stop a block, clear the enable bit and poll till it
  5479. * clears. tp->lock is held.
  5480. */
  5481. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5482. {
  5483. unsigned int i;
  5484. u32 val;
  5485. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5486. switch (ofs) {
  5487. case RCVLSC_MODE:
  5488. case DMAC_MODE:
  5489. case MBFREE_MODE:
  5490. case BUFMGR_MODE:
  5491. case MEMARB_MODE:
  5492. /* We can't enable/disable these bits of the
  5493. * 5705/5750, just say success.
  5494. */
  5495. return 0;
  5496. default:
  5497. break;
  5498. }
  5499. }
  5500. val = tr32(ofs);
  5501. val &= ~enable_bit;
  5502. tw32_f(ofs, val);
  5503. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5504. udelay(100);
  5505. val = tr32(ofs);
  5506. if ((val & enable_bit) == 0)
  5507. break;
  5508. }
  5509. if (i == MAX_WAIT_CNT && !silent) {
  5510. dev_err(&tp->pdev->dev,
  5511. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5512. ofs, enable_bit);
  5513. return -ENODEV;
  5514. }
  5515. return 0;
  5516. }
  5517. /* tp->lock is held. */
  5518. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5519. {
  5520. int i, err;
  5521. tg3_disable_ints(tp);
  5522. tp->rx_mode &= ~RX_MODE_ENABLE;
  5523. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5524. udelay(10);
  5525. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5526. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5527. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5528. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5529. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5530. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5531. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5532. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5533. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5534. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5535. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5536. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5537. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5538. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5539. tw32_f(MAC_MODE, tp->mac_mode);
  5540. udelay(40);
  5541. tp->tx_mode &= ~TX_MODE_ENABLE;
  5542. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5543. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5544. udelay(100);
  5545. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5546. break;
  5547. }
  5548. if (i >= MAX_WAIT_CNT) {
  5549. dev_err(&tp->pdev->dev,
  5550. "%s timed out, TX_MODE_ENABLE will not clear "
  5551. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5552. err |= -ENODEV;
  5553. }
  5554. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5555. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5556. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5557. tw32(FTQ_RESET, 0xffffffff);
  5558. tw32(FTQ_RESET, 0x00000000);
  5559. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5560. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5561. for (i = 0; i < tp->irq_cnt; i++) {
  5562. struct tg3_napi *tnapi = &tp->napi[i];
  5563. if (tnapi->hw_status)
  5564. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5565. }
  5566. if (tp->hw_stats)
  5567. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5568. return err;
  5569. }
  5570. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5571. {
  5572. int i;
  5573. u32 apedata;
  5574. /* NCSI does not support APE events */
  5575. if (tp->tg3_flags3 & TG3_FLG3_APE_HAS_NCSI)
  5576. return;
  5577. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5578. if (apedata != APE_SEG_SIG_MAGIC)
  5579. return;
  5580. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5581. if (!(apedata & APE_FW_STATUS_READY))
  5582. return;
  5583. /* Wait for up to 1 millisecond for APE to service previous event. */
  5584. for (i = 0; i < 10; i++) {
  5585. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5586. return;
  5587. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5588. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5589. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5590. event | APE_EVENT_STATUS_EVENT_PENDING);
  5591. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5592. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5593. break;
  5594. udelay(100);
  5595. }
  5596. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5597. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5598. }
  5599. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5600. {
  5601. u32 event;
  5602. u32 apedata;
  5603. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5604. return;
  5605. switch (kind) {
  5606. case RESET_KIND_INIT:
  5607. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5608. APE_HOST_SEG_SIG_MAGIC);
  5609. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5610. APE_HOST_SEG_LEN_MAGIC);
  5611. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5612. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5613. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5614. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5615. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5616. APE_HOST_BEHAV_NO_PHYLOCK);
  5617. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  5618. TG3_APE_HOST_DRVR_STATE_START);
  5619. event = APE_EVENT_STATUS_STATE_START;
  5620. break;
  5621. case RESET_KIND_SHUTDOWN:
  5622. /* With the interface we are currently using,
  5623. * APE does not track driver state. Wiping
  5624. * out the HOST SEGMENT SIGNATURE forces
  5625. * the APE to assume OS absent status.
  5626. */
  5627. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5628. if (device_may_wakeup(&tp->pdev->dev) &&
  5629. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
  5630. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  5631. TG3_APE_HOST_WOL_SPEED_AUTO);
  5632. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  5633. } else
  5634. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  5635. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  5636. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5637. break;
  5638. case RESET_KIND_SUSPEND:
  5639. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5640. break;
  5641. default:
  5642. return;
  5643. }
  5644. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5645. tg3_ape_send_event(tp, event);
  5646. }
  5647. /* tp->lock is held. */
  5648. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5649. {
  5650. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5651. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5652. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5653. switch (kind) {
  5654. case RESET_KIND_INIT:
  5655. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5656. DRV_STATE_START);
  5657. break;
  5658. case RESET_KIND_SHUTDOWN:
  5659. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5660. DRV_STATE_UNLOAD);
  5661. break;
  5662. case RESET_KIND_SUSPEND:
  5663. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5664. DRV_STATE_SUSPEND);
  5665. break;
  5666. default:
  5667. break;
  5668. }
  5669. }
  5670. if (kind == RESET_KIND_INIT ||
  5671. kind == RESET_KIND_SUSPEND)
  5672. tg3_ape_driver_state_change(tp, kind);
  5673. }
  5674. /* tp->lock is held. */
  5675. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5676. {
  5677. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5678. switch (kind) {
  5679. case RESET_KIND_INIT:
  5680. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5681. DRV_STATE_START_DONE);
  5682. break;
  5683. case RESET_KIND_SHUTDOWN:
  5684. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5685. DRV_STATE_UNLOAD_DONE);
  5686. break;
  5687. default:
  5688. break;
  5689. }
  5690. }
  5691. if (kind == RESET_KIND_SHUTDOWN)
  5692. tg3_ape_driver_state_change(tp, kind);
  5693. }
  5694. /* tp->lock is held. */
  5695. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5696. {
  5697. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5698. switch (kind) {
  5699. case RESET_KIND_INIT:
  5700. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5701. DRV_STATE_START);
  5702. break;
  5703. case RESET_KIND_SHUTDOWN:
  5704. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5705. DRV_STATE_UNLOAD);
  5706. break;
  5707. case RESET_KIND_SUSPEND:
  5708. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5709. DRV_STATE_SUSPEND);
  5710. break;
  5711. default:
  5712. break;
  5713. }
  5714. }
  5715. }
  5716. static int tg3_poll_fw(struct tg3 *tp)
  5717. {
  5718. int i;
  5719. u32 val;
  5720. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5721. /* Wait up to 20ms for init done. */
  5722. for (i = 0; i < 200; i++) {
  5723. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5724. return 0;
  5725. udelay(100);
  5726. }
  5727. return -ENODEV;
  5728. }
  5729. /* Wait for firmware initialization to complete. */
  5730. for (i = 0; i < 100000; i++) {
  5731. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5732. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5733. break;
  5734. udelay(10);
  5735. }
  5736. /* Chip might not be fitted with firmware. Some Sun onboard
  5737. * parts are configured like that. So don't signal the timeout
  5738. * of the above loop as an error, but do report the lack of
  5739. * running firmware once.
  5740. */
  5741. if (i >= 100000 &&
  5742. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5743. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5744. netdev_info(tp->dev, "No firmware running\n");
  5745. }
  5746. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5747. /* The 57765 A0 needs a little more
  5748. * time to do some important work.
  5749. */
  5750. mdelay(10);
  5751. }
  5752. return 0;
  5753. }
  5754. /* Save PCI command register before chip reset */
  5755. static void tg3_save_pci_state(struct tg3 *tp)
  5756. {
  5757. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5758. }
  5759. /* Restore PCI state after chip reset */
  5760. static void tg3_restore_pci_state(struct tg3 *tp)
  5761. {
  5762. u32 val;
  5763. /* Re-enable indirect register accesses. */
  5764. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5765. tp->misc_host_ctrl);
  5766. /* Set MAX PCI retry to zero. */
  5767. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5768. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5769. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5770. val |= PCISTATE_RETRY_SAME_DMA;
  5771. /* Allow reads and writes to the APE register and memory space. */
  5772. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5773. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5774. PCISTATE_ALLOW_APE_SHMEM_WR |
  5775. PCISTATE_ALLOW_APE_PSPACE_WR;
  5776. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5777. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5778. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5779. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5780. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5781. else {
  5782. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5783. tp->pci_cacheline_sz);
  5784. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5785. tp->pci_lat_timer);
  5786. }
  5787. }
  5788. /* Make sure PCI-X relaxed ordering bit is clear. */
  5789. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5790. u16 pcix_cmd;
  5791. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5792. &pcix_cmd);
  5793. pcix_cmd &= ~PCI_X_CMD_ERO;
  5794. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5795. pcix_cmd);
  5796. }
  5797. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5798. /* Chip reset on 5780 will reset MSI enable bit,
  5799. * so need to restore it.
  5800. */
  5801. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5802. u16 ctrl;
  5803. pci_read_config_word(tp->pdev,
  5804. tp->msi_cap + PCI_MSI_FLAGS,
  5805. &ctrl);
  5806. pci_write_config_word(tp->pdev,
  5807. tp->msi_cap + PCI_MSI_FLAGS,
  5808. ctrl | PCI_MSI_FLAGS_ENABLE);
  5809. val = tr32(MSGINT_MODE);
  5810. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5811. }
  5812. }
  5813. }
  5814. static void tg3_stop_fw(struct tg3 *);
  5815. /* tp->lock is held. */
  5816. static int tg3_chip_reset(struct tg3 *tp)
  5817. {
  5818. u32 val;
  5819. void (*write_op)(struct tg3 *, u32, u32);
  5820. int i, err;
  5821. tg3_nvram_lock(tp);
  5822. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5823. /* No matching tg3_nvram_unlock() after this because
  5824. * chip reset below will undo the nvram lock.
  5825. */
  5826. tp->nvram_lock_cnt = 0;
  5827. /* GRC_MISC_CFG core clock reset will clear the memory
  5828. * enable bit in PCI register 4 and the MSI enable bit
  5829. * on some chips, so we save relevant registers here.
  5830. */
  5831. tg3_save_pci_state(tp);
  5832. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5833. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5834. tw32(GRC_FASTBOOT_PC, 0);
  5835. /*
  5836. * We must avoid the readl() that normally takes place.
  5837. * It locks machines, causes machine checks, and other
  5838. * fun things. So, temporarily disable the 5701
  5839. * hardware workaround, while we do the reset.
  5840. */
  5841. write_op = tp->write32;
  5842. if (write_op == tg3_write_flush_reg32)
  5843. tp->write32 = tg3_write32;
  5844. /* Prevent the irq handler from reading or writing PCI registers
  5845. * during chip reset when the memory enable bit in the PCI command
  5846. * register may be cleared. The chip does not generate interrupt
  5847. * at this time, but the irq handler may still be called due to irq
  5848. * sharing or irqpoll.
  5849. */
  5850. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5851. for (i = 0; i < tp->irq_cnt; i++) {
  5852. struct tg3_napi *tnapi = &tp->napi[i];
  5853. if (tnapi->hw_status) {
  5854. tnapi->hw_status->status = 0;
  5855. tnapi->hw_status->status_tag = 0;
  5856. }
  5857. tnapi->last_tag = 0;
  5858. tnapi->last_irq_tag = 0;
  5859. }
  5860. smp_mb();
  5861. for (i = 0; i < tp->irq_cnt; i++)
  5862. synchronize_irq(tp->napi[i].irq_vec);
  5863. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5864. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5865. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5866. }
  5867. /* do the reset */
  5868. val = GRC_MISC_CFG_CORECLK_RESET;
  5869. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5870. /* Force PCIe 1.0a mode */
  5871. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5872. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  5873. tr32(TG3_PCIE_PHY_TSTCTL) ==
  5874. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  5875. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  5876. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5877. tw32(GRC_MISC_CFG, (1 << 29));
  5878. val |= (1 << 29);
  5879. }
  5880. }
  5881. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5882. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5883. tw32(GRC_VCPU_EXT_CTRL,
  5884. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5885. }
  5886. /* Manage gphy power for all CPMU absent PCIe devices. */
  5887. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5888. !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  5889. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5890. tw32(GRC_MISC_CFG, val);
  5891. /* restore 5701 hardware bug workaround write method */
  5892. tp->write32 = write_op;
  5893. /* Unfortunately, we have to delay before the PCI read back.
  5894. * Some 575X chips even will not respond to a PCI cfg access
  5895. * when the reset command is given to the chip.
  5896. *
  5897. * How do these hardware designers expect things to work
  5898. * properly if the PCI write is posted for a long period
  5899. * of time? It is always necessary to have some method by
  5900. * which a register read back can occur to push the write
  5901. * out which does the reset.
  5902. *
  5903. * For most tg3 variants the trick below was working.
  5904. * Ho hum...
  5905. */
  5906. udelay(120);
  5907. /* Flush PCI posted writes. The normal MMIO registers
  5908. * are inaccessible at this time so this is the only
  5909. * way to make this reliably (actually, this is no longer
  5910. * the case, see above). I tried to use indirect
  5911. * register read/write but this upset some 5701 variants.
  5912. */
  5913. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5914. udelay(120);
  5915. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5916. u16 val16;
  5917. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5918. int i;
  5919. u32 cfg_val;
  5920. /* Wait for link training to complete. */
  5921. for (i = 0; i < 5000; i++)
  5922. udelay(100);
  5923. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5924. pci_write_config_dword(tp->pdev, 0xc4,
  5925. cfg_val | (1 << 15));
  5926. }
  5927. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5928. pci_read_config_word(tp->pdev,
  5929. tp->pcie_cap + PCI_EXP_DEVCTL,
  5930. &val16);
  5931. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5932. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5933. /*
  5934. * Older PCIe devices only support the 128 byte
  5935. * MPS setting. Enforce the restriction.
  5936. */
  5937. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  5938. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5939. pci_write_config_word(tp->pdev,
  5940. tp->pcie_cap + PCI_EXP_DEVCTL,
  5941. val16);
  5942. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5943. /* Clear error status */
  5944. pci_write_config_word(tp->pdev,
  5945. tp->pcie_cap + PCI_EXP_DEVSTA,
  5946. PCI_EXP_DEVSTA_CED |
  5947. PCI_EXP_DEVSTA_NFED |
  5948. PCI_EXP_DEVSTA_FED |
  5949. PCI_EXP_DEVSTA_URD);
  5950. }
  5951. tg3_restore_pci_state(tp);
  5952. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5953. val = 0;
  5954. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5955. val = tr32(MEMARB_MODE);
  5956. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5957. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5958. tg3_stop_fw(tp);
  5959. tw32(0x5000, 0x400);
  5960. }
  5961. tw32(GRC_MODE, tp->grc_mode);
  5962. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5963. val = tr32(0xc4);
  5964. tw32(0xc4, val | (1 << 15));
  5965. }
  5966. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5967. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5968. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5969. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5970. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5971. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5972. }
  5973. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5974. tp->mac_mode = MAC_MODE_APE_TX_EN |
  5975. MAC_MODE_APE_RX_EN |
  5976. MAC_MODE_TDE_ENABLE;
  5977. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  5978. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  5979. val = tp->mac_mode;
  5980. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  5981. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5982. val = tp->mac_mode;
  5983. } else
  5984. val = 0;
  5985. tw32_f(MAC_MODE, val);
  5986. udelay(40);
  5987. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5988. err = tg3_poll_fw(tp);
  5989. if (err)
  5990. return err;
  5991. tg3_mdio_start(tp);
  5992. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5993. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5994. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5995. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  5996. val = tr32(0x7c00);
  5997. tw32(0x7c00, val | (1 << 25));
  5998. }
  5999. /* Reprobe ASF enable state. */
  6000. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  6001. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  6002. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6003. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6004. u32 nic_cfg;
  6005. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6006. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6007. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  6008. tp->last_event_jiffies = jiffies;
  6009. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  6010. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  6011. }
  6012. }
  6013. return 0;
  6014. }
  6015. /* tp->lock is held. */
  6016. static void tg3_stop_fw(struct tg3 *tp)
  6017. {
  6018. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6019. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6020. /* Wait for RX cpu to ACK the previous event. */
  6021. tg3_wait_for_event_ack(tp);
  6022. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  6023. tg3_generate_fw_event(tp);
  6024. /* Wait for RX cpu to ACK this event. */
  6025. tg3_wait_for_event_ack(tp);
  6026. }
  6027. }
  6028. /* tp->lock is held. */
  6029. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6030. {
  6031. int err;
  6032. tg3_stop_fw(tp);
  6033. tg3_write_sig_pre_reset(tp, kind);
  6034. tg3_abort_hw(tp, silent);
  6035. err = tg3_chip_reset(tp);
  6036. __tg3_set_mac_addr(tp, 0);
  6037. tg3_write_sig_legacy(tp, kind);
  6038. tg3_write_sig_post_reset(tp, kind);
  6039. if (err)
  6040. return err;
  6041. return 0;
  6042. }
  6043. #define RX_CPU_SCRATCH_BASE 0x30000
  6044. #define RX_CPU_SCRATCH_SIZE 0x04000
  6045. #define TX_CPU_SCRATCH_BASE 0x34000
  6046. #define TX_CPU_SCRATCH_SIZE 0x04000
  6047. /* tp->lock is held. */
  6048. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  6049. {
  6050. int i;
  6051. BUG_ON(offset == TX_CPU_BASE &&
  6052. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  6053. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6054. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  6055. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  6056. return 0;
  6057. }
  6058. if (offset == RX_CPU_BASE) {
  6059. for (i = 0; i < 10000; i++) {
  6060. tw32(offset + CPU_STATE, 0xffffffff);
  6061. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6062. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6063. break;
  6064. }
  6065. tw32(offset + CPU_STATE, 0xffffffff);
  6066. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  6067. udelay(10);
  6068. } else {
  6069. for (i = 0; i < 10000; i++) {
  6070. tw32(offset + CPU_STATE, 0xffffffff);
  6071. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6072. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6073. break;
  6074. }
  6075. }
  6076. if (i >= 10000) {
  6077. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  6078. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  6079. return -ENODEV;
  6080. }
  6081. /* Clear firmware's nvram arbitration. */
  6082. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6083. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  6084. return 0;
  6085. }
  6086. struct fw_info {
  6087. unsigned int fw_base;
  6088. unsigned int fw_len;
  6089. const __be32 *fw_data;
  6090. };
  6091. /* tp->lock is held. */
  6092. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  6093. int cpu_scratch_size, struct fw_info *info)
  6094. {
  6095. int err, lock_err, i;
  6096. void (*write_op)(struct tg3 *, u32, u32);
  6097. if (cpu_base == TX_CPU_BASE &&
  6098. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6099. netdev_err(tp->dev,
  6100. "%s: Trying to load TX cpu firmware which is 5705\n",
  6101. __func__);
  6102. return -EINVAL;
  6103. }
  6104. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6105. write_op = tg3_write_mem;
  6106. else
  6107. write_op = tg3_write_indirect_reg32;
  6108. /* It is possible that bootcode is still loading at this point.
  6109. * Get the nvram lock first before halting the cpu.
  6110. */
  6111. lock_err = tg3_nvram_lock(tp);
  6112. err = tg3_halt_cpu(tp, cpu_base);
  6113. if (!lock_err)
  6114. tg3_nvram_unlock(tp);
  6115. if (err)
  6116. goto out;
  6117. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6118. write_op(tp, cpu_scratch_base + i, 0);
  6119. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6120. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6121. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6122. write_op(tp, (cpu_scratch_base +
  6123. (info->fw_base & 0xffff) +
  6124. (i * sizeof(u32))),
  6125. be32_to_cpu(info->fw_data[i]));
  6126. err = 0;
  6127. out:
  6128. return err;
  6129. }
  6130. /* tp->lock is held. */
  6131. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6132. {
  6133. struct fw_info info;
  6134. const __be32 *fw_data;
  6135. int err, i;
  6136. fw_data = (void *)tp->fw->data;
  6137. /* Firmware blob starts with version numbers, followed by
  6138. start address and length. We are setting complete length.
  6139. length = end_address_of_bss - start_address_of_text.
  6140. Remainder is the blob to be loaded contiguously
  6141. from start address. */
  6142. info.fw_base = be32_to_cpu(fw_data[1]);
  6143. info.fw_len = tp->fw->size - 12;
  6144. info.fw_data = &fw_data[3];
  6145. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6146. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6147. &info);
  6148. if (err)
  6149. return err;
  6150. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6151. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6152. &info);
  6153. if (err)
  6154. return err;
  6155. /* Now startup only the RX cpu. */
  6156. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6157. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6158. for (i = 0; i < 5; i++) {
  6159. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6160. break;
  6161. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6162. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6163. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6164. udelay(1000);
  6165. }
  6166. if (i >= 5) {
  6167. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6168. "should be %08x\n", __func__,
  6169. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6170. return -ENODEV;
  6171. }
  6172. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6173. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6174. return 0;
  6175. }
  6176. /* 5705 needs a special version of the TSO firmware. */
  6177. /* tp->lock is held. */
  6178. static int tg3_load_tso_firmware(struct tg3 *tp)
  6179. {
  6180. struct fw_info info;
  6181. const __be32 *fw_data;
  6182. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6183. int err, i;
  6184. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6185. return 0;
  6186. fw_data = (void *)tp->fw->data;
  6187. /* Firmware blob starts with version numbers, followed by
  6188. start address and length. We are setting complete length.
  6189. length = end_address_of_bss - start_address_of_text.
  6190. Remainder is the blob to be loaded contiguously
  6191. from start address. */
  6192. info.fw_base = be32_to_cpu(fw_data[1]);
  6193. cpu_scratch_size = tp->fw_len;
  6194. info.fw_len = tp->fw->size - 12;
  6195. info.fw_data = &fw_data[3];
  6196. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6197. cpu_base = RX_CPU_BASE;
  6198. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6199. } else {
  6200. cpu_base = TX_CPU_BASE;
  6201. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6202. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6203. }
  6204. err = tg3_load_firmware_cpu(tp, cpu_base,
  6205. cpu_scratch_base, cpu_scratch_size,
  6206. &info);
  6207. if (err)
  6208. return err;
  6209. /* Now startup the cpu. */
  6210. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6211. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6212. for (i = 0; i < 5; i++) {
  6213. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6214. break;
  6215. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6216. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6217. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6218. udelay(1000);
  6219. }
  6220. if (i >= 5) {
  6221. netdev_err(tp->dev,
  6222. "%s fails to set CPU PC, is %08x should be %08x\n",
  6223. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6224. return -ENODEV;
  6225. }
  6226. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6227. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6228. return 0;
  6229. }
  6230. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6231. {
  6232. struct tg3 *tp = netdev_priv(dev);
  6233. struct sockaddr *addr = p;
  6234. int err = 0, skip_mac_1 = 0;
  6235. if (!is_valid_ether_addr(addr->sa_data))
  6236. return -EINVAL;
  6237. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6238. if (!netif_running(dev))
  6239. return 0;
  6240. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6241. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6242. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6243. addr0_low = tr32(MAC_ADDR_0_LOW);
  6244. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6245. addr1_low = tr32(MAC_ADDR_1_LOW);
  6246. /* Skip MAC addr 1 if ASF is using it. */
  6247. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6248. !(addr1_high == 0 && addr1_low == 0))
  6249. skip_mac_1 = 1;
  6250. }
  6251. spin_lock_bh(&tp->lock);
  6252. __tg3_set_mac_addr(tp, skip_mac_1);
  6253. spin_unlock_bh(&tp->lock);
  6254. return err;
  6255. }
  6256. /* tp->lock is held. */
  6257. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6258. dma_addr_t mapping, u32 maxlen_flags,
  6259. u32 nic_addr)
  6260. {
  6261. tg3_write_mem(tp,
  6262. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6263. ((u64) mapping >> 32));
  6264. tg3_write_mem(tp,
  6265. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6266. ((u64) mapping & 0xffffffff));
  6267. tg3_write_mem(tp,
  6268. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6269. maxlen_flags);
  6270. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6271. tg3_write_mem(tp,
  6272. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6273. nic_addr);
  6274. }
  6275. static void __tg3_set_rx_mode(struct net_device *);
  6276. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6277. {
  6278. int i;
  6279. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6280. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6281. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6282. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6283. } else {
  6284. tw32(HOSTCC_TXCOL_TICKS, 0);
  6285. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6286. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6287. }
  6288. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  6289. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6290. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6291. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6292. } else {
  6293. tw32(HOSTCC_RXCOL_TICKS, 0);
  6294. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6295. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6296. }
  6297. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6298. u32 val = ec->stats_block_coalesce_usecs;
  6299. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6300. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6301. if (!netif_carrier_ok(tp->dev))
  6302. val = 0;
  6303. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6304. }
  6305. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6306. u32 reg;
  6307. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6308. tw32(reg, ec->rx_coalesce_usecs);
  6309. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6310. tw32(reg, ec->rx_max_coalesced_frames);
  6311. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6312. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6313. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6314. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6315. tw32(reg, ec->tx_coalesce_usecs);
  6316. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6317. tw32(reg, ec->tx_max_coalesced_frames);
  6318. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6319. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6320. }
  6321. }
  6322. for (; i < tp->irq_max - 1; i++) {
  6323. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6324. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6325. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6326. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6327. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6328. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6329. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6330. }
  6331. }
  6332. }
  6333. /* tp->lock is held. */
  6334. static void tg3_rings_reset(struct tg3 *tp)
  6335. {
  6336. int i;
  6337. u32 stblk, txrcb, rxrcb, limit;
  6338. struct tg3_napi *tnapi = &tp->napi[0];
  6339. /* Disable all transmit rings but the first. */
  6340. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6341. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6342. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6343. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6344. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6345. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6346. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6347. else
  6348. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6349. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6350. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6351. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6352. BDINFO_FLAGS_DISABLED);
  6353. /* Disable all receive return rings but the first. */
  6354. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6355. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6356. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6357. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6358. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6359. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6360. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6361. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6362. else
  6363. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6364. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6365. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6366. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6367. BDINFO_FLAGS_DISABLED);
  6368. /* Disable interrupts */
  6369. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6370. /* Zero mailbox registers. */
  6371. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6372. for (i = 1; i < tp->irq_max; i++) {
  6373. tp->napi[i].tx_prod = 0;
  6374. tp->napi[i].tx_cons = 0;
  6375. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6376. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6377. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6378. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6379. }
  6380. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6381. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6382. } else {
  6383. tp->napi[0].tx_prod = 0;
  6384. tp->napi[0].tx_cons = 0;
  6385. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6386. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6387. }
  6388. /* Make sure the NIC-based send BD rings are disabled. */
  6389. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6390. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6391. for (i = 0; i < 16; i++)
  6392. tw32_tx_mbox(mbox + i * 8, 0);
  6393. }
  6394. txrcb = NIC_SRAM_SEND_RCB;
  6395. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6396. /* Clear status block in ram. */
  6397. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6398. /* Set status block DMA address */
  6399. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6400. ((u64) tnapi->status_mapping >> 32));
  6401. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6402. ((u64) tnapi->status_mapping & 0xffffffff));
  6403. if (tnapi->tx_ring) {
  6404. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6405. (TG3_TX_RING_SIZE <<
  6406. BDINFO_FLAGS_MAXLEN_SHIFT),
  6407. NIC_SRAM_TX_BUFFER_DESC);
  6408. txrcb += TG3_BDINFO_SIZE;
  6409. }
  6410. if (tnapi->rx_rcb) {
  6411. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6412. (tp->rx_ret_ring_mask + 1) <<
  6413. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6414. rxrcb += TG3_BDINFO_SIZE;
  6415. }
  6416. stblk = HOSTCC_STATBLCK_RING1;
  6417. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6418. u64 mapping = (u64)tnapi->status_mapping;
  6419. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6420. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6421. /* Clear status block in ram. */
  6422. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6423. if (tnapi->tx_ring) {
  6424. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6425. (TG3_TX_RING_SIZE <<
  6426. BDINFO_FLAGS_MAXLEN_SHIFT),
  6427. NIC_SRAM_TX_BUFFER_DESC);
  6428. txrcb += TG3_BDINFO_SIZE;
  6429. }
  6430. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6431. ((tp->rx_ret_ring_mask + 1) <<
  6432. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6433. stblk += 8;
  6434. rxrcb += TG3_BDINFO_SIZE;
  6435. }
  6436. }
  6437. /* tp->lock is held. */
  6438. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6439. {
  6440. u32 val, rdmac_mode;
  6441. int i, err, limit;
  6442. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6443. tg3_disable_ints(tp);
  6444. tg3_stop_fw(tp);
  6445. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6446. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  6447. tg3_abort_hw(tp, 1);
  6448. /* Enable MAC control of LPI */
  6449. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6450. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6451. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6452. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6453. tw32_f(TG3_CPMU_EEE_CTRL,
  6454. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6455. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6456. TG3_CPMU_EEEMD_LPI_IN_TX |
  6457. TG3_CPMU_EEEMD_LPI_IN_RX |
  6458. TG3_CPMU_EEEMD_EEE_ENABLE;
  6459. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6460. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  6461. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6462. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  6463. tw32_f(TG3_CPMU_EEE_MODE, val);
  6464. tw32_f(TG3_CPMU_EEE_DBTMR1,
  6465. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  6466. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  6467. tw32_f(TG3_CPMU_EEE_DBTMR2,
  6468. TG3_CPMU_DBTMR1_APE_TX_2047US |
  6469. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  6470. }
  6471. if (reset_phy)
  6472. tg3_phy_reset(tp);
  6473. err = tg3_chip_reset(tp);
  6474. if (err)
  6475. return err;
  6476. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6477. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6478. val = tr32(TG3_CPMU_CTRL);
  6479. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6480. tw32(TG3_CPMU_CTRL, val);
  6481. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6482. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6483. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6484. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6485. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6486. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6487. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6488. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6489. val = tr32(TG3_CPMU_HST_ACC);
  6490. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6491. val |= CPMU_HST_ACC_MACCLK_6_25;
  6492. tw32(TG3_CPMU_HST_ACC, val);
  6493. }
  6494. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6495. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6496. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6497. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6498. tw32(PCIE_PWR_MGMT_THRESH, val);
  6499. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6500. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6501. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6502. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6503. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6504. }
  6505. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6506. u32 grc_mode = tr32(GRC_MODE);
  6507. /* Access the lower 1K of PL PCIE block registers. */
  6508. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6509. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6510. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6511. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6512. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6513. tw32(GRC_MODE, grc_mode);
  6514. }
  6515. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6516. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6517. u32 grc_mode = tr32(GRC_MODE);
  6518. /* Access the lower 1K of PL PCIE block registers. */
  6519. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6520. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6521. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6522. TG3_PCIE_PL_LO_PHYCTL5);
  6523. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6524. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6525. tw32(GRC_MODE, grc_mode);
  6526. }
  6527. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6528. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6529. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6530. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6531. }
  6532. /* This works around an issue with Athlon chipsets on
  6533. * B3 tigon3 silicon. This bit has no effect on any
  6534. * other revision. But do not set this on PCI Express
  6535. * chips and don't even touch the clocks if the CPMU is present.
  6536. */
  6537. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6538. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6539. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6540. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6541. }
  6542. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6543. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6544. val = tr32(TG3PCI_PCISTATE);
  6545. val |= PCISTATE_RETRY_SAME_DMA;
  6546. tw32(TG3PCI_PCISTATE, val);
  6547. }
  6548. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6549. /* Allow reads and writes to the
  6550. * APE register and memory space.
  6551. */
  6552. val = tr32(TG3PCI_PCISTATE);
  6553. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6554. PCISTATE_ALLOW_APE_SHMEM_WR |
  6555. PCISTATE_ALLOW_APE_PSPACE_WR;
  6556. tw32(TG3PCI_PCISTATE, val);
  6557. }
  6558. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6559. /* Enable some hw fixes. */
  6560. val = tr32(TG3PCI_MSI_DATA);
  6561. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6562. tw32(TG3PCI_MSI_DATA, val);
  6563. }
  6564. /* Descriptor ring init may make accesses to the
  6565. * NIC SRAM area to setup the TX descriptors, so we
  6566. * can only do this after the hardware has been
  6567. * successfully reset.
  6568. */
  6569. err = tg3_init_rings(tp);
  6570. if (err)
  6571. return err;
  6572. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6573. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6574. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6575. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6576. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6577. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6578. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6579. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6580. /* This value is determined during the probe time DMA
  6581. * engine test, tg3_test_dma.
  6582. */
  6583. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6584. }
  6585. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6586. GRC_MODE_4X_NIC_SEND_RINGS |
  6587. GRC_MODE_NO_TX_PHDR_CSUM |
  6588. GRC_MODE_NO_RX_PHDR_CSUM);
  6589. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6590. /* Pseudo-header checksum is done by hardware logic and not
  6591. * the offload processers, so make the chip do the pseudo-
  6592. * header checksums on receive. For transmit it is more
  6593. * convenient to do the pseudo-header checksum in software
  6594. * as Linux does that on transmit for us in all cases.
  6595. */
  6596. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6597. tw32(GRC_MODE,
  6598. tp->grc_mode |
  6599. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6600. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6601. val = tr32(GRC_MISC_CFG);
  6602. val &= ~0xff;
  6603. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6604. tw32(GRC_MISC_CFG, val);
  6605. /* Initialize MBUF/DESC pool. */
  6606. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6607. /* Do nothing. */
  6608. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6609. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6610. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6611. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6612. else
  6613. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6614. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6615. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6616. } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6617. int fw_len;
  6618. fw_len = tp->fw_len;
  6619. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6620. tw32(BUFMGR_MB_POOL_ADDR,
  6621. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6622. tw32(BUFMGR_MB_POOL_SIZE,
  6623. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6624. }
  6625. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6626. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6627. tp->bufmgr_config.mbuf_read_dma_low_water);
  6628. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6629. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6630. tw32(BUFMGR_MB_HIGH_WATER,
  6631. tp->bufmgr_config.mbuf_high_water);
  6632. } else {
  6633. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6634. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6635. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6636. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6637. tw32(BUFMGR_MB_HIGH_WATER,
  6638. tp->bufmgr_config.mbuf_high_water_jumbo);
  6639. }
  6640. tw32(BUFMGR_DMA_LOW_WATER,
  6641. tp->bufmgr_config.dma_low_water);
  6642. tw32(BUFMGR_DMA_HIGH_WATER,
  6643. tp->bufmgr_config.dma_high_water);
  6644. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  6645. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6646. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  6647. tw32(BUFMGR_MODE, val);
  6648. for (i = 0; i < 2000; i++) {
  6649. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6650. break;
  6651. udelay(10);
  6652. }
  6653. if (i >= 2000) {
  6654. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6655. return -ENODEV;
  6656. }
  6657. /* Setup replenish threshold. */
  6658. val = tp->rx_pending / 8;
  6659. if (val == 0)
  6660. val = 1;
  6661. else if (val > tp->rx_std_max_post)
  6662. val = tp->rx_std_max_post;
  6663. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6664. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6665. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6666. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6667. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6668. }
  6669. tw32(RCVBDI_STD_THRESH, val);
  6670. /* Initialize TG3_BDINFO's at:
  6671. * RCVDBDI_STD_BD: standard eth size rx ring
  6672. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6673. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6674. *
  6675. * like so:
  6676. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6677. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6678. * ring attribute flags
  6679. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6680. *
  6681. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6682. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6683. *
  6684. * The size of each ring is fixed in the firmware, but the location is
  6685. * configurable.
  6686. */
  6687. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6688. ((u64) tpr->rx_std_mapping >> 32));
  6689. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6690. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6691. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  6692. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  6693. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6694. NIC_SRAM_RX_BUFFER_DESC);
  6695. /* Disable the mini ring */
  6696. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6697. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6698. BDINFO_FLAGS_DISABLED);
  6699. /* Program the jumbo buffer descriptor ring control
  6700. * blocks on those devices that have them.
  6701. */
  6702. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  6703. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6704. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))) {
  6705. /* Setup replenish threshold. */
  6706. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6707. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6708. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6709. ((u64) tpr->rx_jmb_mapping >> 32));
  6710. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6711. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6712. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6713. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6714. BDINFO_FLAGS_USE_EXT_RECV);
  6715. if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
  6716. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6717. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6718. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6719. } else {
  6720. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6721. BDINFO_FLAGS_DISABLED);
  6722. }
  6723. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6724. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6725. val = RX_STD_MAX_SIZE_5705;
  6726. else
  6727. val = RX_STD_MAX_SIZE_5717;
  6728. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  6729. val |= (TG3_RX_STD_DMA_SZ << 2);
  6730. } else
  6731. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6732. } else
  6733. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6734. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6735. tpr->rx_std_prod_idx = tp->rx_pending;
  6736. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6737. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6738. tp->rx_jumbo_pending : 0;
  6739. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6740. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6741. tw32(STD_REPLENISH_LWM, 32);
  6742. tw32(JMB_REPLENISH_LWM, 16);
  6743. }
  6744. tg3_rings_reset(tp);
  6745. /* Initialize MAC address and backoff seed. */
  6746. __tg3_set_mac_addr(tp, 0);
  6747. /* MTU + ethernet header + FCS + optional VLAN tag */
  6748. tw32(MAC_RX_MTU_SIZE,
  6749. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6750. /* The slot time is changed by tg3_setup_phy if we
  6751. * run at gigabit with half duplex.
  6752. */
  6753. tw32(MAC_TX_LENGTHS,
  6754. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6755. (6 << TX_LENGTHS_IPG_SHIFT) |
  6756. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6757. /* Receive rules. */
  6758. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6759. tw32(RCVLPC_CONFIG, 0x0181);
  6760. /* Calculate RDMAC_MODE setting early, we need it to determine
  6761. * the RCVLPC_STATE_ENABLE mask.
  6762. */
  6763. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6764. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6765. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6766. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6767. RDMAC_MODE_LNGREAD_ENAB);
  6768. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6769. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6770. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6771. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6772. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6773. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6774. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6775. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6776. /* If statement applies to 5705 and 5750 PCI devices only */
  6777. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6778. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6779. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6780. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6781. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6782. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6783. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6784. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6785. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6786. }
  6787. }
  6788. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6789. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6790. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6791. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6792. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6793. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6794. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6795. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6796. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6797. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6798. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6799. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  6800. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  6801. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  6802. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  6803. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  6804. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  6805. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  6806. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  6807. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  6808. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  6809. }
  6810. tw32(TG3_RDMA_RSRVCTRL_REG,
  6811. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  6812. }
  6813. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  6814. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  6815. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  6816. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  6817. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  6818. }
  6819. /* Receive/send statistics. */
  6820. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6821. val = tr32(RCVLPC_STATS_ENABLE);
  6822. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6823. tw32(RCVLPC_STATS_ENABLE, val);
  6824. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6825. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6826. val = tr32(RCVLPC_STATS_ENABLE);
  6827. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6828. tw32(RCVLPC_STATS_ENABLE, val);
  6829. } else {
  6830. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6831. }
  6832. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6833. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6834. tw32(SNDDATAI_STATSCTRL,
  6835. (SNDDATAI_SCTRL_ENABLE |
  6836. SNDDATAI_SCTRL_FASTUPD));
  6837. /* Setup host coalescing engine. */
  6838. tw32(HOSTCC_MODE, 0);
  6839. for (i = 0; i < 2000; i++) {
  6840. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6841. break;
  6842. udelay(10);
  6843. }
  6844. __tg3_set_coalesce(tp, &tp->coal);
  6845. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6846. /* Status/statistics block address. See tg3_timer,
  6847. * the tg3_periodic_fetch_stats call there, and
  6848. * tg3_get_stats to see how this works for 5705/5750 chips.
  6849. */
  6850. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6851. ((u64) tp->stats_mapping >> 32));
  6852. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6853. ((u64) tp->stats_mapping & 0xffffffff));
  6854. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6855. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6856. /* Clear statistics and status block memory areas */
  6857. for (i = NIC_SRAM_STATS_BLK;
  6858. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6859. i += sizeof(u32)) {
  6860. tg3_write_mem(tp, i, 0);
  6861. udelay(40);
  6862. }
  6863. }
  6864. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6865. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6866. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6867. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6868. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6869. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6870. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  6871. /* reset to prevent losing 1st rx packet intermittently */
  6872. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6873. udelay(10);
  6874. }
  6875. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6876. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6877. else
  6878. tp->mac_mode = 0;
  6879. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6880. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6881. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6882. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  6883. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6884. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6885. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6886. udelay(40);
  6887. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6888. * If TG3_FLG2_IS_NIC is zero, we should read the
  6889. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6890. * whether used as inputs or outputs, are set by boot code after
  6891. * reset.
  6892. */
  6893. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6894. u32 gpio_mask;
  6895. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6896. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6897. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6898. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6899. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6900. GRC_LCLCTRL_GPIO_OUTPUT3;
  6901. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6902. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6903. tp->grc_local_ctrl &= ~gpio_mask;
  6904. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6905. /* GPIO1 must be driven high for eeprom write protect */
  6906. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6907. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6908. GRC_LCLCTRL_GPIO_OUTPUT1);
  6909. }
  6910. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6911. udelay(100);
  6912. if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
  6913. tp->irq_cnt > 1) {
  6914. val = tr32(MSGINT_MODE);
  6915. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6916. tw32(MSGINT_MODE, val);
  6917. }
  6918. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6919. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6920. udelay(40);
  6921. }
  6922. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6923. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6924. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6925. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6926. WDMAC_MODE_LNGREAD_ENAB);
  6927. /* If statement applies to 5705 and 5750 PCI devices only */
  6928. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6929. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6930. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6931. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6932. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6933. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6934. /* nothing */
  6935. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6936. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6937. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6938. val |= WDMAC_MODE_RX_ACCEL;
  6939. }
  6940. }
  6941. /* Enable host coalescing bug fix */
  6942. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6943. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6944. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6945. val |= WDMAC_MODE_BURST_ALL_DATA;
  6946. tw32_f(WDMAC_MODE, val);
  6947. udelay(40);
  6948. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6949. u16 pcix_cmd;
  6950. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6951. &pcix_cmd);
  6952. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6953. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6954. pcix_cmd |= PCI_X_CMD_READ_2K;
  6955. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6956. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6957. pcix_cmd |= PCI_X_CMD_READ_2K;
  6958. }
  6959. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6960. pcix_cmd);
  6961. }
  6962. tw32_f(RDMAC_MODE, rdmac_mode);
  6963. udelay(40);
  6964. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6965. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6966. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6967. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6968. tw32(SNDDATAC_MODE,
  6969. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6970. else
  6971. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6972. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6973. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6974. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  6975. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6976. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6977. val |= RCVDBDI_MODE_LRG_RING_SZ;
  6978. tw32(RCVDBDI_MODE, val);
  6979. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6980. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6981. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6982. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6983. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6984. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6985. tw32(SNDBDI_MODE, val);
  6986. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6987. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6988. err = tg3_load_5701_a0_firmware_fix(tp);
  6989. if (err)
  6990. return err;
  6991. }
  6992. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6993. err = tg3_load_tso_firmware(tp);
  6994. if (err)
  6995. return err;
  6996. }
  6997. tp->tx_mode = TX_MODE_ENABLE;
  6998. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  6999. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7000. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7001. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7002. udelay(100);
  7003. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  7004. u32 reg = MAC_RSS_INDIR_TBL_0;
  7005. u8 *ent = (u8 *)&val;
  7006. /* Setup the indirection table */
  7007. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7008. int idx = i % sizeof(val);
  7009. ent[idx] = i % (tp->irq_cnt - 1);
  7010. if (idx == sizeof(val) - 1) {
  7011. tw32(reg, val);
  7012. reg += 4;
  7013. }
  7014. }
  7015. /* Setup the "secret" hash key. */
  7016. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7017. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7018. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7019. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7020. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7021. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7022. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7023. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7024. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7025. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7026. }
  7027. tp->rx_mode = RX_MODE_ENABLE;
  7028. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7029. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7030. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  7031. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7032. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7033. RX_MODE_RSS_IPV6_HASH_EN |
  7034. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7035. RX_MODE_RSS_IPV4_HASH_EN |
  7036. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7037. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7038. udelay(10);
  7039. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7040. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7041. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7042. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7043. udelay(10);
  7044. }
  7045. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7046. udelay(10);
  7047. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7048. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7049. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7050. /* Set drive transmission level to 1.2V */
  7051. /* only if the signal pre-emphasis bit is not set */
  7052. val = tr32(MAC_SERDES_CFG);
  7053. val &= 0xfffff000;
  7054. val |= 0x880;
  7055. tw32(MAC_SERDES_CFG, val);
  7056. }
  7057. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7058. tw32(MAC_SERDES_CFG, 0x616000);
  7059. }
  7060. /* Prevent chip from dropping frames when flow control
  7061. * is enabled.
  7062. */
  7063. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7064. val = 1;
  7065. else
  7066. val = 2;
  7067. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7068. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7069. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7070. /* Use hardware link auto-negotiation */
  7071. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  7072. }
  7073. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7074. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  7075. u32 tmp;
  7076. tmp = tr32(SERDES_RX_CTRL);
  7077. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7078. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7079. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7080. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7081. }
  7082. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  7083. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7084. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7085. tp->link_config.speed = tp->link_config.orig_speed;
  7086. tp->link_config.duplex = tp->link_config.orig_duplex;
  7087. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7088. }
  7089. err = tg3_setup_phy(tp, 0);
  7090. if (err)
  7091. return err;
  7092. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7093. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7094. u32 tmp;
  7095. /* Clear CRC stats. */
  7096. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7097. tg3_writephy(tp, MII_TG3_TEST1,
  7098. tmp | MII_TG3_TEST1_CRC_EN);
  7099. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7100. }
  7101. }
  7102. }
  7103. __tg3_set_rx_mode(tp->dev);
  7104. /* Initialize receive rules. */
  7105. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7106. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7107. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7108. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7109. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  7110. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  7111. limit = 8;
  7112. else
  7113. limit = 16;
  7114. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  7115. limit -= 4;
  7116. switch (limit) {
  7117. case 16:
  7118. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7119. case 15:
  7120. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7121. case 14:
  7122. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7123. case 13:
  7124. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7125. case 12:
  7126. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7127. case 11:
  7128. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7129. case 10:
  7130. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7131. case 9:
  7132. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7133. case 8:
  7134. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7135. case 7:
  7136. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7137. case 6:
  7138. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7139. case 5:
  7140. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7141. case 4:
  7142. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7143. case 3:
  7144. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7145. case 2:
  7146. case 1:
  7147. default:
  7148. break;
  7149. }
  7150. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  7151. /* Write our heartbeat update interval to APE. */
  7152. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7153. APE_HOST_HEARTBEAT_INT_DISABLE);
  7154. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7155. return 0;
  7156. }
  7157. /* Called at device open time to get the chip ready for
  7158. * packet processing. Invoked with tp->lock held.
  7159. */
  7160. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7161. {
  7162. tg3_switch_clocks(tp);
  7163. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7164. return tg3_reset_hw(tp, reset_phy);
  7165. }
  7166. #define TG3_STAT_ADD32(PSTAT, REG) \
  7167. do { u32 __val = tr32(REG); \
  7168. (PSTAT)->low += __val; \
  7169. if ((PSTAT)->low < __val) \
  7170. (PSTAT)->high += 1; \
  7171. } while (0)
  7172. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7173. {
  7174. struct tg3_hw_stats *sp = tp->hw_stats;
  7175. if (!netif_carrier_ok(tp->dev))
  7176. return;
  7177. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7178. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7179. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7180. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7181. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7182. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7183. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7184. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7185. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7186. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7187. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7188. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7189. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7190. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7191. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7192. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7193. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7194. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7195. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7196. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7197. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7198. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7199. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7200. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7201. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7202. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7203. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7204. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7205. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7206. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7207. }
  7208. static void tg3_timer(unsigned long __opaque)
  7209. {
  7210. struct tg3 *tp = (struct tg3 *) __opaque;
  7211. if (tp->irq_sync)
  7212. goto restart_timer;
  7213. spin_lock(&tp->lock);
  7214. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7215. /* All of this garbage is because when using non-tagged
  7216. * IRQ status the mailbox/status_block protocol the chip
  7217. * uses with the cpu is race prone.
  7218. */
  7219. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7220. tw32(GRC_LOCAL_CTRL,
  7221. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7222. } else {
  7223. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7224. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7225. }
  7226. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7227. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  7228. spin_unlock(&tp->lock);
  7229. schedule_work(&tp->reset_task);
  7230. return;
  7231. }
  7232. }
  7233. /* This part only runs once per second. */
  7234. if (!--tp->timer_counter) {
  7235. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7236. tg3_periodic_fetch_stats(tp);
  7237. if (tp->setlpicnt && !--tp->setlpicnt) {
  7238. u32 val = tr32(TG3_CPMU_EEE_MODE);
  7239. tw32(TG3_CPMU_EEE_MODE,
  7240. val | TG3_CPMU_EEEMD_LPI_ENABLE);
  7241. }
  7242. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  7243. u32 mac_stat;
  7244. int phy_event;
  7245. mac_stat = tr32(MAC_STATUS);
  7246. phy_event = 0;
  7247. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7248. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7249. phy_event = 1;
  7250. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7251. phy_event = 1;
  7252. if (phy_event)
  7253. tg3_setup_phy(tp, 0);
  7254. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7255. u32 mac_stat = tr32(MAC_STATUS);
  7256. int need_setup = 0;
  7257. if (netif_carrier_ok(tp->dev) &&
  7258. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7259. need_setup = 1;
  7260. }
  7261. if (!netif_carrier_ok(tp->dev) &&
  7262. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7263. MAC_STATUS_SIGNAL_DET))) {
  7264. need_setup = 1;
  7265. }
  7266. if (need_setup) {
  7267. if (!tp->serdes_counter) {
  7268. tw32_f(MAC_MODE,
  7269. (tp->mac_mode &
  7270. ~MAC_MODE_PORT_MODE_MASK));
  7271. udelay(40);
  7272. tw32_f(MAC_MODE, tp->mac_mode);
  7273. udelay(40);
  7274. }
  7275. tg3_setup_phy(tp, 0);
  7276. }
  7277. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7278. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7279. tg3_serdes_parallel_detect(tp);
  7280. }
  7281. tp->timer_counter = tp->timer_multiplier;
  7282. }
  7283. /* Heartbeat is only sent once every 2 seconds.
  7284. *
  7285. * The heartbeat is to tell the ASF firmware that the host
  7286. * driver is still alive. In the event that the OS crashes,
  7287. * ASF needs to reset the hardware to free up the FIFO space
  7288. * that may be filled with rx packets destined for the host.
  7289. * If the FIFO is full, ASF will no longer function properly.
  7290. *
  7291. * Unintended resets have been reported on real time kernels
  7292. * where the timer doesn't run on time. Netpoll will also have
  7293. * same problem.
  7294. *
  7295. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7296. * to check the ring condition when the heartbeat is expiring
  7297. * before doing the reset. This will prevent most unintended
  7298. * resets.
  7299. */
  7300. if (!--tp->asf_counter) {
  7301. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7302. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7303. tg3_wait_for_event_ack(tp);
  7304. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7305. FWCMD_NICDRV_ALIVE3);
  7306. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7307. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7308. TG3_FW_UPDATE_TIMEOUT_SEC);
  7309. tg3_generate_fw_event(tp);
  7310. }
  7311. tp->asf_counter = tp->asf_multiplier;
  7312. }
  7313. spin_unlock(&tp->lock);
  7314. restart_timer:
  7315. tp->timer.expires = jiffies + tp->timer_offset;
  7316. add_timer(&tp->timer);
  7317. }
  7318. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7319. {
  7320. irq_handler_t fn;
  7321. unsigned long flags;
  7322. char *name;
  7323. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7324. if (tp->irq_cnt == 1)
  7325. name = tp->dev->name;
  7326. else {
  7327. name = &tnapi->irq_lbl[0];
  7328. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7329. name[IFNAMSIZ-1] = 0;
  7330. }
  7331. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7332. fn = tg3_msi;
  7333. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7334. fn = tg3_msi_1shot;
  7335. flags = IRQF_SAMPLE_RANDOM;
  7336. } else {
  7337. fn = tg3_interrupt;
  7338. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7339. fn = tg3_interrupt_tagged;
  7340. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7341. }
  7342. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7343. }
  7344. static int tg3_test_interrupt(struct tg3 *tp)
  7345. {
  7346. struct tg3_napi *tnapi = &tp->napi[0];
  7347. struct net_device *dev = tp->dev;
  7348. int err, i, intr_ok = 0;
  7349. u32 val;
  7350. if (!netif_running(dev))
  7351. return -ENODEV;
  7352. tg3_disable_ints(tp);
  7353. free_irq(tnapi->irq_vec, tnapi);
  7354. /*
  7355. * Turn off MSI one shot mode. Otherwise this test has no
  7356. * observable way to know whether the interrupt was delivered.
  7357. */
  7358. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7359. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7360. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7361. tw32(MSGINT_MODE, val);
  7362. }
  7363. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7364. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7365. if (err)
  7366. return err;
  7367. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7368. tg3_enable_ints(tp);
  7369. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7370. tnapi->coal_now);
  7371. for (i = 0; i < 5; i++) {
  7372. u32 int_mbox, misc_host_ctrl;
  7373. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7374. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7375. if ((int_mbox != 0) ||
  7376. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7377. intr_ok = 1;
  7378. break;
  7379. }
  7380. msleep(10);
  7381. }
  7382. tg3_disable_ints(tp);
  7383. free_irq(tnapi->irq_vec, tnapi);
  7384. err = tg3_request_irq(tp, 0);
  7385. if (err)
  7386. return err;
  7387. if (intr_ok) {
  7388. /* Reenable MSI one shot mode. */
  7389. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7390. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7391. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7392. tw32(MSGINT_MODE, val);
  7393. }
  7394. return 0;
  7395. }
  7396. return -EIO;
  7397. }
  7398. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7399. * successfully restored
  7400. */
  7401. static int tg3_test_msi(struct tg3 *tp)
  7402. {
  7403. int err;
  7404. u16 pci_cmd;
  7405. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7406. return 0;
  7407. /* Turn off SERR reporting in case MSI terminates with Master
  7408. * Abort.
  7409. */
  7410. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7411. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7412. pci_cmd & ~PCI_COMMAND_SERR);
  7413. err = tg3_test_interrupt(tp);
  7414. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7415. if (!err)
  7416. return 0;
  7417. /* other failures */
  7418. if (err != -EIO)
  7419. return err;
  7420. /* MSI test failed, go back to INTx mode */
  7421. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7422. "to INTx mode. Please report this failure to the PCI "
  7423. "maintainer and include system chipset information\n");
  7424. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7425. pci_disable_msi(tp->pdev);
  7426. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7427. tp->napi[0].irq_vec = tp->pdev->irq;
  7428. err = tg3_request_irq(tp, 0);
  7429. if (err)
  7430. return err;
  7431. /* Need to reset the chip because the MSI cycle may have terminated
  7432. * with Master Abort.
  7433. */
  7434. tg3_full_lock(tp, 1);
  7435. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7436. err = tg3_init_hw(tp, 1);
  7437. tg3_full_unlock(tp);
  7438. if (err)
  7439. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7440. return err;
  7441. }
  7442. static int tg3_request_firmware(struct tg3 *tp)
  7443. {
  7444. const __be32 *fw_data;
  7445. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7446. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7447. tp->fw_needed);
  7448. return -ENOENT;
  7449. }
  7450. fw_data = (void *)tp->fw->data;
  7451. /* Firmware blob starts with version numbers, followed by
  7452. * start address and _full_ length including BSS sections
  7453. * (which must be longer than the actual data, of course
  7454. */
  7455. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7456. if (tp->fw_len < (tp->fw->size - 12)) {
  7457. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7458. tp->fw_len, tp->fw_needed);
  7459. release_firmware(tp->fw);
  7460. tp->fw = NULL;
  7461. return -EINVAL;
  7462. }
  7463. /* We no longer need firmware; we have it. */
  7464. tp->fw_needed = NULL;
  7465. return 0;
  7466. }
  7467. static bool tg3_enable_msix(struct tg3 *tp)
  7468. {
  7469. int i, rc, cpus = num_online_cpus();
  7470. struct msix_entry msix_ent[tp->irq_max];
  7471. if (cpus == 1)
  7472. /* Just fallback to the simpler MSI mode. */
  7473. return false;
  7474. /*
  7475. * We want as many rx rings enabled as there are cpus.
  7476. * The first MSIX vector only deals with link interrupts, etc,
  7477. * so we add one to the number of vectors we are requesting.
  7478. */
  7479. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7480. for (i = 0; i < tp->irq_max; i++) {
  7481. msix_ent[i].entry = i;
  7482. msix_ent[i].vector = 0;
  7483. }
  7484. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7485. if (rc < 0) {
  7486. return false;
  7487. } else if (rc != 0) {
  7488. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7489. return false;
  7490. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7491. tp->irq_cnt, rc);
  7492. tp->irq_cnt = rc;
  7493. }
  7494. for (i = 0; i < tp->irq_max; i++)
  7495. tp->napi[i].irq_vec = msix_ent[i].vector;
  7496. netif_set_real_num_tx_queues(tp->dev, 1);
  7497. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7498. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7499. pci_disable_msix(tp->pdev);
  7500. return false;
  7501. }
  7502. if (tp->irq_cnt > 1) {
  7503. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7504. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  7505. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7506. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  7507. }
  7508. }
  7509. return true;
  7510. }
  7511. static void tg3_ints_init(struct tg3 *tp)
  7512. {
  7513. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7514. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7515. /* All MSI supporting chips should support tagged
  7516. * status. Assert that this is the case.
  7517. */
  7518. netdev_warn(tp->dev,
  7519. "MSI without TAGGED_STATUS? Not using MSI\n");
  7520. goto defcfg;
  7521. }
  7522. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7523. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7524. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7525. pci_enable_msi(tp->pdev) == 0)
  7526. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7527. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7528. u32 msi_mode = tr32(MSGINT_MODE);
  7529. if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
  7530. tp->irq_cnt > 1)
  7531. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7532. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7533. }
  7534. defcfg:
  7535. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7536. tp->irq_cnt = 1;
  7537. tp->napi[0].irq_vec = tp->pdev->irq;
  7538. netif_set_real_num_tx_queues(tp->dev, 1);
  7539. netif_set_real_num_rx_queues(tp->dev, 1);
  7540. }
  7541. }
  7542. static void tg3_ints_fini(struct tg3 *tp)
  7543. {
  7544. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7545. pci_disable_msix(tp->pdev);
  7546. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7547. pci_disable_msi(tp->pdev);
  7548. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7549. tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
  7550. }
  7551. static int tg3_open(struct net_device *dev)
  7552. {
  7553. struct tg3 *tp = netdev_priv(dev);
  7554. int i, err;
  7555. if (tp->fw_needed) {
  7556. err = tg3_request_firmware(tp);
  7557. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7558. if (err)
  7559. return err;
  7560. } else if (err) {
  7561. netdev_warn(tp->dev, "TSO capability disabled\n");
  7562. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7563. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7564. netdev_notice(tp->dev, "TSO capability restored\n");
  7565. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7566. }
  7567. }
  7568. netif_carrier_off(tp->dev);
  7569. err = tg3_power_up(tp);
  7570. if (err)
  7571. return err;
  7572. tg3_full_lock(tp, 0);
  7573. tg3_disable_ints(tp);
  7574. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7575. tg3_full_unlock(tp);
  7576. /*
  7577. * Setup interrupts first so we know how
  7578. * many NAPI resources to allocate
  7579. */
  7580. tg3_ints_init(tp);
  7581. /* The placement of this call is tied
  7582. * to the setup and use of Host TX descriptors.
  7583. */
  7584. err = tg3_alloc_consistent(tp);
  7585. if (err)
  7586. goto err_out1;
  7587. tg3_napi_init(tp);
  7588. tg3_napi_enable(tp);
  7589. for (i = 0; i < tp->irq_cnt; i++) {
  7590. struct tg3_napi *tnapi = &tp->napi[i];
  7591. err = tg3_request_irq(tp, i);
  7592. if (err) {
  7593. for (i--; i >= 0; i--)
  7594. free_irq(tnapi->irq_vec, tnapi);
  7595. break;
  7596. }
  7597. }
  7598. if (err)
  7599. goto err_out2;
  7600. tg3_full_lock(tp, 0);
  7601. err = tg3_init_hw(tp, 1);
  7602. if (err) {
  7603. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7604. tg3_free_rings(tp);
  7605. } else {
  7606. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7607. tp->timer_offset = HZ;
  7608. else
  7609. tp->timer_offset = HZ / 10;
  7610. BUG_ON(tp->timer_offset > HZ);
  7611. tp->timer_counter = tp->timer_multiplier =
  7612. (HZ / tp->timer_offset);
  7613. tp->asf_counter = tp->asf_multiplier =
  7614. ((HZ / tp->timer_offset) * 2);
  7615. init_timer(&tp->timer);
  7616. tp->timer.expires = jiffies + tp->timer_offset;
  7617. tp->timer.data = (unsigned long) tp;
  7618. tp->timer.function = tg3_timer;
  7619. }
  7620. tg3_full_unlock(tp);
  7621. if (err)
  7622. goto err_out3;
  7623. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7624. err = tg3_test_msi(tp);
  7625. if (err) {
  7626. tg3_full_lock(tp, 0);
  7627. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7628. tg3_free_rings(tp);
  7629. tg3_full_unlock(tp);
  7630. goto err_out2;
  7631. }
  7632. if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7633. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7634. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7635. tw32(PCIE_TRANSACTION_CFG,
  7636. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7637. }
  7638. }
  7639. tg3_phy_start(tp);
  7640. tg3_full_lock(tp, 0);
  7641. add_timer(&tp->timer);
  7642. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7643. tg3_enable_ints(tp);
  7644. tg3_full_unlock(tp);
  7645. netif_tx_start_all_queues(dev);
  7646. return 0;
  7647. err_out3:
  7648. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7649. struct tg3_napi *tnapi = &tp->napi[i];
  7650. free_irq(tnapi->irq_vec, tnapi);
  7651. }
  7652. err_out2:
  7653. tg3_napi_disable(tp);
  7654. tg3_napi_fini(tp);
  7655. tg3_free_consistent(tp);
  7656. err_out1:
  7657. tg3_ints_fini(tp);
  7658. return err;
  7659. }
  7660. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7661. struct rtnl_link_stats64 *);
  7662. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7663. static int tg3_close(struct net_device *dev)
  7664. {
  7665. int i;
  7666. struct tg3 *tp = netdev_priv(dev);
  7667. tg3_napi_disable(tp);
  7668. cancel_work_sync(&tp->reset_task);
  7669. netif_tx_stop_all_queues(dev);
  7670. del_timer_sync(&tp->timer);
  7671. tg3_phy_stop(tp);
  7672. tg3_full_lock(tp, 1);
  7673. tg3_disable_ints(tp);
  7674. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7675. tg3_free_rings(tp);
  7676. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7677. tg3_full_unlock(tp);
  7678. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7679. struct tg3_napi *tnapi = &tp->napi[i];
  7680. free_irq(tnapi->irq_vec, tnapi);
  7681. }
  7682. tg3_ints_fini(tp);
  7683. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7684. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7685. sizeof(tp->estats_prev));
  7686. tg3_napi_fini(tp);
  7687. tg3_free_consistent(tp);
  7688. tg3_power_down(tp);
  7689. netif_carrier_off(tp->dev);
  7690. return 0;
  7691. }
  7692. static inline u64 get_stat64(tg3_stat64_t *val)
  7693. {
  7694. return ((u64)val->high << 32) | ((u64)val->low);
  7695. }
  7696. static u64 calc_crc_errors(struct tg3 *tp)
  7697. {
  7698. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7699. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7700. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7701. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7702. u32 val;
  7703. spin_lock_bh(&tp->lock);
  7704. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7705. tg3_writephy(tp, MII_TG3_TEST1,
  7706. val | MII_TG3_TEST1_CRC_EN);
  7707. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  7708. } else
  7709. val = 0;
  7710. spin_unlock_bh(&tp->lock);
  7711. tp->phy_crc_errors += val;
  7712. return tp->phy_crc_errors;
  7713. }
  7714. return get_stat64(&hw_stats->rx_fcs_errors);
  7715. }
  7716. #define ESTAT_ADD(member) \
  7717. estats->member = old_estats->member + \
  7718. get_stat64(&hw_stats->member)
  7719. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7720. {
  7721. struct tg3_ethtool_stats *estats = &tp->estats;
  7722. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7723. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7724. if (!hw_stats)
  7725. return old_estats;
  7726. ESTAT_ADD(rx_octets);
  7727. ESTAT_ADD(rx_fragments);
  7728. ESTAT_ADD(rx_ucast_packets);
  7729. ESTAT_ADD(rx_mcast_packets);
  7730. ESTAT_ADD(rx_bcast_packets);
  7731. ESTAT_ADD(rx_fcs_errors);
  7732. ESTAT_ADD(rx_align_errors);
  7733. ESTAT_ADD(rx_xon_pause_rcvd);
  7734. ESTAT_ADD(rx_xoff_pause_rcvd);
  7735. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7736. ESTAT_ADD(rx_xoff_entered);
  7737. ESTAT_ADD(rx_frame_too_long_errors);
  7738. ESTAT_ADD(rx_jabbers);
  7739. ESTAT_ADD(rx_undersize_packets);
  7740. ESTAT_ADD(rx_in_length_errors);
  7741. ESTAT_ADD(rx_out_length_errors);
  7742. ESTAT_ADD(rx_64_or_less_octet_packets);
  7743. ESTAT_ADD(rx_65_to_127_octet_packets);
  7744. ESTAT_ADD(rx_128_to_255_octet_packets);
  7745. ESTAT_ADD(rx_256_to_511_octet_packets);
  7746. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7747. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7748. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7749. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7750. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7751. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7752. ESTAT_ADD(tx_octets);
  7753. ESTAT_ADD(tx_collisions);
  7754. ESTAT_ADD(tx_xon_sent);
  7755. ESTAT_ADD(tx_xoff_sent);
  7756. ESTAT_ADD(tx_flow_control);
  7757. ESTAT_ADD(tx_mac_errors);
  7758. ESTAT_ADD(tx_single_collisions);
  7759. ESTAT_ADD(tx_mult_collisions);
  7760. ESTAT_ADD(tx_deferred);
  7761. ESTAT_ADD(tx_excessive_collisions);
  7762. ESTAT_ADD(tx_late_collisions);
  7763. ESTAT_ADD(tx_collide_2times);
  7764. ESTAT_ADD(tx_collide_3times);
  7765. ESTAT_ADD(tx_collide_4times);
  7766. ESTAT_ADD(tx_collide_5times);
  7767. ESTAT_ADD(tx_collide_6times);
  7768. ESTAT_ADD(tx_collide_7times);
  7769. ESTAT_ADD(tx_collide_8times);
  7770. ESTAT_ADD(tx_collide_9times);
  7771. ESTAT_ADD(tx_collide_10times);
  7772. ESTAT_ADD(tx_collide_11times);
  7773. ESTAT_ADD(tx_collide_12times);
  7774. ESTAT_ADD(tx_collide_13times);
  7775. ESTAT_ADD(tx_collide_14times);
  7776. ESTAT_ADD(tx_collide_15times);
  7777. ESTAT_ADD(tx_ucast_packets);
  7778. ESTAT_ADD(tx_mcast_packets);
  7779. ESTAT_ADD(tx_bcast_packets);
  7780. ESTAT_ADD(tx_carrier_sense_errors);
  7781. ESTAT_ADD(tx_discards);
  7782. ESTAT_ADD(tx_errors);
  7783. ESTAT_ADD(dma_writeq_full);
  7784. ESTAT_ADD(dma_write_prioq_full);
  7785. ESTAT_ADD(rxbds_empty);
  7786. ESTAT_ADD(rx_discards);
  7787. ESTAT_ADD(rx_errors);
  7788. ESTAT_ADD(rx_threshold_hit);
  7789. ESTAT_ADD(dma_readq_full);
  7790. ESTAT_ADD(dma_read_prioq_full);
  7791. ESTAT_ADD(tx_comp_queue_full);
  7792. ESTAT_ADD(ring_set_send_prod_index);
  7793. ESTAT_ADD(ring_status_update);
  7794. ESTAT_ADD(nic_irqs);
  7795. ESTAT_ADD(nic_avoided_irqs);
  7796. ESTAT_ADD(nic_tx_threshold_hit);
  7797. return estats;
  7798. }
  7799. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  7800. struct rtnl_link_stats64 *stats)
  7801. {
  7802. struct tg3 *tp = netdev_priv(dev);
  7803. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  7804. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7805. if (!hw_stats)
  7806. return old_stats;
  7807. stats->rx_packets = old_stats->rx_packets +
  7808. get_stat64(&hw_stats->rx_ucast_packets) +
  7809. get_stat64(&hw_stats->rx_mcast_packets) +
  7810. get_stat64(&hw_stats->rx_bcast_packets);
  7811. stats->tx_packets = old_stats->tx_packets +
  7812. get_stat64(&hw_stats->tx_ucast_packets) +
  7813. get_stat64(&hw_stats->tx_mcast_packets) +
  7814. get_stat64(&hw_stats->tx_bcast_packets);
  7815. stats->rx_bytes = old_stats->rx_bytes +
  7816. get_stat64(&hw_stats->rx_octets);
  7817. stats->tx_bytes = old_stats->tx_bytes +
  7818. get_stat64(&hw_stats->tx_octets);
  7819. stats->rx_errors = old_stats->rx_errors +
  7820. get_stat64(&hw_stats->rx_errors);
  7821. stats->tx_errors = old_stats->tx_errors +
  7822. get_stat64(&hw_stats->tx_errors) +
  7823. get_stat64(&hw_stats->tx_mac_errors) +
  7824. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7825. get_stat64(&hw_stats->tx_discards);
  7826. stats->multicast = old_stats->multicast +
  7827. get_stat64(&hw_stats->rx_mcast_packets);
  7828. stats->collisions = old_stats->collisions +
  7829. get_stat64(&hw_stats->tx_collisions);
  7830. stats->rx_length_errors = old_stats->rx_length_errors +
  7831. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7832. get_stat64(&hw_stats->rx_undersize_packets);
  7833. stats->rx_over_errors = old_stats->rx_over_errors +
  7834. get_stat64(&hw_stats->rxbds_empty);
  7835. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7836. get_stat64(&hw_stats->rx_align_errors);
  7837. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7838. get_stat64(&hw_stats->tx_discards);
  7839. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7840. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7841. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7842. calc_crc_errors(tp);
  7843. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7844. get_stat64(&hw_stats->rx_discards);
  7845. stats->rx_dropped = tp->rx_dropped;
  7846. return stats;
  7847. }
  7848. static inline u32 calc_crc(unsigned char *buf, int len)
  7849. {
  7850. u32 reg;
  7851. u32 tmp;
  7852. int j, k;
  7853. reg = 0xffffffff;
  7854. for (j = 0; j < len; j++) {
  7855. reg ^= buf[j];
  7856. for (k = 0; k < 8; k++) {
  7857. tmp = reg & 0x01;
  7858. reg >>= 1;
  7859. if (tmp)
  7860. reg ^= 0xedb88320;
  7861. }
  7862. }
  7863. return ~reg;
  7864. }
  7865. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7866. {
  7867. /* accept or reject all multicast frames */
  7868. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7869. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7870. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7871. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7872. }
  7873. static void __tg3_set_rx_mode(struct net_device *dev)
  7874. {
  7875. struct tg3 *tp = netdev_priv(dev);
  7876. u32 rx_mode;
  7877. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7878. RX_MODE_KEEP_VLAN_TAG);
  7879. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7880. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7881. * flag clear.
  7882. */
  7883. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7884. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7885. #endif
  7886. if (dev->flags & IFF_PROMISC) {
  7887. /* Promiscuous mode. */
  7888. rx_mode |= RX_MODE_PROMISC;
  7889. } else if (dev->flags & IFF_ALLMULTI) {
  7890. /* Accept all multicast. */
  7891. tg3_set_multi(tp, 1);
  7892. } else if (netdev_mc_empty(dev)) {
  7893. /* Reject all multicast. */
  7894. tg3_set_multi(tp, 0);
  7895. } else {
  7896. /* Accept one or more multicast(s). */
  7897. struct netdev_hw_addr *ha;
  7898. u32 mc_filter[4] = { 0, };
  7899. u32 regidx;
  7900. u32 bit;
  7901. u32 crc;
  7902. netdev_for_each_mc_addr(ha, dev) {
  7903. crc = calc_crc(ha->addr, ETH_ALEN);
  7904. bit = ~crc & 0x7f;
  7905. regidx = (bit & 0x60) >> 5;
  7906. bit &= 0x1f;
  7907. mc_filter[regidx] |= (1 << bit);
  7908. }
  7909. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7910. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7911. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7912. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7913. }
  7914. if (rx_mode != tp->rx_mode) {
  7915. tp->rx_mode = rx_mode;
  7916. tw32_f(MAC_RX_MODE, rx_mode);
  7917. udelay(10);
  7918. }
  7919. }
  7920. static void tg3_set_rx_mode(struct net_device *dev)
  7921. {
  7922. struct tg3 *tp = netdev_priv(dev);
  7923. if (!netif_running(dev))
  7924. return;
  7925. tg3_full_lock(tp, 0);
  7926. __tg3_set_rx_mode(dev);
  7927. tg3_full_unlock(tp);
  7928. }
  7929. #define TG3_REGDUMP_LEN (32 * 1024)
  7930. static int tg3_get_regs_len(struct net_device *dev)
  7931. {
  7932. return TG3_REGDUMP_LEN;
  7933. }
  7934. static void tg3_get_regs(struct net_device *dev,
  7935. struct ethtool_regs *regs, void *_p)
  7936. {
  7937. u32 *p = _p;
  7938. struct tg3 *tp = netdev_priv(dev);
  7939. u8 *orig_p = _p;
  7940. int i;
  7941. regs->version = 0;
  7942. memset(p, 0, TG3_REGDUMP_LEN);
  7943. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7944. return;
  7945. tg3_full_lock(tp, 0);
  7946. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7947. #define GET_REG32_LOOP(base, len) \
  7948. do { p = (u32 *)(orig_p + (base)); \
  7949. for (i = 0; i < len; i += 4) \
  7950. __GET_REG32((base) + i); \
  7951. } while (0)
  7952. #define GET_REG32_1(reg) \
  7953. do { p = (u32 *)(orig_p + (reg)); \
  7954. __GET_REG32((reg)); \
  7955. } while (0)
  7956. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7957. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7958. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7959. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7960. GET_REG32_1(SNDDATAC_MODE);
  7961. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7962. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7963. GET_REG32_1(SNDBDC_MODE);
  7964. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7965. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7966. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7967. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7968. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7969. GET_REG32_1(RCVDCC_MODE);
  7970. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7971. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7972. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7973. GET_REG32_1(MBFREE_MODE);
  7974. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7975. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7976. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7977. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7978. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7979. GET_REG32_1(RX_CPU_MODE);
  7980. GET_REG32_1(RX_CPU_STATE);
  7981. GET_REG32_1(RX_CPU_PGMCTR);
  7982. GET_REG32_1(RX_CPU_HWBKPT);
  7983. GET_REG32_1(TX_CPU_MODE);
  7984. GET_REG32_1(TX_CPU_STATE);
  7985. GET_REG32_1(TX_CPU_PGMCTR);
  7986. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7987. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7988. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7989. GET_REG32_1(DMAC_MODE);
  7990. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7991. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7992. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7993. #undef __GET_REG32
  7994. #undef GET_REG32_LOOP
  7995. #undef GET_REG32_1
  7996. tg3_full_unlock(tp);
  7997. }
  7998. static int tg3_get_eeprom_len(struct net_device *dev)
  7999. {
  8000. struct tg3 *tp = netdev_priv(dev);
  8001. return tp->nvram_size;
  8002. }
  8003. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8004. {
  8005. struct tg3 *tp = netdev_priv(dev);
  8006. int ret;
  8007. u8 *pd;
  8008. u32 i, offset, len, b_offset, b_count;
  8009. __be32 val;
  8010. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8011. return -EINVAL;
  8012. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8013. return -EAGAIN;
  8014. offset = eeprom->offset;
  8015. len = eeprom->len;
  8016. eeprom->len = 0;
  8017. eeprom->magic = TG3_EEPROM_MAGIC;
  8018. if (offset & 3) {
  8019. /* adjustments to start on required 4 byte boundary */
  8020. b_offset = offset & 3;
  8021. b_count = 4 - b_offset;
  8022. if (b_count > len) {
  8023. /* i.e. offset=1 len=2 */
  8024. b_count = len;
  8025. }
  8026. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8027. if (ret)
  8028. return ret;
  8029. memcpy(data, ((char *)&val) + b_offset, b_count);
  8030. len -= b_count;
  8031. offset += b_count;
  8032. eeprom->len += b_count;
  8033. }
  8034. /* read bytes upto the last 4 byte boundary */
  8035. pd = &data[eeprom->len];
  8036. for (i = 0; i < (len - (len & 3)); i += 4) {
  8037. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8038. if (ret) {
  8039. eeprom->len += i;
  8040. return ret;
  8041. }
  8042. memcpy(pd + i, &val, 4);
  8043. }
  8044. eeprom->len += i;
  8045. if (len & 3) {
  8046. /* read last bytes not ending on 4 byte boundary */
  8047. pd = &data[eeprom->len];
  8048. b_count = len & 3;
  8049. b_offset = offset + len - b_count;
  8050. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8051. if (ret)
  8052. return ret;
  8053. memcpy(pd, &val, b_count);
  8054. eeprom->len += b_count;
  8055. }
  8056. return 0;
  8057. }
  8058. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8059. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8060. {
  8061. struct tg3 *tp = netdev_priv(dev);
  8062. int ret;
  8063. u32 offset, len, b_offset, odd_len;
  8064. u8 *buf;
  8065. __be32 start, end;
  8066. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8067. return -EAGAIN;
  8068. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8069. eeprom->magic != TG3_EEPROM_MAGIC)
  8070. return -EINVAL;
  8071. offset = eeprom->offset;
  8072. len = eeprom->len;
  8073. if ((b_offset = (offset & 3))) {
  8074. /* adjustments to start on required 4 byte boundary */
  8075. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8076. if (ret)
  8077. return ret;
  8078. len += b_offset;
  8079. offset &= ~3;
  8080. if (len < 4)
  8081. len = 4;
  8082. }
  8083. odd_len = 0;
  8084. if (len & 3) {
  8085. /* adjustments to end on required 4 byte boundary */
  8086. odd_len = 1;
  8087. len = (len + 3) & ~3;
  8088. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8089. if (ret)
  8090. return ret;
  8091. }
  8092. buf = data;
  8093. if (b_offset || odd_len) {
  8094. buf = kmalloc(len, GFP_KERNEL);
  8095. if (!buf)
  8096. return -ENOMEM;
  8097. if (b_offset)
  8098. memcpy(buf, &start, 4);
  8099. if (odd_len)
  8100. memcpy(buf+len-4, &end, 4);
  8101. memcpy(buf + b_offset, data, eeprom->len);
  8102. }
  8103. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8104. if (buf != data)
  8105. kfree(buf);
  8106. return ret;
  8107. }
  8108. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8109. {
  8110. struct tg3 *tp = netdev_priv(dev);
  8111. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8112. struct phy_device *phydev;
  8113. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8114. return -EAGAIN;
  8115. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8116. return phy_ethtool_gset(phydev, cmd);
  8117. }
  8118. cmd->supported = (SUPPORTED_Autoneg);
  8119. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8120. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8121. SUPPORTED_1000baseT_Full);
  8122. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8123. cmd->supported |= (SUPPORTED_100baseT_Half |
  8124. SUPPORTED_100baseT_Full |
  8125. SUPPORTED_10baseT_Half |
  8126. SUPPORTED_10baseT_Full |
  8127. SUPPORTED_TP);
  8128. cmd->port = PORT_TP;
  8129. } else {
  8130. cmd->supported |= SUPPORTED_FIBRE;
  8131. cmd->port = PORT_FIBRE;
  8132. }
  8133. cmd->advertising = tp->link_config.advertising;
  8134. if (netif_running(dev)) {
  8135. cmd->speed = tp->link_config.active_speed;
  8136. cmd->duplex = tp->link_config.active_duplex;
  8137. } else {
  8138. cmd->speed = SPEED_INVALID;
  8139. cmd->duplex = DUPLEX_INVALID;
  8140. }
  8141. cmd->phy_address = tp->phy_addr;
  8142. cmd->transceiver = XCVR_INTERNAL;
  8143. cmd->autoneg = tp->link_config.autoneg;
  8144. cmd->maxtxpkt = 0;
  8145. cmd->maxrxpkt = 0;
  8146. return 0;
  8147. }
  8148. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8149. {
  8150. struct tg3 *tp = netdev_priv(dev);
  8151. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8152. struct phy_device *phydev;
  8153. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8154. return -EAGAIN;
  8155. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8156. return phy_ethtool_sset(phydev, cmd);
  8157. }
  8158. if (cmd->autoneg != AUTONEG_ENABLE &&
  8159. cmd->autoneg != AUTONEG_DISABLE)
  8160. return -EINVAL;
  8161. if (cmd->autoneg == AUTONEG_DISABLE &&
  8162. cmd->duplex != DUPLEX_FULL &&
  8163. cmd->duplex != DUPLEX_HALF)
  8164. return -EINVAL;
  8165. if (cmd->autoneg == AUTONEG_ENABLE) {
  8166. u32 mask = ADVERTISED_Autoneg |
  8167. ADVERTISED_Pause |
  8168. ADVERTISED_Asym_Pause;
  8169. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8170. mask |= ADVERTISED_1000baseT_Half |
  8171. ADVERTISED_1000baseT_Full;
  8172. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8173. mask |= ADVERTISED_100baseT_Half |
  8174. ADVERTISED_100baseT_Full |
  8175. ADVERTISED_10baseT_Half |
  8176. ADVERTISED_10baseT_Full |
  8177. ADVERTISED_TP;
  8178. else
  8179. mask |= ADVERTISED_FIBRE;
  8180. if (cmd->advertising & ~mask)
  8181. return -EINVAL;
  8182. mask &= (ADVERTISED_1000baseT_Half |
  8183. ADVERTISED_1000baseT_Full |
  8184. ADVERTISED_100baseT_Half |
  8185. ADVERTISED_100baseT_Full |
  8186. ADVERTISED_10baseT_Half |
  8187. ADVERTISED_10baseT_Full);
  8188. cmd->advertising &= mask;
  8189. } else {
  8190. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8191. if (cmd->speed != SPEED_1000)
  8192. return -EINVAL;
  8193. if (cmd->duplex != DUPLEX_FULL)
  8194. return -EINVAL;
  8195. } else {
  8196. if (cmd->speed != SPEED_100 &&
  8197. cmd->speed != SPEED_10)
  8198. return -EINVAL;
  8199. }
  8200. }
  8201. tg3_full_lock(tp, 0);
  8202. tp->link_config.autoneg = cmd->autoneg;
  8203. if (cmd->autoneg == AUTONEG_ENABLE) {
  8204. tp->link_config.advertising = (cmd->advertising |
  8205. ADVERTISED_Autoneg);
  8206. tp->link_config.speed = SPEED_INVALID;
  8207. tp->link_config.duplex = DUPLEX_INVALID;
  8208. } else {
  8209. tp->link_config.advertising = 0;
  8210. tp->link_config.speed = cmd->speed;
  8211. tp->link_config.duplex = cmd->duplex;
  8212. }
  8213. tp->link_config.orig_speed = tp->link_config.speed;
  8214. tp->link_config.orig_duplex = tp->link_config.duplex;
  8215. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8216. if (netif_running(dev))
  8217. tg3_setup_phy(tp, 1);
  8218. tg3_full_unlock(tp);
  8219. return 0;
  8220. }
  8221. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8222. {
  8223. struct tg3 *tp = netdev_priv(dev);
  8224. strcpy(info->driver, DRV_MODULE_NAME);
  8225. strcpy(info->version, DRV_MODULE_VERSION);
  8226. strcpy(info->fw_version, tp->fw_ver);
  8227. strcpy(info->bus_info, pci_name(tp->pdev));
  8228. }
  8229. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8230. {
  8231. struct tg3 *tp = netdev_priv(dev);
  8232. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8233. device_can_wakeup(&tp->pdev->dev))
  8234. wol->supported = WAKE_MAGIC;
  8235. else
  8236. wol->supported = 0;
  8237. wol->wolopts = 0;
  8238. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8239. device_can_wakeup(&tp->pdev->dev))
  8240. wol->wolopts = WAKE_MAGIC;
  8241. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8242. }
  8243. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8244. {
  8245. struct tg3 *tp = netdev_priv(dev);
  8246. struct device *dp = &tp->pdev->dev;
  8247. if (wol->wolopts & ~WAKE_MAGIC)
  8248. return -EINVAL;
  8249. if ((wol->wolopts & WAKE_MAGIC) &&
  8250. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8251. return -EINVAL;
  8252. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8253. spin_lock_bh(&tp->lock);
  8254. if (device_may_wakeup(dp))
  8255. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8256. else
  8257. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8258. spin_unlock_bh(&tp->lock);
  8259. return 0;
  8260. }
  8261. static u32 tg3_get_msglevel(struct net_device *dev)
  8262. {
  8263. struct tg3 *tp = netdev_priv(dev);
  8264. return tp->msg_enable;
  8265. }
  8266. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8267. {
  8268. struct tg3 *tp = netdev_priv(dev);
  8269. tp->msg_enable = value;
  8270. }
  8271. static int tg3_set_tso(struct net_device *dev, u32 value)
  8272. {
  8273. struct tg3 *tp = netdev_priv(dev);
  8274. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8275. if (value)
  8276. return -EINVAL;
  8277. return 0;
  8278. }
  8279. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8280. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8281. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8282. if (value) {
  8283. dev->features |= NETIF_F_TSO6;
  8284. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8285. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8286. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8287. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8288. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8289. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8290. dev->features |= NETIF_F_TSO_ECN;
  8291. } else
  8292. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8293. }
  8294. return ethtool_op_set_tso(dev, value);
  8295. }
  8296. static int tg3_nway_reset(struct net_device *dev)
  8297. {
  8298. struct tg3 *tp = netdev_priv(dev);
  8299. int r;
  8300. if (!netif_running(dev))
  8301. return -EAGAIN;
  8302. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8303. return -EINVAL;
  8304. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8305. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8306. return -EAGAIN;
  8307. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8308. } else {
  8309. u32 bmcr;
  8310. spin_lock_bh(&tp->lock);
  8311. r = -EINVAL;
  8312. tg3_readphy(tp, MII_BMCR, &bmcr);
  8313. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8314. ((bmcr & BMCR_ANENABLE) ||
  8315. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8316. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8317. BMCR_ANENABLE);
  8318. r = 0;
  8319. }
  8320. spin_unlock_bh(&tp->lock);
  8321. }
  8322. return r;
  8323. }
  8324. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8325. {
  8326. struct tg3 *tp = netdev_priv(dev);
  8327. ering->rx_max_pending = tp->rx_std_ring_mask;
  8328. ering->rx_mini_max_pending = 0;
  8329. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8330. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8331. else
  8332. ering->rx_jumbo_max_pending = 0;
  8333. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8334. ering->rx_pending = tp->rx_pending;
  8335. ering->rx_mini_pending = 0;
  8336. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8337. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8338. else
  8339. ering->rx_jumbo_pending = 0;
  8340. ering->tx_pending = tp->napi[0].tx_pending;
  8341. }
  8342. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8343. {
  8344. struct tg3 *tp = netdev_priv(dev);
  8345. int i, irq_sync = 0, err = 0;
  8346. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8347. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8348. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8349. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8350. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8351. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8352. return -EINVAL;
  8353. if (netif_running(dev)) {
  8354. tg3_phy_stop(tp);
  8355. tg3_netif_stop(tp);
  8356. irq_sync = 1;
  8357. }
  8358. tg3_full_lock(tp, irq_sync);
  8359. tp->rx_pending = ering->rx_pending;
  8360. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8361. tp->rx_pending > 63)
  8362. tp->rx_pending = 63;
  8363. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8364. for (i = 0; i < tp->irq_max; i++)
  8365. tp->napi[i].tx_pending = ering->tx_pending;
  8366. if (netif_running(dev)) {
  8367. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8368. err = tg3_restart_hw(tp, 1);
  8369. if (!err)
  8370. tg3_netif_start(tp);
  8371. }
  8372. tg3_full_unlock(tp);
  8373. if (irq_sync && !err)
  8374. tg3_phy_start(tp);
  8375. return err;
  8376. }
  8377. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8378. {
  8379. struct tg3 *tp = netdev_priv(dev);
  8380. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8381. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8382. epause->rx_pause = 1;
  8383. else
  8384. epause->rx_pause = 0;
  8385. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8386. epause->tx_pause = 1;
  8387. else
  8388. epause->tx_pause = 0;
  8389. }
  8390. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8391. {
  8392. struct tg3 *tp = netdev_priv(dev);
  8393. int err = 0;
  8394. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8395. u32 newadv;
  8396. struct phy_device *phydev;
  8397. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8398. if (!(phydev->supported & SUPPORTED_Pause) ||
  8399. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8400. (epause->rx_pause != epause->tx_pause)))
  8401. return -EINVAL;
  8402. tp->link_config.flowctrl = 0;
  8403. if (epause->rx_pause) {
  8404. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8405. if (epause->tx_pause) {
  8406. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8407. newadv = ADVERTISED_Pause;
  8408. } else
  8409. newadv = ADVERTISED_Pause |
  8410. ADVERTISED_Asym_Pause;
  8411. } else if (epause->tx_pause) {
  8412. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8413. newadv = ADVERTISED_Asym_Pause;
  8414. } else
  8415. newadv = 0;
  8416. if (epause->autoneg)
  8417. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8418. else
  8419. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8420. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8421. u32 oldadv = phydev->advertising &
  8422. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8423. if (oldadv != newadv) {
  8424. phydev->advertising &=
  8425. ~(ADVERTISED_Pause |
  8426. ADVERTISED_Asym_Pause);
  8427. phydev->advertising |= newadv;
  8428. if (phydev->autoneg) {
  8429. /*
  8430. * Always renegotiate the link to
  8431. * inform our link partner of our
  8432. * flow control settings, even if the
  8433. * flow control is forced. Let
  8434. * tg3_adjust_link() do the final
  8435. * flow control setup.
  8436. */
  8437. return phy_start_aneg(phydev);
  8438. }
  8439. }
  8440. if (!epause->autoneg)
  8441. tg3_setup_flow_control(tp, 0, 0);
  8442. } else {
  8443. tp->link_config.orig_advertising &=
  8444. ~(ADVERTISED_Pause |
  8445. ADVERTISED_Asym_Pause);
  8446. tp->link_config.orig_advertising |= newadv;
  8447. }
  8448. } else {
  8449. int irq_sync = 0;
  8450. if (netif_running(dev)) {
  8451. tg3_netif_stop(tp);
  8452. irq_sync = 1;
  8453. }
  8454. tg3_full_lock(tp, irq_sync);
  8455. if (epause->autoneg)
  8456. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8457. else
  8458. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8459. if (epause->rx_pause)
  8460. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8461. else
  8462. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8463. if (epause->tx_pause)
  8464. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8465. else
  8466. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8467. if (netif_running(dev)) {
  8468. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8469. err = tg3_restart_hw(tp, 1);
  8470. if (!err)
  8471. tg3_netif_start(tp);
  8472. }
  8473. tg3_full_unlock(tp);
  8474. }
  8475. return err;
  8476. }
  8477. static u32 tg3_get_rx_csum(struct net_device *dev)
  8478. {
  8479. struct tg3 *tp = netdev_priv(dev);
  8480. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8481. }
  8482. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8483. {
  8484. struct tg3 *tp = netdev_priv(dev);
  8485. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8486. if (data != 0)
  8487. return -EINVAL;
  8488. return 0;
  8489. }
  8490. spin_lock_bh(&tp->lock);
  8491. if (data)
  8492. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8493. else
  8494. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8495. spin_unlock_bh(&tp->lock);
  8496. return 0;
  8497. }
  8498. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8499. {
  8500. struct tg3 *tp = netdev_priv(dev);
  8501. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8502. if (data != 0)
  8503. return -EINVAL;
  8504. return 0;
  8505. }
  8506. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8507. ethtool_op_set_tx_ipv6_csum(dev, data);
  8508. else
  8509. ethtool_op_set_tx_csum(dev, data);
  8510. return 0;
  8511. }
  8512. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8513. {
  8514. switch (sset) {
  8515. case ETH_SS_TEST:
  8516. return TG3_NUM_TEST;
  8517. case ETH_SS_STATS:
  8518. return TG3_NUM_STATS;
  8519. default:
  8520. return -EOPNOTSUPP;
  8521. }
  8522. }
  8523. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8524. {
  8525. switch (stringset) {
  8526. case ETH_SS_STATS:
  8527. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8528. break;
  8529. case ETH_SS_TEST:
  8530. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8531. break;
  8532. default:
  8533. WARN_ON(1); /* we need a WARN() */
  8534. break;
  8535. }
  8536. }
  8537. static int tg3_phys_id(struct net_device *dev, u32 data)
  8538. {
  8539. struct tg3 *tp = netdev_priv(dev);
  8540. int i;
  8541. if (!netif_running(tp->dev))
  8542. return -EAGAIN;
  8543. if (data == 0)
  8544. data = UINT_MAX / 2;
  8545. for (i = 0; i < (data * 2); i++) {
  8546. if ((i % 2) == 0)
  8547. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8548. LED_CTRL_1000MBPS_ON |
  8549. LED_CTRL_100MBPS_ON |
  8550. LED_CTRL_10MBPS_ON |
  8551. LED_CTRL_TRAFFIC_OVERRIDE |
  8552. LED_CTRL_TRAFFIC_BLINK |
  8553. LED_CTRL_TRAFFIC_LED);
  8554. else
  8555. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8556. LED_CTRL_TRAFFIC_OVERRIDE);
  8557. if (msleep_interruptible(500))
  8558. break;
  8559. }
  8560. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8561. return 0;
  8562. }
  8563. static void tg3_get_ethtool_stats(struct net_device *dev,
  8564. struct ethtool_stats *estats, u64 *tmp_stats)
  8565. {
  8566. struct tg3 *tp = netdev_priv(dev);
  8567. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8568. }
  8569. #define NVRAM_TEST_SIZE 0x100
  8570. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8571. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8572. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8573. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8574. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8575. static int tg3_test_nvram(struct tg3 *tp)
  8576. {
  8577. u32 csum, magic;
  8578. __be32 *buf;
  8579. int i, j, k, err = 0, size;
  8580. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8581. return 0;
  8582. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8583. return -EIO;
  8584. if (magic == TG3_EEPROM_MAGIC)
  8585. size = NVRAM_TEST_SIZE;
  8586. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8587. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8588. TG3_EEPROM_SB_FORMAT_1) {
  8589. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8590. case TG3_EEPROM_SB_REVISION_0:
  8591. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8592. break;
  8593. case TG3_EEPROM_SB_REVISION_2:
  8594. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8595. break;
  8596. case TG3_EEPROM_SB_REVISION_3:
  8597. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8598. break;
  8599. default:
  8600. return 0;
  8601. }
  8602. } else
  8603. return 0;
  8604. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8605. size = NVRAM_SELFBOOT_HW_SIZE;
  8606. else
  8607. return -EIO;
  8608. buf = kmalloc(size, GFP_KERNEL);
  8609. if (buf == NULL)
  8610. return -ENOMEM;
  8611. err = -EIO;
  8612. for (i = 0, j = 0; i < size; i += 4, j++) {
  8613. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8614. if (err)
  8615. break;
  8616. }
  8617. if (i < size)
  8618. goto out;
  8619. /* Selfboot format */
  8620. magic = be32_to_cpu(buf[0]);
  8621. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8622. TG3_EEPROM_MAGIC_FW) {
  8623. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8624. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8625. TG3_EEPROM_SB_REVISION_2) {
  8626. /* For rev 2, the csum doesn't include the MBA. */
  8627. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8628. csum8 += buf8[i];
  8629. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8630. csum8 += buf8[i];
  8631. } else {
  8632. for (i = 0; i < size; i++)
  8633. csum8 += buf8[i];
  8634. }
  8635. if (csum8 == 0) {
  8636. err = 0;
  8637. goto out;
  8638. }
  8639. err = -EIO;
  8640. goto out;
  8641. }
  8642. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8643. TG3_EEPROM_MAGIC_HW) {
  8644. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8645. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8646. u8 *buf8 = (u8 *) buf;
  8647. /* Separate the parity bits and the data bytes. */
  8648. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8649. if ((i == 0) || (i == 8)) {
  8650. int l;
  8651. u8 msk;
  8652. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8653. parity[k++] = buf8[i] & msk;
  8654. i++;
  8655. } else if (i == 16) {
  8656. int l;
  8657. u8 msk;
  8658. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8659. parity[k++] = buf8[i] & msk;
  8660. i++;
  8661. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8662. parity[k++] = buf8[i] & msk;
  8663. i++;
  8664. }
  8665. data[j++] = buf8[i];
  8666. }
  8667. err = -EIO;
  8668. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8669. u8 hw8 = hweight8(data[i]);
  8670. if ((hw8 & 0x1) && parity[i])
  8671. goto out;
  8672. else if (!(hw8 & 0x1) && !parity[i])
  8673. goto out;
  8674. }
  8675. err = 0;
  8676. goto out;
  8677. }
  8678. /* Bootstrap checksum at offset 0x10 */
  8679. csum = calc_crc((unsigned char *) buf, 0x10);
  8680. if (csum != be32_to_cpu(buf[0x10/4]))
  8681. goto out;
  8682. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8683. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8684. if (csum != be32_to_cpu(buf[0xfc/4]))
  8685. goto out;
  8686. err = 0;
  8687. out:
  8688. kfree(buf);
  8689. return err;
  8690. }
  8691. #define TG3_SERDES_TIMEOUT_SEC 2
  8692. #define TG3_COPPER_TIMEOUT_SEC 6
  8693. static int tg3_test_link(struct tg3 *tp)
  8694. {
  8695. int i, max;
  8696. if (!netif_running(tp->dev))
  8697. return -ENODEV;
  8698. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  8699. max = TG3_SERDES_TIMEOUT_SEC;
  8700. else
  8701. max = TG3_COPPER_TIMEOUT_SEC;
  8702. for (i = 0; i < max; i++) {
  8703. if (netif_carrier_ok(tp->dev))
  8704. return 0;
  8705. if (msleep_interruptible(1000))
  8706. break;
  8707. }
  8708. return -EIO;
  8709. }
  8710. /* Only test the commonly used registers */
  8711. static int tg3_test_registers(struct tg3 *tp)
  8712. {
  8713. int i, is_5705, is_5750;
  8714. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8715. static struct {
  8716. u16 offset;
  8717. u16 flags;
  8718. #define TG3_FL_5705 0x1
  8719. #define TG3_FL_NOT_5705 0x2
  8720. #define TG3_FL_NOT_5788 0x4
  8721. #define TG3_FL_NOT_5750 0x8
  8722. u32 read_mask;
  8723. u32 write_mask;
  8724. } reg_tbl[] = {
  8725. /* MAC Control Registers */
  8726. { MAC_MODE, TG3_FL_NOT_5705,
  8727. 0x00000000, 0x00ef6f8c },
  8728. { MAC_MODE, TG3_FL_5705,
  8729. 0x00000000, 0x01ef6b8c },
  8730. { MAC_STATUS, TG3_FL_NOT_5705,
  8731. 0x03800107, 0x00000000 },
  8732. { MAC_STATUS, TG3_FL_5705,
  8733. 0x03800100, 0x00000000 },
  8734. { MAC_ADDR_0_HIGH, 0x0000,
  8735. 0x00000000, 0x0000ffff },
  8736. { MAC_ADDR_0_LOW, 0x0000,
  8737. 0x00000000, 0xffffffff },
  8738. { MAC_RX_MTU_SIZE, 0x0000,
  8739. 0x00000000, 0x0000ffff },
  8740. { MAC_TX_MODE, 0x0000,
  8741. 0x00000000, 0x00000070 },
  8742. { MAC_TX_LENGTHS, 0x0000,
  8743. 0x00000000, 0x00003fff },
  8744. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8745. 0x00000000, 0x000007fc },
  8746. { MAC_RX_MODE, TG3_FL_5705,
  8747. 0x00000000, 0x000007dc },
  8748. { MAC_HASH_REG_0, 0x0000,
  8749. 0x00000000, 0xffffffff },
  8750. { MAC_HASH_REG_1, 0x0000,
  8751. 0x00000000, 0xffffffff },
  8752. { MAC_HASH_REG_2, 0x0000,
  8753. 0x00000000, 0xffffffff },
  8754. { MAC_HASH_REG_3, 0x0000,
  8755. 0x00000000, 0xffffffff },
  8756. /* Receive Data and Receive BD Initiator Control Registers. */
  8757. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8758. 0x00000000, 0xffffffff },
  8759. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8760. 0x00000000, 0xffffffff },
  8761. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8762. 0x00000000, 0x00000003 },
  8763. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8764. 0x00000000, 0xffffffff },
  8765. { RCVDBDI_STD_BD+0, 0x0000,
  8766. 0x00000000, 0xffffffff },
  8767. { RCVDBDI_STD_BD+4, 0x0000,
  8768. 0x00000000, 0xffffffff },
  8769. { RCVDBDI_STD_BD+8, 0x0000,
  8770. 0x00000000, 0xffff0002 },
  8771. { RCVDBDI_STD_BD+0xc, 0x0000,
  8772. 0x00000000, 0xffffffff },
  8773. /* Receive BD Initiator Control Registers. */
  8774. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8775. 0x00000000, 0xffffffff },
  8776. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8777. 0x00000000, 0x000003ff },
  8778. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8779. 0x00000000, 0xffffffff },
  8780. /* Host Coalescing Control Registers. */
  8781. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8782. 0x00000000, 0x00000004 },
  8783. { HOSTCC_MODE, TG3_FL_5705,
  8784. 0x00000000, 0x000000f6 },
  8785. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8786. 0x00000000, 0xffffffff },
  8787. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8788. 0x00000000, 0x000003ff },
  8789. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8790. 0x00000000, 0xffffffff },
  8791. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8792. 0x00000000, 0x000003ff },
  8793. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8794. 0x00000000, 0xffffffff },
  8795. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8796. 0x00000000, 0x000000ff },
  8797. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8798. 0x00000000, 0xffffffff },
  8799. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8800. 0x00000000, 0x000000ff },
  8801. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8802. 0x00000000, 0xffffffff },
  8803. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8804. 0x00000000, 0xffffffff },
  8805. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8806. 0x00000000, 0xffffffff },
  8807. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8808. 0x00000000, 0x000000ff },
  8809. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8810. 0x00000000, 0xffffffff },
  8811. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8812. 0x00000000, 0x000000ff },
  8813. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8814. 0x00000000, 0xffffffff },
  8815. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8816. 0x00000000, 0xffffffff },
  8817. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8818. 0x00000000, 0xffffffff },
  8819. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8820. 0x00000000, 0xffffffff },
  8821. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8822. 0x00000000, 0xffffffff },
  8823. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8824. 0xffffffff, 0x00000000 },
  8825. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8826. 0xffffffff, 0x00000000 },
  8827. /* Buffer Manager Control Registers. */
  8828. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8829. 0x00000000, 0x007fff80 },
  8830. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8831. 0x00000000, 0x007fffff },
  8832. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8833. 0x00000000, 0x0000003f },
  8834. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8835. 0x00000000, 0x000001ff },
  8836. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8837. 0x00000000, 0x000001ff },
  8838. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8839. 0xffffffff, 0x00000000 },
  8840. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8841. 0xffffffff, 0x00000000 },
  8842. /* Mailbox Registers */
  8843. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8844. 0x00000000, 0x000001ff },
  8845. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8846. 0x00000000, 0x000001ff },
  8847. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8848. 0x00000000, 0x000007ff },
  8849. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8850. 0x00000000, 0x000001ff },
  8851. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8852. };
  8853. is_5705 = is_5750 = 0;
  8854. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8855. is_5705 = 1;
  8856. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8857. is_5750 = 1;
  8858. }
  8859. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8860. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8861. continue;
  8862. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8863. continue;
  8864. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8865. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8866. continue;
  8867. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8868. continue;
  8869. offset = (u32) reg_tbl[i].offset;
  8870. read_mask = reg_tbl[i].read_mask;
  8871. write_mask = reg_tbl[i].write_mask;
  8872. /* Save the original register content */
  8873. save_val = tr32(offset);
  8874. /* Determine the read-only value. */
  8875. read_val = save_val & read_mask;
  8876. /* Write zero to the register, then make sure the read-only bits
  8877. * are not changed and the read/write bits are all zeros.
  8878. */
  8879. tw32(offset, 0);
  8880. val = tr32(offset);
  8881. /* Test the read-only and read/write bits. */
  8882. if (((val & read_mask) != read_val) || (val & write_mask))
  8883. goto out;
  8884. /* Write ones to all the bits defined by RdMask and WrMask, then
  8885. * make sure the read-only bits are not changed and the
  8886. * read/write bits are all ones.
  8887. */
  8888. tw32(offset, read_mask | write_mask);
  8889. val = tr32(offset);
  8890. /* Test the read-only bits. */
  8891. if ((val & read_mask) != read_val)
  8892. goto out;
  8893. /* Test the read/write bits. */
  8894. if ((val & write_mask) != write_mask)
  8895. goto out;
  8896. tw32(offset, save_val);
  8897. }
  8898. return 0;
  8899. out:
  8900. if (netif_msg_hw(tp))
  8901. netdev_err(tp->dev,
  8902. "Register test failed at offset %x\n", offset);
  8903. tw32(offset, save_val);
  8904. return -EIO;
  8905. }
  8906. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8907. {
  8908. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8909. int i;
  8910. u32 j;
  8911. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8912. for (j = 0; j < len; j += 4) {
  8913. u32 val;
  8914. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8915. tg3_read_mem(tp, offset + j, &val);
  8916. if (val != test_pattern[i])
  8917. return -EIO;
  8918. }
  8919. }
  8920. return 0;
  8921. }
  8922. static int tg3_test_memory(struct tg3 *tp)
  8923. {
  8924. static struct mem_entry {
  8925. u32 offset;
  8926. u32 len;
  8927. } mem_tbl_570x[] = {
  8928. { 0x00000000, 0x00b50},
  8929. { 0x00002000, 0x1c000},
  8930. { 0xffffffff, 0x00000}
  8931. }, mem_tbl_5705[] = {
  8932. { 0x00000100, 0x0000c},
  8933. { 0x00000200, 0x00008},
  8934. { 0x00004000, 0x00800},
  8935. { 0x00006000, 0x01000},
  8936. { 0x00008000, 0x02000},
  8937. { 0x00010000, 0x0e000},
  8938. { 0xffffffff, 0x00000}
  8939. }, mem_tbl_5755[] = {
  8940. { 0x00000200, 0x00008},
  8941. { 0x00004000, 0x00800},
  8942. { 0x00006000, 0x00800},
  8943. { 0x00008000, 0x02000},
  8944. { 0x00010000, 0x0c000},
  8945. { 0xffffffff, 0x00000}
  8946. }, mem_tbl_5906[] = {
  8947. { 0x00000200, 0x00008},
  8948. { 0x00004000, 0x00400},
  8949. { 0x00006000, 0x00400},
  8950. { 0x00008000, 0x01000},
  8951. { 0x00010000, 0x01000},
  8952. { 0xffffffff, 0x00000}
  8953. }, mem_tbl_5717[] = {
  8954. { 0x00000200, 0x00008},
  8955. { 0x00010000, 0x0a000},
  8956. { 0x00020000, 0x13c00},
  8957. { 0xffffffff, 0x00000}
  8958. }, mem_tbl_57765[] = {
  8959. { 0x00000200, 0x00008},
  8960. { 0x00004000, 0x00800},
  8961. { 0x00006000, 0x09800},
  8962. { 0x00010000, 0x0a000},
  8963. { 0xffffffff, 0x00000}
  8964. };
  8965. struct mem_entry *mem_tbl;
  8966. int err = 0;
  8967. int i;
  8968. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  8969. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  8970. mem_tbl = mem_tbl_5717;
  8971. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  8972. mem_tbl = mem_tbl_57765;
  8973. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8974. mem_tbl = mem_tbl_5755;
  8975. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8976. mem_tbl = mem_tbl_5906;
  8977. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8978. mem_tbl = mem_tbl_5705;
  8979. else
  8980. mem_tbl = mem_tbl_570x;
  8981. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8982. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  8983. if (err)
  8984. break;
  8985. }
  8986. return err;
  8987. }
  8988. #define TG3_MAC_LOOPBACK 0
  8989. #define TG3_PHY_LOOPBACK 1
  8990. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8991. {
  8992. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8993. u32 desc_idx, coal_now;
  8994. struct sk_buff *skb, *rx_skb;
  8995. u8 *tx_data;
  8996. dma_addr_t map;
  8997. int num_pkts, tx_len, rx_len, i, err;
  8998. struct tg3_rx_buffer_desc *desc;
  8999. struct tg3_napi *tnapi, *rnapi;
  9000. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9001. tnapi = &tp->napi[0];
  9002. rnapi = &tp->napi[0];
  9003. if (tp->irq_cnt > 1) {
  9004. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  9005. rnapi = &tp->napi[1];
  9006. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  9007. tnapi = &tp->napi[1];
  9008. }
  9009. coal_now = tnapi->coal_now | rnapi->coal_now;
  9010. if (loopback_mode == TG3_MAC_LOOPBACK) {
  9011. /* HW errata - mac loopback fails in some cases on 5780.
  9012. * Normal traffic and PHY loopback are not affected by
  9013. * errata. Also, the MAC loopback test is deprecated for
  9014. * all newer ASIC revisions.
  9015. */
  9016. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9017. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  9018. return 0;
  9019. mac_mode = tp->mac_mode &
  9020. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9021. mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  9022. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9023. mac_mode |= MAC_MODE_LINK_POLARITY;
  9024. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  9025. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9026. else
  9027. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9028. tw32(MAC_MODE, mac_mode);
  9029. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  9030. u32 val;
  9031. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9032. tg3_phy_fet_toggle_apd(tp, false);
  9033. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  9034. } else
  9035. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  9036. tg3_phy_toggle_automdix(tp, 0);
  9037. tg3_writephy(tp, MII_BMCR, val);
  9038. udelay(40);
  9039. mac_mode = tp->mac_mode &
  9040. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9041. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9042. tg3_writephy(tp, MII_TG3_FET_PTEST,
  9043. MII_TG3_FET_PTEST_FRC_TX_LINK |
  9044. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  9045. /* The write needs to be flushed for the AC131 */
  9046. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9047. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  9048. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9049. } else
  9050. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9051. /* reset to prevent losing 1st rx packet intermittently */
  9052. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  9053. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9054. udelay(10);
  9055. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9056. }
  9057. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9058. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9059. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9060. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9061. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9062. mac_mode |= MAC_MODE_LINK_POLARITY;
  9063. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9064. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9065. }
  9066. tw32(MAC_MODE, mac_mode);
  9067. /* Wait for link */
  9068. for (i = 0; i < 100; i++) {
  9069. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9070. break;
  9071. mdelay(1);
  9072. }
  9073. } else {
  9074. return -EINVAL;
  9075. }
  9076. err = -EIO;
  9077. tx_len = 1514;
  9078. skb = netdev_alloc_skb(tp->dev, tx_len);
  9079. if (!skb)
  9080. return -ENOMEM;
  9081. tx_data = skb_put(skb, tx_len);
  9082. memcpy(tx_data, tp->dev->dev_addr, 6);
  9083. memset(tx_data + 6, 0x0, 8);
  9084. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  9085. for (i = 14; i < tx_len; i++)
  9086. tx_data[i] = (u8) (i & 0xff);
  9087. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9088. if (pci_dma_mapping_error(tp->pdev, map)) {
  9089. dev_kfree_skb(skb);
  9090. return -EIO;
  9091. }
  9092. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9093. rnapi->coal_now);
  9094. udelay(10);
  9095. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9096. num_pkts = 0;
  9097. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  9098. tnapi->tx_prod++;
  9099. num_pkts++;
  9100. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9101. tr32_mailbox(tnapi->prodmbox);
  9102. udelay(10);
  9103. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9104. for (i = 0; i < 35; i++) {
  9105. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9106. coal_now);
  9107. udelay(10);
  9108. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9109. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9110. if ((tx_idx == tnapi->tx_prod) &&
  9111. (rx_idx == (rx_start_idx + num_pkts)))
  9112. break;
  9113. }
  9114. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9115. dev_kfree_skb(skb);
  9116. if (tx_idx != tnapi->tx_prod)
  9117. goto out;
  9118. if (rx_idx != rx_start_idx + num_pkts)
  9119. goto out;
  9120. desc = &rnapi->rx_rcb[rx_start_idx];
  9121. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9122. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9123. if (opaque_key != RXD_OPAQUE_RING_STD)
  9124. goto out;
  9125. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9126. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9127. goto out;
  9128. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  9129. if (rx_len != tx_len)
  9130. goto out;
  9131. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9132. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  9133. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  9134. for (i = 14; i < tx_len; i++) {
  9135. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  9136. goto out;
  9137. }
  9138. err = 0;
  9139. /* tg3_free_rings will unmap and free the rx_skb */
  9140. out:
  9141. return err;
  9142. }
  9143. #define TG3_MAC_LOOPBACK_FAILED 1
  9144. #define TG3_PHY_LOOPBACK_FAILED 2
  9145. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  9146. TG3_PHY_LOOPBACK_FAILED)
  9147. static int tg3_test_loopback(struct tg3 *tp)
  9148. {
  9149. int err = 0;
  9150. u32 cpmuctrl = 0;
  9151. if (!netif_running(tp->dev))
  9152. return TG3_LOOPBACK_FAILED;
  9153. err = tg3_reset_hw(tp, 1);
  9154. if (err)
  9155. return TG3_LOOPBACK_FAILED;
  9156. /* Turn off gphy autopowerdown. */
  9157. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9158. tg3_phy_toggle_apd(tp, false);
  9159. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9160. int i;
  9161. u32 status;
  9162. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9163. /* Wait for up to 40 microseconds to acquire lock. */
  9164. for (i = 0; i < 4; i++) {
  9165. status = tr32(TG3_CPMU_MUTEX_GNT);
  9166. if (status == CPMU_MUTEX_GNT_DRIVER)
  9167. break;
  9168. udelay(10);
  9169. }
  9170. if (status != CPMU_MUTEX_GNT_DRIVER)
  9171. return TG3_LOOPBACK_FAILED;
  9172. /* Turn off link-based power management. */
  9173. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9174. tw32(TG3_CPMU_CTRL,
  9175. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9176. CPMU_CTRL_LINK_AWARE_MODE));
  9177. }
  9178. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  9179. err |= TG3_MAC_LOOPBACK_FAILED;
  9180. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9181. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9182. /* Release the mutex */
  9183. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9184. }
  9185. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9186. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9187. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  9188. err |= TG3_PHY_LOOPBACK_FAILED;
  9189. }
  9190. /* Re-enable gphy autopowerdown. */
  9191. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9192. tg3_phy_toggle_apd(tp, true);
  9193. return err;
  9194. }
  9195. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9196. u64 *data)
  9197. {
  9198. struct tg3 *tp = netdev_priv(dev);
  9199. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9200. tg3_power_up(tp);
  9201. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9202. if (tg3_test_nvram(tp) != 0) {
  9203. etest->flags |= ETH_TEST_FL_FAILED;
  9204. data[0] = 1;
  9205. }
  9206. if (tg3_test_link(tp) != 0) {
  9207. etest->flags |= ETH_TEST_FL_FAILED;
  9208. data[1] = 1;
  9209. }
  9210. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9211. int err, err2 = 0, irq_sync = 0;
  9212. if (netif_running(dev)) {
  9213. tg3_phy_stop(tp);
  9214. tg3_netif_stop(tp);
  9215. irq_sync = 1;
  9216. }
  9217. tg3_full_lock(tp, irq_sync);
  9218. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9219. err = tg3_nvram_lock(tp);
  9220. tg3_halt_cpu(tp, RX_CPU_BASE);
  9221. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9222. tg3_halt_cpu(tp, TX_CPU_BASE);
  9223. if (!err)
  9224. tg3_nvram_unlock(tp);
  9225. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9226. tg3_phy_reset(tp);
  9227. if (tg3_test_registers(tp) != 0) {
  9228. etest->flags |= ETH_TEST_FL_FAILED;
  9229. data[2] = 1;
  9230. }
  9231. if (tg3_test_memory(tp) != 0) {
  9232. etest->flags |= ETH_TEST_FL_FAILED;
  9233. data[3] = 1;
  9234. }
  9235. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9236. etest->flags |= ETH_TEST_FL_FAILED;
  9237. tg3_full_unlock(tp);
  9238. if (tg3_test_interrupt(tp) != 0) {
  9239. etest->flags |= ETH_TEST_FL_FAILED;
  9240. data[5] = 1;
  9241. }
  9242. tg3_full_lock(tp, 0);
  9243. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9244. if (netif_running(dev)) {
  9245. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9246. err2 = tg3_restart_hw(tp, 1);
  9247. if (!err2)
  9248. tg3_netif_start(tp);
  9249. }
  9250. tg3_full_unlock(tp);
  9251. if (irq_sync && !err2)
  9252. tg3_phy_start(tp);
  9253. }
  9254. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9255. tg3_power_down(tp);
  9256. }
  9257. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9258. {
  9259. struct mii_ioctl_data *data = if_mii(ifr);
  9260. struct tg3 *tp = netdev_priv(dev);
  9261. int err;
  9262. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9263. struct phy_device *phydev;
  9264. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9265. return -EAGAIN;
  9266. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9267. return phy_mii_ioctl(phydev, ifr, cmd);
  9268. }
  9269. switch (cmd) {
  9270. case SIOCGMIIPHY:
  9271. data->phy_id = tp->phy_addr;
  9272. /* fallthru */
  9273. case SIOCGMIIREG: {
  9274. u32 mii_regval;
  9275. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9276. break; /* We have no PHY */
  9277. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) ||
  9278. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  9279. !netif_running(dev)))
  9280. return -EAGAIN;
  9281. spin_lock_bh(&tp->lock);
  9282. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9283. spin_unlock_bh(&tp->lock);
  9284. data->val_out = mii_regval;
  9285. return err;
  9286. }
  9287. case SIOCSMIIREG:
  9288. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9289. break; /* We have no PHY */
  9290. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) ||
  9291. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  9292. !netif_running(dev)))
  9293. return -EAGAIN;
  9294. spin_lock_bh(&tp->lock);
  9295. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9296. spin_unlock_bh(&tp->lock);
  9297. return err;
  9298. default:
  9299. /* do nothing */
  9300. break;
  9301. }
  9302. return -EOPNOTSUPP;
  9303. }
  9304. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9305. {
  9306. struct tg3 *tp = netdev_priv(dev);
  9307. memcpy(ec, &tp->coal, sizeof(*ec));
  9308. return 0;
  9309. }
  9310. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9311. {
  9312. struct tg3 *tp = netdev_priv(dev);
  9313. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9314. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9315. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9316. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9317. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9318. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9319. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9320. }
  9321. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9322. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9323. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9324. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9325. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9326. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9327. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9328. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9329. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9330. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9331. return -EINVAL;
  9332. /* No rx interrupts will be generated if both are zero */
  9333. if ((ec->rx_coalesce_usecs == 0) &&
  9334. (ec->rx_max_coalesced_frames == 0))
  9335. return -EINVAL;
  9336. /* No tx interrupts will be generated if both are zero */
  9337. if ((ec->tx_coalesce_usecs == 0) &&
  9338. (ec->tx_max_coalesced_frames == 0))
  9339. return -EINVAL;
  9340. /* Only copy relevant parameters, ignore all others. */
  9341. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9342. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9343. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9344. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9345. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9346. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9347. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9348. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9349. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9350. if (netif_running(dev)) {
  9351. tg3_full_lock(tp, 0);
  9352. __tg3_set_coalesce(tp, &tp->coal);
  9353. tg3_full_unlock(tp);
  9354. }
  9355. return 0;
  9356. }
  9357. static const struct ethtool_ops tg3_ethtool_ops = {
  9358. .get_settings = tg3_get_settings,
  9359. .set_settings = tg3_set_settings,
  9360. .get_drvinfo = tg3_get_drvinfo,
  9361. .get_regs_len = tg3_get_regs_len,
  9362. .get_regs = tg3_get_regs,
  9363. .get_wol = tg3_get_wol,
  9364. .set_wol = tg3_set_wol,
  9365. .get_msglevel = tg3_get_msglevel,
  9366. .set_msglevel = tg3_set_msglevel,
  9367. .nway_reset = tg3_nway_reset,
  9368. .get_link = ethtool_op_get_link,
  9369. .get_eeprom_len = tg3_get_eeprom_len,
  9370. .get_eeprom = tg3_get_eeprom,
  9371. .set_eeprom = tg3_set_eeprom,
  9372. .get_ringparam = tg3_get_ringparam,
  9373. .set_ringparam = tg3_set_ringparam,
  9374. .get_pauseparam = tg3_get_pauseparam,
  9375. .set_pauseparam = tg3_set_pauseparam,
  9376. .get_rx_csum = tg3_get_rx_csum,
  9377. .set_rx_csum = tg3_set_rx_csum,
  9378. .set_tx_csum = tg3_set_tx_csum,
  9379. .set_sg = ethtool_op_set_sg,
  9380. .set_tso = tg3_set_tso,
  9381. .self_test = tg3_self_test,
  9382. .get_strings = tg3_get_strings,
  9383. .phys_id = tg3_phys_id,
  9384. .get_ethtool_stats = tg3_get_ethtool_stats,
  9385. .get_coalesce = tg3_get_coalesce,
  9386. .set_coalesce = tg3_set_coalesce,
  9387. .get_sset_count = tg3_get_sset_count,
  9388. };
  9389. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9390. {
  9391. u32 cursize, val, magic;
  9392. tp->nvram_size = EEPROM_CHIP_SIZE;
  9393. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9394. return;
  9395. if ((magic != TG3_EEPROM_MAGIC) &&
  9396. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9397. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9398. return;
  9399. /*
  9400. * Size the chip by reading offsets at increasing powers of two.
  9401. * When we encounter our validation signature, we know the addressing
  9402. * has wrapped around, and thus have our chip size.
  9403. */
  9404. cursize = 0x10;
  9405. while (cursize < tp->nvram_size) {
  9406. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9407. return;
  9408. if (val == magic)
  9409. break;
  9410. cursize <<= 1;
  9411. }
  9412. tp->nvram_size = cursize;
  9413. }
  9414. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9415. {
  9416. u32 val;
  9417. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9418. tg3_nvram_read(tp, 0, &val) != 0)
  9419. return;
  9420. /* Selfboot format */
  9421. if (val != TG3_EEPROM_MAGIC) {
  9422. tg3_get_eeprom_size(tp);
  9423. return;
  9424. }
  9425. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9426. if (val != 0) {
  9427. /* This is confusing. We want to operate on the
  9428. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9429. * call will read from NVRAM and byteswap the data
  9430. * according to the byteswapping settings for all
  9431. * other register accesses. This ensures the data we
  9432. * want will always reside in the lower 16-bits.
  9433. * However, the data in NVRAM is in LE format, which
  9434. * means the data from the NVRAM read will always be
  9435. * opposite the endianness of the CPU. The 16-bit
  9436. * byteswap then brings the data to CPU endianness.
  9437. */
  9438. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9439. return;
  9440. }
  9441. }
  9442. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9443. }
  9444. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9445. {
  9446. u32 nvcfg1;
  9447. nvcfg1 = tr32(NVRAM_CFG1);
  9448. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9449. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9450. } else {
  9451. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9452. tw32(NVRAM_CFG1, nvcfg1);
  9453. }
  9454. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9455. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9456. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9457. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9458. tp->nvram_jedecnum = JEDEC_ATMEL;
  9459. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9460. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9461. break;
  9462. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9463. tp->nvram_jedecnum = JEDEC_ATMEL;
  9464. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9465. break;
  9466. case FLASH_VENDOR_ATMEL_EEPROM:
  9467. tp->nvram_jedecnum = JEDEC_ATMEL;
  9468. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9469. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9470. break;
  9471. case FLASH_VENDOR_ST:
  9472. tp->nvram_jedecnum = JEDEC_ST;
  9473. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9474. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9475. break;
  9476. case FLASH_VENDOR_SAIFUN:
  9477. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9478. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9479. break;
  9480. case FLASH_VENDOR_SST_SMALL:
  9481. case FLASH_VENDOR_SST_LARGE:
  9482. tp->nvram_jedecnum = JEDEC_SST;
  9483. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9484. break;
  9485. }
  9486. } else {
  9487. tp->nvram_jedecnum = JEDEC_ATMEL;
  9488. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9489. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9490. }
  9491. }
  9492. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9493. {
  9494. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9495. case FLASH_5752PAGE_SIZE_256:
  9496. tp->nvram_pagesize = 256;
  9497. break;
  9498. case FLASH_5752PAGE_SIZE_512:
  9499. tp->nvram_pagesize = 512;
  9500. break;
  9501. case FLASH_5752PAGE_SIZE_1K:
  9502. tp->nvram_pagesize = 1024;
  9503. break;
  9504. case FLASH_5752PAGE_SIZE_2K:
  9505. tp->nvram_pagesize = 2048;
  9506. break;
  9507. case FLASH_5752PAGE_SIZE_4K:
  9508. tp->nvram_pagesize = 4096;
  9509. break;
  9510. case FLASH_5752PAGE_SIZE_264:
  9511. tp->nvram_pagesize = 264;
  9512. break;
  9513. case FLASH_5752PAGE_SIZE_528:
  9514. tp->nvram_pagesize = 528;
  9515. break;
  9516. }
  9517. }
  9518. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9519. {
  9520. u32 nvcfg1;
  9521. nvcfg1 = tr32(NVRAM_CFG1);
  9522. /* NVRAM protection for TPM */
  9523. if (nvcfg1 & (1 << 27))
  9524. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9525. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9526. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9527. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9528. tp->nvram_jedecnum = JEDEC_ATMEL;
  9529. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9530. break;
  9531. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9532. tp->nvram_jedecnum = JEDEC_ATMEL;
  9533. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9534. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9535. break;
  9536. case FLASH_5752VENDOR_ST_M45PE10:
  9537. case FLASH_5752VENDOR_ST_M45PE20:
  9538. case FLASH_5752VENDOR_ST_M45PE40:
  9539. tp->nvram_jedecnum = JEDEC_ST;
  9540. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9541. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9542. break;
  9543. }
  9544. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9545. tg3_nvram_get_pagesize(tp, nvcfg1);
  9546. } else {
  9547. /* For eeprom, set pagesize to maximum eeprom size */
  9548. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9549. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9550. tw32(NVRAM_CFG1, nvcfg1);
  9551. }
  9552. }
  9553. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9554. {
  9555. u32 nvcfg1, protect = 0;
  9556. nvcfg1 = tr32(NVRAM_CFG1);
  9557. /* NVRAM protection for TPM */
  9558. if (nvcfg1 & (1 << 27)) {
  9559. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9560. protect = 1;
  9561. }
  9562. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9563. switch (nvcfg1) {
  9564. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9565. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9566. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9567. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9568. tp->nvram_jedecnum = JEDEC_ATMEL;
  9569. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9570. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9571. tp->nvram_pagesize = 264;
  9572. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9573. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9574. tp->nvram_size = (protect ? 0x3e200 :
  9575. TG3_NVRAM_SIZE_512KB);
  9576. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9577. tp->nvram_size = (protect ? 0x1f200 :
  9578. TG3_NVRAM_SIZE_256KB);
  9579. else
  9580. tp->nvram_size = (protect ? 0x1f200 :
  9581. TG3_NVRAM_SIZE_128KB);
  9582. break;
  9583. case FLASH_5752VENDOR_ST_M45PE10:
  9584. case FLASH_5752VENDOR_ST_M45PE20:
  9585. case FLASH_5752VENDOR_ST_M45PE40:
  9586. tp->nvram_jedecnum = JEDEC_ST;
  9587. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9588. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9589. tp->nvram_pagesize = 256;
  9590. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9591. tp->nvram_size = (protect ?
  9592. TG3_NVRAM_SIZE_64KB :
  9593. TG3_NVRAM_SIZE_128KB);
  9594. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9595. tp->nvram_size = (protect ?
  9596. TG3_NVRAM_SIZE_64KB :
  9597. TG3_NVRAM_SIZE_256KB);
  9598. else
  9599. tp->nvram_size = (protect ?
  9600. TG3_NVRAM_SIZE_128KB :
  9601. TG3_NVRAM_SIZE_512KB);
  9602. break;
  9603. }
  9604. }
  9605. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9606. {
  9607. u32 nvcfg1;
  9608. nvcfg1 = tr32(NVRAM_CFG1);
  9609. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9610. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9611. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9612. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9613. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9614. tp->nvram_jedecnum = JEDEC_ATMEL;
  9615. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9616. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9617. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9618. tw32(NVRAM_CFG1, nvcfg1);
  9619. break;
  9620. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9621. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9622. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9623. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9624. tp->nvram_jedecnum = JEDEC_ATMEL;
  9625. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9626. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9627. tp->nvram_pagesize = 264;
  9628. break;
  9629. case FLASH_5752VENDOR_ST_M45PE10:
  9630. case FLASH_5752VENDOR_ST_M45PE20:
  9631. case FLASH_5752VENDOR_ST_M45PE40:
  9632. tp->nvram_jedecnum = JEDEC_ST;
  9633. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9634. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9635. tp->nvram_pagesize = 256;
  9636. break;
  9637. }
  9638. }
  9639. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9640. {
  9641. u32 nvcfg1, protect = 0;
  9642. nvcfg1 = tr32(NVRAM_CFG1);
  9643. /* NVRAM protection for TPM */
  9644. if (nvcfg1 & (1 << 27)) {
  9645. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9646. protect = 1;
  9647. }
  9648. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9649. switch (nvcfg1) {
  9650. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9651. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9652. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9653. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9654. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9655. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9656. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9657. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9658. tp->nvram_jedecnum = JEDEC_ATMEL;
  9659. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9660. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9661. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9662. tp->nvram_pagesize = 256;
  9663. break;
  9664. case FLASH_5761VENDOR_ST_A_M45PE20:
  9665. case FLASH_5761VENDOR_ST_A_M45PE40:
  9666. case FLASH_5761VENDOR_ST_A_M45PE80:
  9667. case FLASH_5761VENDOR_ST_A_M45PE16:
  9668. case FLASH_5761VENDOR_ST_M_M45PE20:
  9669. case FLASH_5761VENDOR_ST_M_M45PE40:
  9670. case FLASH_5761VENDOR_ST_M_M45PE80:
  9671. case FLASH_5761VENDOR_ST_M_M45PE16:
  9672. tp->nvram_jedecnum = JEDEC_ST;
  9673. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9674. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9675. tp->nvram_pagesize = 256;
  9676. break;
  9677. }
  9678. if (protect) {
  9679. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9680. } else {
  9681. switch (nvcfg1) {
  9682. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9683. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9684. case FLASH_5761VENDOR_ST_A_M45PE16:
  9685. case FLASH_5761VENDOR_ST_M_M45PE16:
  9686. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9687. break;
  9688. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9689. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9690. case FLASH_5761VENDOR_ST_A_M45PE80:
  9691. case FLASH_5761VENDOR_ST_M_M45PE80:
  9692. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9693. break;
  9694. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9695. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9696. case FLASH_5761VENDOR_ST_A_M45PE40:
  9697. case FLASH_5761VENDOR_ST_M_M45PE40:
  9698. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9699. break;
  9700. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9701. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9702. case FLASH_5761VENDOR_ST_A_M45PE20:
  9703. case FLASH_5761VENDOR_ST_M_M45PE20:
  9704. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9705. break;
  9706. }
  9707. }
  9708. }
  9709. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9710. {
  9711. tp->nvram_jedecnum = JEDEC_ATMEL;
  9712. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9713. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9714. }
  9715. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9716. {
  9717. u32 nvcfg1;
  9718. nvcfg1 = tr32(NVRAM_CFG1);
  9719. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9720. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9721. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9722. tp->nvram_jedecnum = JEDEC_ATMEL;
  9723. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9724. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9725. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9726. tw32(NVRAM_CFG1, nvcfg1);
  9727. return;
  9728. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9729. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9730. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9731. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9732. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9733. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9734. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9735. tp->nvram_jedecnum = JEDEC_ATMEL;
  9736. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9737. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9738. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9739. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9740. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9741. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9742. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9743. break;
  9744. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9745. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9746. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9747. break;
  9748. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9749. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9750. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9751. break;
  9752. }
  9753. break;
  9754. case FLASH_5752VENDOR_ST_M45PE10:
  9755. case FLASH_5752VENDOR_ST_M45PE20:
  9756. case FLASH_5752VENDOR_ST_M45PE40:
  9757. tp->nvram_jedecnum = JEDEC_ST;
  9758. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9759. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9760. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9761. case FLASH_5752VENDOR_ST_M45PE10:
  9762. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9763. break;
  9764. case FLASH_5752VENDOR_ST_M45PE20:
  9765. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9766. break;
  9767. case FLASH_5752VENDOR_ST_M45PE40:
  9768. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9769. break;
  9770. }
  9771. break;
  9772. default:
  9773. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9774. return;
  9775. }
  9776. tg3_nvram_get_pagesize(tp, nvcfg1);
  9777. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9778. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9779. }
  9780. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9781. {
  9782. u32 nvcfg1;
  9783. nvcfg1 = tr32(NVRAM_CFG1);
  9784. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9785. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9786. case FLASH_5717VENDOR_MICRO_EEPROM:
  9787. tp->nvram_jedecnum = JEDEC_ATMEL;
  9788. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9789. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9790. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9791. tw32(NVRAM_CFG1, nvcfg1);
  9792. return;
  9793. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9794. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9795. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9796. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9797. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9798. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9799. case FLASH_5717VENDOR_ATMEL_45USPT:
  9800. tp->nvram_jedecnum = JEDEC_ATMEL;
  9801. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9802. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9803. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9804. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9805. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9806. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9807. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9808. break;
  9809. default:
  9810. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9811. break;
  9812. }
  9813. break;
  9814. case FLASH_5717VENDOR_ST_M_M25PE10:
  9815. case FLASH_5717VENDOR_ST_A_M25PE10:
  9816. case FLASH_5717VENDOR_ST_M_M45PE10:
  9817. case FLASH_5717VENDOR_ST_A_M45PE10:
  9818. case FLASH_5717VENDOR_ST_M_M25PE20:
  9819. case FLASH_5717VENDOR_ST_A_M25PE20:
  9820. case FLASH_5717VENDOR_ST_M_M45PE20:
  9821. case FLASH_5717VENDOR_ST_A_M45PE20:
  9822. case FLASH_5717VENDOR_ST_25USPT:
  9823. case FLASH_5717VENDOR_ST_45USPT:
  9824. tp->nvram_jedecnum = JEDEC_ST;
  9825. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9826. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9827. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9828. case FLASH_5717VENDOR_ST_M_M25PE20:
  9829. case FLASH_5717VENDOR_ST_A_M25PE20:
  9830. case FLASH_5717VENDOR_ST_M_M45PE20:
  9831. case FLASH_5717VENDOR_ST_A_M45PE20:
  9832. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9833. break;
  9834. default:
  9835. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9836. break;
  9837. }
  9838. break;
  9839. default:
  9840. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9841. return;
  9842. }
  9843. tg3_nvram_get_pagesize(tp, nvcfg1);
  9844. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9845. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9846. }
  9847. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9848. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9849. {
  9850. tw32_f(GRC_EEPROM_ADDR,
  9851. (EEPROM_ADDR_FSM_RESET |
  9852. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9853. EEPROM_ADDR_CLKPERD_SHIFT)));
  9854. msleep(1);
  9855. /* Enable seeprom accesses. */
  9856. tw32_f(GRC_LOCAL_CTRL,
  9857. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9858. udelay(100);
  9859. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9860. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9861. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9862. if (tg3_nvram_lock(tp)) {
  9863. netdev_warn(tp->dev,
  9864. "Cannot get nvram lock, %s failed\n",
  9865. __func__);
  9866. return;
  9867. }
  9868. tg3_enable_nvram_access(tp);
  9869. tp->nvram_size = 0;
  9870. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9871. tg3_get_5752_nvram_info(tp);
  9872. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9873. tg3_get_5755_nvram_info(tp);
  9874. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9875. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9876. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9877. tg3_get_5787_nvram_info(tp);
  9878. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9879. tg3_get_5761_nvram_info(tp);
  9880. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9881. tg3_get_5906_nvram_info(tp);
  9882. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9883. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9884. tg3_get_57780_nvram_info(tp);
  9885. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  9886. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  9887. tg3_get_5717_nvram_info(tp);
  9888. else
  9889. tg3_get_nvram_info(tp);
  9890. if (tp->nvram_size == 0)
  9891. tg3_get_nvram_size(tp);
  9892. tg3_disable_nvram_access(tp);
  9893. tg3_nvram_unlock(tp);
  9894. } else {
  9895. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9896. tg3_get_eeprom_size(tp);
  9897. }
  9898. }
  9899. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9900. u32 offset, u32 len, u8 *buf)
  9901. {
  9902. int i, j, rc = 0;
  9903. u32 val;
  9904. for (i = 0; i < len; i += 4) {
  9905. u32 addr;
  9906. __be32 data;
  9907. addr = offset + i;
  9908. memcpy(&data, buf + i, 4);
  9909. /*
  9910. * The SEEPROM interface expects the data to always be opposite
  9911. * the native endian format. We accomplish this by reversing
  9912. * all the operations that would have been performed on the
  9913. * data from a call to tg3_nvram_read_be32().
  9914. */
  9915. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9916. val = tr32(GRC_EEPROM_ADDR);
  9917. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9918. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9919. EEPROM_ADDR_READ);
  9920. tw32(GRC_EEPROM_ADDR, val |
  9921. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9922. (addr & EEPROM_ADDR_ADDR_MASK) |
  9923. EEPROM_ADDR_START |
  9924. EEPROM_ADDR_WRITE);
  9925. for (j = 0; j < 1000; j++) {
  9926. val = tr32(GRC_EEPROM_ADDR);
  9927. if (val & EEPROM_ADDR_COMPLETE)
  9928. break;
  9929. msleep(1);
  9930. }
  9931. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9932. rc = -EBUSY;
  9933. break;
  9934. }
  9935. }
  9936. return rc;
  9937. }
  9938. /* offset and length are dword aligned */
  9939. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9940. u8 *buf)
  9941. {
  9942. int ret = 0;
  9943. u32 pagesize = tp->nvram_pagesize;
  9944. u32 pagemask = pagesize - 1;
  9945. u32 nvram_cmd;
  9946. u8 *tmp;
  9947. tmp = kmalloc(pagesize, GFP_KERNEL);
  9948. if (tmp == NULL)
  9949. return -ENOMEM;
  9950. while (len) {
  9951. int j;
  9952. u32 phy_addr, page_off, size;
  9953. phy_addr = offset & ~pagemask;
  9954. for (j = 0; j < pagesize; j += 4) {
  9955. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9956. (__be32 *) (tmp + j));
  9957. if (ret)
  9958. break;
  9959. }
  9960. if (ret)
  9961. break;
  9962. page_off = offset & pagemask;
  9963. size = pagesize;
  9964. if (len < size)
  9965. size = len;
  9966. len -= size;
  9967. memcpy(tmp + page_off, buf, size);
  9968. offset = offset + (pagesize - page_off);
  9969. tg3_enable_nvram_access(tp);
  9970. /*
  9971. * Before we can erase the flash page, we need
  9972. * to issue a special "write enable" command.
  9973. */
  9974. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9975. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9976. break;
  9977. /* Erase the target page */
  9978. tw32(NVRAM_ADDR, phy_addr);
  9979. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9980. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9981. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9982. break;
  9983. /* Issue another write enable to start the write. */
  9984. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9985. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9986. break;
  9987. for (j = 0; j < pagesize; j += 4) {
  9988. __be32 data;
  9989. data = *((__be32 *) (tmp + j));
  9990. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9991. tw32(NVRAM_ADDR, phy_addr + j);
  9992. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9993. NVRAM_CMD_WR;
  9994. if (j == 0)
  9995. nvram_cmd |= NVRAM_CMD_FIRST;
  9996. else if (j == (pagesize - 4))
  9997. nvram_cmd |= NVRAM_CMD_LAST;
  9998. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9999. break;
  10000. }
  10001. if (ret)
  10002. break;
  10003. }
  10004. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10005. tg3_nvram_exec_cmd(tp, nvram_cmd);
  10006. kfree(tmp);
  10007. return ret;
  10008. }
  10009. /* offset and length are dword aligned */
  10010. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10011. u8 *buf)
  10012. {
  10013. int i, ret = 0;
  10014. for (i = 0; i < len; i += 4, offset += 4) {
  10015. u32 page_off, phy_addr, nvram_cmd;
  10016. __be32 data;
  10017. memcpy(&data, buf + i, 4);
  10018. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10019. page_off = offset % tp->nvram_pagesize;
  10020. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10021. tw32(NVRAM_ADDR, phy_addr);
  10022. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10023. if (page_off == 0 || i == 0)
  10024. nvram_cmd |= NVRAM_CMD_FIRST;
  10025. if (page_off == (tp->nvram_pagesize - 4))
  10026. nvram_cmd |= NVRAM_CMD_LAST;
  10027. if (i == (len - 4))
  10028. nvram_cmd |= NVRAM_CMD_LAST;
  10029. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10030. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  10031. (tp->nvram_jedecnum == JEDEC_ST) &&
  10032. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10033. if ((ret = tg3_nvram_exec_cmd(tp,
  10034. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10035. NVRAM_CMD_DONE)))
  10036. break;
  10037. }
  10038. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10039. /* We always do complete word writes to eeprom. */
  10040. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10041. }
  10042. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10043. break;
  10044. }
  10045. return ret;
  10046. }
  10047. /* offset and length are dword aligned */
  10048. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10049. {
  10050. int ret;
  10051. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10052. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10053. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10054. udelay(40);
  10055. }
  10056. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  10057. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10058. } else {
  10059. u32 grc_mode;
  10060. ret = tg3_nvram_lock(tp);
  10061. if (ret)
  10062. return ret;
  10063. tg3_enable_nvram_access(tp);
  10064. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  10065. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  10066. tw32(NVRAM_WRITE1, 0x406);
  10067. grc_mode = tr32(GRC_MODE);
  10068. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10069. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  10070. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10071. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10072. buf);
  10073. } else {
  10074. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10075. buf);
  10076. }
  10077. grc_mode = tr32(GRC_MODE);
  10078. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10079. tg3_disable_nvram_access(tp);
  10080. tg3_nvram_unlock(tp);
  10081. }
  10082. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10083. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10084. udelay(40);
  10085. }
  10086. return ret;
  10087. }
  10088. struct subsys_tbl_ent {
  10089. u16 subsys_vendor, subsys_devid;
  10090. u32 phy_id;
  10091. };
  10092. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10093. /* Broadcom boards. */
  10094. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10095. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10096. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10097. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10098. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10099. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10100. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10101. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10102. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10103. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10104. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10105. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10106. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10107. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10108. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10109. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10110. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10111. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10112. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10113. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10114. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10115. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10116. /* 3com boards. */
  10117. { TG3PCI_SUBVENDOR_ID_3COM,
  10118. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10119. { TG3PCI_SUBVENDOR_ID_3COM,
  10120. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10121. { TG3PCI_SUBVENDOR_ID_3COM,
  10122. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10123. { TG3PCI_SUBVENDOR_ID_3COM,
  10124. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10125. { TG3PCI_SUBVENDOR_ID_3COM,
  10126. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10127. /* DELL boards. */
  10128. { TG3PCI_SUBVENDOR_ID_DELL,
  10129. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10130. { TG3PCI_SUBVENDOR_ID_DELL,
  10131. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10132. { TG3PCI_SUBVENDOR_ID_DELL,
  10133. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10134. { TG3PCI_SUBVENDOR_ID_DELL,
  10135. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10136. /* Compaq boards. */
  10137. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10138. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10139. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10140. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10141. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10142. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10143. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10144. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10145. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10146. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10147. /* IBM boards. */
  10148. { TG3PCI_SUBVENDOR_ID_IBM,
  10149. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10150. };
  10151. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10152. {
  10153. int i;
  10154. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10155. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10156. tp->pdev->subsystem_vendor) &&
  10157. (subsys_id_to_phy_id[i].subsys_devid ==
  10158. tp->pdev->subsystem_device))
  10159. return &subsys_id_to_phy_id[i];
  10160. }
  10161. return NULL;
  10162. }
  10163. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10164. {
  10165. u32 val;
  10166. u16 pmcsr;
  10167. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10168. * so need make sure we're in D0.
  10169. */
  10170. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10171. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10172. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10173. msleep(1);
  10174. /* Make sure register accesses (indirect or otherwise)
  10175. * will function correctly.
  10176. */
  10177. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10178. tp->misc_host_ctrl);
  10179. /* The memory arbiter has to be enabled in order for SRAM accesses
  10180. * to succeed. Normally on powerup the tg3 chip firmware will make
  10181. * sure it is enabled, but other entities such as system netboot
  10182. * code might disable it.
  10183. */
  10184. val = tr32(MEMARB_MODE);
  10185. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10186. tp->phy_id = TG3_PHY_ID_INVALID;
  10187. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10188. /* Assume an onboard device and WOL capable by default. */
  10189. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10190. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10191. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10192. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10193. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10194. }
  10195. val = tr32(VCPU_CFGSHDW);
  10196. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10197. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10198. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10199. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10200. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10201. goto done;
  10202. }
  10203. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10204. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10205. u32 nic_cfg, led_cfg;
  10206. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10207. int eeprom_phy_serdes = 0;
  10208. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10209. tp->nic_sram_data_cfg = nic_cfg;
  10210. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10211. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10212. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10213. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10214. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10215. (ver > 0) && (ver < 0x100))
  10216. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10217. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10218. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10219. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10220. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10221. eeprom_phy_serdes = 1;
  10222. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10223. if (nic_phy_id != 0) {
  10224. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10225. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10226. eeprom_phy_id = (id1 >> 16) << 10;
  10227. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10228. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10229. } else
  10230. eeprom_phy_id = 0;
  10231. tp->phy_id = eeprom_phy_id;
  10232. if (eeprom_phy_serdes) {
  10233. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10234. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10235. else
  10236. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10237. }
  10238. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10239. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10240. SHASTA_EXT_LED_MODE_MASK);
  10241. else
  10242. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10243. switch (led_cfg) {
  10244. default:
  10245. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10246. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10247. break;
  10248. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10249. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10250. break;
  10251. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10252. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10253. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10254. * read on some older 5700/5701 bootcode.
  10255. */
  10256. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10257. ASIC_REV_5700 ||
  10258. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10259. ASIC_REV_5701)
  10260. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10261. break;
  10262. case SHASTA_EXT_LED_SHARED:
  10263. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10264. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10265. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10266. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10267. LED_CTRL_MODE_PHY_2);
  10268. break;
  10269. case SHASTA_EXT_LED_MAC:
  10270. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10271. break;
  10272. case SHASTA_EXT_LED_COMBO:
  10273. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10274. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10275. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10276. LED_CTRL_MODE_PHY_2);
  10277. break;
  10278. }
  10279. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10280. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10281. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10282. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10283. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10284. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10285. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10286. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10287. if ((tp->pdev->subsystem_vendor ==
  10288. PCI_VENDOR_ID_ARIMA) &&
  10289. (tp->pdev->subsystem_device == 0x205a ||
  10290. tp->pdev->subsystem_device == 0x2063))
  10291. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10292. } else {
  10293. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10294. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10295. }
  10296. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10297. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10298. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10299. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10300. }
  10301. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10302. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10303. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10304. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10305. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10306. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10307. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10308. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10309. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10310. if (cfg2 & (1 << 17))
  10311. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10312. /* serdes signal pre-emphasis in register 0x590 set by */
  10313. /* bootcode if bit 18 is set */
  10314. if (cfg2 & (1 << 18))
  10315. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10316. if (((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) ||
  10317. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10318. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX))) &&
  10319. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10320. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10321. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10322. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10323. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  10324. u32 cfg3;
  10325. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10326. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10327. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10328. }
  10329. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10330. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10331. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10332. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10333. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10334. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10335. }
  10336. done:
  10337. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  10338. device_set_wakeup_enable(&tp->pdev->dev,
  10339. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10340. }
  10341. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10342. {
  10343. int i;
  10344. u32 val;
  10345. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10346. tw32(OTP_CTRL, cmd);
  10347. /* Wait for up to 1 ms for command to execute. */
  10348. for (i = 0; i < 100; i++) {
  10349. val = tr32(OTP_STATUS);
  10350. if (val & OTP_STATUS_CMD_DONE)
  10351. break;
  10352. udelay(10);
  10353. }
  10354. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10355. }
  10356. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10357. * configuration is a 32-bit value that straddles the alignment boundary.
  10358. * We do two 32-bit reads and then shift and merge the results.
  10359. */
  10360. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10361. {
  10362. u32 bhalf_otp, thalf_otp;
  10363. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10364. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10365. return 0;
  10366. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10367. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10368. return 0;
  10369. thalf_otp = tr32(OTP_READ_DATA);
  10370. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10371. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10372. return 0;
  10373. bhalf_otp = tr32(OTP_READ_DATA);
  10374. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10375. }
  10376. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10377. {
  10378. u32 hw_phy_id_1, hw_phy_id_2;
  10379. u32 hw_phy_id, hw_phy_id_masked;
  10380. int err;
  10381. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10382. return tg3_phy_init(tp);
  10383. /* Reading the PHY ID register can conflict with ASF
  10384. * firmware access to the PHY hardware.
  10385. */
  10386. err = 0;
  10387. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10388. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10389. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10390. } else {
  10391. /* Now read the physical PHY_ID from the chip and verify
  10392. * that it is sane. If it doesn't look good, we fall back
  10393. * to either the hard-coded table based PHY_ID and failing
  10394. * that the value found in the eeprom area.
  10395. */
  10396. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10397. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10398. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10399. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10400. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10401. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10402. }
  10403. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10404. tp->phy_id = hw_phy_id;
  10405. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10406. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10407. else
  10408. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  10409. } else {
  10410. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10411. /* Do nothing, phy ID already set up in
  10412. * tg3_get_eeprom_hw_cfg().
  10413. */
  10414. } else {
  10415. struct subsys_tbl_ent *p;
  10416. /* No eeprom signature? Try the hardcoded
  10417. * subsys device table.
  10418. */
  10419. p = tg3_lookup_by_subsys(tp);
  10420. if (!p)
  10421. return -ENODEV;
  10422. tp->phy_id = p->phy_id;
  10423. if (!tp->phy_id ||
  10424. tp->phy_id == TG3_PHY_ID_BCM8002)
  10425. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10426. }
  10427. }
  10428. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10429. ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  10430. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  10431. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10432. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  10433. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  10434. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10435. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10436. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10437. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10438. tg3_readphy(tp, MII_BMSR, &bmsr);
  10439. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10440. (bmsr & BMSR_LSTATUS))
  10441. goto skip_phy_reset;
  10442. err = tg3_phy_reset(tp);
  10443. if (err)
  10444. return err;
  10445. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10446. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10447. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10448. tg3_ctrl = 0;
  10449. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  10450. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10451. MII_TG3_CTRL_ADV_1000_FULL);
  10452. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10453. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10454. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10455. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10456. }
  10457. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10458. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10459. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10460. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10461. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10462. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10463. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10464. tg3_writephy(tp, MII_BMCR,
  10465. BMCR_ANENABLE | BMCR_ANRESTART);
  10466. }
  10467. tg3_phy_set_wirespeed(tp);
  10468. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10469. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10470. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10471. }
  10472. skip_phy_reset:
  10473. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10474. err = tg3_init_5401phy_dsp(tp);
  10475. if (err)
  10476. return err;
  10477. err = tg3_init_5401phy_dsp(tp);
  10478. }
  10479. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  10480. tp->link_config.advertising =
  10481. (ADVERTISED_1000baseT_Half |
  10482. ADVERTISED_1000baseT_Full |
  10483. ADVERTISED_Autoneg |
  10484. ADVERTISED_FIBRE);
  10485. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  10486. tp->link_config.advertising &=
  10487. ~(ADVERTISED_1000baseT_Half |
  10488. ADVERTISED_1000baseT_Full);
  10489. return err;
  10490. }
  10491. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10492. {
  10493. u8 *vpd_data;
  10494. unsigned int block_end, rosize, len;
  10495. int j, i = 0;
  10496. u32 magic;
  10497. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10498. tg3_nvram_read(tp, 0x0, &magic))
  10499. goto out_no_vpd;
  10500. vpd_data = kmalloc(TG3_NVM_VPD_LEN, GFP_KERNEL);
  10501. if (!vpd_data)
  10502. goto out_no_vpd;
  10503. if (magic == TG3_EEPROM_MAGIC) {
  10504. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10505. u32 tmp;
  10506. /* The data is in little-endian format in NVRAM.
  10507. * Use the big-endian read routines to preserve
  10508. * the byte order as it exists in NVRAM.
  10509. */
  10510. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10511. goto out_not_found;
  10512. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10513. }
  10514. } else {
  10515. ssize_t cnt;
  10516. unsigned int pos = 0;
  10517. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10518. cnt = pci_read_vpd(tp->pdev, pos,
  10519. TG3_NVM_VPD_LEN - pos,
  10520. &vpd_data[pos]);
  10521. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  10522. cnt = 0;
  10523. else if (cnt < 0)
  10524. goto out_not_found;
  10525. }
  10526. if (pos != TG3_NVM_VPD_LEN)
  10527. goto out_not_found;
  10528. }
  10529. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10530. PCI_VPD_LRDT_RO_DATA);
  10531. if (i < 0)
  10532. goto out_not_found;
  10533. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10534. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10535. i += PCI_VPD_LRDT_TAG_SIZE;
  10536. if (block_end > TG3_NVM_VPD_LEN)
  10537. goto out_not_found;
  10538. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10539. PCI_VPD_RO_KEYWORD_MFR_ID);
  10540. if (j > 0) {
  10541. len = pci_vpd_info_field_size(&vpd_data[j]);
  10542. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10543. if (j + len > block_end || len != 4 ||
  10544. memcmp(&vpd_data[j], "1028", 4))
  10545. goto partno;
  10546. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10547. PCI_VPD_RO_KEYWORD_VENDOR0);
  10548. if (j < 0)
  10549. goto partno;
  10550. len = pci_vpd_info_field_size(&vpd_data[j]);
  10551. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10552. if (j + len > block_end)
  10553. goto partno;
  10554. memcpy(tp->fw_ver, &vpd_data[j], len);
  10555. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10556. }
  10557. partno:
  10558. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10559. PCI_VPD_RO_KEYWORD_PARTNO);
  10560. if (i < 0)
  10561. goto out_not_found;
  10562. len = pci_vpd_info_field_size(&vpd_data[i]);
  10563. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10564. if (len > TG3_BPN_SIZE ||
  10565. (len + i) > TG3_NVM_VPD_LEN)
  10566. goto out_not_found;
  10567. memcpy(tp->board_part_number, &vpd_data[i], len);
  10568. out_not_found:
  10569. kfree(vpd_data);
  10570. if (tp->board_part_number[0])
  10571. return;
  10572. out_no_vpd:
  10573. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10574. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  10575. strcpy(tp->board_part_number, "BCM5717");
  10576. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  10577. strcpy(tp->board_part_number, "BCM5718");
  10578. else
  10579. goto nomatch;
  10580. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  10581. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10582. strcpy(tp->board_part_number, "BCM57780");
  10583. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10584. strcpy(tp->board_part_number, "BCM57760");
  10585. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10586. strcpy(tp->board_part_number, "BCM57790");
  10587. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10588. strcpy(tp->board_part_number, "BCM57788");
  10589. else
  10590. goto nomatch;
  10591. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10592. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10593. strcpy(tp->board_part_number, "BCM57761");
  10594. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10595. strcpy(tp->board_part_number, "BCM57765");
  10596. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10597. strcpy(tp->board_part_number, "BCM57781");
  10598. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10599. strcpy(tp->board_part_number, "BCM57785");
  10600. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10601. strcpy(tp->board_part_number, "BCM57791");
  10602. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10603. strcpy(tp->board_part_number, "BCM57795");
  10604. else
  10605. goto nomatch;
  10606. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10607. strcpy(tp->board_part_number, "BCM95906");
  10608. } else {
  10609. nomatch:
  10610. strcpy(tp->board_part_number, "none");
  10611. }
  10612. }
  10613. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10614. {
  10615. u32 val;
  10616. if (tg3_nvram_read(tp, offset, &val) ||
  10617. (val & 0xfc000000) != 0x0c000000 ||
  10618. tg3_nvram_read(tp, offset + 4, &val) ||
  10619. val != 0)
  10620. return 0;
  10621. return 1;
  10622. }
  10623. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10624. {
  10625. u32 val, offset, start, ver_offset;
  10626. int i, dst_off;
  10627. bool newver = false;
  10628. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10629. tg3_nvram_read(tp, 0x4, &start))
  10630. return;
  10631. offset = tg3_nvram_logical_addr(tp, offset);
  10632. if (tg3_nvram_read(tp, offset, &val))
  10633. return;
  10634. if ((val & 0xfc000000) == 0x0c000000) {
  10635. if (tg3_nvram_read(tp, offset + 4, &val))
  10636. return;
  10637. if (val == 0)
  10638. newver = true;
  10639. }
  10640. dst_off = strlen(tp->fw_ver);
  10641. if (newver) {
  10642. if (TG3_VER_SIZE - dst_off < 16 ||
  10643. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10644. return;
  10645. offset = offset + ver_offset - start;
  10646. for (i = 0; i < 16; i += 4) {
  10647. __be32 v;
  10648. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10649. return;
  10650. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10651. }
  10652. } else {
  10653. u32 major, minor;
  10654. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10655. return;
  10656. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10657. TG3_NVM_BCVER_MAJSFT;
  10658. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10659. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10660. "v%d.%02d", major, minor);
  10661. }
  10662. }
  10663. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10664. {
  10665. u32 val, major, minor;
  10666. /* Use native endian representation */
  10667. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10668. return;
  10669. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10670. TG3_NVM_HWSB_CFG1_MAJSFT;
  10671. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10672. TG3_NVM_HWSB_CFG1_MINSFT;
  10673. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10674. }
  10675. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10676. {
  10677. u32 offset, major, minor, build;
  10678. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10679. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10680. return;
  10681. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10682. case TG3_EEPROM_SB_REVISION_0:
  10683. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10684. break;
  10685. case TG3_EEPROM_SB_REVISION_2:
  10686. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10687. break;
  10688. case TG3_EEPROM_SB_REVISION_3:
  10689. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10690. break;
  10691. case TG3_EEPROM_SB_REVISION_4:
  10692. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10693. break;
  10694. case TG3_EEPROM_SB_REVISION_5:
  10695. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10696. break;
  10697. case TG3_EEPROM_SB_REVISION_6:
  10698. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  10699. break;
  10700. default:
  10701. return;
  10702. }
  10703. if (tg3_nvram_read(tp, offset, &val))
  10704. return;
  10705. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10706. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10707. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10708. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10709. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10710. if (minor > 99 || build > 26)
  10711. return;
  10712. offset = strlen(tp->fw_ver);
  10713. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  10714. " v%d.%02d", major, minor);
  10715. if (build > 0) {
  10716. offset = strlen(tp->fw_ver);
  10717. if (offset < TG3_VER_SIZE - 1)
  10718. tp->fw_ver[offset] = 'a' + build - 1;
  10719. }
  10720. }
  10721. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10722. {
  10723. u32 val, offset, start;
  10724. int i, vlen;
  10725. for (offset = TG3_NVM_DIR_START;
  10726. offset < TG3_NVM_DIR_END;
  10727. offset += TG3_NVM_DIRENT_SIZE) {
  10728. if (tg3_nvram_read(tp, offset, &val))
  10729. return;
  10730. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10731. break;
  10732. }
  10733. if (offset == TG3_NVM_DIR_END)
  10734. return;
  10735. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10736. start = 0x08000000;
  10737. else if (tg3_nvram_read(tp, offset - 4, &start))
  10738. return;
  10739. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10740. !tg3_fw_img_is_valid(tp, offset) ||
  10741. tg3_nvram_read(tp, offset + 8, &val))
  10742. return;
  10743. offset += val - start;
  10744. vlen = strlen(tp->fw_ver);
  10745. tp->fw_ver[vlen++] = ',';
  10746. tp->fw_ver[vlen++] = ' ';
  10747. for (i = 0; i < 4; i++) {
  10748. __be32 v;
  10749. if (tg3_nvram_read_be32(tp, offset, &v))
  10750. return;
  10751. offset += sizeof(v);
  10752. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10753. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10754. break;
  10755. }
  10756. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10757. vlen += sizeof(v);
  10758. }
  10759. }
  10760. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10761. {
  10762. int vlen;
  10763. u32 apedata;
  10764. char *fwtype;
  10765. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10766. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10767. return;
  10768. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10769. if (apedata != APE_SEG_SIG_MAGIC)
  10770. return;
  10771. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10772. if (!(apedata & APE_FW_STATUS_READY))
  10773. return;
  10774. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10775. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  10776. tp->tg3_flags3 |= TG3_FLG3_APE_HAS_NCSI;
  10777. fwtype = "NCSI";
  10778. } else {
  10779. fwtype = "DASH";
  10780. }
  10781. vlen = strlen(tp->fw_ver);
  10782. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  10783. fwtype,
  10784. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10785. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10786. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10787. (apedata & APE_FW_VERSION_BLDMSK));
  10788. }
  10789. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10790. {
  10791. u32 val;
  10792. bool vpd_vers = false;
  10793. if (tp->fw_ver[0] != 0)
  10794. vpd_vers = true;
  10795. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10796. strcat(tp->fw_ver, "sb");
  10797. return;
  10798. }
  10799. if (tg3_nvram_read(tp, 0, &val))
  10800. return;
  10801. if (val == TG3_EEPROM_MAGIC)
  10802. tg3_read_bc_ver(tp);
  10803. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10804. tg3_read_sb_ver(tp, val);
  10805. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10806. tg3_read_hwsb_ver(tp);
  10807. else
  10808. return;
  10809. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10810. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
  10811. goto done;
  10812. tg3_read_mgmtfw_ver(tp);
  10813. done:
  10814. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10815. }
  10816. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10817. static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
  10818. {
  10819. dev->vlan_features |= flags;
  10820. }
  10821. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  10822. {
  10823. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10824. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10825. return 4096;
  10826. else if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  10827. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10828. return 1024;
  10829. else
  10830. return 512;
  10831. }
  10832. DEFINE_PCI_DEVICE_TABLE(write_reorder_chipsets) = {
  10833. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10834. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10835. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  10836. { },
  10837. };
  10838. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10839. {
  10840. u32 misc_ctrl_reg;
  10841. u32 pci_state_reg, grc_misc_cfg;
  10842. u32 val;
  10843. u16 pci_cmd;
  10844. int err;
  10845. /* Force memory write invalidate off. If we leave it on,
  10846. * then on 5700_BX chips we have to enable a workaround.
  10847. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10848. * to match the cacheline size. The Broadcom driver have this
  10849. * workaround but turns MWI off all the times so never uses
  10850. * it. This seems to suggest that the workaround is insufficient.
  10851. */
  10852. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10853. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10854. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10855. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10856. * has the register indirect write enable bit set before
  10857. * we try to access any of the MMIO registers. It is also
  10858. * critical that the PCI-X hw workaround situation is decided
  10859. * before that as well.
  10860. */
  10861. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10862. &misc_ctrl_reg);
  10863. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10864. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10865. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10866. u32 prod_id_asic_rev;
  10867. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10868. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10869. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719)
  10870. pci_read_config_dword(tp->pdev,
  10871. TG3PCI_GEN2_PRODID_ASICREV,
  10872. &prod_id_asic_rev);
  10873. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10874. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10875. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10876. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10877. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10878. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10879. pci_read_config_dword(tp->pdev,
  10880. TG3PCI_GEN15_PRODID_ASICREV,
  10881. &prod_id_asic_rev);
  10882. else
  10883. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10884. &prod_id_asic_rev);
  10885. tp->pci_chip_rev_id = prod_id_asic_rev;
  10886. }
  10887. /* Wrong chip ID in 5752 A0. This code can be removed later
  10888. * as A0 is not in production.
  10889. */
  10890. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10891. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10892. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10893. * we need to disable memory and use config. cycles
  10894. * only to access all registers. The 5702/03 chips
  10895. * can mistakenly decode the special cycles from the
  10896. * ICH chipsets as memory write cycles, causing corruption
  10897. * of register and memory space. Only certain ICH bridges
  10898. * will drive special cycles with non-zero data during the
  10899. * address phase which can fall within the 5703's address
  10900. * range. This is not an ICH bug as the PCI spec allows
  10901. * non-zero address during special cycles. However, only
  10902. * these ICH bridges are known to drive non-zero addresses
  10903. * during special cycles.
  10904. *
  10905. * Since special cycles do not cross PCI bridges, we only
  10906. * enable this workaround if the 5703 is on the secondary
  10907. * bus of these ICH bridges.
  10908. */
  10909. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10910. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10911. static struct tg3_dev_id {
  10912. u32 vendor;
  10913. u32 device;
  10914. u32 rev;
  10915. } ich_chipsets[] = {
  10916. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10917. PCI_ANY_ID },
  10918. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10919. PCI_ANY_ID },
  10920. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10921. 0xa },
  10922. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10923. PCI_ANY_ID },
  10924. { },
  10925. };
  10926. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10927. struct pci_dev *bridge = NULL;
  10928. while (pci_id->vendor != 0) {
  10929. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10930. bridge);
  10931. if (!bridge) {
  10932. pci_id++;
  10933. continue;
  10934. }
  10935. if (pci_id->rev != PCI_ANY_ID) {
  10936. if (bridge->revision > pci_id->rev)
  10937. continue;
  10938. }
  10939. if (bridge->subordinate &&
  10940. (bridge->subordinate->number ==
  10941. tp->pdev->bus->number)) {
  10942. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10943. pci_dev_put(bridge);
  10944. break;
  10945. }
  10946. }
  10947. }
  10948. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10949. static struct tg3_dev_id {
  10950. u32 vendor;
  10951. u32 device;
  10952. } bridge_chipsets[] = {
  10953. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10954. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10955. { },
  10956. };
  10957. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10958. struct pci_dev *bridge = NULL;
  10959. while (pci_id->vendor != 0) {
  10960. bridge = pci_get_device(pci_id->vendor,
  10961. pci_id->device,
  10962. bridge);
  10963. if (!bridge) {
  10964. pci_id++;
  10965. continue;
  10966. }
  10967. if (bridge->subordinate &&
  10968. (bridge->subordinate->number <=
  10969. tp->pdev->bus->number) &&
  10970. (bridge->subordinate->subordinate >=
  10971. tp->pdev->bus->number)) {
  10972. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10973. pci_dev_put(bridge);
  10974. break;
  10975. }
  10976. }
  10977. }
  10978. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10979. * DMA addresses > 40-bit. This bridge may have other additional
  10980. * 57xx devices behind it in some 4-port NIC designs for example.
  10981. * Any tg3 device found behind the bridge will also need the 40-bit
  10982. * DMA workaround.
  10983. */
  10984. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10985. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10986. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10987. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10988. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10989. } else {
  10990. struct pci_dev *bridge = NULL;
  10991. do {
  10992. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10993. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10994. bridge);
  10995. if (bridge && bridge->subordinate &&
  10996. (bridge->subordinate->number <=
  10997. tp->pdev->bus->number) &&
  10998. (bridge->subordinate->subordinate >=
  10999. tp->pdev->bus->number)) {
  11000. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  11001. pci_dev_put(bridge);
  11002. break;
  11003. }
  11004. } while (bridge);
  11005. }
  11006. /* Initialize misc host control in PCI block. */
  11007. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11008. MISC_HOST_CTRL_CHIPREV);
  11009. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11010. tp->misc_host_ctrl);
  11011. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11012. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  11013. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  11014. tp->pdev_peer = tg3_find_peer(tp);
  11015. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11016. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11017. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11018. tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
  11019. /* Intentionally exclude ASIC_REV_5906 */
  11020. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11021. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11022. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11023. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11024. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11025. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11026. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  11027. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  11028. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11029. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11030. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11031. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11032. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11033. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  11034. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  11035. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  11036. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  11037. /* 5700 B0 chips do not support checksumming correctly due
  11038. * to hardware bugs.
  11039. */
  11040. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  11041. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  11042. else {
  11043. unsigned long features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
  11044. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  11045. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  11046. features |= NETIF_F_IPV6_CSUM;
  11047. tp->dev->features |= features;
  11048. vlan_features_add(tp->dev, features);
  11049. }
  11050. /* Determine TSO capabilities */
  11051. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
  11052. ; /* Do nothing. HW bug. */
  11053. else if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11054. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  11055. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11056. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11057. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  11058. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11059. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  11060. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11061. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11062. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  11063. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11064. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11065. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11066. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  11067. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11068. tp->fw_needed = FIRMWARE_TG3TSO5;
  11069. else
  11070. tp->fw_needed = FIRMWARE_TG3TSO;
  11071. }
  11072. tp->irq_max = 1;
  11073. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11074. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  11075. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11076. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11077. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11078. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11079. tp->pdev_peer == tp->pdev))
  11080. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  11081. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11082. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11083. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  11084. }
  11085. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11086. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  11087. tp->irq_max = TG3_IRQ_MAX_VECS;
  11088. }
  11089. }
  11090. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11091. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11092. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11093. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  11094. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  11095. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  11096. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  11097. }
  11098. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  11099. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
  11100. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  11101. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11102. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  11103. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  11104. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  11105. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11106. &pci_state_reg);
  11107. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  11108. if (tp->pcie_cap != 0) {
  11109. u16 lnkctl;
  11110. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11111. tp->pcie_readrq = 4096;
  11112. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11113. tp->pcie_readrq = 2048;
  11114. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  11115. pci_read_config_word(tp->pdev,
  11116. tp->pcie_cap + PCI_EXP_LNKCTL,
  11117. &lnkctl);
  11118. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11119. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11120. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  11121. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11122. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11123. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11124. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11125. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  11126. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11127. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  11128. }
  11129. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11130. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11131. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11132. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11133. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11134. if (!tp->pcix_cap) {
  11135. dev_err(&tp->pdev->dev,
  11136. "Cannot find PCI-X capability, aborting\n");
  11137. return -EIO;
  11138. }
  11139. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11140. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  11141. }
  11142. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11143. * reordering to the mailbox registers done by the host
  11144. * controller can cause major troubles. We read back from
  11145. * every mailbox register write to force the writes to be
  11146. * posted to the chip in order.
  11147. */
  11148. if (pci_dev_present(write_reorder_chipsets) &&
  11149. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11150. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  11151. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11152. &tp->pci_cacheline_sz);
  11153. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11154. &tp->pci_lat_timer);
  11155. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11156. tp->pci_lat_timer < 64) {
  11157. tp->pci_lat_timer = 64;
  11158. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11159. tp->pci_lat_timer);
  11160. }
  11161. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11162. /* 5700 BX chips need to have their TX producer index
  11163. * mailboxes written twice to workaround a bug.
  11164. */
  11165. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  11166. /* If we are in PCI-X mode, enable register write workaround.
  11167. *
  11168. * The workaround is to use indirect register accesses
  11169. * for all chip writes not to mailbox registers.
  11170. */
  11171. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11172. u32 pm_reg;
  11173. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11174. /* The chip can have it's power management PCI config
  11175. * space registers clobbered due to this bug.
  11176. * So explicitly force the chip into D0 here.
  11177. */
  11178. pci_read_config_dword(tp->pdev,
  11179. tp->pm_cap + PCI_PM_CTRL,
  11180. &pm_reg);
  11181. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11182. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11183. pci_write_config_dword(tp->pdev,
  11184. tp->pm_cap + PCI_PM_CTRL,
  11185. pm_reg);
  11186. /* Also, force SERR#/PERR# in PCI command. */
  11187. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11188. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11189. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11190. }
  11191. }
  11192. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11193. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  11194. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11195. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  11196. /* Chip-specific fixup from Broadcom driver */
  11197. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11198. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11199. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11200. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11201. }
  11202. /* Default fast path register access methods */
  11203. tp->read32 = tg3_read32;
  11204. tp->write32 = tg3_write32;
  11205. tp->read32_mbox = tg3_read32;
  11206. tp->write32_mbox = tg3_write32;
  11207. tp->write32_tx_mbox = tg3_write32;
  11208. tp->write32_rx_mbox = tg3_write32;
  11209. /* Various workaround register access methods */
  11210. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  11211. tp->write32 = tg3_write_indirect_reg32;
  11212. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11213. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  11214. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11215. /*
  11216. * Back to back register writes can cause problems on these
  11217. * chips, the workaround is to read back all reg writes
  11218. * except those to mailbox regs.
  11219. *
  11220. * See tg3_write_indirect_reg32().
  11221. */
  11222. tp->write32 = tg3_write_flush_reg32;
  11223. }
  11224. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11225. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11226. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11227. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11228. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11229. }
  11230. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11231. tp->read32 = tg3_read_indirect_reg32;
  11232. tp->write32 = tg3_write_indirect_reg32;
  11233. tp->read32_mbox = tg3_read_indirect_mbox;
  11234. tp->write32_mbox = tg3_write_indirect_mbox;
  11235. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11236. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11237. iounmap(tp->regs);
  11238. tp->regs = NULL;
  11239. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11240. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11241. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11242. }
  11243. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11244. tp->read32_mbox = tg3_read32_mbox_5906;
  11245. tp->write32_mbox = tg3_write32_mbox_5906;
  11246. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11247. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11248. }
  11249. if (tp->write32 == tg3_write_indirect_reg32 ||
  11250. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11251. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11252. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11253. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11254. /* Get eeprom hw config before calling tg3_set_power_state().
  11255. * In particular, the TG3_FLG2_IS_NIC flag must be
  11256. * determined before calling tg3_set_power_state() so that
  11257. * we know whether or not to switch out of Vaux power.
  11258. * When the flag is set, it means that GPIO1 is used for eeprom
  11259. * write protect and also implies that it is a LOM where GPIOs
  11260. * are not used to switch power.
  11261. */
  11262. tg3_get_eeprom_hw_cfg(tp);
  11263. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11264. /* Allow reads and writes to the
  11265. * APE register and memory space.
  11266. */
  11267. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11268. PCISTATE_ALLOW_APE_SHMEM_WR |
  11269. PCISTATE_ALLOW_APE_PSPACE_WR;
  11270. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11271. pci_state_reg);
  11272. }
  11273. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11274. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11275. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11276. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11277. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  11278. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11279. /* Set up tp->grc_local_ctrl before calling tg_power_up().
  11280. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11281. * It is also used as eeprom write protect on LOMs.
  11282. */
  11283. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11284. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11285. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11286. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11287. GRC_LCLCTRL_GPIO_OUTPUT1);
  11288. /* Unused GPIO3 must be driven as output on 5752 because there
  11289. * are no pull-up resistors on unused GPIO pins.
  11290. */
  11291. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11292. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11293. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11294. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11295. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11296. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11297. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11298. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11299. /* Turn off the debug UART. */
  11300. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11301. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11302. /* Keep VMain power. */
  11303. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11304. GRC_LCLCTRL_GPIO_OUTPUT0;
  11305. }
  11306. /* Force the chip into D0. */
  11307. err = tg3_power_up(tp);
  11308. if (err) {
  11309. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11310. return err;
  11311. }
  11312. /* Derive initial jumbo mode from MTU assigned in
  11313. * ether_setup() via the alloc_etherdev() call
  11314. */
  11315. if (tp->dev->mtu > ETH_DATA_LEN &&
  11316. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11317. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11318. /* Determine WakeOnLan speed to use. */
  11319. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11320. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11321. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11322. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11323. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11324. } else {
  11325. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11326. }
  11327. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11328. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11329. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11330. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11331. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11332. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11333. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11334. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11335. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11336. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11337. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11338. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11339. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11340. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11341. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11342. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11343. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11344. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11345. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11346. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  11347. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11348. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11349. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11350. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11351. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11352. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11353. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11354. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11355. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11356. } else
  11357. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11358. }
  11359. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11360. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11361. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11362. if (tp->phy_otp == 0)
  11363. tp->phy_otp = TG3_OTP_DEFAULT;
  11364. }
  11365. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11366. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11367. else
  11368. tp->mi_mode = MAC_MI_MODE_BASE;
  11369. tp->coalesce_mode = 0;
  11370. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11371. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11372. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11373. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11374. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11375. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11376. err = tg3_mdio_init(tp);
  11377. if (err)
  11378. return err;
  11379. /* Initialize data/descriptor byte/word swapping. */
  11380. val = tr32(GRC_MODE);
  11381. val &= GRC_MODE_HOST_STACKUP;
  11382. tw32(GRC_MODE, val | tp->grc_mode);
  11383. tg3_switch_clocks(tp);
  11384. /* Clear this out for sanity. */
  11385. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11386. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11387. &pci_state_reg);
  11388. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11389. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11390. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11391. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11392. chiprevid == CHIPREV_ID_5701_B0 ||
  11393. chiprevid == CHIPREV_ID_5701_B2 ||
  11394. chiprevid == CHIPREV_ID_5701_B5) {
  11395. void __iomem *sram_base;
  11396. /* Write some dummy words into the SRAM status block
  11397. * area, see if it reads back correctly. If the return
  11398. * value is bad, force enable the PCIX workaround.
  11399. */
  11400. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11401. writel(0x00000000, sram_base);
  11402. writel(0x00000000, sram_base + 4);
  11403. writel(0xffffffff, sram_base + 4);
  11404. if (readl(sram_base) != 0x00000000)
  11405. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11406. }
  11407. }
  11408. udelay(50);
  11409. tg3_nvram_init(tp);
  11410. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11411. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11412. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11413. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11414. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11415. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11416. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11417. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11418. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11419. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11420. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11421. HOSTCC_MODE_CLRTICK_TXBD);
  11422. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11423. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11424. tp->misc_host_ctrl);
  11425. }
  11426. /* Preserve the APE MAC_MODE bits */
  11427. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11428. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11429. else
  11430. tp->mac_mode = TG3_DEF_MAC_MODE;
  11431. /* these are limited to 10/100 only */
  11432. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11433. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11434. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11435. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11436. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11437. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11438. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11439. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11440. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11441. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11442. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11443. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11444. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11445. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11446. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  11447. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  11448. err = tg3_phy_probe(tp);
  11449. if (err) {
  11450. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11451. /* ... but do not return immediately ... */
  11452. tg3_mdio_fini(tp);
  11453. }
  11454. tg3_read_vpd(tp);
  11455. tg3_read_fw_ver(tp);
  11456. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  11457. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11458. } else {
  11459. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11460. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11461. else
  11462. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11463. }
  11464. /* 5700 {AX,BX} chips have a broken status block link
  11465. * change bit implementation, so we must use the
  11466. * status register in those cases.
  11467. */
  11468. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11469. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11470. else
  11471. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11472. /* The led_ctrl is set during tg3_phy_probe, here we might
  11473. * have to force the link status polling mechanism based
  11474. * upon subsystem IDs.
  11475. */
  11476. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11477. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11478. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  11479. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11480. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11481. }
  11482. /* For all SERDES we poll the MAC status register. */
  11483. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11484. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11485. else
  11486. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11487. tp->rx_offset = NET_IP_ALIGN;
  11488. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11489. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11490. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  11491. tp->rx_offset = 0;
  11492. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11493. tp->rx_copy_thresh = ~(u16)0;
  11494. #endif
  11495. }
  11496. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  11497. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  11498. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  11499. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  11500. /* Increment the rx prod index on the rx std ring by at most
  11501. * 8 for these chips to workaround hw errata.
  11502. */
  11503. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11504. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11505. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11506. tp->rx_std_max_post = 8;
  11507. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11508. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11509. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11510. return err;
  11511. }
  11512. #ifdef CONFIG_SPARC
  11513. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11514. {
  11515. struct net_device *dev = tp->dev;
  11516. struct pci_dev *pdev = tp->pdev;
  11517. struct device_node *dp = pci_device_to_OF_node(pdev);
  11518. const unsigned char *addr;
  11519. int len;
  11520. addr = of_get_property(dp, "local-mac-address", &len);
  11521. if (addr && len == 6) {
  11522. memcpy(dev->dev_addr, addr, 6);
  11523. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11524. return 0;
  11525. }
  11526. return -ENODEV;
  11527. }
  11528. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11529. {
  11530. struct net_device *dev = tp->dev;
  11531. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11532. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11533. return 0;
  11534. }
  11535. #endif
  11536. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11537. {
  11538. struct net_device *dev = tp->dev;
  11539. u32 hi, lo, mac_offset;
  11540. int addr_ok = 0;
  11541. #ifdef CONFIG_SPARC
  11542. if (!tg3_get_macaddr_sparc(tp))
  11543. return 0;
  11544. #endif
  11545. mac_offset = 0x7c;
  11546. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11547. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11548. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11549. mac_offset = 0xcc;
  11550. if (tg3_nvram_lock(tp))
  11551. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11552. else
  11553. tg3_nvram_unlock(tp);
  11554. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11555. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  11556. if (PCI_FUNC(tp->pdev->devfn) & 1)
  11557. mac_offset = 0xcc;
  11558. if (PCI_FUNC(tp->pdev->devfn) > 1)
  11559. mac_offset += 0x18c;
  11560. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11561. mac_offset = 0x10;
  11562. /* First try to get it from MAC address mailbox. */
  11563. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11564. if ((hi >> 16) == 0x484b) {
  11565. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11566. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11567. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11568. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11569. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11570. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11571. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11572. /* Some old bootcode may report a 0 MAC address in SRAM */
  11573. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11574. }
  11575. if (!addr_ok) {
  11576. /* Next, try NVRAM. */
  11577. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11578. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11579. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11580. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11581. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11582. }
  11583. /* Finally just fetch it out of the MAC control regs. */
  11584. else {
  11585. hi = tr32(MAC_ADDR_0_HIGH);
  11586. lo = tr32(MAC_ADDR_0_LOW);
  11587. dev->dev_addr[5] = lo & 0xff;
  11588. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11589. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11590. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11591. dev->dev_addr[1] = hi & 0xff;
  11592. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11593. }
  11594. }
  11595. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11596. #ifdef CONFIG_SPARC
  11597. if (!tg3_get_default_macaddr_sparc(tp))
  11598. return 0;
  11599. #endif
  11600. return -EINVAL;
  11601. }
  11602. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11603. return 0;
  11604. }
  11605. #define BOUNDARY_SINGLE_CACHELINE 1
  11606. #define BOUNDARY_MULTI_CACHELINE 2
  11607. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11608. {
  11609. int cacheline_size;
  11610. u8 byte;
  11611. int goal;
  11612. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11613. if (byte == 0)
  11614. cacheline_size = 1024;
  11615. else
  11616. cacheline_size = (int) byte * 4;
  11617. /* On 5703 and later chips, the boundary bits have no
  11618. * effect.
  11619. */
  11620. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11621. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11622. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11623. goto out;
  11624. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11625. goal = BOUNDARY_MULTI_CACHELINE;
  11626. #else
  11627. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11628. goal = BOUNDARY_SINGLE_CACHELINE;
  11629. #else
  11630. goal = 0;
  11631. #endif
  11632. #endif
  11633. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11634. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11635. goto out;
  11636. }
  11637. if (!goal)
  11638. goto out;
  11639. /* PCI controllers on most RISC systems tend to disconnect
  11640. * when a device tries to burst across a cache-line boundary.
  11641. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11642. *
  11643. * Unfortunately, for PCI-E there are only limited
  11644. * write-side controls for this, and thus for reads
  11645. * we will still get the disconnects. We'll also waste
  11646. * these PCI cycles for both read and write for chips
  11647. * other than 5700 and 5701 which do not implement the
  11648. * boundary bits.
  11649. */
  11650. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11651. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11652. switch (cacheline_size) {
  11653. case 16:
  11654. case 32:
  11655. case 64:
  11656. case 128:
  11657. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11658. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11659. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11660. } else {
  11661. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11662. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11663. }
  11664. break;
  11665. case 256:
  11666. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11667. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11668. break;
  11669. default:
  11670. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11671. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11672. break;
  11673. }
  11674. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11675. switch (cacheline_size) {
  11676. case 16:
  11677. case 32:
  11678. case 64:
  11679. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11680. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11681. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11682. break;
  11683. }
  11684. /* fallthrough */
  11685. case 128:
  11686. default:
  11687. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11688. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11689. break;
  11690. }
  11691. } else {
  11692. switch (cacheline_size) {
  11693. case 16:
  11694. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11695. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11696. DMA_RWCTRL_WRITE_BNDRY_16);
  11697. break;
  11698. }
  11699. /* fallthrough */
  11700. case 32:
  11701. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11702. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11703. DMA_RWCTRL_WRITE_BNDRY_32);
  11704. break;
  11705. }
  11706. /* fallthrough */
  11707. case 64:
  11708. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11709. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11710. DMA_RWCTRL_WRITE_BNDRY_64);
  11711. break;
  11712. }
  11713. /* fallthrough */
  11714. case 128:
  11715. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11716. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11717. DMA_RWCTRL_WRITE_BNDRY_128);
  11718. break;
  11719. }
  11720. /* fallthrough */
  11721. case 256:
  11722. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11723. DMA_RWCTRL_WRITE_BNDRY_256);
  11724. break;
  11725. case 512:
  11726. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11727. DMA_RWCTRL_WRITE_BNDRY_512);
  11728. break;
  11729. case 1024:
  11730. default:
  11731. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11732. DMA_RWCTRL_WRITE_BNDRY_1024);
  11733. break;
  11734. }
  11735. }
  11736. out:
  11737. return val;
  11738. }
  11739. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11740. {
  11741. struct tg3_internal_buffer_desc test_desc;
  11742. u32 sram_dma_descs;
  11743. int i, ret;
  11744. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11745. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11746. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11747. tw32(RDMAC_STATUS, 0);
  11748. tw32(WDMAC_STATUS, 0);
  11749. tw32(BUFMGR_MODE, 0);
  11750. tw32(FTQ_RESET, 0);
  11751. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11752. test_desc.addr_lo = buf_dma & 0xffffffff;
  11753. test_desc.nic_mbuf = 0x00002100;
  11754. test_desc.len = size;
  11755. /*
  11756. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11757. * the *second* time the tg3 driver was getting loaded after an
  11758. * initial scan.
  11759. *
  11760. * Broadcom tells me:
  11761. * ...the DMA engine is connected to the GRC block and a DMA
  11762. * reset may affect the GRC block in some unpredictable way...
  11763. * The behavior of resets to individual blocks has not been tested.
  11764. *
  11765. * Broadcom noted the GRC reset will also reset all sub-components.
  11766. */
  11767. if (to_device) {
  11768. test_desc.cqid_sqid = (13 << 8) | 2;
  11769. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11770. udelay(40);
  11771. } else {
  11772. test_desc.cqid_sqid = (16 << 8) | 7;
  11773. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11774. udelay(40);
  11775. }
  11776. test_desc.flags = 0x00000005;
  11777. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11778. u32 val;
  11779. val = *(((u32 *)&test_desc) + i);
  11780. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11781. sram_dma_descs + (i * sizeof(u32)));
  11782. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11783. }
  11784. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11785. if (to_device)
  11786. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11787. else
  11788. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11789. ret = -ENODEV;
  11790. for (i = 0; i < 40; i++) {
  11791. u32 val;
  11792. if (to_device)
  11793. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11794. else
  11795. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11796. if ((val & 0xffff) == sram_dma_descs) {
  11797. ret = 0;
  11798. break;
  11799. }
  11800. udelay(100);
  11801. }
  11802. return ret;
  11803. }
  11804. #define TEST_BUFFER_SIZE 0x2000
  11805. DEFINE_PCI_DEVICE_TABLE(dma_wait_state_chipsets) = {
  11806. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11807. { },
  11808. };
  11809. static int __devinit tg3_test_dma(struct tg3 *tp)
  11810. {
  11811. dma_addr_t buf_dma;
  11812. u32 *buf, saved_dma_rwctrl;
  11813. int ret = 0;
  11814. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  11815. &buf_dma, GFP_KERNEL);
  11816. if (!buf) {
  11817. ret = -ENOMEM;
  11818. goto out_nofree;
  11819. }
  11820. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11821. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11822. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11823. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11824. goto out;
  11825. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11826. /* DMA read watermark not used on PCIE */
  11827. tp->dma_rwctrl |= 0x00180000;
  11828. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11829. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11830. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11831. tp->dma_rwctrl |= 0x003f0000;
  11832. else
  11833. tp->dma_rwctrl |= 0x003f000f;
  11834. } else {
  11835. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11836. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11837. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11838. u32 read_water = 0x7;
  11839. /* If the 5704 is behind the EPB bridge, we can
  11840. * do the less restrictive ONE_DMA workaround for
  11841. * better performance.
  11842. */
  11843. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11844. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11845. tp->dma_rwctrl |= 0x8000;
  11846. else if (ccval == 0x6 || ccval == 0x7)
  11847. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11848. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11849. read_water = 4;
  11850. /* Set bit 23 to enable PCIX hw bug fix */
  11851. tp->dma_rwctrl |=
  11852. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11853. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11854. (1 << 23);
  11855. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11856. /* 5780 always in PCIX mode */
  11857. tp->dma_rwctrl |= 0x00144000;
  11858. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11859. /* 5714 always in PCIX mode */
  11860. tp->dma_rwctrl |= 0x00148000;
  11861. } else {
  11862. tp->dma_rwctrl |= 0x001b000f;
  11863. }
  11864. }
  11865. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11866. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11867. tp->dma_rwctrl &= 0xfffffff0;
  11868. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11869. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11870. /* Remove this if it causes problems for some boards. */
  11871. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11872. /* On 5700/5701 chips, we need to set this bit.
  11873. * Otherwise the chip will issue cacheline transactions
  11874. * to streamable DMA memory with not all the byte
  11875. * enables turned on. This is an error on several
  11876. * RISC PCI controllers, in particular sparc64.
  11877. *
  11878. * On 5703/5704 chips, this bit has been reassigned
  11879. * a different meaning. In particular, it is used
  11880. * on those chips to enable a PCI-X workaround.
  11881. */
  11882. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11883. }
  11884. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11885. #if 0
  11886. /* Unneeded, already done by tg3_get_invariants. */
  11887. tg3_switch_clocks(tp);
  11888. #endif
  11889. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11890. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11891. goto out;
  11892. /* It is best to perform DMA test with maximum write burst size
  11893. * to expose the 5700/5701 write DMA bug.
  11894. */
  11895. saved_dma_rwctrl = tp->dma_rwctrl;
  11896. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11897. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11898. while (1) {
  11899. u32 *p = buf, i;
  11900. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11901. p[i] = i;
  11902. /* Send the buffer to the chip. */
  11903. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11904. if (ret) {
  11905. dev_err(&tp->pdev->dev,
  11906. "%s: Buffer write failed. err = %d\n",
  11907. __func__, ret);
  11908. break;
  11909. }
  11910. #if 0
  11911. /* validate data reached card RAM correctly. */
  11912. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11913. u32 val;
  11914. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11915. if (le32_to_cpu(val) != p[i]) {
  11916. dev_err(&tp->pdev->dev,
  11917. "%s: Buffer corrupted on device! "
  11918. "(%d != %d)\n", __func__, val, i);
  11919. /* ret = -ENODEV here? */
  11920. }
  11921. p[i] = 0;
  11922. }
  11923. #endif
  11924. /* Now read it back. */
  11925. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11926. if (ret) {
  11927. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  11928. "err = %d\n", __func__, ret);
  11929. break;
  11930. }
  11931. /* Verify it. */
  11932. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11933. if (p[i] == i)
  11934. continue;
  11935. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11936. DMA_RWCTRL_WRITE_BNDRY_16) {
  11937. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11938. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11939. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11940. break;
  11941. } else {
  11942. dev_err(&tp->pdev->dev,
  11943. "%s: Buffer corrupted on read back! "
  11944. "(%d != %d)\n", __func__, p[i], i);
  11945. ret = -ENODEV;
  11946. goto out;
  11947. }
  11948. }
  11949. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11950. /* Success. */
  11951. ret = 0;
  11952. break;
  11953. }
  11954. }
  11955. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11956. DMA_RWCTRL_WRITE_BNDRY_16) {
  11957. /* DMA test passed without adjusting DMA boundary,
  11958. * now look for chipsets that are known to expose the
  11959. * DMA bug without failing the test.
  11960. */
  11961. if (pci_dev_present(dma_wait_state_chipsets)) {
  11962. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11963. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11964. } else {
  11965. /* Safe to use the calculated DMA boundary. */
  11966. tp->dma_rwctrl = saved_dma_rwctrl;
  11967. }
  11968. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11969. }
  11970. out:
  11971. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  11972. out_nofree:
  11973. return ret;
  11974. }
  11975. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11976. {
  11977. tp->link_config.advertising =
  11978. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11979. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11980. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11981. ADVERTISED_Autoneg | ADVERTISED_MII);
  11982. tp->link_config.speed = SPEED_INVALID;
  11983. tp->link_config.duplex = DUPLEX_INVALID;
  11984. tp->link_config.autoneg = AUTONEG_ENABLE;
  11985. tp->link_config.active_speed = SPEED_INVALID;
  11986. tp->link_config.active_duplex = DUPLEX_INVALID;
  11987. tp->link_config.orig_speed = SPEED_INVALID;
  11988. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11989. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11990. }
  11991. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11992. {
  11993. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11994. tp->bufmgr_config.mbuf_read_dma_low_water =
  11995. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11996. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11997. DEFAULT_MB_MACRX_LOW_WATER_57765;
  11998. tp->bufmgr_config.mbuf_high_water =
  11999. DEFAULT_MB_HIGH_WATER_57765;
  12000. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12001. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12002. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12003. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12004. tp->bufmgr_config.mbuf_high_water_jumbo =
  12005. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12006. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12007. tp->bufmgr_config.mbuf_read_dma_low_water =
  12008. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12009. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12010. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12011. tp->bufmgr_config.mbuf_high_water =
  12012. DEFAULT_MB_HIGH_WATER_5705;
  12013. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12014. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12015. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12016. tp->bufmgr_config.mbuf_high_water =
  12017. DEFAULT_MB_HIGH_WATER_5906;
  12018. }
  12019. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12020. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12021. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12022. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12023. tp->bufmgr_config.mbuf_high_water_jumbo =
  12024. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12025. } else {
  12026. tp->bufmgr_config.mbuf_read_dma_low_water =
  12027. DEFAULT_MB_RDMA_LOW_WATER;
  12028. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12029. DEFAULT_MB_MACRX_LOW_WATER;
  12030. tp->bufmgr_config.mbuf_high_water =
  12031. DEFAULT_MB_HIGH_WATER;
  12032. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12033. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12034. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12035. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12036. tp->bufmgr_config.mbuf_high_water_jumbo =
  12037. DEFAULT_MB_HIGH_WATER_JUMBO;
  12038. }
  12039. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12040. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12041. }
  12042. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12043. {
  12044. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12045. case TG3_PHY_ID_BCM5400: return "5400";
  12046. case TG3_PHY_ID_BCM5401: return "5401";
  12047. case TG3_PHY_ID_BCM5411: return "5411";
  12048. case TG3_PHY_ID_BCM5701: return "5701";
  12049. case TG3_PHY_ID_BCM5703: return "5703";
  12050. case TG3_PHY_ID_BCM5704: return "5704";
  12051. case TG3_PHY_ID_BCM5705: return "5705";
  12052. case TG3_PHY_ID_BCM5750: return "5750";
  12053. case TG3_PHY_ID_BCM5752: return "5752";
  12054. case TG3_PHY_ID_BCM5714: return "5714";
  12055. case TG3_PHY_ID_BCM5780: return "5780";
  12056. case TG3_PHY_ID_BCM5755: return "5755";
  12057. case TG3_PHY_ID_BCM5787: return "5787";
  12058. case TG3_PHY_ID_BCM5784: return "5784";
  12059. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12060. case TG3_PHY_ID_BCM5906: return "5906";
  12061. case TG3_PHY_ID_BCM5761: return "5761";
  12062. case TG3_PHY_ID_BCM5718C: return "5718C";
  12063. case TG3_PHY_ID_BCM5718S: return "5718S";
  12064. case TG3_PHY_ID_BCM57765: return "57765";
  12065. case TG3_PHY_ID_BCM5719C: return "5719C";
  12066. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12067. case 0: return "serdes";
  12068. default: return "unknown";
  12069. }
  12070. }
  12071. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12072. {
  12073. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  12074. strcpy(str, "PCI Express");
  12075. return str;
  12076. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  12077. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12078. strcpy(str, "PCIX:");
  12079. if ((clock_ctrl == 7) ||
  12080. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12081. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12082. strcat(str, "133MHz");
  12083. else if (clock_ctrl == 0)
  12084. strcat(str, "33MHz");
  12085. else if (clock_ctrl == 2)
  12086. strcat(str, "50MHz");
  12087. else if (clock_ctrl == 4)
  12088. strcat(str, "66MHz");
  12089. else if (clock_ctrl == 6)
  12090. strcat(str, "100MHz");
  12091. } else {
  12092. strcpy(str, "PCI:");
  12093. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  12094. strcat(str, "66MHz");
  12095. else
  12096. strcat(str, "33MHz");
  12097. }
  12098. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  12099. strcat(str, ":32-bit");
  12100. else
  12101. strcat(str, ":64-bit");
  12102. return str;
  12103. }
  12104. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12105. {
  12106. struct pci_dev *peer;
  12107. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12108. for (func = 0; func < 8; func++) {
  12109. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12110. if (peer && peer != tp->pdev)
  12111. break;
  12112. pci_dev_put(peer);
  12113. }
  12114. /* 5704 can be configured in single-port mode, set peer to
  12115. * tp->pdev in that case.
  12116. */
  12117. if (!peer) {
  12118. peer = tp->pdev;
  12119. return peer;
  12120. }
  12121. /*
  12122. * We don't need to keep the refcount elevated; there's no way
  12123. * to remove one half of this device without removing the other
  12124. */
  12125. pci_dev_put(peer);
  12126. return peer;
  12127. }
  12128. static void __devinit tg3_init_coal(struct tg3 *tp)
  12129. {
  12130. struct ethtool_coalesce *ec = &tp->coal;
  12131. memset(ec, 0, sizeof(*ec));
  12132. ec->cmd = ETHTOOL_GCOALESCE;
  12133. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12134. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12135. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12136. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12137. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12138. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12139. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12140. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12141. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12142. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12143. HOSTCC_MODE_CLRTICK_TXBD)) {
  12144. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12145. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12146. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12147. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12148. }
  12149. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12150. ec->rx_coalesce_usecs_irq = 0;
  12151. ec->tx_coalesce_usecs_irq = 0;
  12152. ec->stats_block_coalesce_usecs = 0;
  12153. }
  12154. }
  12155. static const struct net_device_ops tg3_netdev_ops = {
  12156. .ndo_open = tg3_open,
  12157. .ndo_stop = tg3_close,
  12158. .ndo_start_xmit = tg3_start_xmit,
  12159. .ndo_get_stats64 = tg3_get_stats64,
  12160. .ndo_validate_addr = eth_validate_addr,
  12161. .ndo_set_multicast_list = tg3_set_rx_mode,
  12162. .ndo_set_mac_address = tg3_set_mac_addr,
  12163. .ndo_do_ioctl = tg3_ioctl,
  12164. .ndo_tx_timeout = tg3_tx_timeout,
  12165. .ndo_change_mtu = tg3_change_mtu,
  12166. #ifdef CONFIG_NET_POLL_CONTROLLER
  12167. .ndo_poll_controller = tg3_poll_controller,
  12168. #endif
  12169. };
  12170. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  12171. .ndo_open = tg3_open,
  12172. .ndo_stop = tg3_close,
  12173. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  12174. .ndo_get_stats64 = tg3_get_stats64,
  12175. .ndo_validate_addr = eth_validate_addr,
  12176. .ndo_set_multicast_list = tg3_set_rx_mode,
  12177. .ndo_set_mac_address = tg3_set_mac_addr,
  12178. .ndo_do_ioctl = tg3_ioctl,
  12179. .ndo_tx_timeout = tg3_tx_timeout,
  12180. .ndo_change_mtu = tg3_change_mtu,
  12181. #ifdef CONFIG_NET_POLL_CONTROLLER
  12182. .ndo_poll_controller = tg3_poll_controller,
  12183. #endif
  12184. };
  12185. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12186. const struct pci_device_id *ent)
  12187. {
  12188. struct net_device *dev;
  12189. struct tg3 *tp;
  12190. int i, err, pm_cap;
  12191. u32 sndmbx, rcvmbx, intmbx;
  12192. char str[40];
  12193. u64 dma_mask, persist_dma_mask;
  12194. printk_once(KERN_INFO "%s\n", version);
  12195. err = pci_enable_device(pdev);
  12196. if (err) {
  12197. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12198. return err;
  12199. }
  12200. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12201. if (err) {
  12202. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12203. goto err_out_disable_pdev;
  12204. }
  12205. pci_set_master(pdev);
  12206. /* Find power-management capability. */
  12207. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12208. if (pm_cap == 0) {
  12209. dev_err(&pdev->dev,
  12210. "Cannot find Power Management capability, aborting\n");
  12211. err = -EIO;
  12212. goto err_out_free_res;
  12213. }
  12214. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12215. if (!dev) {
  12216. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12217. err = -ENOMEM;
  12218. goto err_out_free_res;
  12219. }
  12220. SET_NETDEV_DEV(dev, &pdev->dev);
  12221. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12222. tp = netdev_priv(dev);
  12223. tp->pdev = pdev;
  12224. tp->dev = dev;
  12225. tp->pm_cap = pm_cap;
  12226. tp->rx_mode = TG3_DEF_RX_MODE;
  12227. tp->tx_mode = TG3_DEF_TX_MODE;
  12228. if (tg3_debug > 0)
  12229. tp->msg_enable = tg3_debug;
  12230. else
  12231. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12232. /* The word/byte swap controls here control register access byte
  12233. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12234. * setting below.
  12235. */
  12236. tp->misc_host_ctrl =
  12237. MISC_HOST_CTRL_MASK_PCI_INT |
  12238. MISC_HOST_CTRL_WORD_SWAP |
  12239. MISC_HOST_CTRL_INDIR_ACCESS |
  12240. MISC_HOST_CTRL_PCISTATE_RW;
  12241. /* The NONFRM (non-frame) byte/word swap controls take effect
  12242. * on descriptor entries, anything which isn't packet data.
  12243. *
  12244. * The StrongARM chips on the board (one for tx, one for rx)
  12245. * are running in big-endian mode.
  12246. */
  12247. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12248. GRC_MODE_WSWAP_NONFRM_DATA);
  12249. #ifdef __BIG_ENDIAN
  12250. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12251. #endif
  12252. spin_lock_init(&tp->lock);
  12253. spin_lock_init(&tp->indirect_lock);
  12254. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12255. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12256. if (!tp->regs) {
  12257. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12258. err = -ENOMEM;
  12259. goto err_out_free_dev;
  12260. }
  12261. tg3_init_link_config(tp);
  12262. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12263. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12264. dev->ethtool_ops = &tg3_ethtool_ops;
  12265. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12266. dev->irq = pdev->irq;
  12267. err = tg3_get_invariants(tp);
  12268. if (err) {
  12269. dev_err(&pdev->dev,
  12270. "Problem fetching invariants of chip, aborting\n");
  12271. goto err_out_iounmap;
  12272. }
  12273. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12274. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  12275. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  12276. dev->netdev_ops = &tg3_netdev_ops;
  12277. else
  12278. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12279. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12280. * device behind the EPB cannot support DMA addresses > 40-bit.
  12281. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12282. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12283. * do DMA address check in tg3_start_xmit().
  12284. */
  12285. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12286. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12287. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12288. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12289. #ifdef CONFIG_HIGHMEM
  12290. dma_mask = DMA_BIT_MASK(64);
  12291. #endif
  12292. } else
  12293. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12294. /* Configure DMA attributes. */
  12295. if (dma_mask > DMA_BIT_MASK(32)) {
  12296. err = pci_set_dma_mask(pdev, dma_mask);
  12297. if (!err) {
  12298. dev->features |= NETIF_F_HIGHDMA;
  12299. err = pci_set_consistent_dma_mask(pdev,
  12300. persist_dma_mask);
  12301. if (err < 0) {
  12302. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12303. "DMA for consistent allocations\n");
  12304. goto err_out_iounmap;
  12305. }
  12306. }
  12307. }
  12308. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12309. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12310. if (err) {
  12311. dev_err(&pdev->dev,
  12312. "No usable DMA configuration, aborting\n");
  12313. goto err_out_iounmap;
  12314. }
  12315. }
  12316. tg3_init_bufmgr_config(tp);
  12317. /* Selectively allow TSO based on operating conditions */
  12318. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12319. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12320. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12321. else {
  12322. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12323. tp->fw_needed = NULL;
  12324. }
  12325. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12326. tp->fw_needed = FIRMWARE_TG3;
  12327. /* TSO is on by default on chips that support hardware TSO.
  12328. * Firmware TSO on older chips gives lower performance, so it
  12329. * is off by default, but can be enabled using ethtool.
  12330. */
  12331. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12332. (dev->features & NETIF_F_IP_CSUM)) {
  12333. dev->features |= NETIF_F_TSO;
  12334. vlan_features_add(dev, NETIF_F_TSO);
  12335. }
  12336. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12337. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12338. if (dev->features & NETIF_F_IPV6_CSUM) {
  12339. dev->features |= NETIF_F_TSO6;
  12340. vlan_features_add(dev, NETIF_F_TSO6);
  12341. }
  12342. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12343. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12344. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12345. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12346. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12347. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  12348. dev->features |= NETIF_F_TSO_ECN;
  12349. vlan_features_add(dev, NETIF_F_TSO_ECN);
  12350. }
  12351. }
  12352. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12353. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12354. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12355. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12356. tp->rx_pending = 63;
  12357. }
  12358. err = tg3_get_device_address(tp);
  12359. if (err) {
  12360. dev_err(&pdev->dev,
  12361. "Could not obtain valid ethernet address, aborting\n");
  12362. goto err_out_iounmap;
  12363. }
  12364. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12365. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12366. if (!tp->aperegs) {
  12367. dev_err(&pdev->dev,
  12368. "Cannot map APE registers, aborting\n");
  12369. err = -ENOMEM;
  12370. goto err_out_iounmap;
  12371. }
  12372. tg3_ape_lock_init(tp);
  12373. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12374. tg3_read_dash_ver(tp);
  12375. }
  12376. /*
  12377. * Reset chip in case UNDI or EFI driver did not shutdown
  12378. * DMA self test will enable WDMAC and we'll see (spurious)
  12379. * pending DMA on the PCI bus at that point.
  12380. */
  12381. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12382. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12383. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12384. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12385. }
  12386. err = tg3_test_dma(tp);
  12387. if (err) {
  12388. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12389. goto err_out_apeunmap;
  12390. }
  12391. /* flow control autonegotiation is default behavior */
  12392. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  12393. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12394. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12395. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12396. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12397. for (i = 0; i < tp->irq_max; i++) {
  12398. struct tg3_napi *tnapi = &tp->napi[i];
  12399. tnapi->tp = tp;
  12400. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12401. tnapi->int_mbox = intmbx;
  12402. if (i < 4)
  12403. intmbx += 0x8;
  12404. else
  12405. intmbx += 0x4;
  12406. tnapi->consmbox = rcvmbx;
  12407. tnapi->prodmbox = sndmbx;
  12408. if (i)
  12409. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12410. else
  12411. tnapi->coal_now = HOSTCC_MODE_NOW;
  12412. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12413. break;
  12414. /*
  12415. * If we support MSIX, we'll be using RSS. If we're using
  12416. * RSS, the first vector only handles link interrupts and the
  12417. * remaining vectors handle rx and tx interrupts. Reuse the
  12418. * mailbox values for the next iteration. The values we setup
  12419. * above are still useful for the single vectored mode.
  12420. */
  12421. if (!i)
  12422. continue;
  12423. rcvmbx += 0x8;
  12424. if (sndmbx & 0x4)
  12425. sndmbx -= 0x4;
  12426. else
  12427. sndmbx += 0xc;
  12428. }
  12429. tg3_init_coal(tp);
  12430. pci_set_drvdata(pdev, dev);
  12431. err = register_netdev(dev);
  12432. if (err) {
  12433. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12434. goto err_out_apeunmap;
  12435. }
  12436. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12437. tp->board_part_number,
  12438. tp->pci_chip_rev_id,
  12439. tg3_bus_string(tp, str),
  12440. dev->dev_addr);
  12441. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  12442. struct phy_device *phydev;
  12443. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12444. netdev_info(dev,
  12445. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12446. phydev->drv->name, dev_name(&phydev->dev));
  12447. } else {
  12448. char *ethtype;
  12449. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  12450. ethtype = "10/100Base-TX";
  12451. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  12452. ethtype = "1000Base-SX";
  12453. else
  12454. ethtype = "10/100/1000Base-T";
  12455. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12456. "(WireSpeed[%d])\n", tg3_phy_string(tp), ethtype,
  12457. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0);
  12458. }
  12459. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12460. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12461. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12462. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  12463. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12464. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12465. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12466. tp->dma_rwctrl,
  12467. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12468. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12469. return 0;
  12470. err_out_apeunmap:
  12471. if (tp->aperegs) {
  12472. iounmap(tp->aperegs);
  12473. tp->aperegs = NULL;
  12474. }
  12475. err_out_iounmap:
  12476. if (tp->regs) {
  12477. iounmap(tp->regs);
  12478. tp->regs = NULL;
  12479. }
  12480. err_out_free_dev:
  12481. free_netdev(dev);
  12482. err_out_free_res:
  12483. pci_release_regions(pdev);
  12484. err_out_disable_pdev:
  12485. pci_disable_device(pdev);
  12486. pci_set_drvdata(pdev, NULL);
  12487. return err;
  12488. }
  12489. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12490. {
  12491. struct net_device *dev = pci_get_drvdata(pdev);
  12492. if (dev) {
  12493. struct tg3 *tp = netdev_priv(dev);
  12494. if (tp->fw)
  12495. release_firmware(tp->fw);
  12496. cancel_work_sync(&tp->reset_task);
  12497. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12498. tg3_phy_fini(tp);
  12499. tg3_mdio_fini(tp);
  12500. }
  12501. unregister_netdev(dev);
  12502. if (tp->aperegs) {
  12503. iounmap(tp->aperegs);
  12504. tp->aperegs = NULL;
  12505. }
  12506. if (tp->regs) {
  12507. iounmap(tp->regs);
  12508. tp->regs = NULL;
  12509. }
  12510. free_netdev(dev);
  12511. pci_release_regions(pdev);
  12512. pci_disable_device(pdev);
  12513. pci_set_drvdata(pdev, NULL);
  12514. }
  12515. }
  12516. #ifdef CONFIG_PM_SLEEP
  12517. static int tg3_suspend(struct device *device)
  12518. {
  12519. struct pci_dev *pdev = to_pci_dev(device);
  12520. struct net_device *dev = pci_get_drvdata(pdev);
  12521. struct tg3 *tp = netdev_priv(dev);
  12522. int err;
  12523. if (!netif_running(dev))
  12524. return 0;
  12525. flush_work_sync(&tp->reset_task);
  12526. tg3_phy_stop(tp);
  12527. tg3_netif_stop(tp);
  12528. del_timer_sync(&tp->timer);
  12529. tg3_full_lock(tp, 1);
  12530. tg3_disable_ints(tp);
  12531. tg3_full_unlock(tp);
  12532. netif_device_detach(dev);
  12533. tg3_full_lock(tp, 0);
  12534. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12535. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12536. tg3_full_unlock(tp);
  12537. err = tg3_power_down_prepare(tp);
  12538. if (err) {
  12539. int err2;
  12540. tg3_full_lock(tp, 0);
  12541. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12542. err2 = tg3_restart_hw(tp, 1);
  12543. if (err2)
  12544. goto out;
  12545. tp->timer.expires = jiffies + tp->timer_offset;
  12546. add_timer(&tp->timer);
  12547. netif_device_attach(dev);
  12548. tg3_netif_start(tp);
  12549. out:
  12550. tg3_full_unlock(tp);
  12551. if (!err2)
  12552. tg3_phy_start(tp);
  12553. }
  12554. return err;
  12555. }
  12556. static int tg3_resume(struct device *device)
  12557. {
  12558. struct pci_dev *pdev = to_pci_dev(device);
  12559. struct net_device *dev = pci_get_drvdata(pdev);
  12560. struct tg3 *tp = netdev_priv(dev);
  12561. int err;
  12562. if (!netif_running(dev))
  12563. return 0;
  12564. netif_device_attach(dev);
  12565. tg3_full_lock(tp, 0);
  12566. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12567. err = tg3_restart_hw(tp, 1);
  12568. if (err)
  12569. goto out;
  12570. tp->timer.expires = jiffies + tp->timer_offset;
  12571. add_timer(&tp->timer);
  12572. tg3_netif_start(tp);
  12573. out:
  12574. tg3_full_unlock(tp);
  12575. if (!err)
  12576. tg3_phy_start(tp);
  12577. return err;
  12578. }
  12579. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  12580. #define TG3_PM_OPS (&tg3_pm_ops)
  12581. #else
  12582. #define TG3_PM_OPS NULL
  12583. #endif /* CONFIG_PM_SLEEP */
  12584. static struct pci_driver tg3_driver = {
  12585. .name = DRV_MODULE_NAME,
  12586. .id_table = tg3_pci_tbl,
  12587. .probe = tg3_init_one,
  12588. .remove = __devexit_p(tg3_remove_one),
  12589. .driver.pm = TG3_PM_OPS,
  12590. };
  12591. static int __init tg3_init(void)
  12592. {
  12593. return pci_register_driver(&tg3_driver);
  12594. }
  12595. static void __exit tg3_cleanup(void)
  12596. {
  12597. pci_unregister_driver(&tg3_driver);
  12598. }
  12599. module_init(tg3_init);
  12600. module_exit(tg3_cleanup);