device.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645
  1. /*
  2. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX4_DEVICE_H
  33. #define MLX4_DEVICE_H
  34. #include <linux/pci.h>
  35. #include <linux/completion.h>
  36. #include <linux/radix-tree.h>
  37. #include <linux/atomic.h>
  38. #define MAX_MSIX_P_PORT 17
  39. #define MAX_MSIX 64
  40. #define MSIX_LEGACY_SZ 4
  41. #define MIN_MSIX_P_PORT 5
  42. enum {
  43. MLX4_FLAG_MSI_X = 1 << 0,
  44. MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
  45. MLX4_FLAG_MASTER = 1 << 2,
  46. MLX4_FLAG_SLAVE = 1 << 3,
  47. MLX4_FLAG_SRIOV = 1 << 4,
  48. };
  49. enum {
  50. MLX4_MAX_PORTS = 2
  51. };
  52. enum {
  53. MLX4_BOARD_ID_LEN = 64
  54. };
  55. enum {
  56. MLX4_MAX_NUM_PF = 16,
  57. MLX4_MAX_NUM_VF = 64,
  58. MLX4_MFUNC_MAX = 80,
  59. MLX4_MFUNC_EQ_NUM = 4,
  60. MLX4_MFUNC_MAX_EQES = 8,
  61. MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
  62. };
  63. enum {
  64. MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
  65. MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
  66. MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
  67. MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
  68. MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
  69. MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
  70. MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
  71. MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
  72. MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
  73. MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
  74. MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
  75. MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
  76. MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
  77. MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
  78. MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
  79. MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
  80. MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
  81. MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
  82. MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
  83. MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
  84. MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
  85. MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
  86. MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
  87. MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
  88. MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48
  89. };
  90. #define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
  91. enum {
  92. MLX_EXT_PORT_CAP_FLAG_EXTENDED_PORT_INFO = 1 << 0
  93. };
  94. enum {
  95. MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
  96. MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
  97. MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
  98. MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
  99. MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
  100. };
  101. enum mlx4_event {
  102. MLX4_EVENT_TYPE_COMP = 0x00,
  103. MLX4_EVENT_TYPE_PATH_MIG = 0x01,
  104. MLX4_EVENT_TYPE_COMM_EST = 0x02,
  105. MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
  106. MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
  107. MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
  108. MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
  109. MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
  110. MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
  111. MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
  112. MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
  113. MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
  114. MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
  115. MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
  116. MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
  117. MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
  118. MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
  119. MLX4_EVENT_TYPE_CMD = 0x0a,
  120. MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
  121. MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
  122. MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
  123. MLX4_EVENT_TYPE_NONE = 0xff,
  124. };
  125. enum {
  126. MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
  127. MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
  128. };
  129. enum {
  130. MLX4_PERM_LOCAL_READ = 1 << 10,
  131. MLX4_PERM_LOCAL_WRITE = 1 << 11,
  132. MLX4_PERM_REMOTE_READ = 1 << 12,
  133. MLX4_PERM_REMOTE_WRITE = 1 << 13,
  134. MLX4_PERM_ATOMIC = 1 << 14
  135. };
  136. enum {
  137. MLX4_OPCODE_NOP = 0x00,
  138. MLX4_OPCODE_SEND_INVAL = 0x01,
  139. MLX4_OPCODE_RDMA_WRITE = 0x08,
  140. MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
  141. MLX4_OPCODE_SEND = 0x0a,
  142. MLX4_OPCODE_SEND_IMM = 0x0b,
  143. MLX4_OPCODE_LSO = 0x0e,
  144. MLX4_OPCODE_RDMA_READ = 0x10,
  145. MLX4_OPCODE_ATOMIC_CS = 0x11,
  146. MLX4_OPCODE_ATOMIC_FA = 0x12,
  147. MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
  148. MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
  149. MLX4_OPCODE_BIND_MW = 0x18,
  150. MLX4_OPCODE_FMR = 0x19,
  151. MLX4_OPCODE_LOCAL_INVAL = 0x1b,
  152. MLX4_OPCODE_CONFIG_CMD = 0x1f,
  153. MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
  154. MLX4_RECV_OPCODE_SEND = 0x01,
  155. MLX4_RECV_OPCODE_SEND_IMM = 0x02,
  156. MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
  157. MLX4_CQE_OPCODE_ERROR = 0x1e,
  158. MLX4_CQE_OPCODE_RESIZE = 0x16,
  159. };
  160. enum {
  161. MLX4_STAT_RATE_OFFSET = 5
  162. };
  163. enum mlx4_protocol {
  164. MLX4_PROT_IB_IPV6 = 0,
  165. MLX4_PROT_ETH,
  166. MLX4_PROT_IB_IPV4,
  167. MLX4_PROT_FCOE
  168. };
  169. enum {
  170. MLX4_MTT_FLAG_PRESENT = 1
  171. };
  172. enum mlx4_qp_region {
  173. MLX4_QP_REGION_FW = 0,
  174. MLX4_QP_REGION_ETH_ADDR,
  175. MLX4_QP_REGION_FC_ADDR,
  176. MLX4_QP_REGION_FC_EXCH,
  177. MLX4_NUM_QP_REGION
  178. };
  179. enum mlx4_port_type {
  180. MLX4_PORT_TYPE_NONE = 0,
  181. MLX4_PORT_TYPE_IB = 1,
  182. MLX4_PORT_TYPE_ETH = 2,
  183. MLX4_PORT_TYPE_AUTO = 3
  184. };
  185. enum mlx4_special_vlan_idx {
  186. MLX4_NO_VLAN_IDX = 0,
  187. MLX4_VLAN_MISS_IDX,
  188. MLX4_VLAN_REGULAR
  189. };
  190. enum mlx4_steer_type {
  191. MLX4_MC_STEER = 0,
  192. MLX4_UC_STEER,
  193. MLX4_NUM_STEERS
  194. };
  195. enum {
  196. MLX4_NUM_FEXCH = 64 * 1024,
  197. };
  198. enum {
  199. MLX4_MAX_FAST_REG_PAGES = 511,
  200. };
  201. static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
  202. {
  203. return (major << 32) | (minor << 16) | subminor;
  204. }
  205. struct mlx4_caps {
  206. u64 fw_ver;
  207. u32 function;
  208. int num_ports;
  209. int vl_cap[MLX4_MAX_PORTS + 1];
  210. int ib_mtu_cap[MLX4_MAX_PORTS + 1];
  211. __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
  212. u64 def_mac[MLX4_MAX_PORTS + 1];
  213. int eth_mtu_cap[MLX4_MAX_PORTS + 1];
  214. int gid_table_len[MLX4_MAX_PORTS + 1];
  215. int pkey_table_len[MLX4_MAX_PORTS + 1];
  216. int trans_type[MLX4_MAX_PORTS + 1];
  217. int vendor_oui[MLX4_MAX_PORTS + 1];
  218. int wavelength[MLX4_MAX_PORTS + 1];
  219. u64 trans_code[MLX4_MAX_PORTS + 1];
  220. int local_ca_ack_delay;
  221. int num_uars;
  222. u32 uar_page_size;
  223. int bf_reg_size;
  224. int bf_regs_per_page;
  225. int max_sq_sg;
  226. int max_rq_sg;
  227. int num_qps;
  228. int max_wqes;
  229. int max_sq_desc_sz;
  230. int max_rq_desc_sz;
  231. int max_qp_init_rdma;
  232. int max_qp_dest_rdma;
  233. int sqp_start;
  234. int num_srqs;
  235. int max_srq_wqes;
  236. int max_srq_sge;
  237. int reserved_srqs;
  238. int num_cqs;
  239. int max_cqes;
  240. int reserved_cqs;
  241. int num_eqs;
  242. int reserved_eqs;
  243. int num_comp_vectors;
  244. int comp_pool;
  245. int num_mpts;
  246. int num_mtts;
  247. int fmr_reserved_mtts;
  248. int reserved_mtts;
  249. int reserved_mrws;
  250. int reserved_uars;
  251. int num_mgms;
  252. int num_amgms;
  253. int reserved_mcgs;
  254. int num_qp_per_mgm;
  255. int num_pds;
  256. int reserved_pds;
  257. int max_xrcds;
  258. int reserved_xrcds;
  259. int mtt_entry_sz;
  260. u32 max_msg_sz;
  261. u32 page_size_cap;
  262. u64 flags;
  263. u32 bmme_flags;
  264. u32 reserved_lkey;
  265. u16 stat_rate_support;
  266. u8 port_width_cap[MLX4_MAX_PORTS + 1];
  267. int max_gso_sz;
  268. int reserved_qps_cnt[MLX4_NUM_QP_REGION];
  269. int reserved_qps;
  270. int reserved_qps_base[MLX4_NUM_QP_REGION];
  271. int log_num_macs;
  272. int log_num_vlans;
  273. int log_num_prios;
  274. enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
  275. u8 supported_type[MLX4_MAX_PORTS + 1];
  276. u32 port_mask[MLX4_MAX_PORTS + 1];
  277. enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
  278. u32 max_counters;
  279. u8 ext_port_cap[MLX4_MAX_PORTS + 1];
  280. };
  281. struct mlx4_buf_list {
  282. void *buf;
  283. dma_addr_t map;
  284. };
  285. struct mlx4_buf {
  286. struct mlx4_buf_list direct;
  287. struct mlx4_buf_list *page_list;
  288. int nbufs;
  289. int npages;
  290. int page_shift;
  291. };
  292. struct mlx4_mtt {
  293. u32 offset;
  294. int order;
  295. int page_shift;
  296. };
  297. enum {
  298. MLX4_DB_PER_PAGE = PAGE_SIZE / 4
  299. };
  300. struct mlx4_db_pgdir {
  301. struct list_head list;
  302. DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
  303. DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
  304. unsigned long *bits[2];
  305. __be32 *db_page;
  306. dma_addr_t db_dma;
  307. };
  308. struct mlx4_ib_user_db_page;
  309. struct mlx4_db {
  310. __be32 *db;
  311. union {
  312. struct mlx4_db_pgdir *pgdir;
  313. struct mlx4_ib_user_db_page *user_page;
  314. } u;
  315. dma_addr_t dma;
  316. int index;
  317. int order;
  318. };
  319. struct mlx4_hwq_resources {
  320. struct mlx4_db db;
  321. struct mlx4_mtt mtt;
  322. struct mlx4_buf buf;
  323. };
  324. struct mlx4_mr {
  325. struct mlx4_mtt mtt;
  326. u64 iova;
  327. u64 size;
  328. u32 key;
  329. u32 pd;
  330. u32 access;
  331. int enabled;
  332. };
  333. struct mlx4_fmr {
  334. struct mlx4_mr mr;
  335. struct mlx4_mpt_entry *mpt;
  336. __be64 *mtts;
  337. dma_addr_t dma_handle;
  338. int max_pages;
  339. int max_maps;
  340. int maps;
  341. u8 page_shift;
  342. };
  343. struct mlx4_uar {
  344. unsigned long pfn;
  345. int index;
  346. struct list_head bf_list;
  347. unsigned free_bf_bmap;
  348. void __iomem *map;
  349. void __iomem *bf_map;
  350. };
  351. struct mlx4_bf {
  352. unsigned long offset;
  353. int buf_size;
  354. struct mlx4_uar *uar;
  355. void __iomem *reg;
  356. };
  357. struct mlx4_cq {
  358. void (*comp) (struct mlx4_cq *);
  359. void (*event) (struct mlx4_cq *, enum mlx4_event);
  360. struct mlx4_uar *uar;
  361. u32 cons_index;
  362. __be32 *set_ci_db;
  363. __be32 *arm_db;
  364. int arm_sn;
  365. int cqn;
  366. unsigned vector;
  367. atomic_t refcount;
  368. struct completion free;
  369. };
  370. struct mlx4_qp {
  371. void (*event) (struct mlx4_qp *, enum mlx4_event);
  372. int qpn;
  373. atomic_t refcount;
  374. struct completion free;
  375. };
  376. struct mlx4_srq {
  377. void (*event) (struct mlx4_srq *, enum mlx4_event);
  378. int srqn;
  379. int max;
  380. int max_gs;
  381. int wqe_shift;
  382. atomic_t refcount;
  383. struct completion free;
  384. };
  385. struct mlx4_av {
  386. __be32 port_pd;
  387. u8 reserved1;
  388. u8 g_slid;
  389. __be16 dlid;
  390. u8 reserved2;
  391. u8 gid_index;
  392. u8 stat_rate;
  393. u8 hop_limit;
  394. __be32 sl_tclass_flowlabel;
  395. u8 dgid[16];
  396. };
  397. struct mlx4_eth_av {
  398. __be32 port_pd;
  399. u8 reserved1;
  400. u8 smac_idx;
  401. u16 reserved2;
  402. u8 reserved3;
  403. u8 gid_index;
  404. u8 stat_rate;
  405. u8 hop_limit;
  406. __be32 sl_tclass_flowlabel;
  407. u8 dgid[16];
  408. u32 reserved4[2];
  409. __be16 vlan;
  410. u8 mac[6];
  411. };
  412. union mlx4_ext_av {
  413. struct mlx4_av ib;
  414. struct mlx4_eth_av eth;
  415. };
  416. struct mlx4_counter {
  417. u8 reserved1[3];
  418. u8 counter_mode;
  419. __be32 num_ifc;
  420. u32 reserved2[2];
  421. __be64 rx_frames;
  422. __be64 rx_bytes;
  423. __be64 tx_frames;
  424. __be64 tx_bytes;
  425. };
  426. struct mlx4_dev {
  427. struct pci_dev *pdev;
  428. unsigned long flags;
  429. unsigned long num_slaves;
  430. struct mlx4_caps caps;
  431. struct radix_tree_root qp_table_tree;
  432. u8 rev_id;
  433. char board_id[MLX4_BOARD_ID_LEN];
  434. int num_vfs;
  435. };
  436. struct mlx4_init_port_param {
  437. int set_guid0;
  438. int set_node_guid;
  439. int set_si_guid;
  440. u16 mtu;
  441. int port_width_cap;
  442. u16 vl_cap;
  443. u16 max_gid;
  444. u16 max_pkey;
  445. u64 guid0;
  446. u64 node_guid;
  447. u64 si_guid;
  448. };
  449. #define mlx4_foreach_port(port, dev, type) \
  450. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  451. if ((type) == (dev)->caps.port_mask[(port)])
  452. #define mlx4_foreach_ib_transport_port(port, dev) \
  453. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  454. if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
  455. ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
  456. static inline int mlx4_is_master(struct mlx4_dev *dev)
  457. {
  458. return dev->flags & MLX4_FLAG_MASTER;
  459. }
  460. static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
  461. {
  462. return (qpn < dev->caps.sqp_start + 8);
  463. }
  464. static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
  465. {
  466. return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
  467. }
  468. static inline int mlx4_is_slave(struct mlx4_dev *dev)
  469. {
  470. return dev->flags & MLX4_FLAG_SLAVE;
  471. }
  472. int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
  473. struct mlx4_buf *buf);
  474. void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
  475. static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
  476. {
  477. if (BITS_PER_LONG == 64 || buf->nbufs == 1)
  478. return buf->direct.buf + offset;
  479. else
  480. return buf->page_list[offset >> PAGE_SHIFT].buf +
  481. (offset & (PAGE_SIZE - 1));
  482. }
  483. int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
  484. void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
  485. int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
  486. void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
  487. int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
  488. void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
  489. int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf);
  490. void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
  491. int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
  492. struct mlx4_mtt *mtt);
  493. void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  494. u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  495. int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
  496. int npages, int page_shift, struct mlx4_mr *mr);
  497. void mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
  498. int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
  499. int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  500. int start_index, int npages, u64 *page_list);
  501. int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  502. struct mlx4_buf *buf);
  503. int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
  504. void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
  505. int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
  506. int size, int max_direct);
  507. void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
  508. int size);
  509. int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
  510. struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
  511. unsigned vector, int collapsed);
  512. void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
  513. int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
  514. void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
  515. int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
  516. void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
  517. int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
  518. struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
  519. void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
  520. int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
  521. int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
  522. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
  523. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
  524. int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  525. int block_mcast_loopback, enum mlx4_protocol prot);
  526. int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  527. enum mlx4_protocol prot);
  528. int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  529. int block_mcast_loopback, enum mlx4_protocol protocol);
  530. int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  531. enum mlx4_protocol protocol);
  532. int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  533. int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  534. int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  535. int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  536. int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
  537. int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  538. void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  539. int mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
  540. int mlx4_get_eth_qp(struct mlx4_dev *dev, u8 port, u64 mac, int *qpn);
  541. void mlx4_put_eth_qp(struct mlx4_dev *dev, u8 port, u64 mac, int qpn);
  542. int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
  543. int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
  544. void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
  545. int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
  546. int npages, u64 iova, u32 *lkey, u32 *rkey);
  547. int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
  548. int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
  549. int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  550. void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
  551. u32 *lkey, u32 *rkey);
  552. int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  553. int mlx4_SYNC_TPT(struct mlx4_dev *dev);
  554. int mlx4_test_interrupts(struct mlx4_dev *dev);
  555. int mlx4_assign_eq(struct mlx4_dev *dev, char* name , int* vector);
  556. void mlx4_release_eq(struct mlx4_dev *dev, int vec);
  557. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
  558. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
  559. int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
  560. void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
  561. #endif /* MLX4_DEVICE_H */