fw.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/etherdevice.h>
  35. #include <linux/mlx4/cmd.h>
  36. #include <linux/module.h>
  37. #include <linux/cache.h>
  38. #include "fw.h"
  39. #include "icm.h"
  40. enum {
  41. MLX4_COMMAND_INTERFACE_MIN_REV = 2,
  42. MLX4_COMMAND_INTERFACE_MAX_REV = 3,
  43. MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
  44. };
  45. extern void __buggy_use_of_MLX4_GET(void);
  46. extern void __buggy_use_of_MLX4_PUT(void);
  47. static int enable_qos;
  48. module_param(enable_qos, bool, 0444);
  49. MODULE_PARM_DESC(enable_qos, "Enable Quality of Service support in the HCA (default: off)");
  50. #define MLX4_GET(dest, source, offset) \
  51. do { \
  52. void *__p = (char *) (source) + (offset); \
  53. switch (sizeof (dest)) { \
  54. case 1: (dest) = *(u8 *) __p; break; \
  55. case 2: (dest) = be16_to_cpup(__p); break; \
  56. case 4: (dest) = be32_to_cpup(__p); break; \
  57. case 8: (dest) = be64_to_cpup(__p); break; \
  58. default: __buggy_use_of_MLX4_GET(); \
  59. } \
  60. } while (0)
  61. #define MLX4_PUT(dest, source, offset) \
  62. do { \
  63. void *__d = ((char *) (dest) + (offset)); \
  64. switch (sizeof(source)) { \
  65. case 1: *(u8 *) __d = (source); break; \
  66. case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
  67. case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
  68. case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
  69. default: __buggy_use_of_MLX4_PUT(); \
  70. } \
  71. } while (0)
  72. static void dump_dev_cap_flags(struct mlx4_dev *dev, u64 flags)
  73. {
  74. static const char *fname[] = {
  75. [ 0] = "RC transport",
  76. [ 1] = "UC transport",
  77. [ 2] = "UD transport",
  78. [ 3] = "XRC transport",
  79. [ 4] = "reliable multicast",
  80. [ 5] = "FCoIB support",
  81. [ 6] = "SRQ support",
  82. [ 7] = "IPoIB checksum offload",
  83. [ 8] = "P_Key violation counter",
  84. [ 9] = "Q_Key violation counter",
  85. [10] = "VMM",
  86. [12] = "DPDP",
  87. [15] = "Big LSO headers",
  88. [16] = "MW support",
  89. [17] = "APM support",
  90. [18] = "Atomic ops support",
  91. [19] = "Raw multicast support",
  92. [20] = "Address vector port checking support",
  93. [21] = "UD multicast support",
  94. [24] = "Demand paging support",
  95. [25] = "Router support",
  96. [30] = "IBoE support",
  97. [32] = "Unicast loopback support",
  98. [34] = "FCS header control",
  99. [38] = "Wake On LAN support",
  100. [40] = "UDP RSS support",
  101. [41] = "Unicast VEP steering support",
  102. [42] = "Multicast VEP steering support",
  103. [48] = "Counters support",
  104. };
  105. int i;
  106. mlx4_dbg(dev, "DEV_CAP flags:\n");
  107. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  108. if (fname[i] && (flags & (1LL << i)))
  109. mlx4_dbg(dev, " %s\n", fname[i]);
  110. }
  111. int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
  112. {
  113. struct mlx4_cmd_mailbox *mailbox;
  114. u32 *inbox;
  115. int err = 0;
  116. #define MOD_STAT_CFG_IN_SIZE 0x100
  117. #define MOD_STAT_CFG_PG_SZ_M_OFFSET 0x002
  118. #define MOD_STAT_CFG_PG_SZ_OFFSET 0x003
  119. mailbox = mlx4_alloc_cmd_mailbox(dev);
  120. if (IS_ERR(mailbox))
  121. return PTR_ERR(mailbox);
  122. inbox = mailbox->buf;
  123. memset(inbox, 0, MOD_STAT_CFG_IN_SIZE);
  124. MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
  125. MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
  126. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
  127. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  128. mlx4_free_cmd_mailbox(dev, mailbox);
  129. return err;
  130. }
  131. int mlx4_QUERY_FUNC_CAP_wrapper(struct mlx4_dev *dev, int slave,
  132. struct mlx4_vhcr *vhcr,
  133. struct mlx4_cmd_mailbox *inbox,
  134. struct mlx4_cmd_mailbox *outbox,
  135. struct mlx4_cmd_info *cmd)
  136. {
  137. u8 field;
  138. u32 size;
  139. int err = 0;
  140. #define QUERY_FUNC_CAP_FLAGS_OFFSET 0x0
  141. #define QUERY_FUNC_CAP_NUM_PORTS_OFFSET 0x1
  142. #define QUERY_FUNC_CAP_FUNCTION_OFFSET 0x3
  143. #define QUERY_FUNC_CAP_PF_BHVR_OFFSET 0x4
  144. #define QUERY_FUNC_CAP_QP_QUOTA_OFFSET 0x10
  145. #define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET 0x14
  146. #define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET 0x18
  147. #define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET 0x20
  148. #define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET 0x24
  149. #define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET 0x28
  150. #define QUERY_FUNC_CAP_MAX_EQ_OFFSET 0x2c
  151. #define QUERY_FUNC_CAP_RESERVED_EQ_OFFSET 0X30
  152. #define QUERY_FUNC_CAP_PHYS_PORT_OFFSET 0x3
  153. #define QUERY_FUNC_CAP_ETH_PROPS_OFFSET 0xc
  154. if (vhcr->op_modifier == 1) {
  155. field = vhcr->in_modifier;
  156. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  157. field = 0; /* ensure fvl bit is not set */
  158. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
  159. } else if (vhcr->op_modifier == 0) {
  160. field = 1 << 7; /* enable only ethernet interface */
  161. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS_OFFSET);
  162. field = slave;
  163. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FUNCTION_OFFSET);
  164. field = dev->caps.num_ports;
  165. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  166. size = 0; /* no PF behavious is set for now */
  167. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  168. size = dev->caps.num_qps;
  169. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  170. size = dev->caps.num_srqs;
  171. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  172. size = dev->caps.num_cqs;
  173. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  174. size = dev->caps.num_eqs;
  175. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  176. size = dev->caps.reserved_eqs;
  177. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  178. size = dev->caps.num_mpts;
  179. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  180. size = dev->caps.num_mtts;
  181. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  182. size = dev->caps.num_mgms + dev->caps.num_amgms;
  183. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  184. } else
  185. err = -EINVAL;
  186. return err;
  187. }
  188. int mlx4_QUERY_FUNC_CAP(struct mlx4_dev *dev, struct mlx4_func_cap *func_cap)
  189. {
  190. struct mlx4_cmd_mailbox *mailbox;
  191. u32 *outbox;
  192. u8 field;
  193. u32 size;
  194. int i;
  195. int err = 0;
  196. mailbox = mlx4_alloc_cmd_mailbox(dev);
  197. if (IS_ERR(mailbox))
  198. return PTR_ERR(mailbox);
  199. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FUNC_CAP,
  200. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  201. if (err)
  202. goto out;
  203. outbox = mailbox->buf;
  204. MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS_OFFSET);
  205. if (!(field & (1 << 7))) {
  206. mlx4_err(dev, "The host doesn't support eth interface\n");
  207. err = -EPROTONOSUPPORT;
  208. goto out;
  209. }
  210. MLX4_GET(field, outbox, QUERY_FUNC_CAP_FUNCTION_OFFSET);
  211. func_cap->function = field;
  212. MLX4_GET(field, outbox, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  213. func_cap->num_ports = field;
  214. MLX4_GET(size, outbox, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  215. func_cap->pf_context_behaviour = size;
  216. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  217. func_cap->qp_quota = size & 0xFFFFFF;
  218. MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  219. func_cap->srq_quota = size & 0xFFFFFF;
  220. MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  221. func_cap->cq_quota = size & 0xFFFFFF;
  222. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  223. func_cap->max_eq = size & 0xFFFFFF;
  224. MLX4_GET(size, outbox, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  225. func_cap->reserved_eq = size & 0xFFFFFF;
  226. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  227. func_cap->mpt_quota = size & 0xFFFFFF;
  228. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  229. func_cap->mtt_quota = size & 0xFFFFFF;
  230. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  231. func_cap->mcg_quota = size & 0xFFFFFF;
  232. for (i = 1; i <= func_cap->num_ports; ++i) {
  233. err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 1,
  234. MLX4_CMD_QUERY_FUNC_CAP,
  235. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  236. if (err)
  237. goto out;
  238. MLX4_GET(field, outbox, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
  239. if (field & (1 << 7)) {
  240. mlx4_err(dev, "VLAN is enforced on this port\n");
  241. err = -EPROTONOSUPPORT;
  242. goto out;
  243. }
  244. if (field & (1 << 6)) {
  245. mlx4_err(dev, "Force mac is enabled on this port\n");
  246. err = -EPROTONOSUPPORT;
  247. goto out;
  248. }
  249. MLX4_GET(field, outbox, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  250. func_cap->physical_port[i] = field;
  251. }
  252. /* All other resources are allocated by the master, but we still report
  253. * 'num' and 'reserved' capabilities as follows:
  254. * - num remains the maximum resource index
  255. * - 'num - reserved' is the total available objects of a resource, but
  256. * resource indices may be less than 'reserved'
  257. * TODO: set per-resource quotas */
  258. out:
  259. mlx4_free_cmd_mailbox(dev, mailbox);
  260. return err;
  261. }
  262. int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  263. {
  264. struct mlx4_cmd_mailbox *mailbox;
  265. u32 *outbox;
  266. u8 field;
  267. u32 field32, flags, ext_flags;
  268. u16 size;
  269. u16 stat_rate;
  270. int err;
  271. int i;
  272. #define QUERY_DEV_CAP_OUT_SIZE 0x100
  273. #define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
  274. #define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
  275. #define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
  276. #define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
  277. #define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
  278. #define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
  279. #define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
  280. #define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
  281. #define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
  282. #define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
  283. #define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
  284. #define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
  285. #define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
  286. #define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
  287. #define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
  288. #define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
  289. #define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
  290. #define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
  291. #define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
  292. #define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
  293. #define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
  294. #define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
  295. #define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
  296. #define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
  297. #define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
  298. #define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
  299. #define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
  300. #define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
  301. #define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
  302. #define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
  303. #define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
  304. #define QUERY_DEV_CAP_EXT_FLAGS_OFFSET 0x40
  305. #define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
  306. #define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
  307. #define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
  308. #define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
  309. #define QUERY_DEV_CAP_BF_OFFSET 0x4c
  310. #define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
  311. #define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
  312. #define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
  313. #define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
  314. #define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
  315. #define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
  316. #define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
  317. #define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
  318. #define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
  319. #define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
  320. #define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
  321. #define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
  322. #define QUERY_DEV_CAP_RSVD_XRC_OFFSET 0x66
  323. #define QUERY_DEV_CAP_MAX_XRC_OFFSET 0x67
  324. #define QUERY_DEV_CAP_MAX_COUNTERS_OFFSET 0x68
  325. #define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
  326. #define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
  327. #define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
  328. #define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
  329. #define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
  330. #define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
  331. #define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
  332. #define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
  333. #define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
  334. #define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
  335. #define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x94
  336. #define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
  337. #define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
  338. mailbox = mlx4_alloc_cmd_mailbox(dev);
  339. if (IS_ERR(mailbox))
  340. return PTR_ERR(mailbox);
  341. outbox = mailbox->buf;
  342. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  343. MLX4_CMD_TIME_CLASS_A, !mlx4_is_slave(dev));
  344. if (err)
  345. goto out;
  346. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
  347. dev_cap->reserved_qps = 1 << (field & 0xf);
  348. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
  349. dev_cap->max_qps = 1 << (field & 0x1f);
  350. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
  351. dev_cap->reserved_srqs = 1 << (field >> 4);
  352. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
  353. dev_cap->max_srqs = 1 << (field & 0x1f);
  354. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
  355. dev_cap->max_cq_sz = 1 << field;
  356. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
  357. dev_cap->reserved_cqs = 1 << (field & 0xf);
  358. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
  359. dev_cap->max_cqs = 1 << (field & 0x1f);
  360. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
  361. dev_cap->max_mpts = 1 << (field & 0x3f);
  362. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
  363. dev_cap->reserved_eqs = field & 0xf;
  364. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
  365. dev_cap->max_eqs = 1 << (field & 0xf);
  366. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
  367. dev_cap->reserved_mtts = 1 << (field >> 4);
  368. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
  369. dev_cap->max_mrw_sz = 1 << field;
  370. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
  371. dev_cap->reserved_mrws = 1 << (field & 0xf);
  372. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
  373. dev_cap->max_mtt_seg = 1 << (field & 0x3f);
  374. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
  375. dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
  376. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
  377. dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
  378. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
  379. field &= 0x1f;
  380. if (!field)
  381. dev_cap->max_gso_sz = 0;
  382. else
  383. dev_cap->max_gso_sz = 1 << field;
  384. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
  385. dev_cap->max_rdma_global = 1 << (field & 0x3f);
  386. MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
  387. dev_cap->local_ca_ack_delay = field & 0x1f;
  388. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  389. dev_cap->num_ports = field & 0xf;
  390. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
  391. dev_cap->max_msg_sz = 1 << (field & 0x1f);
  392. MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
  393. dev_cap->stat_rate_support = stat_rate;
  394. MLX4_GET(ext_flags, outbox, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  395. MLX4_GET(flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
  396. dev_cap->flags = flags | (u64)ext_flags << 32;
  397. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
  398. dev_cap->reserved_uars = field >> 4;
  399. MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
  400. dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
  401. MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
  402. dev_cap->min_page_sz = 1 << field;
  403. MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
  404. if (field & 0x80) {
  405. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
  406. dev_cap->bf_reg_size = 1 << (field & 0x1f);
  407. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
  408. if ((1 << (field & 0x3f)) > (PAGE_SIZE / dev_cap->bf_reg_size))
  409. field = 3;
  410. dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
  411. mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
  412. dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
  413. } else {
  414. dev_cap->bf_reg_size = 0;
  415. mlx4_dbg(dev, "BlueFlame not available\n");
  416. }
  417. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
  418. dev_cap->max_sq_sg = field;
  419. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
  420. dev_cap->max_sq_desc_sz = size;
  421. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
  422. dev_cap->max_qp_per_mcg = 1 << field;
  423. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
  424. dev_cap->reserved_mgms = field & 0xf;
  425. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
  426. dev_cap->max_mcgs = 1 << field;
  427. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
  428. dev_cap->reserved_pds = field >> 4;
  429. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
  430. dev_cap->max_pds = 1 << (field & 0x3f);
  431. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_XRC_OFFSET);
  432. dev_cap->reserved_xrcds = field >> 4;
  433. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
  434. dev_cap->max_xrcds = 1 << (field & 0x1f);
  435. MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
  436. dev_cap->rdmarc_entry_sz = size;
  437. MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
  438. dev_cap->qpc_entry_sz = size;
  439. MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
  440. dev_cap->aux_entry_sz = size;
  441. MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
  442. dev_cap->altc_entry_sz = size;
  443. MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
  444. dev_cap->eqc_entry_sz = size;
  445. MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
  446. dev_cap->cqc_entry_sz = size;
  447. MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
  448. dev_cap->srq_entry_sz = size;
  449. MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
  450. dev_cap->cmpt_entry_sz = size;
  451. MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
  452. dev_cap->mtt_entry_sz = size;
  453. MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
  454. dev_cap->dmpt_entry_sz = size;
  455. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
  456. dev_cap->max_srq_sz = 1 << field;
  457. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
  458. dev_cap->max_qp_sz = 1 << field;
  459. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
  460. dev_cap->resize_srq = field & 1;
  461. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
  462. dev_cap->max_rq_sg = field;
  463. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
  464. dev_cap->max_rq_desc_sz = size;
  465. MLX4_GET(dev_cap->bmme_flags, outbox,
  466. QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  467. MLX4_GET(dev_cap->reserved_lkey, outbox,
  468. QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
  469. MLX4_GET(dev_cap->max_icm_sz, outbox,
  470. QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
  471. if (dev_cap->flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  472. MLX4_GET(dev_cap->max_counters, outbox,
  473. QUERY_DEV_CAP_MAX_COUNTERS_OFFSET);
  474. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  475. for (i = 1; i <= dev_cap->num_ports; ++i) {
  476. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  477. dev_cap->max_vl[i] = field >> 4;
  478. MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
  479. dev_cap->ib_mtu[i] = field >> 4;
  480. dev_cap->max_port_width[i] = field & 0xf;
  481. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
  482. dev_cap->max_gids[i] = 1 << (field & 0xf);
  483. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
  484. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  485. }
  486. } else {
  487. #define QUERY_PORT_SUPPORTED_TYPE_OFFSET 0x00
  488. #define QUERY_PORT_MTU_OFFSET 0x01
  489. #define QUERY_PORT_ETH_MTU_OFFSET 0x02
  490. #define QUERY_PORT_WIDTH_OFFSET 0x06
  491. #define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
  492. #define QUERY_PORT_MAX_MACVLAN_OFFSET 0x0a
  493. #define QUERY_PORT_MAX_VL_OFFSET 0x0b
  494. #define QUERY_PORT_MAC_OFFSET 0x10
  495. #define QUERY_PORT_TRANS_VENDOR_OFFSET 0x18
  496. #define QUERY_PORT_WAVELENGTH_OFFSET 0x1c
  497. #define QUERY_PORT_TRANS_CODE_OFFSET 0x20
  498. for (i = 1; i <= dev_cap->num_ports; ++i) {
  499. err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 0, MLX4_CMD_QUERY_PORT,
  500. MLX4_CMD_TIME_CLASS_B,
  501. !mlx4_is_slave(dev));
  502. if (err)
  503. goto out;
  504. MLX4_GET(field, outbox, QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  505. dev_cap->supported_port_types[i] = field & 3;
  506. MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
  507. dev_cap->ib_mtu[i] = field & 0xf;
  508. MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
  509. dev_cap->max_port_width[i] = field & 0xf;
  510. MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
  511. dev_cap->max_gids[i] = 1 << (field >> 4);
  512. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  513. MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
  514. dev_cap->max_vl[i] = field & 0xf;
  515. MLX4_GET(field, outbox, QUERY_PORT_MAX_MACVLAN_OFFSET);
  516. dev_cap->log_max_macs[i] = field & 0xf;
  517. dev_cap->log_max_vlans[i] = field >> 4;
  518. MLX4_GET(dev_cap->eth_mtu[i], outbox, QUERY_PORT_ETH_MTU_OFFSET);
  519. MLX4_GET(dev_cap->def_mac[i], outbox, QUERY_PORT_MAC_OFFSET);
  520. MLX4_GET(field32, outbox, QUERY_PORT_TRANS_VENDOR_OFFSET);
  521. dev_cap->trans_type[i] = field32 >> 24;
  522. dev_cap->vendor_oui[i] = field32 & 0xffffff;
  523. MLX4_GET(dev_cap->wavelength[i], outbox, QUERY_PORT_WAVELENGTH_OFFSET);
  524. MLX4_GET(dev_cap->trans_code[i], outbox, QUERY_PORT_TRANS_CODE_OFFSET);
  525. }
  526. }
  527. mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
  528. dev_cap->bmme_flags, dev_cap->reserved_lkey);
  529. /*
  530. * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
  531. * we can't use any EQs whose doorbell falls on that page,
  532. * even if the EQ itself isn't reserved.
  533. */
  534. dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
  535. dev_cap->reserved_eqs);
  536. mlx4_dbg(dev, "Max ICM size %lld MB\n",
  537. (unsigned long long) dev_cap->max_icm_sz >> 20);
  538. mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  539. dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
  540. mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  541. dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
  542. mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  543. dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
  544. mlx4_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  545. dev_cap->max_eqs, dev_cap->reserved_eqs, dev_cap->eqc_entry_sz);
  546. mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  547. dev_cap->reserved_mrws, dev_cap->reserved_mtts);
  548. mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  549. dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
  550. mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  551. dev_cap->max_pds, dev_cap->reserved_mgms);
  552. mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  553. dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
  554. mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
  555. dev_cap->local_ca_ack_delay, 128 << dev_cap->ib_mtu[1],
  556. dev_cap->max_port_width[1]);
  557. mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
  558. dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
  559. mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
  560. dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
  561. mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
  562. mlx4_dbg(dev, "Max counters: %d\n", dev_cap->max_counters);
  563. dump_dev_cap_flags(dev, dev_cap->flags);
  564. out:
  565. mlx4_free_cmd_mailbox(dev, mailbox);
  566. return err;
  567. }
  568. int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
  569. struct mlx4_vhcr *vhcr,
  570. struct mlx4_cmd_mailbox *inbox,
  571. struct mlx4_cmd_mailbox *outbox,
  572. struct mlx4_cmd_info *cmd)
  573. {
  574. u64 def_mac;
  575. u8 port_type;
  576. int err;
  577. err = mlx4_cmd_box(dev, 0, outbox->dma, vhcr->in_modifier, 0,
  578. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  579. MLX4_CMD_NATIVE);
  580. if (!err && dev->caps.function != slave) {
  581. /* set slave default_mac address */
  582. MLX4_GET(def_mac, outbox->buf, QUERY_PORT_MAC_OFFSET);
  583. def_mac += slave << 8;
  584. MLX4_PUT(outbox->buf, def_mac, QUERY_PORT_MAC_OFFSET);
  585. /* get port type - currently only eth is enabled */
  586. MLX4_GET(port_type, outbox->buf,
  587. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  588. /* disable ib */
  589. port_type &= 0xFE;
  590. /* check eth is enabled for this port */
  591. if (!(port_type & 2))
  592. mlx4_dbg(dev, "QUERY PORT: eth not supported by host");
  593. MLX4_PUT(outbox->buf, port_type,
  594. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  595. }
  596. return err;
  597. }
  598. static int mlx4_QUERY_PORT(struct mlx4_dev *dev, void *ptr, u8 port)
  599. {
  600. struct mlx4_cmd_mailbox *outbox = ptr;
  601. return mlx4_cmd_box(dev, 0, outbox->dma, port, 0,
  602. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  603. MLX4_CMD_WRAPPED);
  604. }
  605. EXPORT_SYMBOL_GPL(mlx4_QUERY_PORT);
  606. int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
  607. {
  608. struct mlx4_cmd_mailbox *mailbox;
  609. struct mlx4_icm_iter iter;
  610. __be64 *pages;
  611. int lg;
  612. int nent = 0;
  613. int i;
  614. int err = 0;
  615. int ts = 0, tc = 0;
  616. mailbox = mlx4_alloc_cmd_mailbox(dev);
  617. if (IS_ERR(mailbox))
  618. return PTR_ERR(mailbox);
  619. memset(mailbox->buf, 0, MLX4_MAILBOX_SIZE);
  620. pages = mailbox->buf;
  621. for (mlx4_icm_first(icm, &iter);
  622. !mlx4_icm_last(&iter);
  623. mlx4_icm_next(&iter)) {
  624. /*
  625. * We have to pass pages that are aligned to their
  626. * size, so find the least significant 1 in the
  627. * address or size and use that as our log2 size.
  628. */
  629. lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
  630. if (lg < MLX4_ICM_PAGE_SHIFT) {
  631. mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
  632. MLX4_ICM_PAGE_SIZE,
  633. (unsigned long long) mlx4_icm_addr(&iter),
  634. mlx4_icm_size(&iter));
  635. err = -EINVAL;
  636. goto out;
  637. }
  638. for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
  639. if (virt != -1) {
  640. pages[nent * 2] = cpu_to_be64(virt);
  641. virt += 1 << lg;
  642. }
  643. pages[nent * 2 + 1] =
  644. cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
  645. (lg - MLX4_ICM_PAGE_SHIFT));
  646. ts += 1 << (lg - 10);
  647. ++tc;
  648. if (++nent == MLX4_MAILBOX_SIZE / 16) {
  649. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  650. MLX4_CMD_TIME_CLASS_B,
  651. MLX4_CMD_NATIVE);
  652. if (err)
  653. goto out;
  654. nent = 0;
  655. }
  656. }
  657. }
  658. if (nent)
  659. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  660. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  661. if (err)
  662. goto out;
  663. switch (op) {
  664. case MLX4_CMD_MAP_FA:
  665. mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  666. break;
  667. case MLX4_CMD_MAP_ICM_AUX:
  668. mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  669. break;
  670. case MLX4_CMD_MAP_ICM:
  671. mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  672. tc, ts, (unsigned long long) virt - (ts << 10));
  673. break;
  674. }
  675. out:
  676. mlx4_free_cmd_mailbox(dev, mailbox);
  677. return err;
  678. }
  679. int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
  680. {
  681. return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
  682. }
  683. int mlx4_UNMAP_FA(struct mlx4_dev *dev)
  684. {
  685. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA,
  686. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  687. }
  688. int mlx4_RUN_FW(struct mlx4_dev *dev)
  689. {
  690. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW,
  691. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  692. }
  693. int mlx4_QUERY_FW(struct mlx4_dev *dev)
  694. {
  695. struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
  696. struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
  697. struct mlx4_cmd_mailbox *mailbox;
  698. u32 *outbox;
  699. int err = 0;
  700. u64 fw_ver;
  701. u16 cmd_if_rev;
  702. u8 lg;
  703. #define QUERY_FW_OUT_SIZE 0x100
  704. #define QUERY_FW_VER_OFFSET 0x00
  705. #define QUERY_FW_PPF_ID 0x09
  706. #define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
  707. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  708. #define QUERY_FW_ERR_START_OFFSET 0x30
  709. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  710. #define QUERY_FW_ERR_BAR_OFFSET 0x3c
  711. #define QUERY_FW_SIZE_OFFSET 0x00
  712. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  713. #define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
  714. #define QUERY_FW_COMM_BASE_OFFSET 0x40
  715. #define QUERY_FW_COMM_BAR_OFFSET 0x48
  716. mailbox = mlx4_alloc_cmd_mailbox(dev);
  717. if (IS_ERR(mailbox))
  718. return PTR_ERR(mailbox);
  719. outbox = mailbox->buf;
  720. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  721. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  722. if (err)
  723. goto out;
  724. MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
  725. /*
  726. * FW subminor version is at more significant bits than minor
  727. * version, so swap here.
  728. */
  729. dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
  730. ((fw_ver & 0xffff0000ull) >> 16) |
  731. ((fw_ver & 0x0000ffffull) << 16);
  732. MLX4_GET(lg, outbox, QUERY_FW_PPF_ID);
  733. dev->caps.function = lg;
  734. MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
  735. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
  736. cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
  737. mlx4_err(dev, "Installed FW has unsupported "
  738. "command interface revision %d.\n",
  739. cmd_if_rev);
  740. mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
  741. (int) (dev->caps.fw_ver >> 32),
  742. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  743. (int) dev->caps.fw_ver & 0xffff);
  744. mlx4_err(dev, "This driver version supports only revisions %d to %d.\n",
  745. MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
  746. err = -ENODEV;
  747. goto out;
  748. }
  749. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
  750. dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
  751. MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  752. cmd->max_cmds = 1 << lg;
  753. mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
  754. (int) (dev->caps.fw_ver >> 32),
  755. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  756. (int) dev->caps.fw_ver & 0xffff,
  757. cmd_if_rev, cmd->max_cmds);
  758. MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
  759. MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  760. MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
  761. fw->catas_bar = (fw->catas_bar >> 6) * 2;
  762. mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
  763. (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
  764. MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  765. MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  766. MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
  767. fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
  768. MLX4_GET(fw->comm_base, outbox, QUERY_FW_COMM_BASE_OFFSET);
  769. MLX4_GET(fw->comm_bar, outbox, QUERY_FW_COMM_BAR_OFFSET);
  770. fw->comm_bar = (fw->comm_bar >> 6) * 2;
  771. mlx4_dbg(dev, "Communication vector bar:%d offset:0x%llx\n",
  772. fw->comm_bar, fw->comm_base);
  773. mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
  774. /*
  775. * Round up number of system pages needed in case
  776. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  777. */
  778. fw->fw_pages =
  779. ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  780. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  781. mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
  782. (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
  783. out:
  784. mlx4_free_cmd_mailbox(dev, mailbox);
  785. return err;
  786. }
  787. static void get_board_id(void *vsd, char *board_id)
  788. {
  789. int i;
  790. #define VSD_OFFSET_SIG1 0x00
  791. #define VSD_OFFSET_SIG2 0xde
  792. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  793. #define VSD_OFFSET_TS_BOARD_ID 0x20
  794. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  795. memset(board_id, 0, MLX4_BOARD_ID_LEN);
  796. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  797. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  798. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
  799. } else {
  800. /*
  801. * The board ID is a string but the firmware byte
  802. * swaps each 4-byte word before passing it back to
  803. * us. Therefore we need to swab it before printing.
  804. */
  805. for (i = 0; i < 4; ++i)
  806. ((u32 *) board_id)[i] =
  807. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  808. }
  809. }
  810. int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
  811. {
  812. struct mlx4_cmd_mailbox *mailbox;
  813. u32 *outbox;
  814. int err;
  815. #define QUERY_ADAPTER_OUT_SIZE 0x100
  816. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  817. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  818. mailbox = mlx4_alloc_cmd_mailbox(dev);
  819. if (IS_ERR(mailbox))
  820. return PTR_ERR(mailbox);
  821. outbox = mailbox->buf;
  822. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
  823. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  824. if (err)
  825. goto out;
  826. MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  827. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  828. adapter->board_id);
  829. out:
  830. mlx4_free_cmd_mailbox(dev, mailbox);
  831. return err;
  832. }
  833. int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
  834. {
  835. struct mlx4_cmd_mailbox *mailbox;
  836. __be32 *inbox;
  837. int err;
  838. #define INIT_HCA_IN_SIZE 0x200
  839. #define INIT_HCA_VERSION_OFFSET 0x000
  840. #define INIT_HCA_VERSION 2
  841. #define INIT_HCA_CACHELINE_SZ_OFFSET 0x0e
  842. #define INIT_HCA_FLAGS_OFFSET 0x014
  843. #define INIT_HCA_QPC_OFFSET 0x020
  844. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  845. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  846. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  847. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  848. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  849. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  850. #define INIT_HCA_EQE_CQE_OFFSETS (INIT_HCA_QPC_OFFSET + 0x38)
  851. #define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  852. #define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  853. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  854. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  855. #define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  856. #define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
  857. #define INIT_HCA_MCAST_OFFSET 0x0c0
  858. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  859. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  860. #define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  861. #define INIT_HCA_UC_STEERING_OFFSET (INIT_HCA_MCAST_OFFSET + 0x18)
  862. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  863. #define INIT_HCA_TPT_OFFSET 0x0f0
  864. #define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  865. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  866. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  867. #define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
  868. #define INIT_HCA_UAR_OFFSET 0x120
  869. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  870. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  871. mailbox = mlx4_alloc_cmd_mailbox(dev);
  872. if (IS_ERR(mailbox))
  873. return PTR_ERR(mailbox);
  874. inbox = mailbox->buf;
  875. memset(inbox, 0, INIT_HCA_IN_SIZE);
  876. *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
  877. *((u8 *) mailbox->buf + INIT_HCA_CACHELINE_SZ_OFFSET) =
  878. (ilog2(cache_line_size()) - 4) << 5;
  879. #if defined(__LITTLE_ENDIAN)
  880. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  881. #elif defined(__BIG_ENDIAN)
  882. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  883. #else
  884. #error Host endianness not defined
  885. #endif
  886. /* Check port for UD address vector: */
  887. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  888. /* Enable IPoIB checksumming if we can: */
  889. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
  890. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
  891. /* Enable QoS support if module parameter set */
  892. if (enable_qos)
  893. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
  894. /* enable counters */
  895. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  896. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 4);
  897. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  898. MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  899. MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  900. MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  901. MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  902. MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  903. MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  904. MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
  905. MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
  906. MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  907. MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  908. MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
  909. MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
  910. /* multicast attributes */
  911. MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  912. MLX4_PUT(inbox, param->log_mc_entry_sz, INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  913. MLX4_PUT(inbox, param->log_mc_hash_sz, INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  914. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
  915. MLX4_PUT(inbox, (u8) (1 << 3), INIT_HCA_UC_STEERING_OFFSET);
  916. MLX4_PUT(inbox, param->log_mc_table_sz, INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  917. /* TPT attributes */
  918. MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
  919. MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  920. MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  921. MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
  922. /* UAR attributes */
  923. MLX4_PUT(inbox, param->uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  924. MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  925. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA, 10000,
  926. MLX4_CMD_NATIVE);
  927. if (err)
  928. mlx4_err(dev, "INIT_HCA returns %d\n", err);
  929. mlx4_free_cmd_mailbox(dev, mailbox);
  930. return err;
  931. }
  932. int mlx4_QUERY_HCA(struct mlx4_dev *dev,
  933. struct mlx4_init_hca_param *param)
  934. {
  935. struct mlx4_cmd_mailbox *mailbox;
  936. __be32 *outbox;
  937. int err;
  938. #define QUERY_HCA_GLOBAL_CAPS_OFFSET 0x04
  939. mailbox = mlx4_alloc_cmd_mailbox(dev);
  940. if (IS_ERR(mailbox))
  941. return PTR_ERR(mailbox);
  942. outbox = mailbox->buf;
  943. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
  944. MLX4_CMD_QUERY_HCA,
  945. MLX4_CMD_TIME_CLASS_B,
  946. !mlx4_is_slave(dev));
  947. if (err)
  948. goto out;
  949. MLX4_GET(param->global_caps, outbox, QUERY_HCA_GLOBAL_CAPS_OFFSET);
  950. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  951. MLX4_GET(param->qpc_base, outbox, INIT_HCA_QPC_BASE_OFFSET);
  952. MLX4_GET(param->log_num_qps, outbox, INIT_HCA_LOG_QP_OFFSET);
  953. MLX4_GET(param->srqc_base, outbox, INIT_HCA_SRQC_BASE_OFFSET);
  954. MLX4_GET(param->log_num_srqs, outbox, INIT_HCA_LOG_SRQ_OFFSET);
  955. MLX4_GET(param->cqc_base, outbox, INIT_HCA_CQC_BASE_OFFSET);
  956. MLX4_GET(param->log_num_cqs, outbox, INIT_HCA_LOG_CQ_OFFSET);
  957. MLX4_GET(param->altc_base, outbox, INIT_HCA_ALTC_BASE_OFFSET);
  958. MLX4_GET(param->auxc_base, outbox, INIT_HCA_AUXC_BASE_OFFSET);
  959. MLX4_GET(param->eqc_base, outbox, INIT_HCA_EQC_BASE_OFFSET);
  960. MLX4_GET(param->log_num_eqs, outbox, INIT_HCA_LOG_EQ_OFFSET);
  961. MLX4_GET(param->rdmarc_base, outbox, INIT_HCA_RDMARC_BASE_OFFSET);
  962. MLX4_GET(param->log_rd_per_qp, outbox, INIT_HCA_LOG_RD_OFFSET);
  963. /* multicast attributes */
  964. MLX4_GET(param->mc_base, outbox, INIT_HCA_MC_BASE_OFFSET);
  965. MLX4_GET(param->log_mc_entry_sz, outbox,
  966. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  967. MLX4_GET(param->log_mc_hash_sz, outbox,
  968. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  969. MLX4_GET(param->log_mc_table_sz, outbox,
  970. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  971. /* TPT attributes */
  972. MLX4_GET(param->dmpt_base, outbox, INIT_HCA_DMPT_BASE_OFFSET);
  973. MLX4_GET(param->log_mpt_sz, outbox, INIT_HCA_LOG_MPT_SZ_OFFSET);
  974. MLX4_GET(param->mtt_base, outbox, INIT_HCA_MTT_BASE_OFFSET);
  975. MLX4_GET(param->cmpt_base, outbox, INIT_HCA_CMPT_BASE_OFFSET);
  976. /* UAR attributes */
  977. MLX4_GET(param->uar_page_sz, outbox, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  978. MLX4_GET(param->log_uar_sz, outbox, INIT_HCA_LOG_UAR_SZ_OFFSET);
  979. out:
  980. mlx4_free_cmd_mailbox(dev, mailbox);
  981. return err;
  982. }
  983. int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
  984. struct mlx4_vhcr *vhcr,
  985. struct mlx4_cmd_mailbox *inbox,
  986. struct mlx4_cmd_mailbox *outbox,
  987. struct mlx4_cmd_info *cmd)
  988. {
  989. struct mlx4_priv *priv = mlx4_priv(dev);
  990. int port = vhcr->in_modifier;
  991. int err;
  992. if (priv->mfunc.master.slave_state[slave].init_port_mask & (1 << port))
  993. return 0;
  994. if (dev->caps.port_mask[port] == MLX4_PORT_TYPE_IB)
  995. return -ENODEV;
  996. /* Enable port only if it was previously disabled */
  997. if (!priv->mfunc.master.init_port_ref[port]) {
  998. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  999. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1000. if (err)
  1001. return err;
  1002. priv->mfunc.master.slave_state[slave].init_port_mask |=
  1003. (1 << port);
  1004. }
  1005. ++priv->mfunc.master.init_port_ref[port];
  1006. return 0;
  1007. }
  1008. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
  1009. {
  1010. struct mlx4_cmd_mailbox *mailbox;
  1011. u32 *inbox;
  1012. int err;
  1013. u32 flags;
  1014. u16 field;
  1015. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  1016. #define INIT_PORT_IN_SIZE 256
  1017. #define INIT_PORT_FLAGS_OFFSET 0x00
  1018. #define INIT_PORT_FLAG_SIG (1 << 18)
  1019. #define INIT_PORT_FLAG_NG (1 << 17)
  1020. #define INIT_PORT_FLAG_G0 (1 << 16)
  1021. #define INIT_PORT_VL_SHIFT 4
  1022. #define INIT_PORT_PORT_WIDTH_SHIFT 8
  1023. #define INIT_PORT_MTU_OFFSET 0x04
  1024. #define INIT_PORT_MAX_GID_OFFSET 0x06
  1025. #define INIT_PORT_MAX_PKEY_OFFSET 0x0a
  1026. #define INIT_PORT_GUID0_OFFSET 0x10
  1027. #define INIT_PORT_NODE_GUID_OFFSET 0x18
  1028. #define INIT_PORT_SI_GUID_OFFSET 0x20
  1029. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1030. if (IS_ERR(mailbox))
  1031. return PTR_ERR(mailbox);
  1032. inbox = mailbox->buf;
  1033. memset(inbox, 0, INIT_PORT_IN_SIZE);
  1034. flags = 0;
  1035. flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
  1036. flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
  1037. MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
  1038. field = 128 << dev->caps.ib_mtu_cap[port];
  1039. MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
  1040. field = dev->caps.gid_table_len[port];
  1041. MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
  1042. field = dev->caps.pkey_table_len[port];
  1043. MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
  1044. err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
  1045. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1046. mlx4_free_cmd_mailbox(dev, mailbox);
  1047. } else
  1048. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1049. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  1050. return err;
  1051. }
  1052. EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
  1053. int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1054. struct mlx4_vhcr *vhcr,
  1055. struct mlx4_cmd_mailbox *inbox,
  1056. struct mlx4_cmd_mailbox *outbox,
  1057. struct mlx4_cmd_info *cmd)
  1058. {
  1059. struct mlx4_priv *priv = mlx4_priv(dev);
  1060. int port = vhcr->in_modifier;
  1061. int err;
  1062. if (!(priv->mfunc.master.slave_state[slave].init_port_mask &
  1063. (1 << port)))
  1064. return 0;
  1065. if (dev->caps.port_mask[port] == MLX4_PORT_TYPE_IB)
  1066. return -ENODEV;
  1067. if (priv->mfunc.master.init_port_ref[port] == 1) {
  1068. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000,
  1069. MLX4_CMD_NATIVE);
  1070. if (err)
  1071. return err;
  1072. }
  1073. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1074. --priv->mfunc.master.init_port_ref[port];
  1075. return 0;
  1076. }
  1077. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
  1078. {
  1079. return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000,
  1080. MLX4_CMD_WRAPPED);
  1081. }
  1082. EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
  1083. int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
  1084. {
  1085. return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA, 1000,
  1086. MLX4_CMD_NATIVE);
  1087. }
  1088. int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
  1089. {
  1090. int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
  1091. MLX4_CMD_SET_ICM_SIZE,
  1092. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1093. if (ret)
  1094. return ret;
  1095. /*
  1096. * Round up number of system pages needed in case
  1097. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  1098. */
  1099. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  1100. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  1101. return 0;
  1102. }
  1103. int mlx4_NOP(struct mlx4_dev *dev)
  1104. {
  1105. /* Input modifier of 0x1f means "finish as soon as possible." */
  1106. return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, 100, MLX4_CMD_NATIVE);
  1107. }
  1108. #define MLX4_WOL_SETUP_MODE (5 << 28)
  1109. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port)
  1110. {
  1111. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1112. return mlx4_cmd_imm(dev, 0, config, in_mod, 0x3,
  1113. MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
  1114. MLX4_CMD_NATIVE);
  1115. }
  1116. EXPORT_SYMBOL_GPL(mlx4_wol_read);
  1117. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port)
  1118. {
  1119. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1120. return mlx4_cmd(dev, config, in_mod, 0x1, MLX4_CMD_MOD_STAT_CFG,
  1121. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1122. }
  1123. EXPORT_SYMBOL_GPL(mlx4_wol_write);