emulate.c 91 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<0) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<1) /* Register operand. */
  49. #define DstMem (3<<1) /* Memory operand. */
  50. #define DstAcc (4<<1) /* Destination Accumulator */
  51. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<1) /* 64bit memory operand */
  53. #define DstMask (7<<1)
  54. /* Source operand type. */
  55. #define SrcNone (0<<4) /* No source operand. */
  56. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  57. #define SrcReg (1<<4) /* Register operand. */
  58. #define SrcMem (2<<4) /* Memory operand. */
  59. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  60. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  61. #define SrcImm (5<<4) /* Immediate operand. */
  62. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  63. #define SrcOne (7<<4) /* Implied '1' */
  64. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  65. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  66. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  67. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  68. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  69. #define SrcAcc (0xd<<4) /* Source Accumulator */
  70. #define SrcMask (0xf<<4)
  71. /* Generic ModRM decode. */
  72. #define ModRM (1<<8)
  73. /* Destination is only written; never read. */
  74. #define Mov (1<<9)
  75. #define BitOp (1<<10)
  76. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  77. #define String (1<<12) /* String instruction (rep capable) */
  78. #define Stack (1<<13) /* Stack instruction (push/pop) */
  79. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  80. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  81. /* Misc flags */
  82. #define Undefined (1<<25) /* No Such Instruction */
  83. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  84. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  85. #define No64 (1<<28)
  86. /* Source 2 operand type */
  87. #define Src2None (0<<29)
  88. #define Src2CL (1<<29)
  89. #define Src2ImmByte (2<<29)
  90. #define Src2One (3<<29)
  91. #define Src2Mask (7<<29)
  92. #define X2(x) x, x
  93. #define X3(x) X2(x), x
  94. #define X4(x) X2(x), X2(x)
  95. #define X5(x) X4(x), x
  96. #define X6(x) X4(x), X2(x)
  97. #define X7(x) X4(x), X3(x)
  98. #define X8(x) X4(x), X4(x)
  99. #define X16(x) X8(x), X8(x)
  100. struct opcode {
  101. u32 flags;
  102. union {
  103. struct opcode *group;
  104. struct group_dual *gdual;
  105. } u;
  106. };
  107. struct group_dual {
  108. struct opcode mod012[8];
  109. struct opcode mod3[8];
  110. };
  111. #define D(_y) { .flags = (_y) }
  112. #define N D(0)
  113. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  114. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  115. static struct opcode group1[] = {
  116. X7(D(Lock)), N
  117. };
  118. static struct opcode group1A[] = {
  119. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  120. };
  121. static struct opcode group3[] = {
  122. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  123. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  124. X4(D(Undefined)),
  125. };
  126. static struct opcode group4[] = {
  127. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  128. N, N, N, N, N, N,
  129. };
  130. static struct opcode group5[] = {
  131. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  132. D(SrcMem | ModRM | Stack), N,
  133. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  134. D(SrcMem | ModRM | Stack), N,
  135. };
  136. static struct group_dual group7 = { {
  137. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  138. D(SrcNone | ModRM | DstMem | Mov), N,
  139. D(SrcMem16 | ModRM | Mov | Priv), D(SrcMem | ModRM | ByteOp | Priv),
  140. }, {
  141. D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
  142. D(SrcNone | ModRM | DstMem | Mov), N,
  143. D(SrcMem16 | ModRM | Mov | Priv), N,
  144. } };
  145. static struct opcode group8[] = {
  146. N, N, N, N,
  147. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  148. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  149. };
  150. static struct group_dual group9 = { {
  151. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  152. }, {
  153. N, N, N, N, N, N, N, N,
  154. } };
  155. static struct opcode opcode_table[256] = {
  156. /* 0x00 - 0x07 */
  157. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  158. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  159. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  160. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  161. /* 0x08 - 0x0F */
  162. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  163. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  164. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  165. D(ImplicitOps | Stack | No64), N,
  166. /* 0x10 - 0x17 */
  167. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  168. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  169. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  170. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  171. /* 0x18 - 0x1F */
  172. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  173. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  174. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  175. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  176. /* 0x20 - 0x27 */
  177. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  178. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  179. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  180. /* 0x28 - 0x2F */
  181. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  182. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  183. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  184. /* 0x30 - 0x37 */
  185. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  186. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  187. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  188. /* 0x38 - 0x3F */
  189. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  190. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  191. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  192. N, N,
  193. /* 0x40 - 0x4F */
  194. X16(D(DstReg)),
  195. /* 0x50 - 0x57 */
  196. X8(D(SrcReg | Stack)),
  197. /* 0x58 - 0x5F */
  198. X8(D(DstReg | Stack)),
  199. /* 0x60 - 0x67 */
  200. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  201. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  202. N, N, N, N,
  203. /* 0x68 - 0x6F */
  204. D(SrcImm | Mov | Stack), N, D(SrcImmByte | Mov | Stack), N,
  205. D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
  206. D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  207. /* 0x70 - 0x7F */
  208. X16(D(SrcImmByte)),
  209. /* 0x80 - 0x87 */
  210. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  211. G(DstMem | SrcImm | ModRM | Group, group1),
  212. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  213. G(DstMem | SrcImmByte | ModRM | Group, group1),
  214. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  215. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  216. /* 0x88 - 0x8F */
  217. D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
  218. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
  219. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | DstReg),
  220. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  221. /* 0x90 - 0x97 */
  222. D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg),
  223. /* 0x98 - 0x9F */
  224. N, N, D(SrcImmFAddr | No64), N,
  225. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  226. /* 0xA0 - 0xA7 */
  227. D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
  228. D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
  229. D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
  230. D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
  231. /* 0xA8 - 0xAF */
  232. D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm), D(ByteOp | DstDI | Mov | String), D(DstDI | Mov | String),
  233. D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
  234. D(ByteOp | DstDI | String), D(DstDI | String),
  235. /* 0xB0 - 0xB7 */
  236. X8(D(ByteOp | DstReg | SrcImm | Mov)),
  237. /* 0xB8 - 0xBF */
  238. X8(D(DstReg | SrcImm | Mov)),
  239. /* 0xC0 - 0xC7 */
  240. D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
  241. N, D(ImplicitOps | Stack), N, N,
  242. D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
  243. /* 0xC8 - 0xCF */
  244. N, N, N, D(ImplicitOps | Stack),
  245. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  246. /* 0xD0 - 0xD7 */
  247. D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
  248. D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
  249. N, N, N, N,
  250. /* 0xD8 - 0xDF */
  251. N, N, N, N, N, N, N, N,
  252. /* 0xE0 - 0xE7 */
  253. N, N, N, N,
  254. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  255. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  256. /* 0xE8 - 0xEF */
  257. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  258. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  259. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  260. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  261. /* 0xF0 - 0xF7 */
  262. N, N, N, N,
  263. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  264. /* 0xF8 - 0xFF */
  265. D(ImplicitOps), N, D(ImplicitOps), D(ImplicitOps),
  266. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  267. };
  268. static struct opcode twobyte_table[256] = {
  269. /* 0x00 - 0x0F */
  270. N, GD(0, &group7), N, N,
  271. N, D(ImplicitOps), D(ImplicitOps | Priv), N,
  272. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  273. N, D(ImplicitOps | ModRM), N, N,
  274. /* 0x10 - 0x1F */
  275. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  276. /* 0x20 - 0x2F */
  277. D(ModRM | ImplicitOps | Priv), D(ModRM | Priv),
  278. D(ModRM | ImplicitOps | Priv), D(ModRM | Priv),
  279. N, N, N, N,
  280. N, N, N, N, N, N, N, N,
  281. /* 0x30 - 0x3F */
  282. D(ImplicitOps | Priv), N, D(ImplicitOps | Priv), N,
  283. D(ImplicitOps), D(ImplicitOps | Priv), N, N,
  284. N, N, N, N, N, N, N, N,
  285. /* 0x40 - 0x4F */
  286. X16(D(DstReg | SrcMem | ModRM | Mov)),
  287. /* 0x50 - 0x5F */
  288. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  289. /* 0x60 - 0x6F */
  290. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  291. /* 0x70 - 0x7F */
  292. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  293. /* 0x80 - 0x8F */
  294. X16(D(SrcImm)),
  295. /* 0x90 - 0x9F */
  296. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  297. /* 0xA0 - 0xA7 */
  298. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  299. N, D(DstMem | SrcReg | ModRM | BitOp),
  300. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  301. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  302. /* 0xA8 - 0xAF */
  303. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  304. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  305. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  306. D(DstMem | SrcReg | Src2CL | ModRM),
  307. D(ModRM), N,
  308. /* 0xB0 - 0xB7 */
  309. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  310. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  311. N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
  312. D(DstReg | SrcMem16 | ModRM | Mov),
  313. /* 0xB8 - 0xBF */
  314. N, N,
  315. G(0, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  316. N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
  317. D(DstReg | SrcMem16 | ModRM | Mov),
  318. /* 0xC0 - 0xCF */
  319. N, N, N, D(DstMem | SrcReg | ModRM | Mov),
  320. N, N, N, GD(0, &group9),
  321. N, N, N, N, N, N, N, N,
  322. /* 0xD0 - 0xDF */
  323. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  324. /* 0xE0 - 0xEF */
  325. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  326. /* 0xF0 - 0xFF */
  327. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  328. };
  329. #undef D
  330. #undef N
  331. #undef G
  332. #undef GD
  333. /* EFLAGS bit definitions. */
  334. #define EFLG_ID (1<<21)
  335. #define EFLG_VIP (1<<20)
  336. #define EFLG_VIF (1<<19)
  337. #define EFLG_AC (1<<18)
  338. #define EFLG_VM (1<<17)
  339. #define EFLG_RF (1<<16)
  340. #define EFLG_IOPL (3<<12)
  341. #define EFLG_NT (1<<14)
  342. #define EFLG_OF (1<<11)
  343. #define EFLG_DF (1<<10)
  344. #define EFLG_IF (1<<9)
  345. #define EFLG_TF (1<<8)
  346. #define EFLG_SF (1<<7)
  347. #define EFLG_ZF (1<<6)
  348. #define EFLG_AF (1<<4)
  349. #define EFLG_PF (1<<2)
  350. #define EFLG_CF (1<<0)
  351. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  352. #define EFLG_RESERVED_ONE_MASK 2
  353. /*
  354. * Instruction emulation:
  355. * Most instructions are emulated directly via a fragment of inline assembly
  356. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  357. * any modified flags.
  358. */
  359. #if defined(CONFIG_X86_64)
  360. #define _LO32 "k" /* force 32-bit operand */
  361. #define _STK "%%rsp" /* stack pointer */
  362. #elif defined(__i386__)
  363. #define _LO32 "" /* force 32-bit operand */
  364. #define _STK "%%esp" /* stack pointer */
  365. #endif
  366. /*
  367. * These EFLAGS bits are restored from saved value during emulation, and
  368. * any changes are written back to the saved value after emulation.
  369. */
  370. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  371. /* Before executing instruction: restore necessary bits in EFLAGS. */
  372. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  373. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  374. "movl %"_sav",%"_LO32 _tmp"; " \
  375. "push %"_tmp"; " \
  376. "push %"_tmp"; " \
  377. "movl %"_msk",%"_LO32 _tmp"; " \
  378. "andl %"_LO32 _tmp",("_STK"); " \
  379. "pushf; " \
  380. "notl %"_LO32 _tmp"; " \
  381. "andl %"_LO32 _tmp",("_STK"); " \
  382. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  383. "pop %"_tmp"; " \
  384. "orl %"_LO32 _tmp",("_STK"); " \
  385. "popf; " \
  386. "pop %"_sav"; "
  387. /* After executing instruction: write-back necessary bits in EFLAGS. */
  388. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  389. /* _sav |= EFLAGS & _msk; */ \
  390. "pushf; " \
  391. "pop %"_tmp"; " \
  392. "andl %"_msk",%"_LO32 _tmp"; " \
  393. "orl %"_LO32 _tmp",%"_sav"; "
  394. #ifdef CONFIG_X86_64
  395. #define ON64(x) x
  396. #else
  397. #define ON64(x)
  398. #endif
  399. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  400. do { \
  401. __asm__ __volatile__ ( \
  402. _PRE_EFLAGS("0", "4", "2") \
  403. _op _suffix " %"_x"3,%1; " \
  404. _POST_EFLAGS("0", "4", "2") \
  405. : "=m" (_eflags), "=m" ((_dst).val), \
  406. "=&r" (_tmp) \
  407. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  408. } while (0)
  409. /* Raw emulation: instruction has two explicit operands. */
  410. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  411. do { \
  412. unsigned long _tmp; \
  413. \
  414. switch ((_dst).bytes) { \
  415. case 2: \
  416. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  417. break; \
  418. case 4: \
  419. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  420. break; \
  421. case 8: \
  422. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  423. break; \
  424. } \
  425. } while (0)
  426. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  427. do { \
  428. unsigned long _tmp; \
  429. switch ((_dst).bytes) { \
  430. case 1: \
  431. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  432. break; \
  433. default: \
  434. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  435. _wx, _wy, _lx, _ly, _qx, _qy); \
  436. break; \
  437. } \
  438. } while (0)
  439. /* Source operand is byte-sized and may be restricted to just %cl. */
  440. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  441. __emulate_2op(_op, _src, _dst, _eflags, \
  442. "b", "c", "b", "c", "b", "c", "b", "c")
  443. /* Source operand is byte, word, long or quad sized. */
  444. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  445. __emulate_2op(_op, _src, _dst, _eflags, \
  446. "b", "q", "w", "r", _LO32, "r", "", "r")
  447. /* Source operand is word, long or quad sized. */
  448. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  449. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  450. "w", "r", _LO32, "r", "", "r")
  451. /* Instruction has three operands and one operand is stored in ECX register */
  452. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  453. do { \
  454. unsigned long _tmp; \
  455. _type _clv = (_cl).val; \
  456. _type _srcv = (_src).val; \
  457. _type _dstv = (_dst).val; \
  458. \
  459. __asm__ __volatile__ ( \
  460. _PRE_EFLAGS("0", "5", "2") \
  461. _op _suffix " %4,%1 \n" \
  462. _POST_EFLAGS("0", "5", "2") \
  463. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  464. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  465. ); \
  466. \
  467. (_cl).val = (unsigned long) _clv; \
  468. (_src).val = (unsigned long) _srcv; \
  469. (_dst).val = (unsigned long) _dstv; \
  470. } while (0)
  471. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  472. do { \
  473. switch ((_dst).bytes) { \
  474. case 2: \
  475. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  476. "w", unsigned short); \
  477. break; \
  478. case 4: \
  479. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  480. "l", unsigned int); \
  481. break; \
  482. case 8: \
  483. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  484. "q", unsigned long)); \
  485. break; \
  486. } \
  487. } while (0)
  488. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  489. do { \
  490. unsigned long _tmp; \
  491. \
  492. __asm__ __volatile__ ( \
  493. _PRE_EFLAGS("0", "3", "2") \
  494. _op _suffix " %1; " \
  495. _POST_EFLAGS("0", "3", "2") \
  496. : "=m" (_eflags), "+m" ((_dst).val), \
  497. "=&r" (_tmp) \
  498. : "i" (EFLAGS_MASK)); \
  499. } while (0)
  500. /* Instruction has only one explicit operand (no source operand). */
  501. #define emulate_1op(_op, _dst, _eflags) \
  502. do { \
  503. switch ((_dst).bytes) { \
  504. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  505. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  506. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  507. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  508. } \
  509. } while (0)
  510. /* Fetch next part of the instruction being emulated. */
  511. #define insn_fetch(_type, _size, _eip) \
  512. ({ unsigned long _x; \
  513. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  514. if (rc != X86EMUL_CONTINUE) \
  515. goto done; \
  516. (_eip) += (_size); \
  517. (_type)_x; \
  518. })
  519. #define insn_fetch_arr(_arr, _size, _eip) \
  520. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  521. if (rc != X86EMUL_CONTINUE) \
  522. goto done; \
  523. (_eip) += (_size); \
  524. })
  525. static inline unsigned long ad_mask(struct decode_cache *c)
  526. {
  527. return (1UL << (c->ad_bytes << 3)) - 1;
  528. }
  529. /* Access/update address held in a register, based on addressing mode. */
  530. static inline unsigned long
  531. address_mask(struct decode_cache *c, unsigned long reg)
  532. {
  533. if (c->ad_bytes == sizeof(unsigned long))
  534. return reg;
  535. else
  536. return reg & ad_mask(c);
  537. }
  538. static inline unsigned long
  539. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  540. {
  541. return base + address_mask(c, reg);
  542. }
  543. static inline void
  544. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  545. {
  546. if (c->ad_bytes == sizeof(unsigned long))
  547. *reg += inc;
  548. else
  549. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  550. }
  551. static inline void jmp_rel(struct decode_cache *c, int rel)
  552. {
  553. register_address_increment(c, &c->eip, rel);
  554. }
  555. static void set_seg_override(struct decode_cache *c, int seg)
  556. {
  557. c->has_seg_override = true;
  558. c->seg_override = seg;
  559. }
  560. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  561. struct x86_emulate_ops *ops, int seg)
  562. {
  563. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  564. return 0;
  565. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  566. }
  567. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  568. struct x86_emulate_ops *ops,
  569. struct decode_cache *c)
  570. {
  571. if (!c->has_seg_override)
  572. return 0;
  573. return seg_base(ctxt, ops, c->seg_override);
  574. }
  575. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  576. struct x86_emulate_ops *ops)
  577. {
  578. return seg_base(ctxt, ops, VCPU_SREG_ES);
  579. }
  580. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  581. struct x86_emulate_ops *ops)
  582. {
  583. return seg_base(ctxt, ops, VCPU_SREG_SS);
  584. }
  585. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  586. u32 error, bool valid)
  587. {
  588. ctxt->exception = vec;
  589. ctxt->error_code = error;
  590. ctxt->error_code_valid = valid;
  591. ctxt->restart = false;
  592. }
  593. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  594. {
  595. emulate_exception(ctxt, GP_VECTOR, err, true);
  596. }
  597. static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  598. int err)
  599. {
  600. ctxt->cr2 = addr;
  601. emulate_exception(ctxt, PF_VECTOR, err, true);
  602. }
  603. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  604. {
  605. emulate_exception(ctxt, UD_VECTOR, 0, false);
  606. }
  607. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  608. {
  609. emulate_exception(ctxt, TS_VECTOR, err, true);
  610. }
  611. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  612. struct x86_emulate_ops *ops,
  613. unsigned long eip, u8 *dest)
  614. {
  615. struct fetch_cache *fc = &ctxt->decode.fetch;
  616. int rc;
  617. int size, cur_size;
  618. if (eip == fc->end) {
  619. cur_size = fc->end - fc->start;
  620. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  621. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  622. size, ctxt->vcpu, NULL);
  623. if (rc != X86EMUL_CONTINUE)
  624. return rc;
  625. fc->end += size;
  626. }
  627. *dest = fc->data[eip - fc->start];
  628. return X86EMUL_CONTINUE;
  629. }
  630. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  631. struct x86_emulate_ops *ops,
  632. unsigned long eip, void *dest, unsigned size)
  633. {
  634. int rc;
  635. /* x86 instructions are limited to 15 bytes. */
  636. if (eip + size - ctxt->eip > 15)
  637. return X86EMUL_UNHANDLEABLE;
  638. while (size--) {
  639. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  640. if (rc != X86EMUL_CONTINUE)
  641. return rc;
  642. }
  643. return X86EMUL_CONTINUE;
  644. }
  645. /*
  646. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  647. * pointer into the block that addresses the relevant register.
  648. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  649. */
  650. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  651. int highbyte_regs)
  652. {
  653. void *p;
  654. p = &regs[modrm_reg];
  655. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  656. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  657. return p;
  658. }
  659. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  660. struct x86_emulate_ops *ops,
  661. void *ptr,
  662. u16 *size, unsigned long *address, int op_bytes)
  663. {
  664. int rc;
  665. if (op_bytes == 2)
  666. op_bytes = 3;
  667. *address = 0;
  668. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  669. ctxt->vcpu, NULL);
  670. if (rc != X86EMUL_CONTINUE)
  671. return rc;
  672. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  673. ctxt->vcpu, NULL);
  674. return rc;
  675. }
  676. static int test_cc(unsigned int condition, unsigned int flags)
  677. {
  678. int rc = 0;
  679. switch ((condition & 15) >> 1) {
  680. case 0: /* o */
  681. rc |= (flags & EFLG_OF);
  682. break;
  683. case 1: /* b/c/nae */
  684. rc |= (flags & EFLG_CF);
  685. break;
  686. case 2: /* z/e */
  687. rc |= (flags & EFLG_ZF);
  688. break;
  689. case 3: /* be/na */
  690. rc |= (flags & (EFLG_CF|EFLG_ZF));
  691. break;
  692. case 4: /* s */
  693. rc |= (flags & EFLG_SF);
  694. break;
  695. case 5: /* p/pe */
  696. rc |= (flags & EFLG_PF);
  697. break;
  698. case 7: /* le/ng */
  699. rc |= (flags & EFLG_ZF);
  700. /* fall through */
  701. case 6: /* l/nge */
  702. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  703. break;
  704. }
  705. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  706. return (!!rc ^ (condition & 1));
  707. }
  708. static void decode_register_operand(struct operand *op,
  709. struct decode_cache *c,
  710. int inhibit_bytereg)
  711. {
  712. unsigned reg = c->modrm_reg;
  713. int highbyte_regs = c->rex_prefix == 0;
  714. if (!(c->d & ModRM))
  715. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  716. op->type = OP_REG;
  717. if ((c->d & ByteOp) && !inhibit_bytereg) {
  718. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  719. op->val = *(u8 *)op->ptr;
  720. op->bytes = 1;
  721. } else {
  722. op->ptr = decode_register(reg, c->regs, 0);
  723. op->bytes = c->op_bytes;
  724. switch (op->bytes) {
  725. case 2:
  726. op->val = *(u16 *)op->ptr;
  727. break;
  728. case 4:
  729. op->val = *(u32 *)op->ptr;
  730. break;
  731. case 8:
  732. op->val = *(u64 *) op->ptr;
  733. break;
  734. }
  735. }
  736. op->orig_val = op->val;
  737. }
  738. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  739. struct x86_emulate_ops *ops)
  740. {
  741. struct decode_cache *c = &ctxt->decode;
  742. u8 sib;
  743. int index_reg = 0, base_reg = 0, scale;
  744. int rc = X86EMUL_CONTINUE;
  745. if (c->rex_prefix) {
  746. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  747. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  748. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  749. }
  750. c->modrm = insn_fetch(u8, 1, c->eip);
  751. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  752. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  753. c->modrm_rm |= (c->modrm & 0x07);
  754. c->modrm_ea = 0;
  755. c->use_modrm_ea = 1;
  756. if (c->modrm_mod == 3) {
  757. c->modrm_ptr = decode_register(c->modrm_rm,
  758. c->regs, c->d & ByteOp);
  759. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  760. return rc;
  761. }
  762. if (c->ad_bytes == 2) {
  763. unsigned bx = c->regs[VCPU_REGS_RBX];
  764. unsigned bp = c->regs[VCPU_REGS_RBP];
  765. unsigned si = c->regs[VCPU_REGS_RSI];
  766. unsigned di = c->regs[VCPU_REGS_RDI];
  767. /* 16-bit ModR/M decode. */
  768. switch (c->modrm_mod) {
  769. case 0:
  770. if (c->modrm_rm == 6)
  771. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  772. break;
  773. case 1:
  774. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  775. break;
  776. case 2:
  777. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  778. break;
  779. }
  780. switch (c->modrm_rm) {
  781. case 0:
  782. c->modrm_ea += bx + si;
  783. break;
  784. case 1:
  785. c->modrm_ea += bx + di;
  786. break;
  787. case 2:
  788. c->modrm_ea += bp + si;
  789. break;
  790. case 3:
  791. c->modrm_ea += bp + di;
  792. break;
  793. case 4:
  794. c->modrm_ea += si;
  795. break;
  796. case 5:
  797. c->modrm_ea += di;
  798. break;
  799. case 6:
  800. if (c->modrm_mod != 0)
  801. c->modrm_ea += bp;
  802. break;
  803. case 7:
  804. c->modrm_ea += bx;
  805. break;
  806. }
  807. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  808. (c->modrm_rm == 6 && c->modrm_mod != 0))
  809. if (!c->has_seg_override)
  810. set_seg_override(c, VCPU_SREG_SS);
  811. c->modrm_ea = (u16)c->modrm_ea;
  812. } else {
  813. /* 32/64-bit ModR/M decode. */
  814. if ((c->modrm_rm & 7) == 4) {
  815. sib = insn_fetch(u8, 1, c->eip);
  816. index_reg |= (sib >> 3) & 7;
  817. base_reg |= sib & 7;
  818. scale = sib >> 6;
  819. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  820. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  821. else
  822. c->modrm_ea += c->regs[base_reg];
  823. if (index_reg != 4)
  824. c->modrm_ea += c->regs[index_reg] << scale;
  825. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  826. if (ctxt->mode == X86EMUL_MODE_PROT64)
  827. c->rip_relative = 1;
  828. } else
  829. c->modrm_ea += c->regs[c->modrm_rm];
  830. switch (c->modrm_mod) {
  831. case 0:
  832. if (c->modrm_rm == 5)
  833. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  834. break;
  835. case 1:
  836. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  837. break;
  838. case 2:
  839. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  840. break;
  841. }
  842. }
  843. done:
  844. return rc;
  845. }
  846. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  847. struct x86_emulate_ops *ops)
  848. {
  849. struct decode_cache *c = &ctxt->decode;
  850. int rc = X86EMUL_CONTINUE;
  851. switch (c->ad_bytes) {
  852. case 2:
  853. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  854. break;
  855. case 4:
  856. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  857. break;
  858. case 8:
  859. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  860. break;
  861. }
  862. done:
  863. return rc;
  864. }
  865. int
  866. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  867. {
  868. struct decode_cache *c = &ctxt->decode;
  869. int rc = X86EMUL_CONTINUE;
  870. int mode = ctxt->mode;
  871. int def_op_bytes, def_ad_bytes, dual, goffset;
  872. struct opcode opcode, *g_mod012, *g_mod3;
  873. /* we cannot decode insn before we complete previous rep insn */
  874. WARN_ON(ctxt->restart);
  875. c->eip = ctxt->eip;
  876. c->fetch.start = c->fetch.end = c->eip;
  877. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  878. switch (mode) {
  879. case X86EMUL_MODE_REAL:
  880. case X86EMUL_MODE_VM86:
  881. case X86EMUL_MODE_PROT16:
  882. def_op_bytes = def_ad_bytes = 2;
  883. break;
  884. case X86EMUL_MODE_PROT32:
  885. def_op_bytes = def_ad_bytes = 4;
  886. break;
  887. #ifdef CONFIG_X86_64
  888. case X86EMUL_MODE_PROT64:
  889. def_op_bytes = 4;
  890. def_ad_bytes = 8;
  891. break;
  892. #endif
  893. default:
  894. return -1;
  895. }
  896. c->op_bytes = def_op_bytes;
  897. c->ad_bytes = def_ad_bytes;
  898. /* Legacy prefixes. */
  899. for (;;) {
  900. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  901. case 0x66: /* operand-size override */
  902. /* switch between 2/4 bytes */
  903. c->op_bytes = def_op_bytes ^ 6;
  904. break;
  905. case 0x67: /* address-size override */
  906. if (mode == X86EMUL_MODE_PROT64)
  907. /* switch between 4/8 bytes */
  908. c->ad_bytes = def_ad_bytes ^ 12;
  909. else
  910. /* switch between 2/4 bytes */
  911. c->ad_bytes = def_ad_bytes ^ 6;
  912. break;
  913. case 0x26: /* ES override */
  914. case 0x2e: /* CS override */
  915. case 0x36: /* SS override */
  916. case 0x3e: /* DS override */
  917. set_seg_override(c, (c->b >> 3) & 3);
  918. break;
  919. case 0x64: /* FS override */
  920. case 0x65: /* GS override */
  921. set_seg_override(c, c->b & 7);
  922. break;
  923. case 0x40 ... 0x4f: /* REX */
  924. if (mode != X86EMUL_MODE_PROT64)
  925. goto done_prefixes;
  926. c->rex_prefix = c->b;
  927. continue;
  928. case 0xf0: /* LOCK */
  929. c->lock_prefix = 1;
  930. break;
  931. case 0xf2: /* REPNE/REPNZ */
  932. c->rep_prefix = REPNE_PREFIX;
  933. break;
  934. case 0xf3: /* REP/REPE/REPZ */
  935. c->rep_prefix = REPE_PREFIX;
  936. break;
  937. default:
  938. goto done_prefixes;
  939. }
  940. /* Any legacy prefix after a REX prefix nullifies its effect. */
  941. c->rex_prefix = 0;
  942. }
  943. done_prefixes:
  944. /* REX prefix. */
  945. if (c->rex_prefix)
  946. if (c->rex_prefix & 8)
  947. c->op_bytes = 8; /* REX.W */
  948. /* Opcode byte(s). */
  949. opcode = opcode_table[c->b];
  950. if (opcode.flags == 0) {
  951. /* Two-byte opcode? */
  952. if (c->b == 0x0f) {
  953. c->twobyte = 1;
  954. c->b = insn_fetch(u8, 1, c->eip);
  955. opcode = twobyte_table[c->b];
  956. }
  957. }
  958. c->d = opcode.flags;
  959. if (c->d & Group) {
  960. dual = c->d & GroupDual;
  961. c->modrm = insn_fetch(u8, 1, c->eip);
  962. --c->eip;
  963. if (c->d & GroupDual) {
  964. g_mod012 = opcode.u.gdual->mod012;
  965. g_mod3 = opcode.u.gdual->mod3;
  966. } else
  967. g_mod012 = g_mod3 = opcode.u.group;
  968. c->d &= ~(Group | GroupDual);
  969. goffset = (c->modrm >> 3) & 7;
  970. if ((c->modrm >> 6) == 3)
  971. opcode = g_mod3[goffset];
  972. else
  973. opcode = g_mod012[goffset];
  974. c->d |= opcode.flags;
  975. }
  976. /* Unrecognised? */
  977. if (c->d == 0 || (c->d & Undefined)) {
  978. DPRINTF("Cannot emulate %02x\n", c->b);
  979. return -1;
  980. }
  981. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  982. c->op_bytes = 8;
  983. /* ModRM and SIB bytes. */
  984. if (c->d & ModRM)
  985. rc = decode_modrm(ctxt, ops);
  986. else if (c->d & MemAbs)
  987. rc = decode_abs(ctxt, ops);
  988. if (rc != X86EMUL_CONTINUE)
  989. goto done;
  990. if (!c->has_seg_override)
  991. set_seg_override(c, VCPU_SREG_DS);
  992. if (!(!c->twobyte && c->b == 0x8d))
  993. c->modrm_ea += seg_override_base(ctxt, ops, c);
  994. if (c->ad_bytes != 8)
  995. c->modrm_ea = (u32)c->modrm_ea;
  996. if (c->rip_relative)
  997. c->modrm_ea += c->eip;
  998. /*
  999. * Decode and fetch the source operand: register, memory
  1000. * or immediate.
  1001. */
  1002. switch (c->d & SrcMask) {
  1003. case SrcNone:
  1004. break;
  1005. case SrcReg:
  1006. decode_register_operand(&c->src, c, 0);
  1007. break;
  1008. case SrcMem16:
  1009. c->src.bytes = 2;
  1010. goto srcmem_common;
  1011. case SrcMem32:
  1012. c->src.bytes = 4;
  1013. goto srcmem_common;
  1014. case SrcMem:
  1015. c->src.bytes = (c->d & ByteOp) ? 1 :
  1016. c->op_bytes;
  1017. /* Don't fetch the address for invlpg: it could be unmapped. */
  1018. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  1019. break;
  1020. srcmem_common:
  1021. /*
  1022. * For instructions with a ModR/M byte, switch to register
  1023. * access if Mod = 3.
  1024. */
  1025. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1026. c->src.type = OP_REG;
  1027. c->src.val = c->modrm_val;
  1028. c->src.ptr = c->modrm_ptr;
  1029. break;
  1030. }
  1031. c->src.type = OP_MEM;
  1032. c->src.ptr = (unsigned long *)c->modrm_ea;
  1033. c->src.val = 0;
  1034. break;
  1035. case SrcImm:
  1036. case SrcImmU:
  1037. c->src.type = OP_IMM;
  1038. c->src.ptr = (unsigned long *)c->eip;
  1039. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1040. if (c->src.bytes == 8)
  1041. c->src.bytes = 4;
  1042. /* NB. Immediates are sign-extended as necessary. */
  1043. switch (c->src.bytes) {
  1044. case 1:
  1045. c->src.val = insn_fetch(s8, 1, c->eip);
  1046. break;
  1047. case 2:
  1048. c->src.val = insn_fetch(s16, 2, c->eip);
  1049. break;
  1050. case 4:
  1051. c->src.val = insn_fetch(s32, 4, c->eip);
  1052. break;
  1053. }
  1054. if ((c->d & SrcMask) == SrcImmU) {
  1055. switch (c->src.bytes) {
  1056. case 1:
  1057. c->src.val &= 0xff;
  1058. break;
  1059. case 2:
  1060. c->src.val &= 0xffff;
  1061. break;
  1062. case 4:
  1063. c->src.val &= 0xffffffff;
  1064. break;
  1065. }
  1066. }
  1067. break;
  1068. case SrcImmByte:
  1069. case SrcImmUByte:
  1070. c->src.type = OP_IMM;
  1071. c->src.ptr = (unsigned long *)c->eip;
  1072. c->src.bytes = 1;
  1073. if ((c->d & SrcMask) == SrcImmByte)
  1074. c->src.val = insn_fetch(s8, 1, c->eip);
  1075. else
  1076. c->src.val = insn_fetch(u8, 1, c->eip);
  1077. break;
  1078. case SrcAcc:
  1079. c->src.type = OP_REG;
  1080. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1081. c->src.ptr = &c->regs[VCPU_REGS_RAX];
  1082. switch (c->src.bytes) {
  1083. case 1:
  1084. c->src.val = *(u8 *)c->src.ptr;
  1085. break;
  1086. case 2:
  1087. c->src.val = *(u16 *)c->src.ptr;
  1088. break;
  1089. case 4:
  1090. c->src.val = *(u32 *)c->src.ptr;
  1091. break;
  1092. case 8:
  1093. c->src.val = *(u64 *)c->src.ptr;
  1094. break;
  1095. }
  1096. break;
  1097. case SrcOne:
  1098. c->src.bytes = 1;
  1099. c->src.val = 1;
  1100. break;
  1101. case SrcSI:
  1102. c->src.type = OP_MEM;
  1103. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1104. c->src.ptr = (unsigned long *)
  1105. register_address(c, seg_override_base(ctxt, ops, c),
  1106. c->regs[VCPU_REGS_RSI]);
  1107. c->src.val = 0;
  1108. break;
  1109. case SrcImmFAddr:
  1110. c->src.type = OP_IMM;
  1111. c->src.ptr = (unsigned long *)c->eip;
  1112. c->src.bytes = c->op_bytes + 2;
  1113. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  1114. break;
  1115. case SrcMemFAddr:
  1116. c->src.type = OP_MEM;
  1117. c->src.ptr = (unsigned long *)c->modrm_ea;
  1118. c->src.bytes = c->op_bytes + 2;
  1119. break;
  1120. }
  1121. /*
  1122. * Decode and fetch the second source operand: register, memory
  1123. * or immediate.
  1124. */
  1125. switch (c->d & Src2Mask) {
  1126. case Src2None:
  1127. break;
  1128. case Src2CL:
  1129. c->src2.bytes = 1;
  1130. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1131. break;
  1132. case Src2ImmByte:
  1133. c->src2.type = OP_IMM;
  1134. c->src2.ptr = (unsigned long *)c->eip;
  1135. c->src2.bytes = 1;
  1136. c->src2.val = insn_fetch(u8, 1, c->eip);
  1137. break;
  1138. case Src2One:
  1139. c->src2.bytes = 1;
  1140. c->src2.val = 1;
  1141. break;
  1142. }
  1143. /* Decode and fetch the destination operand: register or memory. */
  1144. switch (c->d & DstMask) {
  1145. case ImplicitOps:
  1146. /* Special instructions do their own operand decoding. */
  1147. return 0;
  1148. case DstReg:
  1149. decode_register_operand(&c->dst, c,
  1150. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1151. break;
  1152. case DstMem:
  1153. case DstMem64:
  1154. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1155. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1156. c->dst.type = OP_REG;
  1157. c->dst.val = c->dst.orig_val = c->modrm_val;
  1158. c->dst.ptr = c->modrm_ptr;
  1159. break;
  1160. }
  1161. c->dst.type = OP_MEM;
  1162. c->dst.ptr = (unsigned long *)c->modrm_ea;
  1163. if ((c->d & DstMask) == DstMem64)
  1164. c->dst.bytes = 8;
  1165. else
  1166. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1167. c->dst.val = 0;
  1168. if (c->d & BitOp) {
  1169. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1170. c->dst.ptr = (void *)c->dst.ptr +
  1171. (c->src.val & mask) / 8;
  1172. }
  1173. break;
  1174. case DstAcc:
  1175. c->dst.type = OP_REG;
  1176. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1177. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1178. switch (c->dst.bytes) {
  1179. case 1:
  1180. c->dst.val = *(u8 *)c->dst.ptr;
  1181. break;
  1182. case 2:
  1183. c->dst.val = *(u16 *)c->dst.ptr;
  1184. break;
  1185. case 4:
  1186. c->dst.val = *(u32 *)c->dst.ptr;
  1187. break;
  1188. case 8:
  1189. c->dst.val = *(u64 *)c->dst.ptr;
  1190. break;
  1191. }
  1192. c->dst.orig_val = c->dst.val;
  1193. break;
  1194. case DstDI:
  1195. c->dst.type = OP_MEM;
  1196. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1197. c->dst.ptr = (unsigned long *)
  1198. register_address(c, es_base(ctxt, ops),
  1199. c->regs[VCPU_REGS_RDI]);
  1200. c->dst.val = 0;
  1201. break;
  1202. }
  1203. done:
  1204. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1205. }
  1206. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1207. struct x86_emulate_ops *ops,
  1208. unsigned long addr, void *dest, unsigned size)
  1209. {
  1210. int rc;
  1211. struct read_cache *mc = &ctxt->decode.mem_read;
  1212. u32 err;
  1213. while (size) {
  1214. int n = min(size, 8u);
  1215. size -= n;
  1216. if (mc->pos < mc->end)
  1217. goto read_cached;
  1218. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  1219. ctxt->vcpu);
  1220. if (rc == X86EMUL_PROPAGATE_FAULT)
  1221. emulate_pf(ctxt, addr, err);
  1222. if (rc != X86EMUL_CONTINUE)
  1223. return rc;
  1224. mc->end += n;
  1225. read_cached:
  1226. memcpy(dest, mc->data + mc->pos, n);
  1227. mc->pos += n;
  1228. dest += n;
  1229. addr += n;
  1230. }
  1231. return X86EMUL_CONTINUE;
  1232. }
  1233. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1234. struct x86_emulate_ops *ops,
  1235. unsigned int size, unsigned short port,
  1236. void *dest)
  1237. {
  1238. struct read_cache *rc = &ctxt->decode.io_read;
  1239. if (rc->pos == rc->end) { /* refill pio read ahead */
  1240. struct decode_cache *c = &ctxt->decode;
  1241. unsigned int in_page, n;
  1242. unsigned int count = c->rep_prefix ?
  1243. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  1244. in_page = (ctxt->eflags & EFLG_DF) ?
  1245. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  1246. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  1247. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1248. count);
  1249. if (n == 0)
  1250. n = 1;
  1251. rc->pos = rc->end = 0;
  1252. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  1253. return 0;
  1254. rc->end = n * size;
  1255. }
  1256. memcpy(dest, rc->data + rc->pos, size);
  1257. rc->pos += size;
  1258. return 1;
  1259. }
  1260. static u32 desc_limit_scaled(struct desc_struct *desc)
  1261. {
  1262. u32 limit = get_desc_limit(desc);
  1263. return desc->g ? (limit << 12) | 0xfff : limit;
  1264. }
  1265. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1266. struct x86_emulate_ops *ops,
  1267. u16 selector, struct desc_ptr *dt)
  1268. {
  1269. if (selector & 1 << 2) {
  1270. struct desc_struct desc;
  1271. memset (dt, 0, sizeof *dt);
  1272. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  1273. return;
  1274. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1275. dt->address = get_desc_base(&desc);
  1276. } else
  1277. ops->get_gdt(dt, ctxt->vcpu);
  1278. }
  1279. /* allowed just for 8 bytes segments */
  1280. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1281. struct x86_emulate_ops *ops,
  1282. u16 selector, struct desc_struct *desc)
  1283. {
  1284. struct desc_ptr dt;
  1285. u16 index = selector >> 3;
  1286. int ret;
  1287. u32 err;
  1288. ulong addr;
  1289. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1290. if (dt.size < index * 8 + 7) {
  1291. emulate_gp(ctxt, selector & 0xfffc);
  1292. return X86EMUL_PROPAGATE_FAULT;
  1293. }
  1294. addr = dt.address + index * 8;
  1295. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1296. if (ret == X86EMUL_PROPAGATE_FAULT)
  1297. emulate_pf(ctxt, addr, err);
  1298. return ret;
  1299. }
  1300. /* allowed just for 8 bytes segments */
  1301. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1302. struct x86_emulate_ops *ops,
  1303. u16 selector, struct desc_struct *desc)
  1304. {
  1305. struct desc_ptr dt;
  1306. u16 index = selector >> 3;
  1307. u32 err;
  1308. ulong addr;
  1309. int ret;
  1310. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1311. if (dt.size < index * 8 + 7) {
  1312. emulate_gp(ctxt, selector & 0xfffc);
  1313. return X86EMUL_PROPAGATE_FAULT;
  1314. }
  1315. addr = dt.address + index * 8;
  1316. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1317. if (ret == X86EMUL_PROPAGATE_FAULT)
  1318. emulate_pf(ctxt, addr, err);
  1319. return ret;
  1320. }
  1321. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1322. struct x86_emulate_ops *ops,
  1323. u16 selector, int seg)
  1324. {
  1325. struct desc_struct seg_desc;
  1326. u8 dpl, rpl, cpl;
  1327. unsigned err_vec = GP_VECTOR;
  1328. u32 err_code = 0;
  1329. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1330. int ret;
  1331. memset(&seg_desc, 0, sizeof seg_desc);
  1332. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1333. || ctxt->mode == X86EMUL_MODE_REAL) {
  1334. /* set real mode segment descriptor */
  1335. set_desc_base(&seg_desc, selector << 4);
  1336. set_desc_limit(&seg_desc, 0xffff);
  1337. seg_desc.type = 3;
  1338. seg_desc.p = 1;
  1339. seg_desc.s = 1;
  1340. goto load;
  1341. }
  1342. /* NULL selector is not valid for TR, CS and SS */
  1343. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1344. && null_selector)
  1345. goto exception;
  1346. /* TR should be in GDT only */
  1347. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1348. goto exception;
  1349. if (null_selector) /* for NULL selector skip all following checks */
  1350. goto load;
  1351. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1352. if (ret != X86EMUL_CONTINUE)
  1353. return ret;
  1354. err_code = selector & 0xfffc;
  1355. err_vec = GP_VECTOR;
  1356. /* can't load system descriptor into segment selecor */
  1357. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1358. goto exception;
  1359. if (!seg_desc.p) {
  1360. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1361. goto exception;
  1362. }
  1363. rpl = selector & 3;
  1364. dpl = seg_desc.dpl;
  1365. cpl = ops->cpl(ctxt->vcpu);
  1366. switch (seg) {
  1367. case VCPU_SREG_SS:
  1368. /*
  1369. * segment is not a writable data segment or segment
  1370. * selector's RPL != CPL or segment selector's RPL != CPL
  1371. */
  1372. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1373. goto exception;
  1374. break;
  1375. case VCPU_SREG_CS:
  1376. if (!(seg_desc.type & 8))
  1377. goto exception;
  1378. if (seg_desc.type & 4) {
  1379. /* conforming */
  1380. if (dpl > cpl)
  1381. goto exception;
  1382. } else {
  1383. /* nonconforming */
  1384. if (rpl > cpl || dpl != cpl)
  1385. goto exception;
  1386. }
  1387. /* CS(RPL) <- CPL */
  1388. selector = (selector & 0xfffc) | cpl;
  1389. break;
  1390. case VCPU_SREG_TR:
  1391. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1392. goto exception;
  1393. break;
  1394. case VCPU_SREG_LDTR:
  1395. if (seg_desc.s || seg_desc.type != 2)
  1396. goto exception;
  1397. break;
  1398. default: /* DS, ES, FS, or GS */
  1399. /*
  1400. * segment is not a data or readable code segment or
  1401. * ((segment is a data or nonconforming code segment)
  1402. * and (both RPL and CPL > DPL))
  1403. */
  1404. if ((seg_desc.type & 0xa) == 0x8 ||
  1405. (((seg_desc.type & 0xc) != 0xc) &&
  1406. (rpl > dpl && cpl > dpl)))
  1407. goto exception;
  1408. break;
  1409. }
  1410. if (seg_desc.s) {
  1411. /* mark segment as accessed */
  1412. seg_desc.type |= 1;
  1413. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1414. if (ret != X86EMUL_CONTINUE)
  1415. return ret;
  1416. }
  1417. load:
  1418. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  1419. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  1420. return X86EMUL_CONTINUE;
  1421. exception:
  1422. emulate_exception(ctxt, err_vec, err_code, true);
  1423. return X86EMUL_PROPAGATE_FAULT;
  1424. }
  1425. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1426. struct x86_emulate_ops *ops)
  1427. {
  1428. int rc;
  1429. struct decode_cache *c = &ctxt->decode;
  1430. u32 err;
  1431. switch (c->dst.type) {
  1432. case OP_REG:
  1433. /* The 4-byte case *is* correct:
  1434. * in 64-bit mode we zero-extend.
  1435. */
  1436. switch (c->dst.bytes) {
  1437. case 1:
  1438. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1439. break;
  1440. case 2:
  1441. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1442. break;
  1443. case 4:
  1444. *c->dst.ptr = (u32)c->dst.val;
  1445. break; /* 64b: zero-ext */
  1446. case 8:
  1447. *c->dst.ptr = c->dst.val;
  1448. break;
  1449. }
  1450. break;
  1451. case OP_MEM:
  1452. if (c->lock_prefix)
  1453. rc = ops->cmpxchg_emulated(
  1454. (unsigned long)c->dst.ptr,
  1455. &c->dst.orig_val,
  1456. &c->dst.val,
  1457. c->dst.bytes,
  1458. &err,
  1459. ctxt->vcpu);
  1460. else
  1461. rc = ops->write_emulated(
  1462. (unsigned long)c->dst.ptr,
  1463. &c->dst.val,
  1464. c->dst.bytes,
  1465. &err,
  1466. ctxt->vcpu);
  1467. if (rc == X86EMUL_PROPAGATE_FAULT)
  1468. emulate_pf(ctxt,
  1469. (unsigned long)c->dst.ptr, err);
  1470. if (rc != X86EMUL_CONTINUE)
  1471. return rc;
  1472. break;
  1473. case OP_NONE:
  1474. /* no writeback */
  1475. break;
  1476. default:
  1477. break;
  1478. }
  1479. return X86EMUL_CONTINUE;
  1480. }
  1481. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  1482. struct x86_emulate_ops *ops)
  1483. {
  1484. struct decode_cache *c = &ctxt->decode;
  1485. c->dst.type = OP_MEM;
  1486. c->dst.bytes = c->op_bytes;
  1487. c->dst.val = c->src.val;
  1488. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1489. c->dst.ptr = (void *) register_address(c, ss_base(ctxt, ops),
  1490. c->regs[VCPU_REGS_RSP]);
  1491. }
  1492. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1493. struct x86_emulate_ops *ops,
  1494. void *dest, int len)
  1495. {
  1496. struct decode_cache *c = &ctxt->decode;
  1497. int rc;
  1498. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  1499. c->regs[VCPU_REGS_RSP]),
  1500. dest, len);
  1501. if (rc != X86EMUL_CONTINUE)
  1502. return rc;
  1503. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1504. return rc;
  1505. }
  1506. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1507. struct x86_emulate_ops *ops,
  1508. void *dest, int len)
  1509. {
  1510. int rc;
  1511. unsigned long val, change_mask;
  1512. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1513. int cpl = ops->cpl(ctxt->vcpu);
  1514. rc = emulate_pop(ctxt, ops, &val, len);
  1515. if (rc != X86EMUL_CONTINUE)
  1516. return rc;
  1517. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1518. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1519. switch(ctxt->mode) {
  1520. case X86EMUL_MODE_PROT64:
  1521. case X86EMUL_MODE_PROT32:
  1522. case X86EMUL_MODE_PROT16:
  1523. if (cpl == 0)
  1524. change_mask |= EFLG_IOPL;
  1525. if (cpl <= iopl)
  1526. change_mask |= EFLG_IF;
  1527. break;
  1528. case X86EMUL_MODE_VM86:
  1529. if (iopl < 3) {
  1530. emulate_gp(ctxt, 0);
  1531. return X86EMUL_PROPAGATE_FAULT;
  1532. }
  1533. change_mask |= EFLG_IF;
  1534. break;
  1535. default: /* real mode */
  1536. change_mask |= (EFLG_IOPL | EFLG_IF);
  1537. break;
  1538. }
  1539. *(unsigned long *)dest =
  1540. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1541. return rc;
  1542. }
  1543. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1544. struct x86_emulate_ops *ops, int seg)
  1545. {
  1546. struct decode_cache *c = &ctxt->decode;
  1547. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1548. emulate_push(ctxt, ops);
  1549. }
  1550. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1551. struct x86_emulate_ops *ops, int seg)
  1552. {
  1553. struct decode_cache *c = &ctxt->decode;
  1554. unsigned long selector;
  1555. int rc;
  1556. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1557. if (rc != X86EMUL_CONTINUE)
  1558. return rc;
  1559. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1560. return rc;
  1561. }
  1562. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1563. struct x86_emulate_ops *ops)
  1564. {
  1565. struct decode_cache *c = &ctxt->decode;
  1566. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1567. int rc = X86EMUL_CONTINUE;
  1568. int reg = VCPU_REGS_RAX;
  1569. while (reg <= VCPU_REGS_RDI) {
  1570. (reg == VCPU_REGS_RSP) ?
  1571. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1572. emulate_push(ctxt, ops);
  1573. rc = writeback(ctxt, ops);
  1574. if (rc != X86EMUL_CONTINUE)
  1575. return rc;
  1576. ++reg;
  1577. }
  1578. /* Disable writeback. */
  1579. c->dst.type = OP_NONE;
  1580. return rc;
  1581. }
  1582. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1583. struct x86_emulate_ops *ops)
  1584. {
  1585. struct decode_cache *c = &ctxt->decode;
  1586. int rc = X86EMUL_CONTINUE;
  1587. int reg = VCPU_REGS_RDI;
  1588. while (reg >= VCPU_REGS_RAX) {
  1589. if (reg == VCPU_REGS_RSP) {
  1590. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1591. c->op_bytes);
  1592. --reg;
  1593. }
  1594. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1595. if (rc != X86EMUL_CONTINUE)
  1596. break;
  1597. --reg;
  1598. }
  1599. return rc;
  1600. }
  1601. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1602. struct x86_emulate_ops *ops)
  1603. {
  1604. struct decode_cache *c = &ctxt->decode;
  1605. int rc = X86EMUL_CONTINUE;
  1606. unsigned long temp_eip = 0;
  1607. unsigned long temp_eflags = 0;
  1608. unsigned long cs = 0;
  1609. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1610. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1611. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1612. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1613. /* TODO: Add stack limit check */
  1614. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1615. if (rc != X86EMUL_CONTINUE)
  1616. return rc;
  1617. if (temp_eip & ~0xffff) {
  1618. emulate_gp(ctxt, 0);
  1619. return X86EMUL_PROPAGATE_FAULT;
  1620. }
  1621. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1622. if (rc != X86EMUL_CONTINUE)
  1623. return rc;
  1624. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1625. if (rc != X86EMUL_CONTINUE)
  1626. return rc;
  1627. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1628. if (rc != X86EMUL_CONTINUE)
  1629. return rc;
  1630. c->eip = temp_eip;
  1631. if (c->op_bytes == 4)
  1632. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1633. else if (c->op_bytes == 2) {
  1634. ctxt->eflags &= ~0xffff;
  1635. ctxt->eflags |= temp_eflags;
  1636. }
  1637. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1638. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1639. return rc;
  1640. }
  1641. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1642. struct x86_emulate_ops* ops)
  1643. {
  1644. switch(ctxt->mode) {
  1645. case X86EMUL_MODE_REAL:
  1646. return emulate_iret_real(ctxt, ops);
  1647. case X86EMUL_MODE_VM86:
  1648. case X86EMUL_MODE_PROT16:
  1649. case X86EMUL_MODE_PROT32:
  1650. case X86EMUL_MODE_PROT64:
  1651. default:
  1652. /* iret from protected mode unimplemented yet */
  1653. return X86EMUL_UNHANDLEABLE;
  1654. }
  1655. }
  1656. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1657. struct x86_emulate_ops *ops)
  1658. {
  1659. struct decode_cache *c = &ctxt->decode;
  1660. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1661. }
  1662. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1663. {
  1664. struct decode_cache *c = &ctxt->decode;
  1665. switch (c->modrm_reg) {
  1666. case 0: /* rol */
  1667. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1668. break;
  1669. case 1: /* ror */
  1670. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1671. break;
  1672. case 2: /* rcl */
  1673. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1674. break;
  1675. case 3: /* rcr */
  1676. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1677. break;
  1678. case 4: /* sal/shl */
  1679. case 6: /* sal/shl */
  1680. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1681. break;
  1682. case 5: /* shr */
  1683. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1684. break;
  1685. case 7: /* sar */
  1686. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1687. break;
  1688. }
  1689. }
  1690. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1691. struct x86_emulate_ops *ops)
  1692. {
  1693. struct decode_cache *c = &ctxt->decode;
  1694. switch (c->modrm_reg) {
  1695. case 0 ... 1: /* test */
  1696. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1697. break;
  1698. case 2: /* not */
  1699. c->dst.val = ~c->dst.val;
  1700. break;
  1701. case 3: /* neg */
  1702. emulate_1op("neg", c->dst, ctxt->eflags);
  1703. break;
  1704. default:
  1705. return 0;
  1706. }
  1707. return 1;
  1708. }
  1709. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1710. struct x86_emulate_ops *ops)
  1711. {
  1712. struct decode_cache *c = &ctxt->decode;
  1713. switch (c->modrm_reg) {
  1714. case 0: /* inc */
  1715. emulate_1op("inc", c->dst, ctxt->eflags);
  1716. break;
  1717. case 1: /* dec */
  1718. emulate_1op("dec", c->dst, ctxt->eflags);
  1719. break;
  1720. case 2: /* call near abs */ {
  1721. long int old_eip;
  1722. old_eip = c->eip;
  1723. c->eip = c->src.val;
  1724. c->src.val = old_eip;
  1725. emulate_push(ctxt, ops);
  1726. break;
  1727. }
  1728. case 4: /* jmp abs */
  1729. c->eip = c->src.val;
  1730. break;
  1731. case 6: /* push */
  1732. emulate_push(ctxt, ops);
  1733. break;
  1734. }
  1735. return X86EMUL_CONTINUE;
  1736. }
  1737. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1738. struct x86_emulate_ops *ops)
  1739. {
  1740. struct decode_cache *c = &ctxt->decode;
  1741. u64 old = c->dst.orig_val64;
  1742. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1743. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1744. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1745. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1746. ctxt->eflags &= ~EFLG_ZF;
  1747. } else {
  1748. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1749. (u32) c->regs[VCPU_REGS_RBX];
  1750. ctxt->eflags |= EFLG_ZF;
  1751. }
  1752. return X86EMUL_CONTINUE;
  1753. }
  1754. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1755. struct x86_emulate_ops *ops)
  1756. {
  1757. struct decode_cache *c = &ctxt->decode;
  1758. int rc;
  1759. unsigned long cs;
  1760. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1761. if (rc != X86EMUL_CONTINUE)
  1762. return rc;
  1763. if (c->op_bytes == 4)
  1764. c->eip = (u32)c->eip;
  1765. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1766. if (rc != X86EMUL_CONTINUE)
  1767. return rc;
  1768. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1769. return rc;
  1770. }
  1771. static inline void
  1772. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1773. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1774. struct desc_struct *ss)
  1775. {
  1776. memset(cs, 0, sizeof(struct desc_struct));
  1777. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1778. memset(ss, 0, sizeof(struct desc_struct));
  1779. cs->l = 0; /* will be adjusted later */
  1780. set_desc_base(cs, 0); /* flat segment */
  1781. cs->g = 1; /* 4kb granularity */
  1782. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1783. cs->type = 0x0b; /* Read, Execute, Accessed */
  1784. cs->s = 1;
  1785. cs->dpl = 0; /* will be adjusted later */
  1786. cs->p = 1;
  1787. cs->d = 1;
  1788. set_desc_base(ss, 0); /* flat segment */
  1789. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1790. ss->g = 1; /* 4kb granularity */
  1791. ss->s = 1;
  1792. ss->type = 0x03; /* Read/Write, Accessed */
  1793. ss->d = 1; /* 32bit stack segment */
  1794. ss->dpl = 0;
  1795. ss->p = 1;
  1796. }
  1797. static int
  1798. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1799. {
  1800. struct decode_cache *c = &ctxt->decode;
  1801. struct desc_struct cs, ss;
  1802. u64 msr_data;
  1803. u16 cs_sel, ss_sel;
  1804. /* syscall is not available in real mode */
  1805. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1806. ctxt->mode == X86EMUL_MODE_VM86) {
  1807. emulate_ud(ctxt);
  1808. return X86EMUL_PROPAGATE_FAULT;
  1809. }
  1810. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1811. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1812. msr_data >>= 32;
  1813. cs_sel = (u16)(msr_data & 0xfffc);
  1814. ss_sel = (u16)(msr_data + 8);
  1815. if (is_long_mode(ctxt->vcpu)) {
  1816. cs.d = 0;
  1817. cs.l = 1;
  1818. }
  1819. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1820. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1821. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1822. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1823. c->regs[VCPU_REGS_RCX] = c->eip;
  1824. if (is_long_mode(ctxt->vcpu)) {
  1825. #ifdef CONFIG_X86_64
  1826. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1827. ops->get_msr(ctxt->vcpu,
  1828. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1829. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1830. c->eip = msr_data;
  1831. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1832. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1833. #endif
  1834. } else {
  1835. /* legacy mode */
  1836. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1837. c->eip = (u32)msr_data;
  1838. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1839. }
  1840. return X86EMUL_CONTINUE;
  1841. }
  1842. static int
  1843. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1844. {
  1845. struct decode_cache *c = &ctxt->decode;
  1846. struct desc_struct cs, ss;
  1847. u64 msr_data;
  1848. u16 cs_sel, ss_sel;
  1849. /* inject #GP if in real mode */
  1850. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1851. emulate_gp(ctxt, 0);
  1852. return X86EMUL_PROPAGATE_FAULT;
  1853. }
  1854. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1855. * Therefore, we inject an #UD.
  1856. */
  1857. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1858. emulate_ud(ctxt);
  1859. return X86EMUL_PROPAGATE_FAULT;
  1860. }
  1861. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1862. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1863. switch (ctxt->mode) {
  1864. case X86EMUL_MODE_PROT32:
  1865. if ((msr_data & 0xfffc) == 0x0) {
  1866. emulate_gp(ctxt, 0);
  1867. return X86EMUL_PROPAGATE_FAULT;
  1868. }
  1869. break;
  1870. case X86EMUL_MODE_PROT64:
  1871. if (msr_data == 0x0) {
  1872. emulate_gp(ctxt, 0);
  1873. return X86EMUL_PROPAGATE_FAULT;
  1874. }
  1875. break;
  1876. }
  1877. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1878. cs_sel = (u16)msr_data;
  1879. cs_sel &= ~SELECTOR_RPL_MASK;
  1880. ss_sel = cs_sel + 8;
  1881. ss_sel &= ~SELECTOR_RPL_MASK;
  1882. if (ctxt->mode == X86EMUL_MODE_PROT64
  1883. || is_long_mode(ctxt->vcpu)) {
  1884. cs.d = 0;
  1885. cs.l = 1;
  1886. }
  1887. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1888. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1889. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1890. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1891. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1892. c->eip = msr_data;
  1893. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1894. c->regs[VCPU_REGS_RSP] = msr_data;
  1895. return X86EMUL_CONTINUE;
  1896. }
  1897. static int
  1898. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1899. {
  1900. struct decode_cache *c = &ctxt->decode;
  1901. struct desc_struct cs, ss;
  1902. u64 msr_data;
  1903. int usermode;
  1904. u16 cs_sel, ss_sel;
  1905. /* inject #GP if in real mode or Virtual 8086 mode */
  1906. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1907. ctxt->mode == X86EMUL_MODE_VM86) {
  1908. emulate_gp(ctxt, 0);
  1909. return X86EMUL_PROPAGATE_FAULT;
  1910. }
  1911. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1912. if ((c->rex_prefix & 0x8) != 0x0)
  1913. usermode = X86EMUL_MODE_PROT64;
  1914. else
  1915. usermode = X86EMUL_MODE_PROT32;
  1916. cs.dpl = 3;
  1917. ss.dpl = 3;
  1918. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1919. switch (usermode) {
  1920. case X86EMUL_MODE_PROT32:
  1921. cs_sel = (u16)(msr_data + 16);
  1922. if ((msr_data & 0xfffc) == 0x0) {
  1923. emulate_gp(ctxt, 0);
  1924. return X86EMUL_PROPAGATE_FAULT;
  1925. }
  1926. ss_sel = (u16)(msr_data + 24);
  1927. break;
  1928. case X86EMUL_MODE_PROT64:
  1929. cs_sel = (u16)(msr_data + 32);
  1930. if (msr_data == 0x0) {
  1931. emulate_gp(ctxt, 0);
  1932. return X86EMUL_PROPAGATE_FAULT;
  1933. }
  1934. ss_sel = cs_sel + 8;
  1935. cs.d = 0;
  1936. cs.l = 1;
  1937. break;
  1938. }
  1939. cs_sel |= SELECTOR_RPL_MASK;
  1940. ss_sel |= SELECTOR_RPL_MASK;
  1941. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1942. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1943. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1944. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1945. c->eip = c->regs[VCPU_REGS_RDX];
  1946. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1947. return X86EMUL_CONTINUE;
  1948. }
  1949. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1950. struct x86_emulate_ops *ops)
  1951. {
  1952. int iopl;
  1953. if (ctxt->mode == X86EMUL_MODE_REAL)
  1954. return false;
  1955. if (ctxt->mode == X86EMUL_MODE_VM86)
  1956. return true;
  1957. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1958. return ops->cpl(ctxt->vcpu) > iopl;
  1959. }
  1960. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1961. struct x86_emulate_ops *ops,
  1962. u16 port, u16 len)
  1963. {
  1964. struct desc_struct tr_seg;
  1965. int r;
  1966. u16 io_bitmap_ptr;
  1967. u8 perm, bit_idx = port & 0x7;
  1968. unsigned mask = (1 << len) - 1;
  1969. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1970. if (!tr_seg.p)
  1971. return false;
  1972. if (desc_limit_scaled(&tr_seg) < 103)
  1973. return false;
  1974. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1975. ctxt->vcpu, NULL);
  1976. if (r != X86EMUL_CONTINUE)
  1977. return false;
  1978. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1979. return false;
  1980. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1981. &perm, 1, ctxt->vcpu, NULL);
  1982. if (r != X86EMUL_CONTINUE)
  1983. return false;
  1984. if ((perm >> bit_idx) & mask)
  1985. return false;
  1986. return true;
  1987. }
  1988. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1989. struct x86_emulate_ops *ops,
  1990. u16 port, u16 len)
  1991. {
  1992. if (emulator_bad_iopl(ctxt, ops))
  1993. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1994. return false;
  1995. return true;
  1996. }
  1997. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1998. struct x86_emulate_ops *ops,
  1999. struct tss_segment_16 *tss)
  2000. {
  2001. struct decode_cache *c = &ctxt->decode;
  2002. tss->ip = c->eip;
  2003. tss->flag = ctxt->eflags;
  2004. tss->ax = c->regs[VCPU_REGS_RAX];
  2005. tss->cx = c->regs[VCPU_REGS_RCX];
  2006. tss->dx = c->regs[VCPU_REGS_RDX];
  2007. tss->bx = c->regs[VCPU_REGS_RBX];
  2008. tss->sp = c->regs[VCPU_REGS_RSP];
  2009. tss->bp = c->regs[VCPU_REGS_RBP];
  2010. tss->si = c->regs[VCPU_REGS_RSI];
  2011. tss->di = c->regs[VCPU_REGS_RDI];
  2012. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  2013. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2014. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  2015. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  2016. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  2017. }
  2018. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2019. struct x86_emulate_ops *ops,
  2020. struct tss_segment_16 *tss)
  2021. {
  2022. struct decode_cache *c = &ctxt->decode;
  2023. int ret;
  2024. c->eip = tss->ip;
  2025. ctxt->eflags = tss->flag | 2;
  2026. c->regs[VCPU_REGS_RAX] = tss->ax;
  2027. c->regs[VCPU_REGS_RCX] = tss->cx;
  2028. c->regs[VCPU_REGS_RDX] = tss->dx;
  2029. c->regs[VCPU_REGS_RBX] = tss->bx;
  2030. c->regs[VCPU_REGS_RSP] = tss->sp;
  2031. c->regs[VCPU_REGS_RBP] = tss->bp;
  2032. c->regs[VCPU_REGS_RSI] = tss->si;
  2033. c->regs[VCPU_REGS_RDI] = tss->di;
  2034. /*
  2035. * SDM says that segment selectors are loaded before segment
  2036. * descriptors
  2037. */
  2038. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  2039. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  2040. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  2041. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  2042. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  2043. /*
  2044. * Now load segment descriptors. If fault happenes at this stage
  2045. * it is handled in a context of new task
  2046. */
  2047. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  2048. if (ret != X86EMUL_CONTINUE)
  2049. return ret;
  2050. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2051. if (ret != X86EMUL_CONTINUE)
  2052. return ret;
  2053. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2054. if (ret != X86EMUL_CONTINUE)
  2055. return ret;
  2056. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2057. if (ret != X86EMUL_CONTINUE)
  2058. return ret;
  2059. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2060. if (ret != X86EMUL_CONTINUE)
  2061. return ret;
  2062. return X86EMUL_CONTINUE;
  2063. }
  2064. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2065. struct x86_emulate_ops *ops,
  2066. u16 tss_selector, u16 old_tss_sel,
  2067. ulong old_tss_base, struct desc_struct *new_desc)
  2068. {
  2069. struct tss_segment_16 tss_seg;
  2070. int ret;
  2071. u32 err, new_tss_base = get_desc_base(new_desc);
  2072. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2073. &err);
  2074. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2075. /* FIXME: need to provide precise fault address */
  2076. emulate_pf(ctxt, old_tss_base, err);
  2077. return ret;
  2078. }
  2079. save_state_to_tss16(ctxt, ops, &tss_seg);
  2080. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2081. &err);
  2082. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2083. /* FIXME: need to provide precise fault address */
  2084. emulate_pf(ctxt, old_tss_base, err);
  2085. return ret;
  2086. }
  2087. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2088. &err);
  2089. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2090. /* FIXME: need to provide precise fault address */
  2091. emulate_pf(ctxt, new_tss_base, err);
  2092. return ret;
  2093. }
  2094. if (old_tss_sel != 0xffff) {
  2095. tss_seg.prev_task_link = old_tss_sel;
  2096. ret = ops->write_std(new_tss_base,
  2097. &tss_seg.prev_task_link,
  2098. sizeof tss_seg.prev_task_link,
  2099. ctxt->vcpu, &err);
  2100. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2101. /* FIXME: need to provide precise fault address */
  2102. emulate_pf(ctxt, new_tss_base, err);
  2103. return ret;
  2104. }
  2105. }
  2106. return load_state_from_tss16(ctxt, ops, &tss_seg);
  2107. }
  2108. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2109. struct x86_emulate_ops *ops,
  2110. struct tss_segment_32 *tss)
  2111. {
  2112. struct decode_cache *c = &ctxt->decode;
  2113. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  2114. tss->eip = c->eip;
  2115. tss->eflags = ctxt->eflags;
  2116. tss->eax = c->regs[VCPU_REGS_RAX];
  2117. tss->ecx = c->regs[VCPU_REGS_RCX];
  2118. tss->edx = c->regs[VCPU_REGS_RDX];
  2119. tss->ebx = c->regs[VCPU_REGS_RBX];
  2120. tss->esp = c->regs[VCPU_REGS_RSP];
  2121. tss->ebp = c->regs[VCPU_REGS_RBP];
  2122. tss->esi = c->regs[VCPU_REGS_RSI];
  2123. tss->edi = c->regs[VCPU_REGS_RDI];
  2124. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  2125. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2126. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  2127. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  2128. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  2129. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  2130. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  2131. }
  2132. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2133. struct x86_emulate_ops *ops,
  2134. struct tss_segment_32 *tss)
  2135. {
  2136. struct decode_cache *c = &ctxt->decode;
  2137. int ret;
  2138. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  2139. emulate_gp(ctxt, 0);
  2140. return X86EMUL_PROPAGATE_FAULT;
  2141. }
  2142. c->eip = tss->eip;
  2143. ctxt->eflags = tss->eflags | 2;
  2144. c->regs[VCPU_REGS_RAX] = tss->eax;
  2145. c->regs[VCPU_REGS_RCX] = tss->ecx;
  2146. c->regs[VCPU_REGS_RDX] = tss->edx;
  2147. c->regs[VCPU_REGS_RBX] = tss->ebx;
  2148. c->regs[VCPU_REGS_RSP] = tss->esp;
  2149. c->regs[VCPU_REGS_RBP] = tss->ebp;
  2150. c->regs[VCPU_REGS_RSI] = tss->esi;
  2151. c->regs[VCPU_REGS_RDI] = tss->edi;
  2152. /*
  2153. * SDM says that segment selectors are loaded before segment
  2154. * descriptors
  2155. */
  2156. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  2157. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  2158. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  2159. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  2160. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  2161. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  2162. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  2163. /*
  2164. * Now load segment descriptors. If fault happenes at this stage
  2165. * it is handled in a context of new task
  2166. */
  2167. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  2168. if (ret != X86EMUL_CONTINUE)
  2169. return ret;
  2170. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2171. if (ret != X86EMUL_CONTINUE)
  2172. return ret;
  2173. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2174. if (ret != X86EMUL_CONTINUE)
  2175. return ret;
  2176. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2177. if (ret != X86EMUL_CONTINUE)
  2178. return ret;
  2179. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2180. if (ret != X86EMUL_CONTINUE)
  2181. return ret;
  2182. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  2183. if (ret != X86EMUL_CONTINUE)
  2184. return ret;
  2185. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  2186. if (ret != X86EMUL_CONTINUE)
  2187. return ret;
  2188. return X86EMUL_CONTINUE;
  2189. }
  2190. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2191. struct x86_emulate_ops *ops,
  2192. u16 tss_selector, u16 old_tss_sel,
  2193. ulong old_tss_base, struct desc_struct *new_desc)
  2194. {
  2195. struct tss_segment_32 tss_seg;
  2196. int ret;
  2197. u32 err, new_tss_base = get_desc_base(new_desc);
  2198. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2199. &err);
  2200. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2201. /* FIXME: need to provide precise fault address */
  2202. emulate_pf(ctxt, old_tss_base, err);
  2203. return ret;
  2204. }
  2205. save_state_to_tss32(ctxt, ops, &tss_seg);
  2206. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2207. &err);
  2208. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2209. /* FIXME: need to provide precise fault address */
  2210. emulate_pf(ctxt, old_tss_base, err);
  2211. return ret;
  2212. }
  2213. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2214. &err);
  2215. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2216. /* FIXME: need to provide precise fault address */
  2217. emulate_pf(ctxt, new_tss_base, err);
  2218. return ret;
  2219. }
  2220. if (old_tss_sel != 0xffff) {
  2221. tss_seg.prev_task_link = old_tss_sel;
  2222. ret = ops->write_std(new_tss_base,
  2223. &tss_seg.prev_task_link,
  2224. sizeof tss_seg.prev_task_link,
  2225. ctxt->vcpu, &err);
  2226. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2227. /* FIXME: need to provide precise fault address */
  2228. emulate_pf(ctxt, new_tss_base, err);
  2229. return ret;
  2230. }
  2231. }
  2232. return load_state_from_tss32(ctxt, ops, &tss_seg);
  2233. }
  2234. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2235. struct x86_emulate_ops *ops,
  2236. u16 tss_selector, int reason,
  2237. bool has_error_code, u32 error_code)
  2238. {
  2239. struct desc_struct curr_tss_desc, next_tss_desc;
  2240. int ret;
  2241. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  2242. ulong old_tss_base =
  2243. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  2244. u32 desc_limit;
  2245. /* FIXME: old_tss_base == ~0 ? */
  2246. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  2247. if (ret != X86EMUL_CONTINUE)
  2248. return ret;
  2249. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  2250. if (ret != X86EMUL_CONTINUE)
  2251. return ret;
  2252. /* FIXME: check that next_tss_desc is tss */
  2253. if (reason != TASK_SWITCH_IRET) {
  2254. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2255. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  2256. emulate_gp(ctxt, 0);
  2257. return X86EMUL_PROPAGATE_FAULT;
  2258. }
  2259. }
  2260. desc_limit = desc_limit_scaled(&next_tss_desc);
  2261. if (!next_tss_desc.p ||
  2262. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2263. desc_limit < 0x2b)) {
  2264. emulate_ts(ctxt, tss_selector & 0xfffc);
  2265. return X86EMUL_PROPAGATE_FAULT;
  2266. }
  2267. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2268. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2269. write_segment_descriptor(ctxt, ops, old_tss_sel,
  2270. &curr_tss_desc);
  2271. }
  2272. if (reason == TASK_SWITCH_IRET)
  2273. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2274. /* set back link to prev task only if NT bit is set in eflags
  2275. note that old_tss_sel is not used afetr this point */
  2276. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2277. old_tss_sel = 0xffff;
  2278. if (next_tss_desc.type & 8)
  2279. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  2280. old_tss_base, &next_tss_desc);
  2281. else
  2282. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  2283. old_tss_base, &next_tss_desc);
  2284. if (ret != X86EMUL_CONTINUE)
  2285. return ret;
  2286. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2287. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2288. if (reason != TASK_SWITCH_IRET) {
  2289. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2290. write_segment_descriptor(ctxt, ops, tss_selector,
  2291. &next_tss_desc);
  2292. }
  2293. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  2294. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  2295. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  2296. if (has_error_code) {
  2297. struct decode_cache *c = &ctxt->decode;
  2298. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2299. c->lock_prefix = 0;
  2300. c->src.val = (unsigned long) error_code;
  2301. emulate_push(ctxt, ops);
  2302. }
  2303. return ret;
  2304. }
  2305. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2306. struct x86_emulate_ops *ops,
  2307. u16 tss_selector, int reason,
  2308. bool has_error_code, u32 error_code)
  2309. {
  2310. struct decode_cache *c = &ctxt->decode;
  2311. int rc;
  2312. c->eip = ctxt->eip;
  2313. c->dst.type = OP_NONE;
  2314. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  2315. has_error_code, error_code);
  2316. if (rc == X86EMUL_CONTINUE) {
  2317. rc = writeback(ctxt, ops);
  2318. if (rc == X86EMUL_CONTINUE)
  2319. ctxt->eip = c->eip;
  2320. }
  2321. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2322. }
  2323. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  2324. int reg, struct operand *op)
  2325. {
  2326. struct decode_cache *c = &ctxt->decode;
  2327. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2328. register_address_increment(c, &c->regs[reg], df * op->bytes);
  2329. op->ptr = (unsigned long *)register_address(c, base, c->regs[reg]);
  2330. }
  2331. int
  2332. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  2333. {
  2334. u64 msr_data;
  2335. struct decode_cache *c = &ctxt->decode;
  2336. int rc = X86EMUL_CONTINUE;
  2337. int saved_dst_type = c->dst.type;
  2338. ctxt->decode.mem_read.pos = 0;
  2339. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2340. emulate_ud(ctxt);
  2341. goto done;
  2342. }
  2343. /* LOCK prefix is allowed only with some instructions */
  2344. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2345. emulate_ud(ctxt);
  2346. goto done;
  2347. }
  2348. /* Privileged instruction can be executed only in CPL=0 */
  2349. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2350. emulate_gp(ctxt, 0);
  2351. goto done;
  2352. }
  2353. if (c->rep_prefix && (c->d & String)) {
  2354. ctxt->restart = true;
  2355. /* All REP prefixes have the same first termination condition */
  2356. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2357. string_done:
  2358. ctxt->restart = false;
  2359. ctxt->eip = c->eip;
  2360. goto done;
  2361. }
  2362. /* The second termination condition only applies for REPE
  2363. * and REPNE. Test if the repeat string operation prefix is
  2364. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2365. * corresponding termination condition according to:
  2366. * - if REPE/REPZ and ZF = 0 then done
  2367. * - if REPNE/REPNZ and ZF = 1 then done
  2368. */
  2369. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  2370. (c->b == 0xae) || (c->b == 0xaf)) {
  2371. if ((c->rep_prefix == REPE_PREFIX) &&
  2372. ((ctxt->eflags & EFLG_ZF) == 0))
  2373. goto string_done;
  2374. if ((c->rep_prefix == REPNE_PREFIX) &&
  2375. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
  2376. goto string_done;
  2377. }
  2378. c->eip = ctxt->eip;
  2379. }
  2380. if (c->src.type == OP_MEM) {
  2381. rc = read_emulated(ctxt, ops, (unsigned long)c->src.ptr,
  2382. c->src.valptr, c->src.bytes);
  2383. if (rc != X86EMUL_CONTINUE)
  2384. goto done;
  2385. c->src.orig_val64 = c->src.val64;
  2386. }
  2387. if (c->src2.type == OP_MEM) {
  2388. rc = read_emulated(ctxt, ops, (unsigned long)c->src2.ptr,
  2389. &c->src2.val, c->src2.bytes);
  2390. if (rc != X86EMUL_CONTINUE)
  2391. goto done;
  2392. }
  2393. if ((c->d & DstMask) == ImplicitOps)
  2394. goto special_insn;
  2395. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2396. /* optimisation - avoid slow emulated read if Mov */
  2397. rc = read_emulated(ctxt, ops, (unsigned long)c->dst.ptr,
  2398. &c->dst.val, c->dst.bytes);
  2399. if (rc != X86EMUL_CONTINUE)
  2400. goto done;
  2401. }
  2402. c->dst.orig_val = c->dst.val;
  2403. special_insn:
  2404. if (c->twobyte)
  2405. goto twobyte_insn;
  2406. switch (c->b) {
  2407. case 0x00 ... 0x05:
  2408. add: /* add */
  2409. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2410. break;
  2411. case 0x06: /* push es */
  2412. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2413. break;
  2414. case 0x07: /* pop es */
  2415. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2416. if (rc != X86EMUL_CONTINUE)
  2417. goto done;
  2418. break;
  2419. case 0x08 ... 0x0d:
  2420. or: /* or */
  2421. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2422. break;
  2423. case 0x0e: /* push cs */
  2424. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2425. break;
  2426. case 0x10 ... 0x15:
  2427. adc: /* adc */
  2428. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2429. break;
  2430. case 0x16: /* push ss */
  2431. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2432. break;
  2433. case 0x17: /* pop ss */
  2434. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2435. if (rc != X86EMUL_CONTINUE)
  2436. goto done;
  2437. break;
  2438. case 0x18 ... 0x1d:
  2439. sbb: /* sbb */
  2440. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2441. break;
  2442. case 0x1e: /* push ds */
  2443. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2444. break;
  2445. case 0x1f: /* pop ds */
  2446. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2447. if (rc != X86EMUL_CONTINUE)
  2448. goto done;
  2449. break;
  2450. case 0x20 ... 0x25:
  2451. and: /* and */
  2452. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2453. break;
  2454. case 0x28 ... 0x2d:
  2455. sub: /* sub */
  2456. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2457. break;
  2458. case 0x30 ... 0x35:
  2459. xor: /* xor */
  2460. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2461. break;
  2462. case 0x38 ... 0x3d:
  2463. cmp: /* cmp */
  2464. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2465. break;
  2466. case 0x40 ... 0x47: /* inc r16/r32 */
  2467. emulate_1op("inc", c->dst, ctxt->eflags);
  2468. break;
  2469. case 0x48 ... 0x4f: /* dec r16/r32 */
  2470. emulate_1op("dec", c->dst, ctxt->eflags);
  2471. break;
  2472. case 0x50 ... 0x57: /* push reg */
  2473. emulate_push(ctxt, ops);
  2474. break;
  2475. case 0x58 ... 0x5f: /* pop reg */
  2476. pop_instruction:
  2477. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2478. if (rc != X86EMUL_CONTINUE)
  2479. goto done;
  2480. break;
  2481. case 0x60: /* pusha */
  2482. rc = emulate_pusha(ctxt, ops);
  2483. if (rc != X86EMUL_CONTINUE)
  2484. goto done;
  2485. break;
  2486. case 0x61: /* popa */
  2487. rc = emulate_popa(ctxt, ops);
  2488. if (rc != X86EMUL_CONTINUE)
  2489. goto done;
  2490. break;
  2491. case 0x63: /* movsxd */
  2492. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2493. goto cannot_emulate;
  2494. c->dst.val = (s32) c->src.val;
  2495. break;
  2496. case 0x68: /* push imm */
  2497. case 0x6a: /* push imm8 */
  2498. emulate_push(ctxt, ops);
  2499. break;
  2500. case 0x6c: /* insb */
  2501. case 0x6d: /* insw/insd */
  2502. c->dst.bytes = min(c->dst.bytes, 4u);
  2503. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2504. c->dst.bytes)) {
  2505. emulate_gp(ctxt, 0);
  2506. goto done;
  2507. }
  2508. if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
  2509. c->regs[VCPU_REGS_RDX], &c->dst.val))
  2510. goto done; /* IO is needed, skip writeback */
  2511. break;
  2512. case 0x6e: /* outsb */
  2513. case 0x6f: /* outsw/outsd */
  2514. c->src.bytes = min(c->src.bytes, 4u);
  2515. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2516. c->src.bytes)) {
  2517. emulate_gp(ctxt, 0);
  2518. goto done;
  2519. }
  2520. ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
  2521. &c->src.val, 1, ctxt->vcpu);
  2522. c->dst.type = OP_NONE; /* nothing to writeback */
  2523. break;
  2524. case 0x70 ... 0x7f: /* jcc (short) */
  2525. if (test_cc(c->b, ctxt->eflags))
  2526. jmp_rel(c, c->src.val);
  2527. break;
  2528. case 0x80 ... 0x83: /* Grp1 */
  2529. switch (c->modrm_reg) {
  2530. case 0:
  2531. goto add;
  2532. case 1:
  2533. goto or;
  2534. case 2:
  2535. goto adc;
  2536. case 3:
  2537. goto sbb;
  2538. case 4:
  2539. goto and;
  2540. case 5:
  2541. goto sub;
  2542. case 6:
  2543. goto xor;
  2544. case 7:
  2545. goto cmp;
  2546. }
  2547. break;
  2548. case 0x84 ... 0x85:
  2549. test:
  2550. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2551. break;
  2552. case 0x86 ... 0x87: /* xchg */
  2553. xchg:
  2554. /* Write back the register source. */
  2555. switch (c->dst.bytes) {
  2556. case 1:
  2557. *(u8 *) c->src.ptr = (u8) c->dst.val;
  2558. break;
  2559. case 2:
  2560. *(u16 *) c->src.ptr = (u16) c->dst.val;
  2561. break;
  2562. case 4:
  2563. *c->src.ptr = (u32) c->dst.val;
  2564. break; /* 64b reg: zero-extend */
  2565. case 8:
  2566. *c->src.ptr = c->dst.val;
  2567. break;
  2568. }
  2569. /*
  2570. * Write back the memory destination with implicit LOCK
  2571. * prefix.
  2572. */
  2573. c->dst.val = c->src.val;
  2574. c->lock_prefix = 1;
  2575. break;
  2576. case 0x88 ... 0x8b: /* mov */
  2577. goto mov;
  2578. case 0x8c: /* mov r/m, sreg */
  2579. if (c->modrm_reg > VCPU_SREG_GS) {
  2580. emulate_ud(ctxt);
  2581. goto done;
  2582. }
  2583. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2584. break;
  2585. case 0x8d: /* lea r16/r32, m */
  2586. c->dst.val = c->modrm_ea;
  2587. break;
  2588. case 0x8e: { /* mov seg, r/m16 */
  2589. uint16_t sel;
  2590. sel = c->src.val;
  2591. if (c->modrm_reg == VCPU_SREG_CS ||
  2592. c->modrm_reg > VCPU_SREG_GS) {
  2593. emulate_ud(ctxt);
  2594. goto done;
  2595. }
  2596. if (c->modrm_reg == VCPU_SREG_SS)
  2597. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2598. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2599. c->dst.type = OP_NONE; /* Disable writeback. */
  2600. break;
  2601. }
  2602. case 0x8f: /* pop (sole member of Grp1a) */
  2603. rc = emulate_grp1a(ctxt, ops);
  2604. if (rc != X86EMUL_CONTINUE)
  2605. goto done;
  2606. break;
  2607. case 0x90: /* nop / xchg r8,rax */
  2608. if (c->dst.ptr == (unsigned long *)&c->regs[VCPU_REGS_RAX]) {
  2609. c->dst.type = OP_NONE; /* nop */
  2610. break;
  2611. }
  2612. case 0x91 ... 0x97: /* xchg reg,rax */
  2613. c->src.type = OP_REG;
  2614. c->src.bytes = c->op_bytes;
  2615. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  2616. c->src.val = *(c->src.ptr);
  2617. goto xchg;
  2618. case 0x9c: /* pushf */
  2619. c->src.val = (unsigned long) ctxt->eflags;
  2620. emulate_push(ctxt, ops);
  2621. break;
  2622. case 0x9d: /* popf */
  2623. c->dst.type = OP_REG;
  2624. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  2625. c->dst.bytes = c->op_bytes;
  2626. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2627. if (rc != X86EMUL_CONTINUE)
  2628. goto done;
  2629. break;
  2630. case 0xa0 ... 0xa3: /* mov */
  2631. case 0xa4 ... 0xa5: /* movs */
  2632. goto mov;
  2633. case 0xa6 ... 0xa7: /* cmps */
  2634. c->dst.type = OP_NONE; /* Disable writeback. */
  2635. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  2636. goto cmp;
  2637. case 0xa8 ... 0xa9: /* test ax, imm */
  2638. goto test;
  2639. case 0xaa ... 0xab: /* stos */
  2640. c->dst.val = c->regs[VCPU_REGS_RAX];
  2641. break;
  2642. case 0xac ... 0xad: /* lods */
  2643. goto mov;
  2644. case 0xae ... 0xaf: /* scas */
  2645. DPRINTF("Urk! I don't handle SCAS.\n");
  2646. goto cannot_emulate;
  2647. case 0xb0 ... 0xbf: /* mov r, imm */
  2648. goto mov;
  2649. case 0xc0 ... 0xc1:
  2650. emulate_grp2(ctxt);
  2651. break;
  2652. case 0xc3: /* ret */
  2653. c->dst.type = OP_REG;
  2654. c->dst.ptr = &c->eip;
  2655. c->dst.bytes = c->op_bytes;
  2656. goto pop_instruction;
  2657. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2658. mov:
  2659. c->dst.val = c->src.val;
  2660. break;
  2661. case 0xcb: /* ret far */
  2662. rc = emulate_ret_far(ctxt, ops);
  2663. if (rc != X86EMUL_CONTINUE)
  2664. goto done;
  2665. break;
  2666. case 0xcf: /* iret */
  2667. rc = emulate_iret(ctxt, ops);
  2668. if (rc != X86EMUL_CONTINUE)
  2669. goto done;
  2670. break;
  2671. case 0xd0 ... 0xd1: /* Grp2 */
  2672. c->src.val = 1;
  2673. emulate_grp2(ctxt);
  2674. break;
  2675. case 0xd2 ... 0xd3: /* Grp2 */
  2676. c->src.val = c->regs[VCPU_REGS_RCX];
  2677. emulate_grp2(ctxt);
  2678. break;
  2679. case 0xe4: /* inb */
  2680. case 0xe5: /* in */
  2681. goto do_io_in;
  2682. case 0xe6: /* outb */
  2683. case 0xe7: /* out */
  2684. goto do_io_out;
  2685. case 0xe8: /* call (near) */ {
  2686. long int rel = c->src.val;
  2687. c->src.val = (unsigned long) c->eip;
  2688. jmp_rel(c, rel);
  2689. emulate_push(ctxt, ops);
  2690. break;
  2691. }
  2692. case 0xe9: /* jmp rel */
  2693. goto jmp;
  2694. case 0xea: { /* jmp far */
  2695. unsigned short sel;
  2696. jump_far:
  2697. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2698. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2699. goto done;
  2700. c->eip = 0;
  2701. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2702. break;
  2703. }
  2704. case 0xeb:
  2705. jmp: /* jmp rel short */
  2706. jmp_rel(c, c->src.val);
  2707. c->dst.type = OP_NONE; /* Disable writeback. */
  2708. break;
  2709. case 0xec: /* in al,dx */
  2710. case 0xed: /* in (e/r)ax,dx */
  2711. c->src.val = c->regs[VCPU_REGS_RDX];
  2712. do_io_in:
  2713. c->dst.bytes = min(c->dst.bytes, 4u);
  2714. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2715. emulate_gp(ctxt, 0);
  2716. goto done;
  2717. }
  2718. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2719. &c->dst.val))
  2720. goto done; /* IO is needed */
  2721. break;
  2722. case 0xee: /* out dx,al */
  2723. case 0xef: /* out dx,(e/r)ax */
  2724. c->src.val = c->regs[VCPU_REGS_RDX];
  2725. do_io_out:
  2726. c->dst.bytes = min(c->dst.bytes, 4u);
  2727. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2728. emulate_gp(ctxt, 0);
  2729. goto done;
  2730. }
  2731. ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
  2732. ctxt->vcpu);
  2733. c->dst.type = OP_NONE; /* Disable writeback. */
  2734. break;
  2735. case 0xf4: /* hlt */
  2736. ctxt->vcpu->arch.halt_request = 1;
  2737. break;
  2738. case 0xf5: /* cmc */
  2739. /* complement carry flag from eflags reg */
  2740. ctxt->eflags ^= EFLG_CF;
  2741. c->dst.type = OP_NONE; /* Disable writeback. */
  2742. break;
  2743. case 0xf6 ... 0xf7: /* Grp3 */
  2744. if (!emulate_grp3(ctxt, ops))
  2745. goto cannot_emulate;
  2746. break;
  2747. case 0xf8: /* clc */
  2748. ctxt->eflags &= ~EFLG_CF;
  2749. c->dst.type = OP_NONE; /* Disable writeback. */
  2750. break;
  2751. case 0xfa: /* cli */
  2752. if (emulator_bad_iopl(ctxt, ops)) {
  2753. emulate_gp(ctxt, 0);
  2754. goto done;
  2755. } else {
  2756. ctxt->eflags &= ~X86_EFLAGS_IF;
  2757. c->dst.type = OP_NONE; /* Disable writeback. */
  2758. }
  2759. break;
  2760. case 0xfb: /* sti */
  2761. if (emulator_bad_iopl(ctxt, ops)) {
  2762. emulate_gp(ctxt, 0);
  2763. goto done;
  2764. } else {
  2765. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2766. ctxt->eflags |= X86_EFLAGS_IF;
  2767. c->dst.type = OP_NONE; /* Disable writeback. */
  2768. }
  2769. break;
  2770. case 0xfc: /* cld */
  2771. ctxt->eflags &= ~EFLG_DF;
  2772. c->dst.type = OP_NONE; /* Disable writeback. */
  2773. break;
  2774. case 0xfd: /* std */
  2775. ctxt->eflags |= EFLG_DF;
  2776. c->dst.type = OP_NONE; /* Disable writeback. */
  2777. break;
  2778. case 0xfe: /* Grp4 */
  2779. grp45:
  2780. rc = emulate_grp45(ctxt, ops);
  2781. if (rc != X86EMUL_CONTINUE)
  2782. goto done;
  2783. break;
  2784. case 0xff: /* Grp5 */
  2785. if (c->modrm_reg == 5)
  2786. goto jump_far;
  2787. goto grp45;
  2788. default:
  2789. goto cannot_emulate;
  2790. }
  2791. writeback:
  2792. rc = writeback(ctxt, ops);
  2793. if (rc != X86EMUL_CONTINUE)
  2794. goto done;
  2795. /*
  2796. * restore dst type in case the decoding will be reused
  2797. * (happens for string instruction )
  2798. */
  2799. c->dst.type = saved_dst_type;
  2800. if ((c->d & SrcMask) == SrcSI)
  2801. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  2802. VCPU_REGS_RSI, &c->src);
  2803. if ((c->d & DstMask) == DstDI)
  2804. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  2805. &c->dst);
  2806. if (c->rep_prefix && (c->d & String)) {
  2807. struct read_cache *rc = &ctxt->decode.io_read;
  2808. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2809. /*
  2810. * Re-enter guest when pio read ahead buffer is empty or,
  2811. * if it is not used, after each 1024 iteration.
  2812. */
  2813. if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
  2814. (rc->end != 0 && rc->end == rc->pos))
  2815. ctxt->restart = false;
  2816. }
  2817. /*
  2818. * reset read cache here in case string instruction is restared
  2819. * without decoding
  2820. */
  2821. ctxt->decode.mem_read.end = 0;
  2822. ctxt->eip = c->eip;
  2823. done:
  2824. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2825. twobyte_insn:
  2826. switch (c->b) {
  2827. case 0x01: /* lgdt, lidt, lmsw */
  2828. switch (c->modrm_reg) {
  2829. u16 size;
  2830. unsigned long address;
  2831. case 0: /* vmcall */
  2832. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2833. goto cannot_emulate;
  2834. rc = kvm_fix_hypercall(ctxt->vcpu);
  2835. if (rc != X86EMUL_CONTINUE)
  2836. goto done;
  2837. /* Let the processor re-execute the fixed hypercall */
  2838. c->eip = ctxt->eip;
  2839. /* Disable writeback. */
  2840. c->dst.type = OP_NONE;
  2841. break;
  2842. case 2: /* lgdt */
  2843. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2844. &size, &address, c->op_bytes);
  2845. if (rc != X86EMUL_CONTINUE)
  2846. goto done;
  2847. realmode_lgdt(ctxt->vcpu, size, address);
  2848. /* Disable writeback. */
  2849. c->dst.type = OP_NONE;
  2850. break;
  2851. case 3: /* lidt/vmmcall */
  2852. if (c->modrm_mod == 3) {
  2853. switch (c->modrm_rm) {
  2854. case 1:
  2855. rc = kvm_fix_hypercall(ctxt->vcpu);
  2856. if (rc != X86EMUL_CONTINUE)
  2857. goto done;
  2858. break;
  2859. default:
  2860. goto cannot_emulate;
  2861. }
  2862. } else {
  2863. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2864. &size, &address,
  2865. c->op_bytes);
  2866. if (rc != X86EMUL_CONTINUE)
  2867. goto done;
  2868. realmode_lidt(ctxt->vcpu, size, address);
  2869. }
  2870. /* Disable writeback. */
  2871. c->dst.type = OP_NONE;
  2872. break;
  2873. case 4: /* smsw */
  2874. c->dst.bytes = 2;
  2875. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  2876. break;
  2877. case 6: /* lmsw */
  2878. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
  2879. (c->src.val & 0x0f), ctxt->vcpu);
  2880. c->dst.type = OP_NONE;
  2881. break;
  2882. case 5: /* not defined */
  2883. emulate_ud(ctxt);
  2884. goto done;
  2885. case 7: /* invlpg*/
  2886. emulate_invlpg(ctxt->vcpu, c->modrm_ea);
  2887. /* Disable writeback. */
  2888. c->dst.type = OP_NONE;
  2889. break;
  2890. default:
  2891. goto cannot_emulate;
  2892. }
  2893. break;
  2894. case 0x05: /* syscall */
  2895. rc = emulate_syscall(ctxt, ops);
  2896. if (rc != X86EMUL_CONTINUE)
  2897. goto done;
  2898. else
  2899. goto writeback;
  2900. break;
  2901. case 0x06:
  2902. emulate_clts(ctxt->vcpu);
  2903. c->dst.type = OP_NONE;
  2904. break;
  2905. case 0x09: /* wbinvd */
  2906. kvm_emulate_wbinvd(ctxt->vcpu);
  2907. c->dst.type = OP_NONE;
  2908. break;
  2909. case 0x08: /* invd */
  2910. case 0x0d: /* GrpP (prefetch) */
  2911. case 0x18: /* Grp16 (prefetch/nop) */
  2912. c->dst.type = OP_NONE;
  2913. break;
  2914. case 0x20: /* mov cr, reg */
  2915. switch (c->modrm_reg) {
  2916. case 1:
  2917. case 5 ... 7:
  2918. case 9 ... 15:
  2919. emulate_ud(ctxt);
  2920. goto done;
  2921. }
  2922. c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  2923. c->dst.type = OP_NONE; /* no writeback */
  2924. break;
  2925. case 0x21: /* mov from dr to reg */
  2926. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2927. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2928. emulate_ud(ctxt);
  2929. goto done;
  2930. }
  2931. ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
  2932. c->dst.type = OP_NONE; /* no writeback */
  2933. break;
  2934. case 0x22: /* mov reg, cr */
  2935. if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
  2936. emulate_gp(ctxt, 0);
  2937. goto done;
  2938. }
  2939. c->dst.type = OP_NONE;
  2940. break;
  2941. case 0x23: /* mov from reg to dr */
  2942. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2943. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2944. emulate_ud(ctxt);
  2945. goto done;
  2946. }
  2947. if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
  2948. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  2949. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  2950. /* #UD condition is already handled by the code above */
  2951. emulate_gp(ctxt, 0);
  2952. goto done;
  2953. }
  2954. c->dst.type = OP_NONE; /* no writeback */
  2955. break;
  2956. case 0x30:
  2957. /* wrmsr */
  2958. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2959. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2960. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  2961. emulate_gp(ctxt, 0);
  2962. goto done;
  2963. }
  2964. rc = X86EMUL_CONTINUE;
  2965. c->dst.type = OP_NONE;
  2966. break;
  2967. case 0x32:
  2968. /* rdmsr */
  2969. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  2970. emulate_gp(ctxt, 0);
  2971. goto done;
  2972. } else {
  2973. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2974. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2975. }
  2976. rc = X86EMUL_CONTINUE;
  2977. c->dst.type = OP_NONE;
  2978. break;
  2979. case 0x34: /* sysenter */
  2980. rc = emulate_sysenter(ctxt, ops);
  2981. if (rc != X86EMUL_CONTINUE)
  2982. goto done;
  2983. else
  2984. goto writeback;
  2985. break;
  2986. case 0x35: /* sysexit */
  2987. rc = emulate_sysexit(ctxt, ops);
  2988. if (rc != X86EMUL_CONTINUE)
  2989. goto done;
  2990. else
  2991. goto writeback;
  2992. break;
  2993. case 0x40 ... 0x4f: /* cmov */
  2994. c->dst.val = c->dst.orig_val = c->src.val;
  2995. if (!test_cc(c->b, ctxt->eflags))
  2996. c->dst.type = OP_NONE; /* no writeback */
  2997. break;
  2998. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2999. if (test_cc(c->b, ctxt->eflags))
  3000. jmp_rel(c, c->src.val);
  3001. c->dst.type = OP_NONE;
  3002. break;
  3003. case 0xa0: /* push fs */
  3004. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3005. break;
  3006. case 0xa1: /* pop fs */
  3007. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3008. if (rc != X86EMUL_CONTINUE)
  3009. goto done;
  3010. break;
  3011. case 0xa3:
  3012. bt: /* bt */
  3013. c->dst.type = OP_NONE;
  3014. /* only subword offset */
  3015. c->src.val &= (c->dst.bytes << 3) - 1;
  3016. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3017. break;
  3018. case 0xa4: /* shld imm8, r, r/m */
  3019. case 0xa5: /* shld cl, r, r/m */
  3020. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3021. break;
  3022. case 0xa8: /* push gs */
  3023. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3024. break;
  3025. case 0xa9: /* pop gs */
  3026. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3027. if (rc != X86EMUL_CONTINUE)
  3028. goto done;
  3029. break;
  3030. case 0xab:
  3031. bts: /* bts */
  3032. /* only subword offset */
  3033. c->src.val &= (c->dst.bytes << 3) - 1;
  3034. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3035. break;
  3036. case 0xac: /* shrd imm8, r, r/m */
  3037. case 0xad: /* shrd cl, r, r/m */
  3038. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3039. break;
  3040. case 0xae: /* clflush */
  3041. break;
  3042. case 0xb0 ... 0xb1: /* cmpxchg */
  3043. /*
  3044. * Save real source value, then compare EAX against
  3045. * destination.
  3046. */
  3047. c->src.orig_val = c->src.val;
  3048. c->src.val = c->regs[VCPU_REGS_RAX];
  3049. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3050. if (ctxt->eflags & EFLG_ZF) {
  3051. /* Success: write back to memory. */
  3052. c->dst.val = c->src.orig_val;
  3053. } else {
  3054. /* Failure: write the value we saw to EAX. */
  3055. c->dst.type = OP_REG;
  3056. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3057. }
  3058. break;
  3059. case 0xb3:
  3060. btr: /* btr */
  3061. /* only subword offset */
  3062. c->src.val &= (c->dst.bytes << 3) - 1;
  3063. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3064. break;
  3065. case 0xb6 ... 0xb7: /* movzx */
  3066. c->dst.bytes = c->op_bytes;
  3067. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3068. : (u16) c->src.val;
  3069. break;
  3070. case 0xba: /* Grp8 */
  3071. switch (c->modrm_reg & 3) {
  3072. case 0:
  3073. goto bt;
  3074. case 1:
  3075. goto bts;
  3076. case 2:
  3077. goto btr;
  3078. case 3:
  3079. goto btc;
  3080. }
  3081. break;
  3082. case 0xbb:
  3083. btc: /* btc */
  3084. /* only subword offset */
  3085. c->src.val &= (c->dst.bytes << 3) - 1;
  3086. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3087. break;
  3088. case 0xbe ... 0xbf: /* movsx */
  3089. c->dst.bytes = c->op_bytes;
  3090. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3091. (s16) c->src.val;
  3092. break;
  3093. case 0xc3: /* movnti */
  3094. c->dst.bytes = c->op_bytes;
  3095. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3096. (u64) c->src.val;
  3097. break;
  3098. case 0xc7: /* Grp9 (cmpxchg8b) */
  3099. rc = emulate_grp9(ctxt, ops);
  3100. if (rc != X86EMUL_CONTINUE)
  3101. goto done;
  3102. break;
  3103. default:
  3104. goto cannot_emulate;
  3105. }
  3106. goto writeback;
  3107. cannot_emulate:
  3108. DPRINTF("Cannot emulate %02x\n", c->b);
  3109. return -1;
  3110. }