ppc970-pmu.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442
  1. /*
  2. * Performance counter support for PPC970-family processors.
  3. *
  4. * Copyright 2008-2009 Paul Mackerras, IBM Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/string.h>
  12. #include <linux/perf_counter.h>
  13. #include <asm/reg.h>
  14. /*
  15. * Bits in event code for PPC970
  16. */
  17. #define PM_PMC_SH 12 /* PMC number (1-based) for direct events */
  18. #define PM_PMC_MSK 0xf
  19. #define PM_UNIT_SH 8 /* TTMMUX number and setting - unit select */
  20. #define PM_UNIT_MSK 0xf
  21. #define PM_SPCSEL_SH 6
  22. #define PM_SPCSEL_MSK 3
  23. #define PM_BYTE_SH 4 /* Byte number of event bus to use */
  24. #define PM_BYTE_MSK 3
  25. #define PM_PMCSEL_MSK 0xf
  26. /* Values in PM_UNIT field */
  27. #define PM_NONE 0
  28. #define PM_FPU 1
  29. #define PM_VPU 2
  30. #define PM_ISU 3
  31. #define PM_IFU 4
  32. #define PM_IDU 5
  33. #define PM_STS 6
  34. #define PM_LSU0 7
  35. #define PM_LSU1U 8
  36. #define PM_LSU1L 9
  37. #define PM_LASTUNIT 9
  38. /*
  39. * Bits in MMCR0 for PPC970
  40. */
  41. #define MMCR0_PMC1SEL_SH 8
  42. #define MMCR0_PMC2SEL_SH 1
  43. #define MMCR_PMCSEL_MSK 0x1f
  44. /*
  45. * Bits in MMCR1 for PPC970
  46. */
  47. #define MMCR1_TTM0SEL_SH 62
  48. #define MMCR1_TTM1SEL_SH 59
  49. #define MMCR1_TTM3SEL_SH 53
  50. #define MMCR1_TTMSEL_MSK 3
  51. #define MMCR1_TD_CP_DBG0SEL_SH 50
  52. #define MMCR1_TD_CP_DBG1SEL_SH 48
  53. #define MMCR1_TD_CP_DBG2SEL_SH 46
  54. #define MMCR1_TD_CP_DBG3SEL_SH 44
  55. #define MMCR1_PMC1_ADDER_SEL_SH 39
  56. #define MMCR1_PMC2_ADDER_SEL_SH 38
  57. #define MMCR1_PMC6_ADDER_SEL_SH 37
  58. #define MMCR1_PMC5_ADDER_SEL_SH 36
  59. #define MMCR1_PMC8_ADDER_SEL_SH 35
  60. #define MMCR1_PMC7_ADDER_SEL_SH 34
  61. #define MMCR1_PMC3_ADDER_SEL_SH 33
  62. #define MMCR1_PMC4_ADDER_SEL_SH 32
  63. #define MMCR1_PMC3SEL_SH 27
  64. #define MMCR1_PMC4SEL_SH 22
  65. #define MMCR1_PMC5SEL_SH 17
  66. #define MMCR1_PMC6SEL_SH 12
  67. #define MMCR1_PMC7SEL_SH 7
  68. #define MMCR1_PMC8SEL_SH 2
  69. static short mmcr1_adder_bits[8] = {
  70. MMCR1_PMC1_ADDER_SEL_SH,
  71. MMCR1_PMC2_ADDER_SEL_SH,
  72. MMCR1_PMC3_ADDER_SEL_SH,
  73. MMCR1_PMC4_ADDER_SEL_SH,
  74. MMCR1_PMC5_ADDER_SEL_SH,
  75. MMCR1_PMC6_ADDER_SEL_SH,
  76. MMCR1_PMC7_ADDER_SEL_SH,
  77. MMCR1_PMC8_ADDER_SEL_SH
  78. };
  79. /*
  80. * Bits in MMCRA
  81. */
  82. /*
  83. * Layout of constraint bits:
  84. * 6666555555555544444444443333333333222222222211111111110000000000
  85. * 3210987654321098765432109876543210987654321098765432109876543210
  86. * <><><>[ >[ >[ >< >< >< >< ><><><><><><><><>
  87. * SPT0T1 UC PS1 PS2 B0 B1 B2 B3 P1P2P3P4P5P6P7P8
  88. *
  89. * SP - SPCSEL constraint
  90. * 48-49: SPCSEL value 0x3_0000_0000_0000
  91. *
  92. * T0 - TTM0 constraint
  93. * 46-47: TTM0SEL value (0=FPU, 2=IFU, 3=VPU) 0xC000_0000_0000
  94. *
  95. * T1 - TTM1 constraint
  96. * 44-45: TTM1SEL value (0=IDU, 3=STS) 0x3000_0000_0000
  97. *
  98. * UC - unit constraint: can't have all three of FPU|IFU|VPU, ISU, IDU|STS
  99. * 43: UC3 error 0x0800_0000_0000
  100. * 42: FPU|IFU|VPU events needed 0x0400_0000_0000
  101. * 41: ISU events needed 0x0200_0000_0000
  102. * 40: IDU|STS events needed 0x0100_0000_0000
  103. *
  104. * PS1
  105. * 39: PS1 error 0x0080_0000_0000
  106. * 36-38: count of events needing PMC1/2/5/6 0x0070_0000_0000
  107. *
  108. * PS2
  109. * 35: PS2 error 0x0008_0000_0000
  110. * 32-34: count of events needing PMC3/4/7/8 0x0007_0000_0000
  111. *
  112. * B0
  113. * 28-31: Byte 0 event source 0xf000_0000
  114. * Encoding as for the event code
  115. *
  116. * B1, B2, B3
  117. * 24-27, 20-23, 16-19: Byte 1, 2, 3 event sources
  118. *
  119. * P1
  120. * 15: P1 error 0x8000
  121. * 14-15: Count of events needing PMC1
  122. *
  123. * P2..P8
  124. * 0-13: Count of events needing PMC2..PMC8
  125. */
  126. static unsigned char direct_marked_event[8] = {
  127. (1<<2) | (1<<3), /* PMC1: PM_MRK_GRP_DISP, PM_MRK_ST_CMPL */
  128. (1<<3) | (1<<5), /* PMC2: PM_THRESH_TIMEO, PM_MRK_BRU_FIN */
  129. (1<<3) | (1<<5), /* PMC3: PM_MRK_ST_CMPL_INT, PM_MRK_VMX_FIN */
  130. (1<<4) | (1<<5), /* PMC4: PM_MRK_GRP_CMPL, PM_MRK_CRU_FIN */
  131. (1<<4) | (1<<5), /* PMC5: PM_GRP_MRK, PM_MRK_GRP_TIMEO */
  132. (1<<3) | (1<<4) | (1<<5),
  133. /* PMC6: PM_MRK_ST_STS, PM_MRK_FXU_FIN, PM_MRK_GRP_ISSUED */
  134. (1<<4) | (1<<5), /* PMC7: PM_MRK_FPU_FIN, PM_MRK_INST_FIN */
  135. (1<<4) /* PMC8: PM_MRK_LSU_FIN */
  136. };
  137. /*
  138. * Returns 1 if event counts things relating to marked instructions
  139. * and thus needs the MMCRA_SAMPLE_ENABLE bit set, or 0 if not.
  140. */
  141. static int p970_marked_instr_event(unsigned int event)
  142. {
  143. int pmc, psel, unit, byte, bit;
  144. unsigned int mask;
  145. pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
  146. psel = event & PM_PMCSEL_MSK;
  147. if (pmc) {
  148. if (direct_marked_event[pmc - 1] & (1 << psel))
  149. return 1;
  150. if (psel == 0) /* add events */
  151. bit = (pmc <= 4)? pmc - 1: 8 - pmc;
  152. else if (psel == 7 || psel == 13) /* decode events */
  153. bit = 4;
  154. else
  155. return 0;
  156. } else
  157. bit = psel;
  158. byte = (event >> PM_BYTE_SH) & PM_BYTE_MSK;
  159. unit = (event >> PM_UNIT_SH) & PM_UNIT_MSK;
  160. mask = 0;
  161. switch (unit) {
  162. case PM_VPU:
  163. mask = 0x4c; /* byte 0 bits 2,3,6 */
  164. case PM_LSU0:
  165. /* byte 2 bits 0,2,3,4,6; all of byte 1 */
  166. mask = 0x085dff00;
  167. case PM_LSU1L:
  168. mask = 0x50 << 24; /* byte 3 bits 4,6 */
  169. break;
  170. }
  171. return (mask >> (byte * 8 + bit)) & 1;
  172. }
  173. /* Masks and values for using events from the various units */
  174. static u64 unit_cons[PM_LASTUNIT+1][2] = {
  175. [PM_FPU] = { 0xc80000000000ull, 0x040000000000ull },
  176. [PM_VPU] = { 0xc80000000000ull, 0xc40000000000ull },
  177. [PM_ISU] = { 0x080000000000ull, 0x020000000000ull },
  178. [PM_IFU] = { 0xc80000000000ull, 0x840000000000ull },
  179. [PM_IDU] = { 0x380000000000ull, 0x010000000000ull },
  180. [PM_STS] = { 0x380000000000ull, 0x310000000000ull },
  181. };
  182. static int p970_get_constraint(unsigned int event, u64 *maskp, u64 *valp)
  183. {
  184. int pmc, byte, unit, sh, spcsel;
  185. u64 mask = 0, value = 0;
  186. int grp = -1;
  187. pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
  188. if (pmc) {
  189. if (pmc > 8)
  190. return -1;
  191. sh = (pmc - 1) * 2;
  192. mask |= 2 << sh;
  193. value |= 1 << sh;
  194. grp = ((pmc - 1) >> 1) & 1;
  195. }
  196. unit = (event >> PM_UNIT_SH) & PM_UNIT_MSK;
  197. if (unit) {
  198. if (unit > PM_LASTUNIT)
  199. return -1;
  200. mask |= unit_cons[unit][0];
  201. value |= unit_cons[unit][1];
  202. byte = (event >> PM_BYTE_SH) & PM_BYTE_MSK;
  203. /*
  204. * Bus events on bytes 0 and 2 can be counted
  205. * on PMC1/2/5/6; bytes 1 and 3 on PMC3/4/7/8.
  206. */
  207. if (!pmc)
  208. grp = byte & 1;
  209. /* Set byte lane select field */
  210. mask |= 0xfULL << (28 - 4 * byte);
  211. value |= (u64)unit << (28 - 4 * byte);
  212. }
  213. if (grp == 0) {
  214. /* increment PMC1/2/5/6 field */
  215. mask |= 0x8000000000ull;
  216. value |= 0x1000000000ull;
  217. } else if (grp == 1) {
  218. /* increment PMC3/4/7/8 field */
  219. mask |= 0x800000000ull;
  220. value |= 0x100000000ull;
  221. }
  222. spcsel = (event >> PM_SPCSEL_SH) & PM_SPCSEL_MSK;
  223. if (spcsel) {
  224. mask |= 3ull << 48;
  225. value |= (u64)spcsel << 48;
  226. }
  227. *maskp = mask;
  228. *valp = value;
  229. return 0;
  230. }
  231. static int p970_get_alternatives(unsigned int event, unsigned int flags,
  232. unsigned int alt[])
  233. {
  234. alt[0] = event;
  235. /* 2 alternatives for LSU empty */
  236. if (event == 0x2002 || event == 0x3002) {
  237. alt[1] = event ^ 0x1000;
  238. return 2;
  239. }
  240. return 1;
  241. }
  242. static int p970_compute_mmcr(unsigned int event[], int n_ev,
  243. unsigned int hwc[], u64 mmcr[])
  244. {
  245. u64 mmcr0 = 0, mmcr1 = 0, mmcra = 0;
  246. unsigned int pmc, unit, byte, psel;
  247. unsigned int ttm, grp;
  248. unsigned int pmc_inuse = 0;
  249. unsigned int pmc_grp_use[2];
  250. unsigned char busbyte[4];
  251. unsigned char unituse[16];
  252. unsigned char unitmap[] = { 0, 0<<3, 3<<3, 1<<3, 2<<3, 0|4, 3|4 };
  253. unsigned char ttmuse[2];
  254. unsigned char pmcsel[8];
  255. int i;
  256. int spcsel;
  257. if (n_ev > 8)
  258. return -1;
  259. /* First pass to count resource use */
  260. pmc_grp_use[0] = pmc_grp_use[1] = 0;
  261. memset(busbyte, 0, sizeof(busbyte));
  262. memset(unituse, 0, sizeof(unituse));
  263. for (i = 0; i < n_ev; ++i) {
  264. pmc = (event[i] >> PM_PMC_SH) & PM_PMC_MSK;
  265. if (pmc) {
  266. if (pmc_inuse & (1 << (pmc - 1)))
  267. return -1;
  268. pmc_inuse |= 1 << (pmc - 1);
  269. /* count 1/2/5/6 vs 3/4/7/8 use */
  270. ++pmc_grp_use[((pmc - 1) >> 1) & 1];
  271. }
  272. unit = (event[i] >> PM_UNIT_SH) & PM_UNIT_MSK;
  273. byte = (event[i] >> PM_BYTE_SH) & PM_BYTE_MSK;
  274. if (unit) {
  275. if (unit > PM_LASTUNIT)
  276. return -1;
  277. if (!pmc)
  278. ++pmc_grp_use[byte & 1];
  279. if (busbyte[byte] && busbyte[byte] != unit)
  280. return -1;
  281. busbyte[byte] = unit;
  282. unituse[unit] = 1;
  283. }
  284. }
  285. if (pmc_grp_use[0] > 4 || pmc_grp_use[1] > 4)
  286. return -1;
  287. /*
  288. * Assign resources and set multiplexer selects.
  289. *
  290. * PM_ISU can go either on TTM0 or TTM1, but that's the only
  291. * choice we have to deal with.
  292. */
  293. if (unituse[PM_ISU] &
  294. (unituse[PM_FPU] | unituse[PM_IFU] | unituse[PM_VPU]))
  295. unitmap[PM_ISU] = 2 | 4; /* move ISU to TTM1 */
  296. /* Set TTM[01]SEL fields. */
  297. ttmuse[0] = ttmuse[1] = 0;
  298. for (i = PM_FPU; i <= PM_STS; ++i) {
  299. if (!unituse[i])
  300. continue;
  301. ttm = unitmap[i];
  302. ++ttmuse[(ttm >> 2) & 1];
  303. mmcr1 |= (u64)(ttm & ~4) << MMCR1_TTM1SEL_SH;
  304. }
  305. /* Check only one unit per TTMx */
  306. if (ttmuse[0] > 1 || ttmuse[1] > 1)
  307. return -1;
  308. /* Set byte lane select fields and TTM3SEL. */
  309. for (byte = 0; byte < 4; ++byte) {
  310. unit = busbyte[byte];
  311. if (!unit)
  312. continue;
  313. if (unit <= PM_STS)
  314. ttm = (unitmap[unit] >> 2) & 1;
  315. else if (unit == PM_LSU0)
  316. ttm = 2;
  317. else {
  318. ttm = 3;
  319. if (unit == PM_LSU1L && byte >= 2)
  320. mmcr1 |= 1ull << (MMCR1_TTM3SEL_SH + 3 - byte);
  321. }
  322. mmcr1 |= (u64)ttm << (MMCR1_TD_CP_DBG0SEL_SH - 2 * byte);
  323. }
  324. /* Second pass: assign PMCs, set PMCxSEL and PMCx_ADDER_SEL fields */
  325. memset(pmcsel, 0x8, sizeof(pmcsel)); /* 8 means don't count */
  326. for (i = 0; i < n_ev; ++i) {
  327. pmc = (event[i] >> PM_PMC_SH) & PM_PMC_MSK;
  328. unit = (event[i] >> PM_UNIT_SH) & PM_UNIT_MSK;
  329. byte = (event[i] >> PM_BYTE_SH) & PM_BYTE_MSK;
  330. psel = event[i] & PM_PMCSEL_MSK;
  331. if (!pmc) {
  332. /* Bus event or any-PMC direct event */
  333. if (unit)
  334. psel |= 0x10 | ((byte & 2) << 2);
  335. else
  336. psel |= 8;
  337. for (pmc = 0; pmc < 8; ++pmc) {
  338. if (pmc_inuse & (1 << pmc))
  339. continue;
  340. grp = (pmc >> 1) & 1;
  341. if (unit) {
  342. if (grp == (byte & 1))
  343. break;
  344. } else if (pmc_grp_use[grp] < 4) {
  345. ++pmc_grp_use[grp];
  346. break;
  347. }
  348. }
  349. pmc_inuse |= 1 << pmc;
  350. } else {
  351. /* Direct event */
  352. --pmc;
  353. if (psel == 0 && (byte & 2))
  354. /* add events on higher-numbered bus */
  355. mmcr1 |= 1ull << mmcr1_adder_bits[pmc];
  356. }
  357. pmcsel[pmc] = psel;
  358. hwc[i] = pmc;
  359. spcsel = (event[i] >> PM_SPCSEL_SH) & PM_SPCSEL_MSK;
  360. mmcr1 |= spcsel;
  361. if (p970_marked_instr_event(event[i]))
  362. mmcra |= MMCRA_SAMPLE_ENABLE;
  363. }
  364. for (pmc = 0; pmc < 2; ++pmc)
  365. mmcr0 |= pmcsel[pmc] << (MMCR0_PMC1SEL_SH - 7 * pmc);
  366. for (; pmc < 8; ++pmc)
  367. mmcr1 |= (u64)pmcsel[pmc] << (MMCR1_PMC3SEL_SH - 5 * (pmc - 2));
  368. if (pmc_inuse & 1)
  369. mmcr0 |= MMCR0_PMC1CE;
  370. if (pmc_inuse & 0xfe)
  371. mmcr0 |= MMCR0_PMCjCE;
  372. mmcra |= 0x2000; /* mark only one IOP per PPC instruction */
  373. /* Return MMCRx values */
  374. mmcr[0] = mmcr0;
  375. mmcr[1] = mmcr1;
  376. mmcr[2] = mmcra;
  377. return 0;
  378. }
  379. static void p970_disable_pmc(unsigned int pmc, u64 mmcr[])
  380. {
  381. int shift, i;
  382. if (pmc <= 1) {
  383. shift = MMCR0_PMC1SEL_SH - 7 * pmc;
  384. i = 0;
  385. } else {
  386. shift = MMCR1_PMC3SEL_SH - 5 * (pmc - 2);
  387. i = 1;
  388. }
  389. /*
  390. * Setting the PMCxSEL field to 0x08 disables PMC x.
  391. */
  392. mmcr[i] = (mmcr[i] & ~(0x1fUL << shift)) | (0x08UL << shift);
  393. }
  394. static int ppc970_generic_events[] = {
  395. [PERF_COUNT_CPU_CYCLES] = 7,
  396. [PERF_COUNT_INSTRUCTIONS] = 1,
  397. [PERF_COUNT_CACHE_REFERENCES] = 0x8810, /* PM_LD_REF_L1 */
  398. [PERF_COUNT_CACHE_MISSES] = 0x3810, /* PM_LD_MISS_L1 */
  399. [PERF_COUNT_BRANCH_INSTRUCTIONS] = 0x431, /* PM_BR_ISSUED */
  400. [PERF_COUNT_BRANCH_MISSES] = 0x327, /* PM_GRP_BR_MPRED */
  401. };
  402. struct power_pmu ppc970_pmu = {
  403. .n_counter = 8,
  404. .max_alternatives = 2,
  405. .add_fields = 0x001100005555ull,
  406. .test_adder = 0x013300000000ull,
  407. .compute_mmcr = p970_compute_mmcr,
  408. .get_constraint = p970_get_constraint,
  409. .get_alternatives = p970_get_alternatives,
  410. .disable_pmc = p970_disable_pmc,
  411. .n_generic = ARRAY_SIZE(ppc970_generic_events),
  412. .generic_events = ppc970_generic_events,
  413. };