vmx.c 65 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * Copyright (C) 2006 Qumranet, Inc.
  8. *
  9. * Authors:
  10. * Avi Kivity <avi@qumranet.com>
  11. * Yaniv Kamay <yaniv@qumranet.com>
  12. *
  13. * This work is licensed under the terms of the GNU GPL, version 2. See
  14. * the COPYING file in the top-level directory.
  15. *
  16. */
  17. #include "kvm.h"
  18. #include "x86_emulate.h"
  19. #include "irq.h"
  20. #include "vmx.h"
  21. #include "segment_descriptor.h"
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/mm.h>
  25. #include <linux/highmem.h>
  26. #include <linux/sched.h>
  27. #include <linux/moduleparam.h>
  28. #include <asm/io.h>
  29. #include <asm/desc.h>
  30. MODULE_AUTHOR("Qumranet");
  31. MODULE_LICENSE("GPL");
  32. static int bypass_guest_pf = 1;
  33. module_param(bypass_guest_pf, bool, 0);
  34. struct vmcs {
  35. u32 revision_id;
  36. u32 abort;
  37. char data[0];
  38. };
  39. struct vcpu_vmx {
  40. struct kvm_vcpu vcpu;
  41. int launched;
  42. u8 fail;
  43. struct kvm_msr_entry *guest_msrs;
  44. struct kvm_msr_entry *host_msrs;
  45. int nmsrs;
  46. int save_nmsrs;
  47. int msr_offset_efer;
  48. #ifdef CONFIG_X86_64
  49. int msr_offset_kernel_gs_base;
  50. #endif
  51. struct vmcs *vmcs;
  52. struct {
  53. int loaded;
  54. u16 fs_sel, gs_sel, ldt_sel;
  55. int gs_ldt_reload_needed;
  56. int fs_reload_needed;
  57. int guest_efer_loaded;
  58. } host_state;
  59. };
  60. static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
  61. {
  62. return container_of(vcpu, struct vcpu_vmx, vcpu);
  63. }
  64. static int init_rmode_tss(struct kvm *kvm);
  65. static DEFINE_PER_CPU(struct vmcs *, vmxarea);
  66. static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
  67. static struct page *vmx_io_bitmap_a;
  68. static struct page *vmx_io_bitmap_b;
  69. static struct vmcs_config {
  70. int size;
  71. int order;
  72. u32 revision_id;
  73. u32 pin_based_exec_ctrl;
  74. u32 cpu_based_exec_ctrl;
  75. u32 vmexit_ctrl;
  76. u32 vmentry_ctrl;
  77. } vmcs_config;
  78. #define VMX_SEGMENT_FIELD(seg) \
  79. [VCPU_SREG_##seg] = { \
  80. .selector = GUEST_##seg##_SELECTOR, \
  81. .base = GUEST_##seg##_BASE, \
  82. .limit = GUEST_##seg##_LIMIT, \
  83. .ar_bytes = GUEST_##seg##_AR_BYTES, \
  84. }
  85. static struct kvm_vmx_segment_field {
  86. unsigned selector;
  87. unsigned base;
  88. unsigned limit;
  89. unsigned ar_bytes;
  90. } kvm_vmx_segment_fields[] = {
  91. VMX_SEGMENT_FIELD(CS),
  92. VMX_SEGMENT_FIELD(DS),
  93. VMX_SEGMENT_FIELD(ES),
  94. VMX_SEGMENT_FIELD(FS),
  95. VMX_SEGMENT_FIELD(GS),
  96. VMX_SEGMENT_FIELD(SS),
  97. VMX_SEGMENT_FIELD(TR),
  98. VMX_SEGMENT_FIELD(LDTR),
  99. };
  100. /*
  101. * Keep MSR_K6_STAR at the end, as setup_msrs() will try to optimize it
  102. * away by decrementing the array size.
  103. */
  104. static const u32 vmx_msr_index[] = {
  105. #ifdef CONFIG_X86_64
  106. MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR, MSR_KERNEL_GS_BASE,
  107. #endif
  108. MSR_EFER, MSR_K6_STAR,
  109. };
  110. #define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
  111. static void load_msrs(struct kvm_msr_entry *e, int n)
  112. {
  113. int i;
  114. for (i = 0; i < n; ++i)
  115. wrmsrl(e[i].index, e[i].data);
  116. }
  117. static void save_msrs(struct kvm_msr_entry *e, int n)
  118. {
  119. int i;
  120. for (i = 0; i < n; ++i)
  121. rdmsrl(e[i].index, e[i].data);
  122. }
  123. static inline int is_page_fault(u32 intr_info)
  124. {
  125. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  126. INTR_INFO_VALID_MASK)) ==
  127. (INTR_TYPE_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
  128. }
  129. static inline int is_no_device(u32 intr_info)
  130. {
  131. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  132. INTR_INFO_VALID_MASK)) ==
  133. (INTR_TYPE_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
  134. }
  135. static inline int is_invalid_opcode(u32 intr_info)
  136. {
  137. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  138. INTR_INFO_VALID_MASK)) ==
  139. (INTR_TYPE_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
  140. }
  141. static inline int is_external_interrupt(u32 intr_info)
  142. {
  143. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  144. == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  145. }
  146. static inline int cpu_has_vmx_tpr_shadow(void)
  147. {
  148. return (vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW);
  149. }
  150. static inline int vm_need_tpr_shadow(struct kvm *kvm)
  151. {
  152. return ((cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm)));
  153. }
  154. static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
  155. {
  156. int i;
  157. for (i = 0; i < vmx->nmsrs; ++i)
  158. if (vmx->guest_msrs[i].index == msr)
  159. return i;
  160. return -1;
  161. }
  162. static struct kvm_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
  163. {
  164. int i;
  165. i = __find_msr_index(vmx, msr);
  166. if (i >= 0)
  167. return &vmx->guest_msrs[i];
  168. return NULL;
  169. }
  170. static void vmcs_clear(struct vmcs *vmcs)
  171. {
  172. u64 phys_addr = __pa(vmcs);
  173. u8 error;
  174. asm volatile (ASM_VMX_VMCLEAR_RAX "; setna %0"
  175. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  176. : "cc", "memory");
  177. if (error)
  178. printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
  179. vmcs, phys_addr);
  180. }
  181. static void __vcpu_clear(void *arg)
  182. {
  183. struct vcpu_vmx *vmx = arg;
  184. int cpu = raw_smp_processor_id();
  185. if (vmx->vcpu.cpu == cpu)
  186. vmcs_clear(vmx->vmcs);
  187. if (per_cpu(current_vmcs, cpu) == vmx->vmcs)
  188. per_cpu(current_vmcs, cpu) = NULL;
  189. rdtscll(vmx->vcpu.host_tsc);
  190. }
  191. static void vcpu_clear(struct vcpu_vmx *vmx)
  192. {
  193. if (vmx->vcpu.cpu == -1)
  194. return;
  195. smp_call_function_single(vmx->vcpu.cpu, __vcpu_clear, vmx, 0, 1);
  196. vmx->launched = 0;
  197. }
  198. static unsigned long vmcs_readl(unsigned long field)
  199. {
  200. unsigned long value;
  201. asm volatile (ASM_VMX_VMREAD_RDX_RAX
  202. : "=a"(value) : "d"(field) : "cc");
  203. return value;
  204. }
  205. static u16 vmcs_read16(unsigned long field)
  206. {
  207. return vmcs_readl(field);
  208. }
  209. static u32 vmcs_read32(unsigned long field)
  210. {
  211. return vmcs_readl(field);
  212. }
  213. static u64 vmcs_read64(unsigned long field)
  214. {
  215. #ifdef CONFIG_X86_64
  216. return vmcs_readl(field);
  217. #else
  218. return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
  219. #endif
  220. }
  221. static noinline void vmwrite_error(unsigned long field, unsigned long value)
  222. {
  223. printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
  224. field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
  225. dump_stack();
  226. }
  227. static void vmcs_writel(unsigned long field, unsigned long value)
  228. {
  229. u8 error;
  230. asm volatile (ASM_VMX_VMWRITE_RAX_RDX "; setna %0"
  231. : "=q"(error) : "a"(value), "d"(field) : "cc");
  232. if (unlikely(error))
  233. vmwrite_error(field, value);
  234. }
  235. static void vmcs_write16(unsigned long field, u16 value)
  236. {
  237. vmcs_writel(field, value);
  238. }
  239. static void vmcs_write32(unsigned long field, u32 value)
  240. {
  241. vmcs_writel(field, value);
  242. }
  243. static void vmcs_write64(unsigned long field, u64 value)
  244. {
  245. #ifdef CONFIG_X86_64
  246. vmcs_writel(field, value);
  247. #else
  248. vmcs_writel(field, value);
  249. asm volatile ("");
  250. vmcs_writel(field+1, value >> 32);
  251. #endif
  252. }
  253. static void vmcs_clear_bits(unsigned long field, u32 mask)
  254. {
  255. vmcs_writel(field, vmcs_readl(field) & ~mask);
  256. }
  257. static void vmcs_set_bits(unsigned long field, u32 mask)
  258. {
  259. vmcs_writel(field, vmcs_readl(field) | mask);
  260. }
  261. static void update_exception_bitmap(struct kvm_vcpu *vcpu)
  262. {
  263. u32 eb;
  264. eb = (1u << PF_VECTOR) | (1u << UD_VECTOR);
  265. if (!vcpu->fpu_active)
  266. eb |= 1u << NM_VECTOR;
  267. if (vcpu->guest_debug.enabled)
  268. eb |= 1u << 1;
  269. if (vcpu->rmode.active)
  270. eb = ~0;
  271. vmcs_write32(EXCEPTION_BITMAP, eb);
  272. }
  273. static void reload_tss(void)
  274. {
  275. #ifndef CONFIG_X86_64
  276. /*
  277. * VT restores TR but not its size. Useless.
  278. */
  279. struct descriptor_table gdt;
  280. struct segment_descriptor *descs;
  281. get_gdt(&gdt);
  282. descs = (void *)gdt.base;
  283. descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
  284. load_TR_desc();
  285. #endif
  286. }
  287. static void load_transition_efer(struct vcpu_vmx *vmx)
  288. {
  289. int efer_offset = vmx->msr_offset_efer;
  290. u64 host_efer = vmx->host_msrs[efer_offset].data;
  291. u64 guest_efer = vmx->guest_msrs[efer_offset].data;
  292. u64 ignore_bits;
  293. if (efer_offset < 0)
  294. return;
  295. /*
  296. * NX is emulated; LMA and LME handled by hardware; SCE meaninless
  297. * outside long mode
  298. */
  299. ignore_bits = EFER_NX | EFER_SCE;
  300. #ifdef CONFIG_X86_64
  301. ignore_bits |= EFER_LMA | EFER_LME;
  302. /* SCE is meaningful only in long mode on Intel */
  303. if (guest_efer & EFER_LMA)
  304. ignore_bits &= ~(u64)EFER_SCE;
  305. #endif
  306. if ((guest_efer & ~ignore_bits) == (host_efer & ~ignore_bits))
  307. return;
  308. vmx->host_state.guest_efer_loaded = 1;
  309. guest_efer &= ~ignore_bits;
  310. guest_efer |= host_efer & ignore_bits;
  311. wrmsrl(MSR_EFER, guest_efer);
  312. vmx->vcpu.stat.efer_reload++;
  313. }
  314. static void reload_host_efer(struct vcpu_vmx *vmx)
  315. {
  316. if (vmx->host_state.guest_efer_loaded) {
  317. vmx->host_state.guest_efer_loaded = 0;
  318. load_msrs(vmx->host_msrs + vmx->msr_offset_efer, 1);
  319. }
  320. }
  321. static void vmx_save_host_state(struct kvm_vcpu *vcpu)
  322. {
  323. struct vcpu_vmx *vmx = to_vmx(vcpu);
  324. if (vmx->host_state.loaded)
  325. return;
  326. vmx->host_state.loaded = 1;
  327. /*
  328. * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
  329. * allow segment selectors with cpl > 0 or ti == 1.
  330. */
  331. vmx->host_state.ldt_sel = read_ldt();
  332. vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
  333. vmx->host_state.fs_sel = read_fs();
  334. if (!(vmx->host_state.fs_sel & 7)) {
  335. vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
  336. vmx->host_state.fs_reload_needed = 0;
  337. } else {
  338. vmcs_write16(HOST_FS_SELECTOR, 0);
  339. vmx->host_state.fs_reload_needed = 1;
  340. }
  341. vmx->host_state.gs_sel = read_gs();
  342. if (!(vmx->host_state.gs_sel & 7))
  343. vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
  344. else {
  345. vmcs_write16(HOST_GS_SELECTOR, 0);
  346. vmx->host_state.gs_ldt_reload_needed = 1;
  347. }
  348. #ifdef CONFIG_X86_64
  349. vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
  350. vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
  351. #else
  352. vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
  353. vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
  354. #endif
  355. #ifdef CONFIG_X86_64
  356. if (is_long_mode(&vmx->vcpu))
  357. save_msrs(vmx->host_msrs +
  358. vmx->msr_offset_kernel_gs_base, 1);
  359. #endif
  360. load_msrs(vmx->guest_msrs, vmx->save_nmsrs);
  361. load_transition_efer(vmx);
  362. }
  363. static void vmx_load_host_state(struct vcpu_vmx *vmx)
  364. {
  365. unsigned long flags;
  366. if (!vmx->host_state.loaded)
  367. return;
  368. vmx->host_state.loaded = 0;
  369. if (vmx->host_state.fs_reload_needed)
  370. load_fs(vmx->host_state.fs_sel);
  371. if (vmx->host_state.gs_ldt_reload_needed) {
  372. load_ldt(vmx->host_state.ldt_sel);
  373. /*
  374. * If we have to reload gs, we must take care to
  375. * preserve our gs base.
  376. */
  377. local_irq_save(flags);
  378. load_gs(vmx->host_state.gs_sel);
  379. #ifdef CONFIG_X86_64
  380. wrmsrl(MSR_GS_BASE, vmcs_readl(HOST_GS_BASE));
  381. #endif
  382. local_irq_restore(flags);
  383. }
  384. reload_tss();
  385. save_msrs(vmx->guest_msrs, vmx->save_nmsrs);
  386. load_msrs(vmx->host_msrs, vmx->save_nmsrs);
  387. reload_host_efer(vmx);
  388. }
  389. /*
  390. * Switches to specified vcpu, until a matching vcpu_put(), but assumes
  391. * vcpu mutex is already taken.
  392. */
  393. static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  394. {
  395. struct vcpu_vmx *vmx = to_vmx(vcpu);
  396. u64 phys_addr = __pa(vmx->vmcs);
  397. u64 tsc_this, delta;
  398. if (vcpu->cpu != cpu) {
  399. vcpu_clear(vmx);
  400. kvm_migrate_apic_timer(vcpu);
  401. }
  402. if (per_cpu(current_vmcs, cpu) != vmx->vmcs) {
  403. u8 error;
  404. per_cpu(current_vmcs, cpu) = vmx->vmcs;
  405. asm volatile (ASM_VMX_VMPTRLD_RAX "; setna %0"
  406. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  407. : "cc");
  408. if (error)
  409. printk(KERN_ERR "kvm: vmptrld %p/%llx fail\n",
  410. vmx->vmcs, phys_addr);
  411. }
  412. if (vcpu->cpu != cpu) {
  413. struct descriptor_table dt;
  414. unsigned long sysenter_esp;
  415. vcpu->cpu = cpu;
  416. /*
  417. * Linux uses per-cpu TSS and GDT, so set these when switching
  418. * processors.
  419. */
  420. vmcs_writel(HOST_TR_BASE, read_tr_base()); /* 22.2.4 */
  421. get_gdt(&dt);
  422. vmcs_writel(HOST_GDTR_BASE, dt.base); /* 22.2.4 */
  423. rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
  424. vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
  425. /*
  426. * Make sure the time stamp counter is monotonous.
  427. */
  428. rdtscll(tsc_this);
  429. delta = vcpu->host_tsc - tsc_this;
  430. vmcs_write64(TSC_OFFSET, vmcs_read64(TSC_OFFSET) + delta);
  431. }
  432. }
  433. static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
  434. {
  435. vmx_load_host_state(to_vmx(vcpu));
  436. kvm_put_guest_fpu(vcpu);
  437. }
  438. static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
  439. {
  440. if (vcpu->fpu_active)
  441. return;
  442. vcpu->fpu_active = 1;
  443. vmcs_clear_bits(GUEST_CR0, X86_CR0_TS);
  444. if (vcpu->cr0 & X86_CR0_TS)
  445. vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
  446. update_exception_bitmap(vcpu);
  447. }
  448. static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
  449. {
  450. if (!vcpu->fpu_active)
  451. return;
  452. vcpu->fpu_active = 0;
  453. vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
  454. update_exception_bitmap(vcpu);
  455. }
  456. static void vmx_vcpu_decache(struct kvm_vcpu *vcpu)
  457. {
  458. vcpu_clear(to_vmx(vcpu));
  459. }
  460. static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
  461. {
  462. return vmcs_readl(GUEST_RFLAGS);
  463. }
  464. static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  465. {
  466. if (vcpu->rmode.active)
  467. rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  468. vmcs_writel(GUEST_RFLAGS, rflags);
  469. }
  470. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  471. {
  472. unsigned long rip;
  473. u32 interruptibility;
  474. rip = vmcs_readl(GUEST_RIP);
  475. rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  476. vmcs_writel(GUEST_RIP, rip);
  477. /*
  478. * We emulated an instruction, so temporary interrupt blocking
  479. * should be removed, if set.
  480. */
  481. interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  482. if (interruptibility & 3)
  483. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
  484. interruptibility & ~3);
  485. vcpu->interrupt_window_open = 1;
  486. }
  487. static void vmx_inject_gp(struct kvm_vcpu *vcpu, unsigned error_code)
  488. {
  489. printk(KERN_DEBUG "inject_general_protection: rip 0x%lx\n",
  490. vmcs_readl(GUEST_RIP));
  491. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
  492. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  493. GP_VECTOR |
  494. INTR_TYPE_EXCEPTION |
  495. INTR_INFO_DELIEVER_CODE_MASK |
  496. INTR_INFO_VALID_MASK);
  497. }
  498. static void vmx_inject_ud(struct kvm_vcpu *vcpu)
  499. {
  500. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  501. UD_VECTOR |
  502. INTR_TYPE_EXCEPTION |
  503. INTR_INFO_VALID_MASK);
  504. }
  505. /*
  506. * Swap MSR entry in host/guest MSR entry array.
  507. */
  508. #ifdef CONFIG_X86_64
  509. static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
  510. {
  511. struct kvm_msr_entry tmp;
  512. tmp = vmx->guest_msrs[to];
  513. vmx->guest_msrs[to] = vmx->guest_msrs[from];
  514. vmx->guest_msrs[from] = tmp;
  515. tmp = vmx->host_msrs[to];
  516. vmx->host_msrs[to] = vmx->host_msrs[from];
  517. vmx->host_msrs[from] = tmp;
  518. }
  519. #endif
  520. /*
  521. * Set up the vmcs to automatically save and restore system
  522. * msrs. Don't touch the 64-bit msrs if the guest is in legacy
  523. * mode, as fiddling with msrs is very expensive.
  524. */
  525. static void setup_msrs(struct vcpu_vmx *vmx)
  526. {
  527. int save_nmsrs;
  528. save_nmsrs = 0;
  529. #ifdef CONFIG_X86_64
  530. if (is_long_mode(&vmx->vcpu)) {
  531. int index;
  532. index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
  533. if (index >= 0)
  534. move_msr_up(vmx, index, save_nmsrs++);
  535. index = __find_msr_index(vmx, MSR_LSTAR);
  536. if (index >= 0)
  537. move_msr_up(vmx, index, save_nmsrs++);
  538. index = __find_msr_index(vmx, MSR_CSTAR);
  539. if (index >= 0)
  540. move_msr_up(vmx, index, save_nmsrs++);
  541. index = __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
  542. if (index >= 0)
  543. move_msr_up(vmx, index, save_nmsrs++);
  544. /*
  545. * MSR_K6_STAR is only needed on long mode guests, and only
  546. * if efer.sce is enabled.
  547. */
  548. index = __find_msr_index(vmx, MSR_K6_STAR);
  549. if ((index >= 0) && (vmx->vcpu.shadow_efer & EFER_SCE))
  550. move_msr_up(vmx, index, save_nmsrs++);
  551. }
  552. #endif
  553. vmx->save_nmsrs = save_nmsrs;
  554. #ifdef CONFIG_X86_64
  555. vmx->msr_offset_kernel_gs_base =
  556. __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
  557. #endif
  558. vmx->msr_offset_efer = __find_msr_index(vmx, MSR_EFER);
  559. }
  560. /*
  561. * reads and returns guest's timestamp counter "register"
  562. * guest_tsc = host_tsc + tsc_offset -- 21.3
  563. */
  564. static u64 guest_read_tsc(void)
  565. {
  566. u64 host_tsc, tsc_offset;
  567. rdtscll(host_tsc);
  568. tsc_offset = vmcs_read64(TSC_OFFSET);
  569. return host_tsc + tsc_offset;
  570. }
  571. /*
  572. * writes 'guest_tsc' into guest's timestamp counter "register"
  573. * guest_tsc = host_tsc + tsc_offset ==> tsc_offset = guest_tsc - host_tsc
  574. */
  575. static void guest_write_tsc(u64 guest_tsc)
  576. {
  577. u64 host_tsc;
  578. rdtscll(host_tsc);
  579. vmcs_write64(TSC_OFFSET, guest_tsc - host_tsc);
  580. }
  581. /*
  582. * Reads an msr value (of 'msr_index') into 'pdata'.
  583. * Returns 0 on success, non-0 otherwise.
  584. * Assumes vcpu_load() was already called.
  585. */
  586. static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  587. {
  588. u64 data;
  589. struct kvm_msr_entry *msr;
  590. if (!pdata) {
  591. printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
  592. return -EINVAL;
  593. }
  594. switch (msr_index) {
  595. #ifdef CONFIG_X86_64
  596. case MSR_FS_BASE:
  597. data = vmcs_readl(GUEST_FS_BASE);
  598. break;
  599. case MSR_GS_BASE:
  600. data = vmcs_readl(GUEST_GS_BASE);
  601. break;
  602. case MSR_EFER:
  603. return kvm_get_msr_common(vcpu, msr_index, pdata);
  604. #endif
  605. case MSR_IA32_TIME_STAMP_COUNTER:
  606. data = guest_read_tsc();
  607. break;
  608. case MSR_IA32_SYSENTER_CS:
  609. data = vmcs_read32(GUEST_SYSENTER_CS);
  610. break;
  611. case MSR_IA32_SYSENTER_EIP:
  612. data = vmcs_readl(GUEST_SYSENTER_EIP);
  613. break;
  614. case MSR_IA32_SYSENTER_ESP:
  615. data = vmcs_readl(GUEST_SYSENTER_ESP);
  616. break;
  617. default:
  618. msr = find_msr_entry(to_vmx(vcpu), msr_index);
  619. if (msr) {
  620. data = msr->data;
  621. break;
  622. }
  623. return kvm_get_msr_common(vcpu, msr_index, pdata);
  624. }
  625. *pdata = data;
  626. return 0;
  627. }
  628. /*
  629. * Writes msr value into into the appropriate "register".
  630. * Returns 0 on success, non-0 otherwise.
  631. * Assumes vcpu_load() was already called.
  632. */
  633. static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  634. {
  635. struct vcpu_vmx *vmx = to_vmx(vcpu);
  636. struct kvm_msr_entry *msr;
  637. int ret = 0;
  638. switch (msr_index) {
  639. #ifdef CONFIG_X86_64
  640. case MSR_EFER:
  641. ret = kvm_set_msr_common(vcpu, msr_index, data);
  642. if (vmx->host_state.loaded) {
  643. reload_host_efer(vmx);
  644. load_transition_efer(vmx);
  645. }
  646. break;
  647. case MSR_FS_BASE:
  648. vmcs_writel(GUEST_FS_BASE, data);
  649. break;
  650. case MSR_GS_BASE:
  651. vmcs_writel(GUEST_GS_BASE, data);
  652. break;
  653. #endif
  654. case MSR_IA32_SYSENTER_CS:
  655. vmcs_write32(GUEST_SYSENTER_CS, data);
  656. break;
  657. case MSR_IA32_SYSENTER_EIP:
  658. vmcs_writel(GUEST_SYSENTER_EIP, data);
  659. break;
  660. case MSR_IA32_SYSENTER_ESP:
  661. vmcs_writel(GUEST_SYSENTER_ESP, data);
  662. break;
  663. case MSR_IA32_TIME_STAMP_COUNTER:
  664. guest_write_tsc(data);
  665. break;
  666. default:
  667. msr = find_msr_entry(vmx, msr_index);
  668. if (msr) {
  669. msr->data = data;
  670. if (vmx->host_state.loaded)
  671. load_msrs(vmx->guest_msrs, vmx->save_nmsrs);
  672. break;
  673. }
  674. ret = kvm_set_msr_common(vcpu, msr_index, data);
  675. }
  676. return ret;
  677. }
  678. /*
  679. * Sync the rsp and rip registers into the vcpu structure. This allows
  680. * registers to be accessed by indexing vcpu->regs.
  681. */
  682. static void vcpu_load_rsp_rip(struct kvm_vcpu *vcpu)
  683. {
  684. vcpu->regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
  685. vcpu->rip = vmcs_readl(GUEST_RIP);
  686. }
  687. /*
  688. * Syncs rsp and rip back into the vmcs. Should be called after possible
  689. * modification.
  690. */
  691. static void vcpu_put_rsp_rip(struct kvm_vcpu *vcpu)
  692. {
  693. vmcs_writel(GUEST_RSP, vcpu->regs[VCPU_REGS_RSP]);
  694. vmcs_writel(GUEST_RIP, vcpu->rip);
  695. }
  696. static int set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
  697. {
  698. unsigned long dr7 = 0x400;
  699. int old_singlestep;
  700. old_singlestep = vcpu->guest_debug.singlestep;
  701. vcpu->guest_debug.enabled = dbg->enabled;
  702. if (vcpu->guest_debug.enabled) {
  703. int i;
  704. dr7 |= 0x200; /* exact */
  705. for (i = 0; i < 4; ++i) {
  706. if (!dbg->breakpoints[i].enabled)
  707. continue;
  708. vcpu->guest_debug.bp[i] = dbg->breakpoints[i].address;
  709. dr7 |= 2 << (i*2); /* global enable */
  710. dr7 |= 0 << (i*4+16); /* execution breakpoint */
  711. }
  712. vcpu->guest_debug.singlestep = dbg->singlestep;
  713. } else
  714. vcpu->guest_debug.singlestep = 0;
  715. if (old_singlestep && !vcpu->guest_debug.singlestep) {
  716. unsigned long flags;
  717. flags = vmcs_readl(GUEST_RFLAGS);
  718. flags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  719. vmcs_writel(GUEST_RFLAGS, flags);
  720. }
  721. update_exception_bitmap(vcpu);
  722. vmcs_writel(GUEST_DR7, dr7);
  723. return 0;
  724. }
  725. static int vmx_get_irq(struct kvm_vcpu *vcpu)
  726. {
  727. u32 idtv_info_field;
  728. idtv_info_field = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  729. if (idtv_info_field & INTR_INFO_VALID_MASK) {
  730. if (is_external_interrupt(idtv_info_field))
  731. return idtv_info_field & VECTORING_INFO_VECTOR_MASK;
  732. else
  733. printk(KERN_DEBUG "pending exception: not handled yet\n");
  734. }
  735. return -1;
  736. }
  737. static __init int cpu_has_kvm_support(void)
  738. {
  739. unsigned long ecx = cpuid_ecx(1);
  740. return test_bit(5, &ecx); /* CPUID.1:ECX.VMX[bit 5] -> VT */
  741. }
  742. static __init int vmx_disabled_by_bios(void)
  743. {
  744. u64 msr;
  745. rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
  746. return (msr & (MSR_IA32_FEATURE_CONTROL_LOCKED |
  747. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED))
  748. == MSR_IA32_FEATURE_CONTROL_LOCKED;
  749. /* locked but not enabled */
  750. }
  751. static void hardware_enable(void *garbage)
  752. {
  753. int cpu = raw_smp_processor_id();
  754. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  755. u64 old;
  756. rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
  757. if ((old & (MSR_IA32_FEATURE_CONTROL_LOCKED |
  758. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED))
  759. != (MSR_IA32_FEATURE_CONTROL_LOCKED |
  760. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED))
  761. /* enable and lock */
  762. wrmsrl(MSR_IA32_FEATURE_CONTROL, old |
  763. MSR_IA32_FEATURE_CONTROL_LOCKED |
  764. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED);
  765. write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
  766. asm volatile (ASM_VMX_VMXON_RAX : : "a"(&phys_addr), "m"(phys_addr)
  767. : "memory", "cc");
  768. }
  769. static void hardware_disable(void *garbage)
  770. {
  771. asm volatile (ASM_VMX_VMXOFF : : : "cc");
  772. }
  773. static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
  774. u32 msr, u32 *result)
  775. {
  776. u32 vmx_msr_low, vmx_msr_high;
  777. u32 ctl = ctl_min | ctl_opt;
  778. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  779. ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
  780. ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
  781. /* Ensure minimum (required) set of control bits are supported. */
  782. if (ctl_min & ~ctl)
  783. return -EIO;
  784. *result = ctl;
  785. return 0;
  786. }
  787. static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
  788. {
  789. u32 vmx_msr_low, vmx_msr_high;
  790. u32 min, opt;
  791. u32 _pin_based_exec_control = 0;
  792. u32 _cpu_based_exec_control = 0;
  793. u32 _vmexit_control = 0;
  794. u32 _vmentry_control = 0;
  795. min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
  796. opt = 0;
  797. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
  798. &_pin_based_exec_control) < 0)
  799. return -EIO;
  800. min = CPU_BASED_HLT_EXITING |
  801. #ifdef CONFIG_X86_64
  802. CPU_BASED_CR8_LOAD_EXITING |
  803. CPU_BASED_CR8_STORE_EXITING |
  804. #endif
  805. CPU_BASED_USE_IO_BITMAPS |
  806. CPU_BASED_MOV_DR_EXITING |
  807. CPU_BASED_USE_TSC_OFFSETING;
  808. #ifdef CONFIG_X86_64
  809. opt = CPU_BASED_TPR_SHADOW;
  810. #else
  811. opt = 0;
  812. #endif
  813. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
  814. &_cpu_based_exec_control) < 0)
  815. return -EIO;
  816. #ifdef CONFIG_X86_64
  817. if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
  818. _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
  819. ~CPU_BASED_CR8_STORE_EXITING;
  820. #endif
  821. min = 0;
  822. #ifdef CONFIG_X86_64
  823. min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
  824. #endif
  825. opt = 0;
  826. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
  827. &_vmexit_control) < 0)
  828. return -EIO;
  829. min = opt = 0;
  830. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
  831. &_vmentry_control) < 0)
  832. return -EIO;
  833. rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
  834. /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
  835. if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
  836. return -EIO;
  837. #ifdef CONFIG_X86_64
  838. /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
  839. if (vmx_msr_high & (1u<<16))
  840. return -EIO;
  841. #endif
  842. /* Require Write-Back (WB) memory type for VMCS accesses. */
  843. if (((vmx_msr_high >> 18) & 15) != 6)
  844. return -EIO;
  845. vmcs_conf->size = vmx_msr_high & 0x1fff;
  846. vmcs_conf->order = get_order(vmcs_config.size);
  847. vmcs_conf->revision_id = vmx_msr_low;
  848. vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
  849. vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
  850. vmcs_conf->vmexit_ctrl = _vmexit_control;
  851. vmcs_conf->vmentry_ctrl = _vmentry_control;
  852. return 0;
  853. }
  854. static struct vmcs *alloc_vmcs_cpu(int cpu)
  855. {
  856. int node = cpu_to_node(cpu);
  857. struct page *pages;
  858. struct vmcs *vmcs;
  859. pages = alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
  860. if (!pages)
  861. return NULL;
  862. vmcs = page_address(pages);
  863. memset(vmcs, 0, vmcs_config.size);
  864. vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
  865. return vmcs;
  866. }
  867. static struct vmcs *alloc_vmcs(void)
  868. {
  869. return alloc_vmcs_cpu(raw_smp_processor_id());
  870. }
  871. static void free_vmcs(struct vmcs *vmcs)
  872. {
  873. free_pages((unsigned long)vmcs, vmcs_config.order);
  874. }
  875. static void free_kvm_area(void)
  876. {
  877. int cpu;
  878. for_each_online_cpu(cpu)
  879. free_vmcs(per_cpu(vmxarea, cpu));
  880. }
  881. static __init int alloc_kvm_area(void)
  882. {
  883. int cpu;
  884. for_each_online_cpu(cpu) {
  885. struct vmcs *vmcs;
  886. vmcs = alloc_vmcs_cpu(cpu);
  887. if (!vmcs) {
  888. free_kvm_area();
  889. return -ENOMEM;
  890. }
  891. per_cpu(vmxarea, cpu) = vmcs;
  892. }
  893. return 0;
  894. }
  895. static __init int hardware_setup(void)
  896. {
  897. if (setup_vmcs_config(&vmcs_config) < 0)
  898. return -EIO;
  899. return alloc_kvm_area();
  900. }
  901. static __exit void hardware_unsetup(void)
  902. {
  903. free_kvm_area();
  904. }
  905. static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
  906. {
  907. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  908. if (vmcs_readl(sf->base) == save->base && (save->base & AR_S_MASK)) {
  909. vmcs_write16(sf->selector, save->selector);
  910. vmcs_writel(sf->base, save->base);
  911. vmcs_write32(sf->limit, save->limit);
  912. vmcs_write32(sf->ar_bytes, save->ar);
  913. } else {
  914. u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
  915. << AR_DPL_SHIFT;
  916. vmcs_write32(sf->ar_bytes, 0x93 | dpl);
  917. }
  918. }
  919. static void enter_pmode(struct kvm_vcpu *vcpu)
  920. {
  921. unsigned long flags;
  922. vcpu->rmode.active = 0;
  923. vmcs_writel(GUEST_TR_BASE, vcpu->rmode.tr.base);
  924. vmcs_write32(GUEST_TR_LIMIT, vcpu->rmode.tr.limit);
  925. vmcs_write32(GUEST_TR_AR_BYTES, vcpu->rmode.tr.ar);
  926. flags = vmcs_readl(GUEST_RFLAGS);
  927. flags &= ~(X86_EFLAGS_IOPL | X86_EFLAGS_VM);
  928. flags |= (vcpu->rmode.save_iopl << IOPL_SHIFT);
  929. vmcs_writel(GUEST_RFLAGS, flags);
  930. vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
  931. (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
  932. update_exception_bitmap(vcpu);
  933. fix_pmode_dataseg(VCPU_SREG_ES, &vcpu->rmode.es);
  934. fix_pmode_dataseg(VCPU_SREG_DS, &vcpu->rmode.ds);
  935. fix_pmode_dataseg(VCPU_SREG_GS, &vcpu->rmode.gs);
  936. fix_pmode_dataseg(VCPU_SREG_FS, &vcpu->rmode.fs);
  937. vmcs_write16(GUEST_SS_SELECTOR, 0);
  938. vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
  939. vmcs_write16(GUEST_CS_SELECTOR,
  940. vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
  941. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  942. }
  943. static gva_t rmode_tss_base(struct kvm *kvm)
  944. {
  945. gfn_t base_gfn = kvm->memslots[0].base_gfn + kvm->memslots[0].npages - 3;
  946. return base_gfn << PAGE_SHIFT;
  947. }
  948. static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
  949. {
  950. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  951. save->selector = vmcs_read16(sf->selector);
  952. save->base = vmcs_readl(sf->base);
  953. save->limit = vmcs_read32(sf->limit);
  954. save->ar = vmcs_read32(sf->ar_bytes);
  955. vmcs_write16(sf->selector, vmcs_readl(sf->base) >> 4);
  956. vmcs_write32(sf->limit, 0xffff);
  957. vmcs_write32(sf->ar_bytes, 0xf3);
  958. }
  959. static void enter_rmode(struct kvm_vcpu *vcpu)
  960. {
  961. unsigned long flags;
  962. vcpu->rmode.active = 1;
  963. vcpu->rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
  964. vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
  965. vcpu->rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
  966. vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
  967. vcpu->rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
  968. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  969. flags = vmcs_readl(GUEST_RFLAGS);
  970. vcpu->rmode.save_iopl = (flags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  971. flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  972. vmcs_writel(GUEST_RFLAGS, flags);
  973. vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
  974. update_exception_bitmap(vcpu);
  975. vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
  976. vmcs_write32(GUEST_SS_LIMIT, 0xffff);
  977. vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
  978. vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
  979. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  980. if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
  981. vmcs_writel(GUEST_CS_BASE, 0xf0000);
  982. vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
  983. fix_rmode_seg(VCPU_SREG_ES, &vcpu->rmode.es);
  984. fix_rmode_seg(VCPU_SREG_DS, &vcpu->rmode.ds);
  985. fix_rmode_seg(VCPU_SREG_GS, &vcpu->rmode.gs);
  986. fix_rmode_seg(VCPU_SREG_FS, &vcpu->rmode.fs);
  987. kvm_mmu_reset_context(vcpu);
  988. init_rmode_tss(vcpu->kvm);
  989. }
  990. #ifdef CONFIG_X86_64
  991. static void enter_lmode(struct kvm_vcpu *vcpu)
  992. {
  993. u32 guest_tr_ar;
  994. guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
  995. if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
  996. printk(KERN_DEBUG "%s: tss fixup for long mode. \n",
  997. __FUNCTION__);
  998. vmcs_write32(GUEST_TR_AR_BYTES,
  999. (guest_tr_ar & ~AR_TYPE_MASK)
  1000. | AR_TYPE_BUSY_64_TSS);
  1001. }
  1002. vcpu->shadow_efer |= EFER_LMA;
  1003. find_msr_entry(to_vmx(vcpu), MSR_EFER)->data |= EFER_LMA | EFER_LME;
  1004. vmcs_write32(VM_ENTRY_CONTROLS,
  1005. vmcs_read32(VM_ENTRY_CONTROLS)
  1006. | VM_ENTRY_IA32E_MODE);
  1007. }
  1008. static void exit_lmode(struct kvm_vcpu *vcpu)
  1009. {
  1010. vcpu->shadow_efer &= ~EFER_LMA;
  1011. vmcs_write32(VM_ENTRY_CONTROLS,
  1012. vmcs_read32(VM_ENTRY_CONTROLS)
  1013. & ~VM_ENTRY_IA32E_MODE);
  1014. }
  1015. #endif
  1016. static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  1017. {
  1018. vcpu->cr4 &= KVM_GUEST_CR4_MASK;
  1019. vcpu->cr4 |= vmcs_readl(GUEST_CR4) & ~KVM_GUEST_CR4_MASK;
  1020. }
  1021. static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  1022. {
  1023. vmx_fpu_deactivate(vcpu);
  1024. if (vcpu->rmode.active && (cr0 & X86_CR0_PE))
  1025. enter_pmode(vcpu);
  1026. if (!vcpu->rmode.active && !(cr0 & X86_CR0_PE))
  1027. enter_rmode(vcpu);
  1028. #ifdef CONFIG_X86_64
  1029. if (vcpu->shadow_efer & EFER_LME) {
  1030. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
  1031. enter_lmode(vcpu);
  1032. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
  1033. exit_lmode(vcpu);
  1034. }
  1035. #endif
  1036. vmcs_writel(CR0_READ_SHADOW, cr0);
  1037. vmcs_writel(GUEST_CR0,
  1038. (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON);
  1039. vcpu->cr0 = cr0;
  1040. if (!(cr0 & X86_CR0_TS) || !(cr0 & X86_CR0_PE))
  1041. vmx_fpu_activate(vcpu);
  1042. }
  1043. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  1044. {
  1045. vmcs_writel(GUEST_CR3, cr3);
  1046. if (vcpu->cr0 & X86_CR0_PE)
  1047. vmx_fpu_deactivate(vcpu);
  1048. }
  1049. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  1050. {
  1051. vmcs_writel(CR4_READ_SHADOW, cr4);
  1052. vmcs_writel(GUEST_CR4, cr4 | (vcpu->rmode.active ?
  1053. KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON));
  1054. vcpu->cr4 = cr4;
  1055. }
  1056. #ifdef CONFIG_X86_64
  1057. static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  1058. {
  1059. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1060. struct kvm_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
  1061. vcpu->shadow_efer = efer;
  1062. if (efer & EFER_LMA) {
  1063. vmcs_write32(VM_ENTRY_CONTROLS,
  1064. vmcs_read32(VM_ENTRY_CONTROLS) |
  1065. VM_ENTRY_IA32E_MODE);
  1066. msr->data = efer;
  1067. } else {
  1068. vmcs_write32(VM_ENTRY_CONTROLS,
  1069. vmcs_read32(VM_ENTRY_CONTROLS) &
  1070. ~VM_ENTRY_IA32E_MODE);
  1071. msr->data = efer & ~EFER_LME;
  1072. }
  1073. setup_msrs(vmx);
  1074. }
  1075. #endif
  1076. static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  1077. {
  1078. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1079. return vmcs_readl(sf->base);
  1080. }
  1081. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  1082. struct kvm_segment *var, int seg)
  1083. {
  1084. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1085. u32 ar;
  1086. var->base = vmcs_readl(sf->base);
  1087. var->limit = vmcs_read32(sf->limit);
  1088. var->selector = vmcs_read16(sf->selector);
  1089. ar = vmcs_read32(sf->ar_bytes);
  1090. if (ar & AR_UNUSABLE_MASK)
  1091. ar = 0;
  1092. var->type = ar & 15;
  1093. var->s = (ar >> 4) & 1;
  1094. var->dpl = (ar >> 5) & 3;
  1095. var->present = (ar >> 7) & 1;
  1096. var->avl = (ar >> 12) & 1;
  1097. var->l = (ar >> 13) & 1;
  1098. var->db = (ar >> 14) & 1;
  1099. var->g = (ar >> 15) & 1;
  1100. var->unusable = (ar >> 16) & 1;
  1101. }
  1102. static u32 vmx_segment_access_rights(struct kvm_segment *var)
  1103. {
  1104. u32 ar;
  1105. if (var->unusable)
  1106. ar = 1 << 16;
  1107. else {
  1108. ar = var->type & 15;
  1109. ar |= (var->s & 1) << 4;
  1110. ar |= (var->dpl & 3) << 5;
  1111. ar |= (var->present & 1) << 7;
  1112. ar |= (var->avl & 1) << 12;
  1113. ar |= (var->l & 1) << 13;
  1114. ar |= (var->db & 1) << 14;
  1115. ar |= (var->g & 1) << 15;
  1116. }
  1117. if (ar == 0) /* a 0 value means unusable */
  1118. ar = AR_UNUSABLE_MASK;
  1119. return ar;
  1120. }
  1121. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  1122. struct kvm_segment *var, int seg)
  1123. {
  1124. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1125. u32 ar;
  1126. if (vcpu->rmode.active && seg == VCPU_SREG_TR) {
  1127. vcpu->rmode.tr.selector = var->selector;
  1128. vcpu->rmode.tr.base = var->base;
  1129. vcpu->rmode.tr.limit = var->limit;
  1130. vcpu->rmode.tr.ar = vmx_segment_access_rights(var);
  1131. return;
  1132. }
  1133. vmcs_writel(sf->base, var->base);
  1134. vmcs_write32(sf->limit, var->limit);
  1135. vmcs_write16(sf->selector, var->selector);
  1136. if (vcpu->rmode.active && var->s) {
  1137. /*
  1138. * Hack real-mode segments into vm86 compatibility.
  1139. */
  1140. if (var->base == 0xffff0000 && var->selector == 0xf000)
  1141. vmcs_writel(sf->base, 0xf0000);
  1142. ar = 0xf3;
  1143. } else
  1144. ar = vmx_segment_access_rights(var);
  1145. vmcs_write32(sf->ar_bytes, ar);
  1146. }
  1147. static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  1148. {
  1149. u32 ar = vmcs_read32(GUEST_CS_AR_BYTES);
  1150. *db = (ar >> 14) & 1;
  1151. *l = (ar >> 13) & 1;
  1152. }
  1153. static void vmx_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1154. {
  1155. dt->limit = vmcs_read32(GUEST_IDTR_LIMIT);
  1156. dt->base = vmcs_readl(GUEST_IDTR_BASE);
  1157. }
  1158. static void vmx_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1159. {
  1160. vmcs_write32(GUEST_IDTR_LIMIT, dt->limit);
  1161. vmcs_writel(GUEST_IDTR_BASE, dt->base);
  1162. }
  1163. static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1164. {
  1165. dt->limit = vmcs_read32(GUEST_GDTR_LIMIT);
  1166. dt->base = vmcs_readl(GUEST_GDTR_BASE);
  1167. }
  1168. static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1169. {
  1170. vmcs_write32(GUEST_GDTR_LIMIT, dt->limit);
  1171. vmcs_writel(GUEST_GDTR_BASE, dt->base);
  1172. }
  1173. static int init_rmode_tss(struct kvm *kvm)
  1174. {
  1175. gfn_t fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
  1176. u16 data = 0;
  1177. int r;
  1178. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  1179. if (r < 0)
  1180. return 0;
  1181. data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
  1182. r = kvm_write_guest_page(kvm, fn++, &data, 0x66, sizeof(u16));
  1183. if (r < 0)
  1184. return 0;
  1185. r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
  1186. if (r < 0)
  1187. return 0;
  1188. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  1189. if (r < 0)
  1190. return 0;
  1191. data = ~0;
  1192. r = kvm_write_guest_page(kvm, fn, &data, RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
  1193. sizeof(u8));
  1194. if (r < 0)
  1195. return 0;
  1196. return 1;
  1197. }
  1198. static void seg_setup(int seg)
  1199. {
  1200. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1201. vmcs_write16(sf->selector, 0);
  1202. vmcs_writel(sf->base, 0);
  1203. vmcs_write32(sf->limit, 0xffff);
  1204. vmcs_write32(sf->ar_bytes, 0x93);
  1205. }
  1206. /*
  1207. * Sets up the vmcs for emulated real mode.
  1208. */
  1209. static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
  1210. {
  1211. u32 host_sysenter_cs;
  1212. u32 junk;
  1213. unsigned long a;
  1214. struct descriptor_table dt;
  1215. int i;
  1216. int ret = 0;
  1217. unsigned long kvm_vmx_return;
  1218. u64 msr;
  1219. u32 exec_control;
  1220. if (!init_rmode_tss(vmx->vcpu.kvm)) {
  1221. ret = -ENOMEM;
  1222. goto out;
  1223. }
  1224. vmx->vcpu.rmode.active = 0;
  1225. vmx->vcpu.regs[VCPU_REGS_RDX] = get_rdx_init_val();
  1226. set_cr8(&vmx->vcpu, 0);
  1227. msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  1228. if (vmx->vcpu.vcpu_id == 0)
  1229. msr |= MSR_IA32_APICBASE_BSP;
  1230. kvm_set_apic_base(&vmx->vcpu, msr);
  1231. fx_init(&vmx->vcpu);
  1232. /*
  1233. * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
  1234. * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
  1235. */
  1236. if (vmx->vcpu.vcpu_id == 0) {
  1237. vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
  1238. vmcs_writel(GUEST_CS_BASE, 0x000f0000);
  1239. } else {
  1240. vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.sipi_vector << 8);
  1241. vmcs_writel(GUEST_CS_BASE, vmx->vcpu.sipi_vector << 12);
  1242. }
  1243. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  1244. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  1245. seg_setup(VCPU_SREG_DS);
  1246. seg_setup(VCPU_SREG_ES);
  1247. seg_setup(VCPU_SREG_FS);
  1248. seg_setup(VCPU_SREG_GS);
  1249. seg_setup(VCPU_SREG_SS);
  1250. vmcs_write16(GUEST_TR_SELECTOR, 0);
  1251. vmcs_writel(GUEST_TR_BASE, 0);
  1252. vmcs_write32(GUEST_TR_LIMIT, 0xffff);
  1253. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  1254. vmcs_write16(GUEST_LDTR_SELECTOR, 0);
  1255. vmcs_writel(GUEST_LDTR_BASE, 0);
  1256. vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
  1257. vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
  1258. vmcs_write32(GUEST_SYSENTER_CS, 0);
  1259. vmcs_writel(GUEST_SYSENTER_ESP, 0);
  1260. vmcs_writel(GUEST_SYSENTER_EIP, 0);
  1261. vmcs_writel(GUEST_RFLAGS, 0x02);
  1262. if (vmx->vcpu.vcpu_id == 0)
  1263. vmcs_writel(GUEST_RIP, 0xfff0);
  1264. else
  1265. vmcs_writel(GUEST_RIP, 0);
  1266. vmcs_writel(GUEST_RSP, 0);
  1267. /* todo: dr0 = dr1 = dr2 = dr3 = 0; dr6 = 0xffff0ff0 */
  1268. vmcs_writel(GUEST_DR7, 0x400);
  1269. vmcs_writel(GUEST_GDTR_BASE, 0);
  1270. vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
  1271. vmcs_writel(GUEST_IDTR_BASE, 0);
  1272. vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
  1273. vmcs_write32(GUEST_ACTIVITY_STATE, 0);
  1274. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
  1275. vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
  1276. /* I/O */
  1277. vmcs_write64(IO_BITMAP_A, page_to_phys(vmx_io_bitmap_a));
  1278. vmcs_write64(IO_BITMAP_B, page_to_phys(vmx_io_bitmap_b));
  1279. guest_write_tsc(0);
  1280. vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
  1281. /* Special registers */
  1282. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  1283. /* Control */
  1284. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
  1285. vmcs_config.pin_based_exec_ctrl);
  1286. exec_control = vmcs_config.cpu_based_exec_ctrl;
  1287. if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
  1288. exec_control &= ~CPU_BASED_TPR_SHADOW;
  1289. #ifdef CONFIG_X86_64
  1290. exec_control |= CPU_BASED_CR8_STORE_EXITING |
  1291. CPU_BASED_CR8_LOAD_EXITING;
  1292. #endif
  1293. }
  1294. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
  1295. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, !!bypass_guest_pf);
  1296. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, !!bypass_guest_pf);
  1297. vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
  1298. vmcs_writel(HOST_CR0, read_cr0()); /* 22.2.3 */
  1299. vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
  1300. vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
  1301. vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
  1302. vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1303. vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1304. vmcs_write16(HOST_FS_SELECTOR, read_fs()); /* 22.2.4 */
  1305. vmcs_write16(HOST_GS_SELECTOR, read_gs()); /* 22.2.4 */
  1306. vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1307. #ifdef CONFIG_X86_64
  1308. rdmsrl(MSR_FS_BASE, a);
  1309. vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
  1310. rdmsrl(MSR_GS_BASE, a);
  1311. vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
  1312. #else
  1313. vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
  1314. vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
  1315. #endif
  1316. vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
  1317. get_idt(&dt);
  1318. vmcs_writel(HOST_IDTR_BASE, dt.base); /* 22.2.4 */
  1319. asm("mov $.Lkvm_vmx_return, %0" : "=r"(kvm_vmx_return));
  1320. vmcs_writel(HOST_RIP, kvm_vmx_return); /* 22.2.5 */
  1321. vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
  1322. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
  1323. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
  1324. rdmsr(MSR_IA32_SYSENTER_CS, host_sysenter_cs, junk);
  1325. vmcs_write32(HOST_IA32_SYSENTER_CS, host_sysenter_cs);
  1326. rdmsrl(MSR_IA32_SYSENTER_ESP, a);
  1327. vmcs_writel(HOST_IA32_SYSENTER_ESP, a); /* 22.2.3 */
  1328. rdmsrl(MSR_IA32_SYSENTER_EIP, a);
  1329. vmcs_writel(HOST_IA32_SYSENTER_EIP, a); /* 22.2.3 */
  1330. for (i = 0; i < NR_VMX_MSR; ++i) {
  1331. u32 index = vmx_msr_index[i];
  1332. u32 data_low, data_high;
  1333. u64 data;
  1334. int j = vmx->nmsrs;
  1335. if (rdmsr_safe(index, &data_low, &data_high) < 0)
  1336. continue;
  1337. if (wrmsr_safe(index, data_low, data_high) < 0)
  1338. continue;
  1339. data = data_low | ((u64)data_high << 32);
  1340. vmx->host_msrs[j].index = index;
  1341. vmx->host_msrs[j].reserved = 0;
  1342. vmx->host_msrs[j].data = data;
  1343. vmx->guest_msrs[j] = vmx->host_msrs[j];
  1344. ++vmx->nmsrs;
  1345. }
  1346. setup_msrs(vmx);
  1347. vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
  1348. /* 22.2.1, 20.8.1 */
  1349. vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
  1350. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
  1351. #ifdef CONFIG_X86_64
  1352. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
  1353. if (vm_need_tpr_shadow(vmx->vcpu.kvm))
  1354. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
  1355. page_to_phys(vmx->vcpu.apic->regs_page));
  1356. vmcs_write32(TPR_THRESHOLD, 0);
  1357. #endif
  1358. vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
  1359. vmcs_writel(CR4_GUEST_HOST_MASK, KVM_GUEST_CR4_MASK);
  1360. vmx->vcpu.cr0 = 0x60000010;
  1361. vmx_set_cr0(&vmx->vcpu, vmx->vcpu.cr0); /* enter rmode */
  1362. vmx_set_cr4(&vmx->vcpu, 0);
  1363. #ifdef CONFIG_X86_64
  1364. vmx_set_efer(&vmx->vcpu, 0);
  1365. #endif
  1366. vmx_fpu_activate(&vmx->vcpu);
  1367. update_exception_bitmap(&vmx->vcpu);
  1368. return 0;
  1369. out:
  1370. return ret;
  1371. }
  1372. static void vmx_vcpu_reset(struct kvm_vcpu *vcpu)
  1373. {
  1374. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1375. vmx_vcpu_setup(vmx);
  1376. }
  1377. static void inject_rmode_irq(struct kvm_vcpu *vcpu, int irq)
  1378. {
  1379. u16 ent[2];
  1380. u16 cs;
  1381. u16 ip;
  1382. unsigned long flags;
  1383. unsigned long ss_base = vmcs_readl(GUEST_SS_BASE);
  1384. u16 sp = vmcs_readl(GUEST_RSP);
  1385. u32 ss_limit = vmcs_read32(GUEST_SS_LIMIT);
  1386. if (sp > ss_limit || sp < 6) {
  1387. vcpu_printf(vcpu, "%s: #SS, rsp 0x%lx ss 0x%lx limit 0x%x\n",
  1388. __FUNCTION__,
  1389. vmcs_readl(GUEST_RSP),
  1390. vmcs_readl(GUEST_SS_BASE),
  1391. vmcs_read32(GUEST_SS_LIMIT));
  1392. return;
  1393. }
  1394. if (emulator_read_std(irq * sizeof(ent), &ent, sizeof(ent), vcpu) !=
  1395. X86EMUL_CONTINUE) {
  1396. vcpu_printf(vcpu, "%s: read guest err\n", __FUNCTION__);
  1397. return;
  1398. }
  1399. flags = vmcs_readl(GUEST_RFLAGS);
  1400. cs = vmcs_readl(GUEST_CS_BASE) >> 4;
  1401. ip = vmcs_readl(GUEST_RIP);
  1402. if (emulator_write_emulated(
  1403. ss_base + sp - 2, &flags, 2, vcpu) != X86EMUL_CONTINUE ||
  1404. emulator_write_emulated(
  1405. ss_base + sp - 4, &cs, 2, vcpu) != X86EMUL_CONTINUE ||
  1406. emulator_write_emulated(
  1407. ss_base + sp - 6, &ip, 2, vcpu) != X86EMUL_CONTINUE) {
  1408. vcpu_printf(vcpu, "%s: write guest err\n", __FUNCTION__);
  1409. return;
  1410. }
  1411. vmcs_writel(GUEST_RFLAGS, flags &
  1412. ~(X86_EFLAGS_IF | X86_EFLAGS_AC | X86_EFLAGS_TF));
  1413. vmcs_write16(GUEST_CS_SELECTOR, ent[1]) ;
  1414. vmcs_writel(GUEST_CS_BASE, ent[1] << 4);
  1415. vmcs_writel(GUEST_RIP, ent[0]);
  1416. vmcs_writel(GUEST_RSP, (vmcs_readl(GUEST_RSP) & ~0xffff) | (sp - 6));
  1417. }
  1418. static void vmx_inject_irq(struct kvm_vcpu *vcpu, int irq)
  1419. {
  1420. if (vcpu->rmode.active) {
  1421. inject_rmode_irq(vcpu, irq);
  1422. return;
  1423. }
  1424. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1425. irq | INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  1426. }
  1427. static void kvm_do_inject_irq(struct kvm_vcpu *vcpu)
  1428. {
  1429. int word_index = __ffs(vcpu->irq_summary);
  1430. int bit_index = __ffs(vcpu->irq_pending[word_index]);
  1431. int irq = word_index * BITS_PER_LONG + bit_index;
  1432. clear_bit(bit_index, &vcpu->irq_pending[word_index]);
  1433. if (!vcpu->irq_pending[word_index])
  1434. clear_bit(word_index, &vcpu->irq_summary);
  1435. vmx_inject_irq(vcpu, irq);
  1436. }
  1437. static void do_interrupt_requests(struct kvm_vcpu *vcpu,
  1438. struct kvm_run *kvm_run)
  1439. {
  1440. u32 cpu_based_vm_exec_control;
  1441. vcpu->interrupt_window_open =
  1442. ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  1443. (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0);
  1444. if (vcpu->interrupt_window_open &&
  1445. vcpu->irq_summary &&
  1446. !(vmcs_read32(VM_ENTRY_INTR_INFO_FIELD) & INTR_INFO_VALID_MASK))
  1447. /*
  1448. * If interrupts enabled, and not blocked by sti or mov ss. Good.
  1449. */
  1450. kvm_do_inject_irq(vcpu);
  1451. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  1452. if (!vcpu->interrupt_window_open &&
  1453. (vcpu->irq_summary || kvm_run->request_interrupt_window))
  1454. /*
  1455. * Interrupts blocked. Wait for unblock.
  1456. */
  1457. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  1458. else
  1459. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  1460. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  1461. }
  1462. static void kvm_guest_debug_pre(struct kvm_vcpu *vcpu)
  1463. {
  1464. struct kvm_guest_debug *dbg = &vcpu->guest_debug;
  1465. set_debugreg(dbg->bp[0], 0);
  1466. set_debugreg(dbg->bp[1], 1);
  1467. set_debugreg(dbg->bp[2], 2);
  1468. set_debugreg(dbg->bp[3], 3);
  1469. if (dbg->singlestep) {
  1470. unsigned long flags;
  1471. flags = vmcs_readl(GUEST_RFLAGS);
  1472. flags |= X86_EFLAGS_TF | X86_EFLAGS_RF;
  1473. vmcs_writel(GUEST_RFLAGS, flags);
  1474. }
  1475. }
  1476. static int handle_rmode_exception(struct kvm_vcpu *vcpu,
  1477. int vec, u32 err_code)
  1478. {
  1479. if (!vcpu->rmode.active)
  1480. return 0;
  1481. /*
  1482. * Instruction with address size override prefix opcode 0x67
  1483. * Cause the #SS fault with 0 error code in VM86 mode.
  1484. */
  1485. if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
  1486. if (emulate_instruction(vcpu, NULL, 0, 0, 0) == EMULATE_DONE)
  1487. return 1;
  1488. return 0;
  1489. }
  1490. static int handle_exception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1491. {
  1492. u32 intr_info, error_code;
  1493. unsigned long cr2, rip;
  1494. u32 vect_info;
  1495. enum emulation_result er;
  1496. int r;
  1497. vect_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  1498. intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  1499. if ((vect_info & VECTORING_INFO_VALID_MASK) &&
  1500. !is_page_fault(intr_info))
  1501. printk(KERN_ERR "%s: unexpected, vectoring info 0x%x "
  1502. "intr info 0x%x\n", __FUNCTION__, vect_info, intr_info);
  1503. if (!irqchip_in_kernel(vcpu->kvm) && is_external_interrupt(vect_info)) {
  1504. int irq = vect_info & VECTORING_INFO_VECTOR_MASK;
  1505. set_bit(irq, vcpu->irq_pending);
  1506. set_bit(irq / BITS_PER_LONG, &vcpu->irq_summary);
  1507. }
  1508. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == 0x200) /* nmi */
  1509. return 1; /* already handled by vmx_vcpu_run() */
  1510. if (is_no_device(intr_info)) {
  1511. vmx_fpu_activate(vcpu);
  1512. return 1;
  1513. }
  1514. if (is_invalid_opcode(intr_info)) {
  1515. er = emulate_instruction(vcpu, kvm_run, 0, 0, 0);
  1516. if (er != EMULATE_DONE)
  1517. vmx_inject_ud(vcpu);
  1518. return 1;
  1519. }
  1520. error_code = 0;
  1521. rip = vmcs_readl(GUEST_RIP);
  1522. if (intr_info & INTR_INFO_DELIEVER_CODE_MASK)
  1523. error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  1524. if (is_page_fault(intr_info)) {
  1525. cr2 = vmcs_readl(EXIT_QUALIFICATION);
  1526. mutex_lock(&vcpu->kvm->lock);
  1527. r = kvm_mmu_page_fault(vcpu, cr2, error_code);
  1528. if (r < 0) {
  1529. mutex_unlock(&vcpu->kvm->lock);
  1530. return r;
  1531. }
  1532. if (!r) {
  1533. mutex_unlock(&vcpu->kvm->lock);
  1534. return 1;
  1535. }
  1536. er = emulate_instruction(vcpu, kvm_run, cr2, error_code, 0);
  1537. mutex_unlock(&vcpu->kvm->lock);
  1538. switch (er) {
  1539. case EMULATE_DONE:
  1540. return 1;
  1541. case EMULATE_DO_MMIO:
  1542. ++vcpu->stat.mmio_exits;
  1543. return 0;
  1544. case EMULATE_FAIL:
  1545. kvm_report_emulation_failure(vcpu, "pagetable");
  1546. break;
  1547. default:
  1548. BUG();
  1549. }
  1550. }
  1551. if (vcpu->rmode.active &&
  1552. handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
  1553. error_code)) {
  1554. if (vcpu->halt_request) {
  1555. vcpu->halt_request = 0;
  1556. return kvm_emulate_halt(vcpu);
  1557. }
  1558. return 1;
  1559. }
  1560. if ((intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK)) ==
  1561. (INTR_TYPE_EXCEPTION | 1)) {
  1562. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  1563. return 0;
  1564. }
  1565. kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
  1566. kvm_run->ex.exception = intr_info & INTR_INFO_VECTOR_MASK;
  1567. kvm_run->ex.error_code = error_code;
  1568. return 0;
  1569. }
  1570. static int handle_external_interrupt(struct kvm_vcpu *vcpu,
  1571. struct kvm_run *kvm_run)
  1572. {
  1573. ++vcpu->stat.irq_exits;
  1574. return 1;
  1575. }
  1576. static int handle_triple_fault(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1577. {
  1578. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  1579. return 0;
  1580. }
  1581. static int handle_io(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1582. {
  1583. unsigned long exit_qualification;
  1584. int size, down, in, string, rep;
  1585. unsigned port;
  1586. ++vcpu->stat.io_exits;
  1587. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  1588. string = (exit_qualification & 16) != 0;
  1589. if (string) {
  1590. if (emulate_instruction(vcpu,
  1591. kvm_run, 0, 0, 0) == EMULATE_DO_MMIO)
  1592. return 0;
  1593. return 1;
  1594. }
  1595. size = (exit_qualification & 7) + 1;
  1596. in = (exit_qualification & 8) != 0;
  1597. down = (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_DF) != 0;
  1598. rep = (exit_qualification & 32) != 0;
  1599. port = exit_qualification >> 16;
  1600. return kvm_emulate_pio(vcpu, kvm_run, in, size, port);
  1601. }
  1602. static void
  1603. vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  1604. {
  1605. /*
  1606. * Patch in the VMCALL instruction:
  1607. */
  1608. hypercall[0] = 0x0f;
  1609. hypercall[1] = 0x01;
  1610. hypercall[2] = 0xc1;
  1611. }
  1612. static int handle_cr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1613. {
  1614. unsigned long exit_qualification;
  1615. int cr;
  1616. int reg;
  1617. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  1618. cr = exit_qualification & 15;
  1619. reg = (exit_qualification >> 8) & 15;
  1620. switch ((exit_qualification >> 4) & 3) {
  1621. case 0: /* mov to cr */
  1622. switch (cr) {
  1623. case 0:
  1624. vcpu_load_rsp_rip(vcpu);
  1625. set_cr0(vcpu, vcpu->regs[reg]);
  1626. skip_emulated_instruction(vcpu);
  1627. return 1;
  1628. case 3:
  1629. vcpu_load_rsp_rip(vcpu);
  1630. set_cr3(vcpu, vcpu->regs[reg]);
  1631. skip_emulated_instruction(vcpu);
  1632. return 1;
  1633. case 4:
  1634. vcpu_load_rsp_rip(vcpu);
  1635. set_cr4(vcpu, vcpu->regs[reg]);
  1636. skip_emulated_instruction(vcpu);
  1637. return 1;
  1638. case 8:
  1639. vcpu_load_rsp_rip(vcpu);
  1640. set_cr8(vcpu, vcpu->regs[reg]);
  1641. skip_emulated_instruction(vcpu);
  1642. kvm_run->exit_reason = KVM_EXIT_SET_TPR;
  1643. return 0;
  1644. };
  1645. break;
  1646. case 2: /* clts */
  1647. vcpu_load_rsp_rip(vcpu);
  1648. vmx_fpu_deactivate(vcpu);
  1649. vcpu->cr0 &= ~X86_CR0_TS;
  1650. vmcs_writel(CR0_READ_SHADOW, vcpu->cr0);
  1651. vmx_fpu_activate(vcpu);
  1652. skip_emulated_instruction(vcpu);
  1653. return 1;
  1654. case 1: /*mov from cr*/
  1655. switch (cr) {
  1656. case 3:
  1657. vcpu_load_rsp_rip(vcpu);
  1658. vcpu->regs[reg] = vcpu->cr3;
  1659. vcpu_put_rsp_rip(vcpu);
  1660. skip_emulated_instruction(vcpu);
  1661. return 1;
  1662. case 8:
  1663. vcpu_load_rsp_rip(vcpu);
  1664. vcpu->regs[reg] = get_cr8(vcpu);
  1665. vcpu_put_rsp_rip(vcpu);
  1666. skip_emulated_instruction(vcpu);
  1667. return 1;
  1668. }
  1669. break;
  1670. case 3: /* lmsw */
  1671. lmsw(vcpu, (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f);
  1672. skip_emulated_instruction(vcpu);
  1673. return 1;
  1674. default:
  1675. break;
  1676. }
  1677. kvm_run->exit_reason = 0;
  1678. pr_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
  1679. (int)(exit_qualification >> 4) & 3, cr);
  1680. return 0;
  1681. }
  1682. static int handle_dr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1683. {
  1684. unsigned long exit_qualification;
  1685. unsigned long val;
  1686. int dr, reg;
  1687. /*
  1688. * FIXME: this code assumes the host is debugging the guest.
  1689. * need to deal with guest debugging itself too.
  1690. */
  1691. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  1692. dr = exit_qualification & 7;
  1693. reg = (exit_qualification >> 8) & 15;
  1694. vcpu_load_rsp_rip(vcpu);
  1695. if (exit_qualification & 16) {
  1696. /* mov from dr */
  1697. switch (dr) {
  1698. case 6:
  1699. val = 0xffff0ff0;
  1700. break;
  1701. case 7:
  1702. val = 0x400;
  1703. break;
  1704. default:
  1705. val = 0;
  1706. }
  1707. vcpu->regs[reg] = val;
  1708. } else {
  1709. /* mov to dr */
  1710. }
  1711. vcpu_put_rsp_rip(vcpu);
  1712. skip_emulated_instruction(vcpu);
  1713. return 1;
  1714. }
  1715. static int handle_cpuid(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1716. {
  1717. kvm_emulate_cpuid(vcpu);
  1718. return 1;
  1719. }
  1720. static int handle_rdmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1721. {
  1722. u32 ecx = vcpu->regs[VCPU_REGS_RCX];
  1723. u64 data;
  1724. if (vmx_get_msr(vcpu, ecx, &data)) {
  1725. vmx_inject_gp(vcpu, 0);
  1726. return 1;
  1727. }
  1728. /* FIXME: handling of bits 32:63 of rax, rdx */
  1729. vcpu->regs[VCPU_REGS_RAX] = data & -1u;
  1730. vcpu->regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
  1731. skip_emulated_instruction(vcpu);
  1732. return 1;
  1733. }
  1734. static int handle_wrmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1735. {
  1736. u32 ecx = vcpu->regs[VCPU_REGS_RCX];
  1737. u64 data = (vcpu->regs[VCPU_REGS_RAX] & -1u)
  1738. | ((u64)(vcpu->regs[VCPU_REGS_RDX] & -1u) << 32);
  1739. if (vmx_set_msr(vcpu, ecx, data) != 0) {
  1740. vmx_inject_gp(vcpu, 0);
  1741. return 1;
  1742. }
  1743. skip_emulated_instruction(vcpu);
  1744. return 1;
  1745. }
  1746. static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu,
  1747. struct kvm_run *kvm_run)
  1748. {
  1749. return 1;
  1750. }
  1751. static int handle_interrupt_window(struct kvm_vcpu *vcpu,
  1752. struct kvm_run *kvm_run)
  1753. {
  1754. u32 cpu_based_vm_exec_control;
  1755. /* clear pending irq */
  1756. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  1757. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  1758. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  1759. /*
  1760. * If the user space waits to inject interrupts, exit as soon as
  1761. * possible
  1762. */
  1763. if (kvm_run->request_interrupt_window &&
  1764. !vcpu->irq_summary) {
  1765. kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  1766. ++vcpu->stat.irq_window_exits;
  1767. return 0;
  1768. }
  1769. return 1;
  1770. }
  1771. static int handle_halt(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1772. {
  1773. skip_emulated_instruction(vcpu);
  1774. return kvm_emulate_halt(vcpu);
  1775. }
  1776. static int handle_vmcall(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1777. {
  1778. skip_emulated_instruction(vcpu);
  1779. kvm_emulate_hypercall(vcpu);
  1780. return 1;
  1781. }
  1782. /*
  1783. * The exit handlers return 1 if the exit was handled fully and guest execution
  1784. * may resume. Otherwise they set the kvm_run parameter to indicate what needs
  1785. * to be done to userspace and return 0.
  1786. */
  1787. static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu,
  1788. struct kvm_run *kvm_run) = {
  1789. [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
  1790. [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
  1791. [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
  1792. [EXIT_REASON_IO_INSTRUCTION] = handle_io,
  1793. [EXIT_REASON_CR_ACCESS] = handle_cr,
  1794. [EXIT_REASON_DR_ACCESS] = handle_dr,
  1795. [EXIT_REASON_CPUID] = handle_cpuid,
  1796. [EXIT_REASON_MSR_READ] = handle_rdmsr,
  1797. [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
  1798. [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
  1799. [EXIT_REASON_HLT] = handle_halt,
  1800. [EXIT_REASON_VMCALL] = handle_vmcall,
  1801. [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold
  1802. };
  1803. static const int kvm_vmx_max_exit_handlers =
  1804. ARRAY_SIZE(kvm_vmx_exit_handlers);
  1805. /*
  1806. * The guest has exited. See if we can fix it or if we need userspace
  1807. * assistance.
  1808. */
  1809. static int kvm_handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  1810. {
  1811. u32 vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  1812. u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
  1813. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1814. if (unlikely(vmx->fail)) {
  1815. kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  1816. kvm_run->fail_entry.hardware_entry_failure_reason
  1817. = vmcs_read32(VM_INSTRUCTION_ERROR);
  1818. return 0;
  1819. }
  1820. if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
  1821. exit_reason != EXIT_REASON_EXCEPTION_NMI)
  1822. printk(KERN_WARNING "%s: unexpected, valid vectoring info and "
  1823. "exit reason is 0x%x\n", __FUNCTION__, exit_reason);
  1824. if (exit_reason < kvm_vmx_max_exit_handlers
  1825. && kvm_vmx_exit_handlers[exit_reason])
  1826. return kvm_vmx_exit_handlers[exit_reason](vcpu, kvm_run);
  1827. else {
  1828. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  1829. kvm_run->hw.hardware_exit_reason = exit_reason;
  1830. }
  1831. return 0;
  1832. }
  1833. static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
  1834. {
  1835. }
  1836. static void update_tpr_threshold(struct kvm_vcpu *vcpu)
  1837. {
  1838. int max_irr, tpr;
  1839. if (!vm_need_tpr_shadow(vcpu->kvm))
  1840. return;
  1841. if (!kvm_lapic_enabled(vcpu) ||
  1842. ((max_irr = kvm_lapic_find_highest_irr(vcpu)) == -1)) {
  1843. vmcs_write32(TPR_THRESHOLD, 0);
  1844. return;
  1845. }
  1846. tpr = (kvm_lapic_get_cr8(vcpu) & 0x0f) << 4;
  1847. vmcs_write32(TPR_THRESHOLD, (max_irr > tpr) ? tpr >> 4 : max_irr >> 4);
  1848. }
  1849. static void enable_irq_window(struct kvm_vcpu *vcpu)
  1850. {
  1851. u32 cpu_based_vm_exec_control;
  1852. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  1853. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  1854. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  1855. }
  1856. static void vmx_intr_assist(struct kvm_vcpu *vcpu)
  1857. {
  1858. u32 idtv_info_field, intr_info_field;
  1859. int has_ext_irq, interrupt_window_open;
  1860. int vector;
  1861. update_tpr_threshold(vcpu);
  1862. has_ext_irq = kvm_cpu_has_interrupt(vcpu);
  1863. intr_info_field = vmcs_read32(VM_ENTRY_INTR_INFO_FIELD);
  1864. idtv_info_field = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  1865. if (intr_info_field & INTR_INFO_VALID_MASK) {
  1866. if (idtv_info_field & INTR_INFO_VALID_MASK) {
  1867. /* TODO: fault when IDT_Vectoring */
  1868. printk(KERN_ERR "Fault when IDT_Vectoring\n");
  1869. }
  1870. if (has_ext_irq)
  1871. enable_irq_window(vcpu);
  1872. return;
  1873. }
  1874. if (unlikely(idtv_info_field & INTR_INFO_VALID_MASK)) {
  1875. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, idtv_info_field);
  1876. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  1877. vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
  1878. if (unlikely(idtv_info_field & INTR_INFO_DELIEVER_CODE_MASK))
  1879. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
  1880. vmcs_read32(IDT_VECTORING_ERROR_CODE));
  1881. if (unlikely(has_ext_irq))
  1882. enable_irq_window(vcpu);
  1883. return;
  1884. }
  1885. if (!has_ext_irq)
  1886. return;
  1887. interrupt_window_open =
  1888. ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  1889. (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0);
  1890. if (interrupt_window_open) {
  1891. vector = kvm_cpu_get_interrupt(vcpu);
  1892. vmx_inject_irq(vcpu, vector);
  1893. kvm_timer_intr_post(vcpu, vector);
  1894. } else
  1895. enable_irq_window(vcpu);
  1896. }
  1897. static void vmx_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1898. {
  1899. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1900. u32 intr_info;
  1901. /*
  1902. * Loading guest fpu may have cleared host cr0.ts
  1903. */
  1904. vmcs_writel(HOST_CR0, read_cr0());
  1905. asm(
  1906. /* Store host registers */
  1907. #ifdef CONFIG_X86_64
  1908. "push %%rax; push %%rbx; push %%rdx;"
  1909. "push %%rsi; push %%rdi; push %%rbp;"
  1910. "push %%r8; push %%r9; push %%r10; push %%r11;"
  1911. "push %%r12; push %%r13; push %%r14; push %%r15;"
  1912. "push %%rcx \n\t"
  1913. ASM_VMX_VMWRITE_RSP_RDX "\n\t"
  1914. #else
  1915. "pusha; push %%ecx \n\t"
  1916. ASM_VMX_VMWRITE_RSP_RDX "\n\t"
  1917. #endif
  1918. /* Check if vmlaunch of vmresume is needed */
  1919. "cmp $0, %1 \n\t"
  1920. /* Load guest registers. Don't clobber flags. */
  1921. #ifdef CONFIG_X86_64
  1922. "mov %c[cr2](%3), %%rax \n\t"
  1923. "mov %%rax, %%cr2 \n\t"
  1924. "mov %c[rax](%3), %%rax \n\t"
  1925. "mov %c[rbx](%3), %%rbx \n\t"
  1926. "mov %c[rdx](%3), %%rdx \n\t"
  1927. "mov %c[rsi](%3), %%rsi \n\t"
  1928. "mov %c[rdi](%3), %%rdi \n\t"
  1929. "mov %c[rbp](%3), %%rbp \n\t"
  1930. "mov %c[r8](%3), %%r8 \n\t"
  1931. "mov %c[r9](%3), %%r9 \n\t"
  1932. "mov %c[r10](%3), %%r10 \n\t"
  1933. "mov %c[r11](%3), %%r11 \n\t"
  1934. "mov %c[r12](%3), %%r12 \n\t"
  1935. "mov %c[r13](%3), %%r13 \n\t"
  1936. "mov %c[r14](%3), %%r14 \n\t"
  1937. "mov %c[r15](%3), %%r15 \n\t"
  1938. "mov %c[rcx](%3), %%rcx \n\t" /* kills %3 (rcx) */
  1939. #else
  1940. "mov %c[cr2](%3), %%eax \n\t"
  1941. "mov %%eax, %%cr2 \n\t"
  1942. "mov %c[rax](%3), %%eax \n\t"
  1943. "mov %c[rbx](%3), %%ebx \n\t"
  1944. "mov %c[rdx](%3), %%edx \n\t"
  1945. "mov %c[rsi](%3), %%esi \n\t"
  1946. "mov %c[rdi](%3), %%edi \n\t"
  1947. "mov %c[rbp](%3), %%ebp \n\t"
  1948. "mov %c[rcx](%3), %%ecx \n\t" /* kills %3 (ecx) */
  1949. #endif
  1950. /* Enter guest mode */
  1951. "jne .Llaunched \n\t"
  1952. ASM_VMX_VMLAUNCH "\n\t"
  1953. "jmp .Lkvm_vmx_return \n\t"
  1954. ".Llaunched: " ASM_VMX_VMRESUME "\n\t"
  1955. ".Lkvm_vmx_return: "
  1956. /* Save guest registers, load host registers, keep flags */
  1957. #ifdef CONFIG_X86_64
  1958. "xchg %3, (%%rsp) \n\t"
  1959. "mov %%rax, %c[rax](%3) \n\t"
  1960. "mov %%rbx, %c[rbx](%3) \n\t"
  1961. "pushq (%%rsp); popq %c[rcx](%3) \n\t"
  1962. "mov %%rdx, %c[rdx](%3) \n\t"
  1963. "mov %%rsi, %c[rsi](%3) \n\t"
  1964. "mov %%rdi, %c[rdi](%3) \n\t"
  1965. "mov %%rbp, %c[rbp](%3) \n\t"
  1966. "mov %%r8, %c[r8](%3) \n\t"
  1967. "mov %%r9, %c[r9](%3) \n\t"
  1968. "mov %%r10, %c[r10](%3) \n\t"
  1969. "mov %%r11, %c[r11](%3) \n\t"
  1970. "mov %%r12, %c[r12](%3) \n\t"
  1971. "mov %%r13, %c[r13](%3) \n\t"
  1972. "mov %%r14, %c[r14](%3) \n\t"
  1973. "mov %%r15, %c[r15](%3) \n\t"
  1974. "mov %%cr2, %%rax \n\t"
  1975. "mov %%rax, %c[cr2](%3) \n\t"
  1976. "mov (%%rsp), %3 \n\t"
  1977. "pop %%rcx; pop %%r15; pop %%r14; pop %%r13; pop %%r12;"
  1978. "pop %%r11; pop %%r10; pop %%r9; pop %%r8;"
  1979. "pop %%rbp; pop %%rdi; pop %%rsi;"
  1980. "pop %%rdx; pop %%rbx; pop %%rax \n\t"
  1981. #else
  1982. "xchg %3, (%%esp) \n\t"
  1983. "mov %%eax, %c[rax](%3) \n\t"
  1984. "mov %%ebx, %c[rbx](%3) \n\t"
  1985. "pushl (%%esp); popl %c[rcx](%3) \n\t"
  1986. "mov %%edx, %c[rdx](%3) \n\t"
  1987. "mov %%esi, %c[rsi](%3) \n\t"
  1988. "mov %%edi, %c[rdi](%3) \n\t"
  1989. "mov %%ebp, %c[rbp](%3) \n\t"
  1990. "mov %%cr2, %%eax \n\t"
  1991. "mov %%eax, %c[cr2](%3) \n\t"
  1992. "mov (%%esp), %3 \n\t"
  1993. "pop %%ecx; popa \n\t"
  1994. #endif
  1995. "setbe %0 \n\t"
  1996. : "=q" (vmx->fail)
  1997. : "r"(vmx->launched), "d"((unsigned long)HOST_RSP),
  1998. "c"(vcpu),
  1999. [rax]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RAX])),
  2000. [rbx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RBX])),
  2001. [rcx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RCX])),
  2002. [rdx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RDX])),
  2003. [rsi]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RSI])),
  2004. [rdi]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RDI])),
  2005. [rbp]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RBP])),
  2006. #ifdef CONFIG_X86_64
  2007. [r8]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R8])),
  2008. [r9]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R9])),
  2009. [r10]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R10])),
  2010. [r11]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R11])),
  2011. [r12]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R12])),
  2012. [r13]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R13])),
  2013. [r14]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R14])),
  2014. [r15]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R15])),
  2015. #endif
  2016. [cr2]"i"(offsetof(struct kvm_vcpu, cr2))
  2017. : "cc", "memory");
  2018. vcpu->interrupt_window_open =
  2019. (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0;
  2020. asm("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
  2021. vmx->launched = 1;
  2022. intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  2023. /* We need to handle NMIs before interrupts are enabled */
  2024. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == 0x200) /* nmi */
  2025. asm("int $2");
  2026. }
  2027. static void vmx_inject_page_fault(struct kvm_vcpu *vcpu,
  2028. unsigned long addr,
  2029. u32 err_code)
  2030. {
  2031. u32 vect_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  2032. ++vcpu->stat.pf_guest;
  2033. if (is_page_fault(vect_info)) {
  2034. printk(KERN_DEBUG "inject_page_fault: "
  2035. "double fault 0x%lx @ 0x%lx\n",
  2036. addr, vmcs_readl(GUEST_RIP));
  2037. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, 0);
  2038. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  2039. DF_VECTOR |
  2040. INTR_TYPE_EXCEPTION |
  2041. INTR_INFO_DELIEVER_CODE_MASK |
  2042. INTR_INFO_VALID_MASK);
  2043. return;
  2044. }
  2045. vcpu->cr2 = addr;
  2046. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, err_code);
  2047. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  2048. PF_VECTOR |
  2049. INTR_TYPE_EXCEPTION |
  2050. INTR_INFO_DELIEVER_CODE_MASK |
  2051. INTR_INFO_VALID_MASK);
  2052. }
  2053. static void vmx_free_vmcs(struct kvm_vcpu *vcpu)
  2054. {
  2055. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2056. if (vmx->vmcs) {
  2057. on_each_cpu(__vcpu_clear, vmx, 0, 1);
  2058. free_vmcs(vmx->vmcs);
  2059. vmx->vmcs = NULL;
  2060. }
  2061. }
  2062. static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
  2063. {
  2064. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2065. vmx_free_vmcs(vcpu);
  2066. kfree(vmx->host_msrs);
  2067. kfree(vmx->guest_msrs);
  2068. kvm_vcpu_uninit(vcpu);
  2069. kmem_cache_free(kvm_vcpu_cache, vmx);
  2070. }
  2071. static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
  2072. {
  2073. int err;
  2074. struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  2075. int cpu;
  2076. if (!vmx)
  2077. return ERR_PTR(-ENOMEM);
  2078. err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
  2079. if (err)
  2080. goto free_vcpu;
  2081. vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  2082. if (!vmx->guest_msrs) {
  2083. err = -ENOMEM;
  2084. goto uninit_vcpu;
  2085. }
  2086. vmx->host_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  2087. if (!vmx->host_msrs)
  2088. goto free_guest_msrs;
  2089. vmx->vmcs = alloc_vmcs();
  2090. if (!vmx->vmcs)
  2091. goto free_msrs;
  2092. vmcs_clear(vmx->vmcs);
  2093. cpu = get_cpu();
  2094. vmx_vcpu_load(&vmx->vcpu, cpu);
  2095. err = vmx_vcpu_setup(vmx);
  2096. vmx_vcpu_put(&vmx->vcpu);
  2097. put_cpu();
  2098. if (err)
  2099. goto free_vmcs;
  2100. return &vmx->vcpu;
  2101. free_vmcs:
  2102. free_vmcs(vmx->vmcs);
  2103. free_msrs:
  2104. kfree(vmx->host_msrs);
  2105. free_guest_msrs:
  2106. kfree(vmx->guest_msrs);
  2107. uninit_vcpu:
  2108. kvm_vcpu_uninit(&vmx->vcpu);
  2109. free_vcpu:
  2110. kmem_cache_free(kvm_vcpu_cache, vmx);
  2111. return ERR_PTR(err);
  2112. }
  2113. static void __init vmx_check_processor_compat(void *rtn)
  2114. {
  2115. struct vmcs_config vmcs_conf;
  2116. *(int *)rtn = 0;
  2117. if (setup_vmcs_config(&vmcs_conf) < 0)
  2118. *(int *)rtn = -EIO;
  2119. if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
  2120. printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
  2121. smp_processor_id());
  2122. *(int *)rtn = -EIO;
  2123. }
  2124. }
  2125. static struct kvm_x86_ops vmx_x86_ops = {
  2126. .cpu_has_kvm_support = cpu_has_kvm_support,
  2127. .disabled_by_bios = vmx_disabled_by_bios,
  2128. .hardware_setup = hardware_setup,
  2129. .hardware_unsetup = hardware_unsetup,
  2130. .check_processor_compatibility = vmx_check_processor_compat,
  2131. .hardware_enable = hardware_enable,
  2132. .hardware_disable = hardware_disable,
  2133. .vcpu_create = vmx_create_vcpu,
  2134. .vcpu_free = vmx_free_vcpu,
  2135. .vcpu_reset = vmx_vcpu_reset,
  2136. .prepare_guest_switch = vmx_save_host_state,
  2137. .vcpu_load = vmx_vcpu_load,
  2138. .vcpu_put = vmx_vcpu_put,
  2139. .vcpu_decache = vmx_vcpu_decache,
  2140. .set_guest_debug = set_guest_debug,
  2141. .guest_debug_pre = kvm_guest_debug_pre,
  2142. .get_msr = vmx_get_msr,
  2143. .set_msr = vmx_set_msr,
  2144. .get_segment_base = vmx_get_segment_base,
  2145. .get_segment = vmx_get_segment,
  2146. .set_segment = vmx_set_segment,
  2147. .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
  2148. .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
  2149. .set_cr0 = vmx_set_cr0,
  2150. .set_cr3 = vmx_set_cr3,
  2151. .set_cr4 = vmx_set_cr4,
  2152. #ifdef CONFIG_X86_64
  2153. .set_efer = vmx_set_efer,
  2154. #endif
  2155. .get_idt = vmx_get_idt,
  2156. .set_idt = vmx_set_idt,
  2157. .get_gdt = vmx_get_gdt,
  2158. .set_gdt = vmx_set_gdt,
  2159. .cache_regs = vcpu_load_rsp_rip,
  2160. .decache_regs = vcpu_put_rsp_rip,
  2161. .get_rflags = vmx_get_rflags,
  2162. .set_rflags = vmx_set_rflags,
  2163. .tlb_flush = vmx_flush_tlb,
  2164. .inject_page_fault = vmx_inject_page_fault,
  2165. .inject_gp = vmx_inject_gp,
  2166. .run = vmx_vcpu_run,
  2167. .handle_exit = kvm_handle_exit,
  2168. .skip_emulated_instruction = skip_emulated_instruction,
  2169. .patch_hypercall = vmx_patch_hypercall,
  2170. .get_irq = vmx_get_irq,
  2171. .set_irq = vmx_inject_irq,
  2172. .inject_pending_irq = vmx_intr_assist,
  2173. .inject_pending_vectors = do_interrupt_requests,
  2174. };
  2175. static int __init vmx_init(void)
  2176. {
  2177. void *iova;
  2178. int r;
  2179. vmx_io_bitmap_a = alloc_page(GFP_KERNEL | __GFP_HIGHMEM);
  2180. if (!vmx_io_bitmap_a)
  2181. return -ENOMEM;
  2182. vmx_io_bitmap_b = alloc_page(GFP_KERNEL | __GFP_HIGHMEM);
  2183. if (!vmx_io_bitmap_b) {
  2184. r = -ENOMEM;
  2185. goto out;
  2186. }
  2187. /*
  2188. * Allow direct access to the PC debug port (it is often used for I/O
  2189. * delays, but the vmexits simply slow things down).
  2190. */
  2191. iova = kmap(vmx_io_bitmap_a);
  2192. memset(iova, 0xff, PAGE_SIZE);
  2193. clear_bit(0x80, iova);
  2194. kunmap(vmx_io_bitmap_a);
  2195. iova = kmap(vmx_io_bitmap_b);
  2196. memset(iova, 0xff, PAGE_SIZE);
  2197. kunmap(vmx_io_bitmap_b);
  2198. r = kvm_init_x86(&vmx_x86_ops, sizeof(struct vcpu_vmx), THIS_MODULE);
  2199. if (r)
  2200. goto out1;
  2201. if (bypass_guest_pf)
  2202. kvm_mmu_set_nonpresent_ptes(~0xffeull, 0ull);
  2203. return 0;
  2204. out1:
  2205. __free_page(vmx_io_bitmap_b);
  2206. out:
  2207. __free_page(vmx_io_bitmap_a);
  2208. return r;
  2209. }
  2210. static void __exit vmx_exit(void)
  2211. {
  2212. __free_page(vmx_io_bitmap_b);
  2213. __free_page(vmx_io_bitmap_a);
  2214. kvm_exit_x86();
  2215. }
  2216. module_init(vmx_init)
  2217. module_exit(vmx_exit)