fsi.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233
  1. /*
  2. * Fifo-attached Serial Interface (FSI) support for SH7724
  3. *
  4. * Copyright (C) 2009 Renesas Solutions Corp.
  5. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  6. *
  7. * Based on ssi.c
  8. * Copyright (c) 2007 Manuel Lauss <mano@roarinelk.homelinux.net>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/delay.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/pm_runtime.h>
  17. #include <linux/io.h>
  18. #include <linux/scatterlist.h>
  19. #include <linux/sh_dma.h>
  20. #include <linux/slab.h>
  21. #include <linux/module.h>
  22. #include <sound/soc.h>
  23. #include <sound/pcm_params.h>
  24. #include <sound/sh_fsi.h>
  25. /* PortA/PortB register */
  26. #define REG_DO_FMT 0x0000
  27. #define REG_DOFF_CTL 0x0004
  28. #define REG_DOFF_ST 0x0008
  29. #define REG_DI_FMT 0x000C
  30. #define REG_DIFF_CTL 0x0010
  31. #define REG_DIFF_ST 0x0014
  32. #define REG_CKG1 0x0018
  33. #define REG_CKG2 0x001C
  34. #define REG_DIDT 0x0020
  35. #define REG_DODT 0x0024
  36. #define REG_MUTE_ST 0x0028
  37. #define REG_OUT_DMAC 0x002C
  38. #define REG_OUT_SEL 0x0030
  39. #define REG_IN_DMAC 0x0038
  40. /* master register */
  41. #define MST_CLK_RST 0x0210
  42. #define MST_SOFT_RST 0x0214
  43. #define MST_FIFO_SZ 0x0218
  44. /* core register (depend on FSI version) */
  45. #define A_MST_CTLR 0x0180
  46. #define B_MST_CTLR 0x01A0
  47. #define CPU_INT_ST 0x01F4
  48. #define CPU_IEMSK 0x01F8
  49. #define CPU_IMSK 0x01FC
  50. #define INT_ST 0x0200
  51. #define IEMSK 0x0204
  52. #define IMSK 0x0208
  53. /* DO_FMT */
  54. /* DI_FMT */
  55. #define CR_BWS_MASK (0x3 << 20) /* FSI2 */
  56. #define CR_BWS_24 (0x0 << 20) /* FSI2 */
  57. #define CR_BWS_16 (0x1 << 20) /* FSI2 */
  58. #define CR_BWS_20 (0x2 << 20) /* FSI2 */
  59. #define CR_DTMD_PCM (0x0 << 8) /* FSI2 */
  60. #define CR_DTMD_SPDIF_PCM (0x1 << 8) /* FSI2 */
  61. #define CR_DTMD_SPDIF_STREAM (0x2 << 8) /* FSI2 */
  62. #define CR_MONO (0x0 << 4)
  63. #define CR_MONO_D (0x1 << 4)
  64. #define CR_PCM (0x2 << 4)
  65. #define CR_I2S (0x3 << 4)
  66. #define CR_TDM (0x4 << 4)
  67. #define CR_TDM_D (0x5 << 4)
  68. /* OUT_DMAC */
  69. /* IN_DMAC */
  70. #define VDMD_MASK (0x3 << 4)
  71. #define VDMD_FRONT (0x0 << 4) /* Package in front */
  72. #define VDMD_BACK (0x1 << 4) /* Package in back */
  73. #define VDMD_STREAM (0x2 << 4) /* Stream mode(16bit * 2) */
  74. #define DMA_ON (0x1 << 0)
  75. /* DOFF_CTL */
  76. /* DIFF_CTL */
  77. #define IRQ_HALF 0x00100000
  78. #define FIFO_CLR 0x00000001
  79. /* DOFF_ST */
  80. #define ERR_OVER 0x00000010
  81. #define ERR_UNDER 0x00000001
  82. #define ST_ERR (ERR_OVER | ERR_UNDER)
  83. /* CKG1 */
  84. #define ACKMD_MASK 0x00007000
  85. #define BPFMD_MASK 0x00000700
  86. #define DIMD (1 << 4)
  87. #define DOMD (1 << 0)
  88. /* A/B MST_CTLR */
  89. #define BP (1 << 4) /* Fix the signal of Biphase output */
  90. #define SE (1 << 0) /* Fix the master clock */
  91. /* CLK_RST */
  92. #define CRB (1 << 4)
  93. #define CRA (1 << 0)
  94. /* IO SHIFT / MACRO */
  95. #define BI_SHIFT 12
  96. #define BO_SHIFT 8
  97. #define AI_SHIFT 4
  98. #define AO_SHIFT 0
  99. #define AB_IO(param, shift) (param << shift)
  100. /* SOFT_RST */
  101. #define PBSR (1 << 12) /* Port B Software Reset */
  102. #define PASR (1 << 8) /* Port A Software Reset */
  103. #define IR (1 << 4) /* Interrupt Reset */
  104. #define FSISR (1 << 0) /* Software Reset */
  105. /* OUT_SEL (FSI2) */
  106. #define DMMD (1 << 4) /* SPDIF output timing 0: Biphase only */
  107. /* 1: Biphase and serial */
  108. /* FIFO_SZ */
  109. #define FIFO_SZ_MASK 0x7
  110. #define FSI_RATES SNDRV_PCM_RATE_8000_96000
  111. #define FSI_FMTS (SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S16_LE)
  112. typedef int (*set_rate_func)(struct device *dev, int rate, int enable);
  113. /*
  114. * bus options
  115. *
  116. * 0x000000BA
  117. *
  118. * A : sample widtht 16bit setting
  119. * B : sample widtht 24bit setting
  120. */
  121. #define SHIFT_16DATA 0
  122. #define SHIFT_24DATA 4
  123. #define PACKAGE_24BITBUS_BACK 0
  124. #define PACKAGE_24BITBUS_FRONT 1
  125. #define PACKAGE_16BITBUS_STREAM 2
  126. #define BUSOP_SET(s, a) ((a) << SHIFT_ ## s ## DATA)
  127. #define BUSOP_GET(s, a) (((a) >> SHIFT_ ## s ## DATA) & 0xF)
  128. /*
  129. * FSI driver use below type name for variable
  130. *
  131. * xxx_num : number of data
  132. * xxx_pos : position of data
  133. * xxx_capa : capacity of data
  134. */
  135. /*
  136. * period/frame/sample image
  137. *
  138. * ex) PCM (2ch)
  139. *
  140. * period pos period pos
  141. * [n] [n + 1]
  142. * |<-------------------- period--------------------->|
  143. * ==|============================================ ... =|==
  144. * | |
  145. * ||<----- frame ----->|<------ frame ----->| ... |
  146. * |+--------------------+--------------------+- ... |
  147. * ||[ sample ][ sample ]|[ sample ][ sample ]| ... |
  148. * |+--------------------+--------------------+- ... |
  149. * ==|============================================ ... =|==
  150. */
  151. /*
  152. * FSI FIFO image
  153. *
  154. * | |
  155. * | |
  156. * | [ sample ] |
  157. * | [ sample ] |
  158. * | [ sample ] |
  159. * | [ sample ] |
  160. * --> go to codecs
  161. */
  162. /*
  163. * FSI clock
  164. *
  165. * FSIxCLK [CPG] (ick) -------> |
  166. * |-> FSI_DIV (div)-> FSI2
  167. * FSIxCK [external] (xck) ---> |
  168. */
  169. /*
  170. * struct
  171. */
  172. struct fsi_stream_handler;
  173. struct fsi_stream {
  174. /*
  175. * these are initialized by fsi_stream_init()
  176. */
  177. struct snd_pcm_substream *substream;
  178. int fifo_sample_capa; /* sample capacity of FSI FIFO */
  179. int buff_sample_capa; /* sample capacity of ALSA buffer */
  180. int buff_sample_pos; /* sample position of ALSA buffer */
  181. int period_samples; /* sample number / 1 period */
  182. int period_pos; /* current period position */
  183. int sample_width; /* sample width */
  184. int uerr_num;
  185. int oerr_num;
  186. /*
  187. * bus options
  188. */
  189. u32 bus_option;
  190. /*
  191. * thse are initialized by fsi_handler_init()
  192. */
  193. struct fsi_stream_handler *handler;
  194. struct fsi_priv *priv;
  195. /*
  196. * these are for DMAEngine
  197. */
  198. struct dma_chan *chan;
  199. struct sh_dmae_slave slave; /* see fsi_handler_init() */
  200. struct tasklet_struct tasklet;
  201. dma_addr_t dma;
  202. };
  203. struct fsi_clk {
  204. /* see [FSI clock] */
  205. struct clk *own;
  206. struct clk *xck;
  207. struct clk *ick;
  208. struct clk *div;
  209. int (*set_rate)(struct device *dev,
  210. struct fsi_priv *fsi,
  211. unsigned long rate);
  212. unsigned long rate;
  213. unsigned int count;
  214. };
  215. struct fsi_priv {
  216. void __iomem *base;
  217. struct fsi_master *master;
  218. struct sh_fsi_port_info *info;
  219. struct fsi_stream playback;
  220. struct fsi_stream capture;
  221. struct fsi_clk clock;
  222. u32 fmt;
  223. int chan_num:16;
  224. int clk_master:1;
  225. int clk_cpg:1;
  226. int spdif:1;
  227. long rate;
  228. };
  229. struct fsi_stream_handler {
  230. int (*init)(struct fsi_priv *fsi, struct fsi_stream *io);
  231. int (*quit)(struct fsi_priv *fsi, struct fsi_stream *io);
  232. int (*probe)(struct fsi_priv *fsi, struct fsi_stream *io, struct device *dev);
  233. int (*transfer)(struct fsi_priv *fsi, struct fsi_stream *io);
  234. int (*remove)(struct fsi_priv *fsi, struct fsi_stream *io);
  235. void (*start_stop)(struct fsi_priv *fsi, struct fsi_stream *io,
  236. int enable);
  237. };
  238. #define fsi_stream_handler_call(io, func, args...) \
  239. (!(io) ? -ENODEV : \
  240. !((io)->handler->func) ? 0 : \
  241. (io)->handler->func(args))
  242. struct fsi_core {
  243. int ver;
  244. u32 int_st;
  245. u32 iemsk;
  246. u32 imsk;
  247. u32 a_mclk;
  248. u32 b_mclk;
  249. };
  250. struct fsi_master {
  251. void __iomem *base;
  252. int irq;
  253. struct fsi_priv fsia;
  254. struct fsi_priv fsib;
  255. struct fsi_core *core;
  256. spinlock_t lock;
  257. };
  258. static int fsi_stream_is_play(struct fsi_priv *fsi, struct fsi_stream *io);
  259. /*
  260. * basic read write function
  261. */
  262. static void __fsi_reg_write(u32 __iomem *reg, u32 data)
  263. {
  264. /* valid data area is 24bit */
  265. data &= 0x00ffffff;
  266. __raw_writel(data, reg);
  267. }
  268. static u32 __fsi_reg_read(u32 __iomem *reg)
  269. {
  270. return __raw_readl(reg);
  271. }
  272. static void __fsi_reg_mask_set(u32 __iomem *reg, u32 mask, u32 data)
  273. {
  274. u32 val = __fsi_reg_read(reg);
  275. val &= ~mask;
  276. val |= data & mask;
  277. __fsi_reg_write(reg, val);
  278. }
  279. #define fsi_reg_write(p, r, d)\
  280. __fsi_reg_write((p->base + REG_##r), d)
  281. #define fsi_reg_read(p, r)\
  282. __fsi_reg_read((p->base + REG_##r))
  283. #define fsi_reg_mask_set(p, r, m, d)\
  284. __fsi_reg_mask_set((p->base + REG_##r), m, d)
  285. #define fsi_master_read(p, r) _fsi_master_read(p, MST_##r)
  286. #define fsi_core_read(p, r) _fsi_master_read(p, p->core->r)
  287. static u32 _fsi_master_read(struct fsi_master *master, u32 reg)
  288. {
  289. u32 ret;
  290. unsigned long flags;
  291. spin_lock_irqsave(&master->lock, flags);
  292. ret = __fsi_reg_read(master->base + reg);
  293. spin_unlock_irqrestore(&master->lock, flags);
  294. return ret;
  295. }
  296. #define fsi_master_mask_set(p, r, m, d) _fsi_master_mask_set(p, MST_##r, m, d)
  297. #define fsi_core_mask_set(p, r, m, d) _fsi_master_mask_set(p, p->core->r, m, d)
  298. static void _fsi_master_mask_set(struct fsi_master *master,
  299. u32 reg, u32 mask, u32 data)
  300. {
  301. unsigned long flags;
  302. spin_lock_irqsave(&master->lock, flags);
  303. __fsi_reg_mask_set(master->base + reg, mask, data);
  304. spin_unlock_irqrestore(&master->lock, flags);
  305. }
  306. /*
  307. * basic function
  308. */
  309. static int fsi_version(struct fsi_master *master)
  310. {
  311. return master->core->ver;
  312. }
  313. static struct fsi_master *fsi_get_master(struct fsi_priv *fsi)
  314. {
  315. return fsi->master;
  316. }
  317. static int fsi_is_clk_master(struct fsi_priv *fsi)
  318. {
  319. return fsi->clk_master;
  320. }
  321. static int fsi_is_port_a(struct fsi_priv *fsi)
  322. {
  323. return fsi->master->base == fsi->base;
  324. }
  325. static int fsi_is_spdif(struct fsi_priv *fsi)
  326. {
  327. return fsi->spdif;
  328. }
  329. static int fsi_is_play(struct snd_pcm_substream *substream)
  330. {
  331. return substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
  332. }
  333. static struct snd_soc_dai *fsi_get_dai(struct snd_pcm_substream *substream)
  334. {
  335. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  336. return rtd->cpu_dai;
  337. }
  338. static struct fsi_priv *fsi_get_priv_frm_dai(struct snd_soc_dai *dai)
  339. {
  340. struct fsi_master *master = snd_soc_dai_get_drvdata(dai);
  341. if (dai->id == 0)
  342. return &master->fsia;
  343. else
  344. return &master->fsib;
  345. }
  346. static struct fsi_priv *fsi_get_priv(struct snd_pcm_substream *substream)
  347. {
  348. return fsi_get_priv_frm_dai(fsi_get_dai(substream));
  349. }
  350. static set_rate_func fsi_get_info_set_rate(struct fsi_priv *fsi)
  351. {
  352. if (!fsi->info)
  353. return NULL;
  354. return fsi->info->set_rate;
  355. }
  356. static u32 fsi_get_info_flags(struct fsi_priv *fsi)
  357. {
  358. if (!fsi->info)
  359. return 0;
  360. return fsi->info->flags;
  361. }
  362. static u32 fsi_get_port_shift(struct fsi_priv *fsi, struct fsi_stream *io)
  363. {
  364. int is_play = fsi_stream_is_play(fsi, io);
  365. int is_porta = fsi_is_port_a(fsi);
  366. u32 shift;
  367. if (is_porta)
  368. shift = is_play ? AO_SHIFT : AI_SHIFT;
  369. else
  370. shift = is_play ? BO_SHIFT : BI_SHIFT;
  371. return shift;
  372. }
  373. static int fsi_frame2sample(struct fsi_priv *fsi, int frames)
  374. {
  375. return frames * fsi->chan_num;
  376. }
  377. static int fsi_sample2frame(struct fsi_priv *fsi, int samples)
  378. {
  379. return samples / fsi->chan_num;
  380. }
  381. static int fsi_get_current_fifo_samples(struct fsi_priv *fsi,
  382. struct fsi_stream *io)
  383. {
  384. int is_play = fsi_stream_is_play(fsi, io);
  385. u32 status;
  386. int frames;
  387. status = is_play ?
  388. fsi_reg_read(fsi, DOFF_ST) :
  389. fsi_reg_read(fsi, DIFF_ST);
  390. frames = 0x1ff & (status >> 8);
  391. return fsi_frame2sample(fsi, frames);
  392. }
  393. static void fsi_count_fifo_err(struct fsi_priv *fsi)
  394. {
  395. u32 ostatus = fsi_reg_read(fsi, DOFF_ST);
  396. u32 istatus = fsi_reg_read(fsi, DIFF_ST);
  397. if (ostatus & ERR_OVER)
  398. fsi->playback.oerr_num++;
  399. if (ostatus & ERR_UNDER)
  400. fsi->playback.uerr_num++;
  401. if (istatus & ERR_OVER)
  402. fsi->capture.oerr_num++;
  403. if (istatus & ERR_UNDER)
  404. fsi->capture.uerr_num++;
  405. fsi_reg_write(fsi, DOFF_ST, 0);
  406. fsi_reg_write(fsi, DIFF_ST, 0);
  407. }
  408. /*
  409. * fsi_stream_xx() function
  410. */
  411. static inline int fsi_stream_is_play(struct fsi_priv *fsi,
  412. struct fsi_stream *io)
  413. {
  414. return &fsi->playback == io;
  415. }
  416. static inline struct fsi_stream *fsi_stream_get(struct fsi_priv *fsi,
  417. struct snd_pcm_substream *substream)
  418. {
  419. return fsi_is_play(substream) ? &fsi->playback : &fsi->capture;
  420. }
  421. static int fsi_stream_is_working(struct fsi_priv *fsi,
  422. struct fsi_stream *io)
  423. {
  424. struct fsi_master *master = fsi_get_master(fsi);
  425. unsigned long flags;
  426. int ret;
  427. spin_lock_irqsave(&master->lock, flags);
  428. ret = !!(io->substream && io->substream->runtime);
  429. spin_unlock_irqrestore(&master->lock, flags);
  430. return ret;
  431. }
  432. static struct fsi_priv *fsi_stream_to_priv(struct fsi_stream *io)
  433. {
  434. return io->priv;
  435. }
  436. static void fsi_stream_init(struct fsi_priv *fsi,
  437. struct fsi_stream *io,
  438. struct snd_pcm_substream *substream)
  439. {
  440. struct snd_pcm_runtime *runtime = substream->runtime;
  441. struct fsi_master *master = fsi_get_master(fsi);
  442. unsigned long flags;
  443. spin_lock_irqsave(&master->lock, flags);
  444. io->substream = substream;
  445. io->buff_sample_capa = fsi_frame2sample(fsi, runtime->buffer_size);
  446. io->buff_sample_pos = 0;
  447. io->period_samples = fsi_frame2sample(fsi, runtime->period_size);
  448. io->period_pos = 0;
  449. io->sample_width = samples_to_bytes(runtime, 1);
  450. io->bus_option = 0;
  451. io->oerr_num = -1; /* ignore 1st err */
  452. io->uerr_num = -1; /* ignore 1st err */
  453. fsi_stream_handler_call(io, init, fsi, io);
  454. spin_unlock_irqrestore(&master->lock, flags);
  455. }
  456. static void fsi_stream_quit(struct fsi_priv *fsi, struct fsi_stream *io)
  457. {
  458. struct snd_soc_dai *dai = fsi_get_dai(io->substream);
  459. struct fsi_master *master = fsi_get_master(fsi);
  460. unsigned long flags;
  461. spin_lock_irqsave(&master->lock, flags);
  462. if (io->oerr_num > 0)
  463. dev_err(dai->dev, "over_run = %d\n", io->oerr_num);
  464. if (io->uerr_num > 0)
  465. dev_err(dai->dev, "under_run = %d\n", io->uerr_num);
  466. fsi_stream_handler_call(io, quit, fsi, io);
  467. io->substream = NULL;
  468. io->buff_sample_capa = 0;
  469. io->buff_sample_pos = 0;
  470. io->period_samples = 0;
  471. io->period_pos = 0;
  472. io->sample_width = 0;
  473. io->bus_option = 0;
  474. io->oerr_num = 0;
  475. io->uerr_num = 0;
  476. spin_unlock_irqrestore(&master->lock, flags);
  477. }
  478. static int fsi_stream_transfer(struct fsi_stream *io)
  479. {
  480. struct fsi_priv *fsi = fsi_stream_to_priv(io);
  481. if (!fsi)
  482. return -EIO;
  483. return fsi_stream_handler_call(io, transfer, fsi, io);
  484. }
  485. #define fsi_stream_start(fsi, io)\
  486. fsi_stream_handler_call(io, start_stop, fsi, io, 1)
  487. #define fsi_stream_stop(fsi, io)\
  488. fsi_stream_handler_call(io, start_stop, fsi, io, 0)
  489. static int fsi_stream_probe(struct fsi_priv *fsi, struct device *dev)
  490. {
  491. struct fsi_stream *io;
  492. int ret1, ret2;
  493. io = &fsi->playback;
  494. ret1 = fsi_stream_handler_call(io, probe, fsi, io, dev);
  495. io = &fsi->capture;
  496. ret2 = fsi_stream_handler_call(io, probe, fsi, io, dev);
  497. if (ret1 < 0)
  498. return ret1;
  499. if (ret2 < 0)
  500. return ret2;
  501. return 0;
  502. }
  503. static int fsi_stream_remove(struct fsi_priv *fsi)
  504. {
  505. struct fsi_stream *io;
  506. int ret1, ret2;
  507. io = &fsi->playback;
  508. ret1 = fsi_stream_handler_call(io, remove, fsi, io);
  509. io = &fsi->capture;
  510. ret2 = fsi_stream_handler_call(io, remove, fsi, io);
  511. if (ret1 < 0)
  512. return ret1;
  513. if (ret2 < 0)
  514. return ret2;
  515. return 0;
  516. }
  517. /*
  518. * format/bus/dma setting
  519. */
  520. static void fsi_format_bus_setup(struct fsi_priv *fsi, struct fsi_stream *io,
  521. u32 bus, struct device *dev)
  522. {
  523. struct fsi_master *master = fsi_get_master(fsi);
  524. int is_play = fsi_stream_is_play(fsi, io);
  525. u32 fmt = fsi->fmt;
  526. if (fsi_version(master) >= 2) {
  527. u32 dma = 0;
  528. /*
  529. * FSI2 needs DMA/Bus setting
  530. */
  531. switch (bus) {
  532. case PACKAGE_24BITBUS_FRONT:
  533. fmt |= CR_BWS_24;
  534. dma |= VDMD_FRONT;
  535. dev_dbg(dev, "24bit bus / package in front\n");
  536. break;
  537. case PACKAGE_16BITBUS_STREAM:
  538. fmt |= CR_BWS_16;
  539. dma |= VDMD_STREAM;
  540. dev_dbg(dev, "16bit bus / stream mode\n");
  541. break;
  542. case PACKAGE_24BITBUS_BACK:
  543. default:
  544. fmt |= CR_BWS_24;
  545. dma |= VDMD_BACK;
  546. dev_dbg(dev, "24bit bus / package in back\n");
  547. break;
  548. }
  549. if (is_play)
  550. fsi_reg_write(fsi, OUT_DMAC, dma);
  551. else
  552. fsi_reg_write(fsi, IN_DMAC, dma);
  553. }
  554. if (is_play)
  555. fsi_reg_write(fsi, DO_FMT, fmt);
  556. else
  557. fsi_reg_write(fsi, DI_FMT, fmt);
  558. }
  559. /*
  560. * irq function
  561. */
  562. static void fsi_irq_enable(struct fsi_priv *fsi, struct fsi_stream *io)
  563. {
  564. u32 data = AB_IO(1, fsi_get_port_shift(fsi, io));
  565. struct fsi_master *master = fsi_get_master(fsi);
  566. fsi_core_mask_set(master, imsk, data, data);
  567. fsi_core_mask_set(master, iemsk, data, data);
  568. }
  569. static void fsi_irq_disable(struct fsi_priv *fsi, struct fsi_stream *io)
  570. {
  571. u32 data = AB_IO(1, fsi_get_port_shift(fsi, io));
  572. struct fsi_master *master = fsi_get_master(fsi);
  573. fsi_core_mask_set(master, imsk, data, 0);
  574. fsi_core_mask_set(master, iemsk, data, 0);
  575. }
  576. static u32 fsi_irq_get_status(struct fsi_master *master)
  577. {
  578. return fsi_core_read(master, int_st);
  579. }
  580. static void fsi_irq_clear_status(struct fsi_priv *fsi)
  581. {
  582. u32 data = 0;
  583. struct fsi_master *master = fsi_get_master(fsi);
  584. data |= AB_IO(1, fsi_get_port_shift(fsi, &fsi->playback));
  585. data |= AB_IO(1, fsi_get_port_shift(fsi, &fsi->capture));
  586. /* clear interrupt factor */
  587. fsi_core_mask_set(master, int_st, data, 0);
  588. }
  589. /*
  590. * SPDIF master clock function
  591. *
  592. * These functions are used later FSI2
  593. */
  594. static void fsi_spdif_clk_ctrl(struct fsi_priv *fsi, int enable)
  595. {
  596. struct fsi_master *master = fsi_get_master(fsi);
  597. u32 mask, val;
  598. mask = BP | SE;
  599. val = enable ? mask : 0;
  600. fsi_is_port_a(fsi) ?
  601. fsi_core_mask_set(master, a_mclk, mask, val) :
  602. fsi_core_mask_set(master, b_mclk, mask, val);
  603. }
  604. /*
  605. * clock function
  606. */
  607. static int fsi_clk_init(struct device *dev,
  608. struct fsi_priv *fsi,
  609. int xck,
  610. int ick,
  611. int div,
  612. int (*set_rate)(struct device *dev,
  613. struct fsi_priv *fsi,
  614. unsigned long rate))
  615. {
  616. struct fsi_clk *clock = &fsi->clock;
  617. int is_porta = fsi_is_port_a(fsi);
  618. clock->xck = NULL;
  619. clock->ick = NULL;
  620. clock->div = NULL;
  621. clock->rate = 0;
  622. clock->count = 0;
  623. clock->set_rate = set_rate;
  624. clock->own = devm_clk_get(dev, NULL);
  625. if (IS_ERR(clock->own))
  626. return -EINVAL;
  627. /* external clock */
  628. if (xck) {
  629. clock->xck = devm_clk_get(dev, is_porta ? "xcka" : "xckb");
  630. if (IS_ERR(clock->xck)) {
  631. dev_err(dev, "can't get xck clock\n");
  632. return -EINVAL;
  633. }
  634. if (clock->xck == clock->own) {
  635. dev_err(dev, "cpu doesn't support xck clock\n");
  636. return -EINVAL;
  637. }
  638. }
  639. /* FSIACLK/FSIBCLK */
  640. if (ick) {
  641. clock->ick = devm_clk_get(dev, is_porta ? "icka" : "ickb");
  642. if (IS_ERR(clock->ick)) {
  643. dev_err(dev, "can't get ick clock\n");
  644. return -EINVAL;
  645. }
  646. if (clock->ick == clock->own) {
  647. dev_err(dev, "cpu doesn't support ick clock\n");
  648. return -EINVAL;
  649. }
  650. }
  651. /* FSI-DIV */
  652. if (div) {
  653. clock->div = devm_clk_get(dev, is_porta ? "diva" : "divb");
  654. if (IS_ERR(clock->div)) {
  655. dev_err(dev, "can't get div clock\n");
  656. return -EINVAL;
  657. }
  658. if (clock->div == clock->own) {
  659. dev_err(dev, "cpu doens't support div clock\n");
  660. return -EINVAL;
  661. }
  662. }
  663. return 0;
  664. }
  665. #define fsi_clk_invalid(fsi) fsi_clk_valid(fsi, 0)
  666. static void fsi_clk_valid(struct fsi_priv *fsi, unsigned long rate)
  667. {
  668. fsi->clock.rate = rate;
  669. }
  670. static int fsi_clk_is_valid(struct fsi_priv *fsi)
  671. {
  672. return fsi->clock.set_rate &&
  673. fsi->clock.rate;
  674. }
  675. static int fsi_clk_enable(struct device *dev,
  676. struct fsi_priv *fsi,
  677. unsigned long rate)
  678. {
  679. struct fsi_clk *clock = &fsi->clock;
  680. int ret = -EINVAL;
  681. if (!fsi_clk_is_valid(fsi))
  682. return ret;
  683. if (0 == clock->count) {
  684. ret = clock->set_rate(dev, fsi, rate);
  685. if (ret < 0) {
  686. fsi_clk_invalid(fsi);
  687. return ret;
  688. }
  689. if (clock->xck)
  690. clk_enable(clock->xck);
  691. if (clock->ick)
  692. clk_enable(clock->ick);
  693. if (clock->div)
  694. clk_enable(clock->div);
  695. clock->count++;
  696. }
  697. return ret;
  698. }
  699. static int fsi_clk_disable(struct device *dev,
  700. struct fsi_priv *fsi)
  701. {
  702. struct fsi_clk *clock = &fsi->clock;
  703. if (!fsi_clk_is_valid(fsi))
  704. return -EINVAL;
  705. if (1 == clock->count--) {
  706. if (clock->xck)
  707. clk_disable(clock->xck);
  708. if (clock->ick)
  709. clk_disable(clock->ick);
  710. if (clock->div)
  711. clk_disable(clock->div);
  712. }
  713. return 0;
  714. }
  715. static int fsi_clk_set_ackbpf(struct device *dev,
  716. struct fsi_priv *fsi,
  717. int ackmd, int bpfmd)
  718. {
  719. u32 data = 0;
  720. /* check ackmd/bpfmd relationship */
  721. if (bpfmd > ackmd) {
  722. dev_err(dev, "unsupported rate (%d/%d)\n", ackmd, bpfmd);
  723. return -EINVAL;
  724. }
  725. /* ACKMD */
  726. switch (ackmd) {
  727. case 512:
  728. data |= (0x0 << 12);
  729. break;
  730. case 256:
  731. data |= (0x1 << 12);
  732. break;
  733. case 128:
  734. data |= (0x2 << 12);
  735. break;
  736. case 64:
  737. data |= (0x3 << 12);
  738. break;
  739. case 32:
  740. data |= (0x4 << 12);
  741. break;
  742. default:
  743. dev_err(dev, "unsupported ackmd (%d)\n", ackmd);
  744. return -EINVAL;
  745. }
  746. /* BPFMD */
  747. switch (bpfmd) {
  748. case 32:
  749. data |= (0x0 << 8);
  750. break;
  751. case 64:
  752. data |= (0x1 << 8);
  753. break;
  754. case 128:
  755. data |= (0x2 << 8);
  756. break;
  757. case 256:
  758. data |= (0x3 << 8);
  759. break;
  760. case 512:
  761. data |= (0x4 << 8);
  762. break;
  763. case 16:
  764. data |= (0x7 << 8);
  765. break;
  766. default:
  767. dev_err(dev, "unsupported bpfmd (%d)\n", bpfmd);
  768. return -EINVAL;
  769. }
  770. dev_dbg(dev, "ACKMD/BPFMD = %d/%d\n", ackmd, bpfmd);
  771. fsi_reg_mask_set(fsi, CKG1, (ACKMD_MASK | BPFMD_MASK) , data);
  772. udelay(10);
  773. return 0;
  774. }
  775. static int fsi_clk_set_rate_external(struct device *dev,
  776. struct fsi_priv *fsi,
  777. unsigned long rate)
  778. {
  779. struct clk *xck = fsi->clock.xck;
  780. struct clk *ick = fsi->clock.ick;
  781. unsigned long xrate;
  782. int ackmd, bpfmd;
  783. int ret = 0;
  784. /* check clock rate */
  785. xrate = clk_get_rate(xck);
  786. if (xrate % rate) {
  787. dev_err(dev, "unsupported clock rate\n");
  788. return -EINVAL;
  789. }
  790. clk_set_parent(ick, xck);
  791. clk_set_rate(ick, xrate);
  792. bpfmd = fsi->chan_num * 32;
  793. ackmd = xrate / rate;
  794. dev_dbg(dev, "external/rate = %ld/%ld\n", xrate, rate);
  795. ret = fsi_clk_set_ackbpf(dev, fsi, ackmd, bpfmd);
  796. if (ret < 0)
  797. dev_err(dev, "%s failed", __func__);
  798. return ret;
  799. }
  800. static int fsi_clk_set_rate_cpg(struct device *dev,
  801. struct fsi_priv *fsi,
  802. unsigned long rate)
  803. {
  804. struct clk *ick = fsi->clock.ick;
  805. struct clk *div = fsi->clock.div;
  806. unsigned long target = 0; /* 12288000 or 11289600 */
  807. unsigned long actual, cout;
  808. unsigned long diff, min;
  809. unsigned long best_cout, best_act;
  810. int adj;
  811. int ackmd, bpfmd;
  812. int ret = -EINVAL;
  813. if (!(12288000 % rate))
  814. target = 12288000;
  815. if (!(11289600 % rate))
  816. target = 11289600;
  817. if (!target) {
  818. dev_err(dev, "unsupported rate\n");
  819. return ret;
  820. }
  821. bpfmd = fsi->chan_num * 32;
  822. ackmd = target / rate;
  823. ret = fsi_clk_set_ackbpf(dev, fsi, ackmd, bpfmd);
  824. if (ret < 0) {
  825. dev_err(dev, "%s failed", __func__);
  826. return ret;
  827. }
  828. /*
  829. * The clock flow is
  830. *
  831. * [CPG] = cout => [FSI_DIV] = audio => [FSI] => [codec]
  832. *
  833. * But, it needs to find best match of CPG and FSI_DIV
  834. * combination, since it is difficult to generate correct
  835. * frequency of audio clock from ick clock only.
  836. * Because ick is created from its parent clock.
  837. *
  838. * target = rate x [512/256/128/64]fs
  839. * cout = round(target x adjustment)
  840. * actual = cout / adjustment (by FSI-DIV) ~= target
  841. * audio = actual
  842. */
  843. min = ~0;
  844. best_cout = 0;
  845. best_act = 0;
  846. for (adj = 1; adj < 0xffff; adj++) {
  847. cout = target * adj;
  848. if (cout > 100000000) /* max clock = 100MHz */
  849. break;
  850. /* cout/actual audio clock */
  851. cout = clk_round_rate(ick, cout);
  852. actual = cout / adj;
  853. /* find best frequency */
  854. diff = abs(actual - target);
  855. if (diff < min) {
  856. min = diff;
  857. best_cout = cout;
  858. best_act = actual;
  859. }
  860. }
  861. ret = clk_set_rate(ick, best_cout);
  862. if (ret < 0) {
  863. dev_err(dev, "ick clock failed\n");
  864. return -EIO;
  865. }
  866. ret = clk_set_rate(div, clk_round_rate(div, best_act));
  867. if (ret < 0) {
  868. dev_err(dev, "div clock failed\n");
  869. return -EIO;
  870. }
  871. dev_dbg(dev, "ick/div = %ld/%ld\n",
  872. clk_get_rate(ick), clk_get_rate(div));
  873. return ret;
  874. }
  875. static int fsi_set_master_clk(struct device *dev, struct fsi_priv *fsi,
  876. long rate, int enable)
  877. {
  878. set_rate_func set_rate = fsi_get_info_set_rate(fsi);
  879. int ret;
  880. /*
  881. * CAUTION
  882. *
  883. * set_rate will be deleted
  884. */
  885. if (!set_rate) {
  886. if (enable)
  887. return fsi_clk_enable(dev, fsi, rate);
  888. else
  889. return fsi_clk_disable(dev, fsi);
  890. }
  891. ret = set_rate(dev, rate, enable);
  892. if (ret < 0) /* error */
  893. return ret;
  894. if (!enable)
  895. return 0;
  896. if (ret > 0) {
  897. u32 data = 0;
  898. switch (ret & SH_FSI_ACKMD_MASK) {
  899. default:
  900. /* FALL THROUGH */
  901. case SH_FSI_ACKMD_512:
  902. data |= (0x0 << 12);
  903. break;
  904. case SH_FSI_ACKMD_256:
  905. data |= (0x1 << 12);
  906. break;
  907. case SH_FSI_ACKMD_128:
  908. data |= (0x2 << 12);
  909. break;
  910. case SH_FSI_ACKMD_64:
  911. data |= (0x3 << 12);
  912. break;
  913. case SH_FSI_ACKMD_32:
  914. data |= (0x4 << 12);
  915. break;
  916. }
  917. switch (ret & SH_FSI_BPFMD_MASK) {
  918. default:
  919. /* FALL THROUGH */
  920. case SH_FSI_BPFMD_32:
  921. data |= (0x0 << 8);
  922. break;
  923. case SH_FSI_BPFMD_64:
  924. data |= (0x1 << 8);
  925. break;
  926. case SH_FSI_BPFMD_128:
  927. data |= (0x2 << 8);
  928. break;
  929. case SH_FSI_BPFMD_256:
  930. data |= (0x3 << 8);
  931. break;
  932. case SH_FSI_BPFMD_512:
  933. data |= (0x4 << 8);
  934. break;
  935. case SH_FSI_BPFMD_16:
  936. data |= (0x7 << 8);
  937. break;
  938. }
  939. fsi_reg_mask_set(fsi, CKG1, (ACKMD_MASK | BPFMD_MASK) , data);
  940. udelay(10);
  941. ret = 0;
  942. }
  943. return ret;
  944. }
  945. /*
  946. * pio data transfer handler
  947. */
  948. static void fsi_pio_push16(struct fsi_priv *fsi, u8 *_buf, int samples)
  949. {
  950. u32 enable_stream = fsi_get_info_flags(fsi) & SH_FSI_ENABLE_STREAM_MODE;
  951. int i;
  952. if (enable_stream) {
  953. /*
  954. * stream mode
  955. * see
  956. * fsi_pio_push_init()
  957. */
  958. u32 *buf = (u32 *)_buf;
  959. for (i = 0; i < samples / 2; i++)
  960. fsi_reg_write(fsi, DODT, buf[i]);
  961. } else {
  962. /* normal mode */
  963. u16 *buf = (u16 *)_buf;
  964. for (i = 0; i < samples; i++)
  965. fsi_reg_write(fsi, DODT, ((u32)*(buf + i) << 8));
  966. }
  967. }
  968. static void fsi_pio_pop16(struct fsi_priv *fsi, u8 *_buf, int samples)
  969. {
  970. u16 *buf = (u16 *)_buf;
  971. int i;
  972. for (i = 0; i < samples; i++)
  973. *(buf + i) = (u16)(fsi_reg_read(fsi, DIDT) >> 8);
  974. }
  975. static void fsi_pio_push32(struct fsi_priv *fsi, u8 *_buf, int samples)
  976. {
  977. u32 *buf = (u32 *)_buf;
  978. int i;
  979. for (i = 0; i < samples; i++)
  980. fsi_reg_write(fsi, DODT, *(buf + i));
  981. }
  982. static void fsi_pio_pop32(struct fsi_priv *fsi, u8 *_buf, int samples)
  983. {
  984. u32 *buf = (u32 *)_buf;
  985. int i;
  986. for (i = 0; i < samples; i++)
  987. *(buf + i) = fsi_reg_read(fsi, DIDT);
  988. }
  989. static u8 *fsi_pio_get_area(struct fsi_priv *fsi, struct fsi_stream *io)
  990. {
  991. struct snd_pcm_runtime *runtime = io->substream->runtime;
  992. return runtime->dma_area +
  993. samples_to_bytes(runtime, io->buff_sample_pos);
  994. }
  995. static int fsi_pio_transfer(struct fsi_priv *fsi, struct fsi_stream *io,
  996. void (*run16)(struct fsi_priv *fsi, u8 *buf, int samples),
  997. void (*run32)(struct fsi_priv *fsi, u8 *buf, int samples),
  998. int samples)
  999. {
  1000. struct snd_pcm_runtime *runtime;
  1001. struct snd_pcm_substream *substream;
  1002. u8 *buf;
  1003. int over_period;
  1004. if (!fsi_stream_is_working(fsi, io))
  1005. return -EINVAL;
  1006. over_period = 0;
  1007. substream = io->substream;
  1008. runtime = substream->runtime;
  1009. /* FSI FIFO has limit.
  1010. * So, this driver can not send periods data at a time
  1011. */
  1012. if (io->buff_sample_pos >=
  1013. io->period_samples * (io->period_pos + 1)) {
  1014. over_period = 1;
  1015. io->period_pos = (io->period_pos + 1) % runtime->periods;
  1016. if (0 == io->period_pos)
  1017. io->buff_sample_pos = 0;
  1018. }
  1019. buf = fsi_pio_get_area(fsi, io);
  1020. switch (io->sample_width) {
  1021. case 2:
  1022. run16(fsi, buf, samples);
  1023. break;
  1024. case 4:
  1025. run32(fsi, buf, samples);
  1026. break;
  1027. default:
  1028. return -EINVAL;
  1029. }
  1030. /* update buff_sample_pos */
  1031. io->buff_sample_pos += samples;
  1032. if (over_period)
  1033. snd_pcm_period_elapsed(substream);
  1034. return 0;
  1035. }
  1036. static int fsi_pio_pop(struct fsi_priv *fsi, struct fsi_stream *io)
  1037. {
  1038. int sample_residues; /* samples in FSI fifo */
  1039. int sample_space; /* ALSA free samples space */
  1040. int samples;
  1041. sample_residues = fsi_get_current_fifo_samples(fsi, io);
  1042. sample_space = io->buff_sample_capa - io->buff_sample_pos;
  1043. samples = min(sample_residues, sample_space);
  1044. return fsi_pio_transfer(fsi, io,
  1045. fsi_pio_pop16,
  1046. fsi_pio_pop32,
  1047. samples);
  1048. }
  1049. static int fsi_pio_push(struct fsi_priv *fsi, struct fsi_stream *io)
  1050. {
  1051. int sample_residues; /* ALSA residue samples */
  1052. int sample_space; /* FSI fifo free samples space */
  1053. int samples;
  1054. sample_residues = io->buff_sample_capa - io->buff_sample_pos;
  1055. sample_space = io->fifo_sample_capa -
  1056. fsi_get_current_fifo_samples(fsi, io);
  1057. samples = min(sample_residues, sample_space);
  1058. return fsi_pio_transfer(fsi, io,
  1059. fsi_pio_push16,
  1060. fsi_pio_push32,
  1061. samples);
  1062. }
  1063. static void fsi_pio_start_stop(struct fsi_priv *fsi, struct fsi_stream *io,
  1064. int enable)
  1065. {
  1066. struct fsi_master *master = fsi_get_master(fsi);
  1067. u32 clk = fsi_is_port_a(fsi) ? CRA : CRB;
  1068. if (enable)
  1069. fsi_irq_enable(fsi, io);
  1070. else
  1071. fsi_irq_disable(fsi, io);
  1072. if (fsi_is_clk_master(fsi))
  1073. fsi_master_mask_set(master, CLK_RST, clk, (enable) ? clk : 0);
  1074. }
  1075. static int fsi_pio_push_init(struct fsi_priv *fsi, struct fsi_stream *io)
  1076. {
  1077. u32 enable_stream = fsi_get_info_flags(fsi) & SH_FSI_ENABLE_STREAM_MODE;
  1078. /*
  1079. * we can use 16bit stream mode
  1080. * when "playback" and "16bit data"
  1081. * and platform allows "stream mode"
  1082. * see
  1083. * fsi_pio_push16()
  1084. */
  1085. if (enable_stream)
  1086. io->bus_option = BUSOP_SET(24, PACKAGE_24BITBUS_BACK) |
  1087. BUSOP_SET(16, PACKAGE_16BITBUS_STREAM);
  1088. else
  1089. io->bus_option = BUSOP_SET(24, PACKAGE_24BITBUS_BACK) |
  1090. BUSOP_SET(16, PACKAGE_24BITBUS_BACK);
  1091. return 0;
  1092. }
  1093. static int fsi_pio_pop_init(struct fsi_priv *fsi, struct fsi_stream *io)
  1094. {
  1095. /*
  1096. * always 24bit bus, package back when "capture"
  1097. */
  1098. io->bus_option = BUSOP_SET(24, PACKAGE_24BITBUS_BACK) |
  1099. BUSOP_SET(16, PACKAGE_24BITBUS_BACK);
  1100. return 0;
  1101. }
  1102. static struct fsi_stream_handler fsi_pio_push_handler = {
  1103. .init = fsi_pio_push_init,
  1104. .transfer = fsi_pio_push,
  1105. .start_stop = fsi_pio_start_stop,
  1106. };
  1107. static struct fsi_stream_handler fsi_pio_pop_handler = {
  1108. .init = fsi_pio_pop_init,
  1109. .transfer = fsi_pio_pop,
  1110. .start_stop = fsi_pio_start_stop,
  1111. };
  1112. static irqreturn_t fsi_interrupt(int irq, void *data)
  1113. {
  1114. struct fsi_master *master = data;
  1115. u32 int_st = fsi_irq_get_status(master);
  1116. /* clear irq status */
  1117. fsi_master_mask_set(master, SOFT_RST, IR, 0);
  1118. fsi_master_mask_set(master, SOFT_RST, IR, IR);
  1119. if (int_st & AB_IO(1, AO_SHIFT))
  1120. fsi_stream_transfer(&master->fsia.playback);
  1121. if (int_st & AB_IO(1, BO_SHIFT))
  1122. fsi_stream_transfer(&master->fsib.playback);
  1123. if (int_st & AB_IO(1, AI_SHIFT))
  1124. fsi_stream_transfer(&master->fsia.capture);
  1125. if (int_st & AB_IO(1, BI_SHIFT))
  1126. fsi_stream_transfer(&master->fsib.capture);
  1127. fsi_count_fifo_err(&master->fsia);
  1128. fsi_count_fifo_err(&master->fsib);
  1129. fsi_irq_clear_status(&master->fsia);
  1130. fsi_irq_clear_status(&master->fsib);
  1131. return IRQ_HANDLED;
  1132. }
  1133. /*
  1134. * dma data transfer handler
  1135. */
  1136. static int fsi_dma_init(struct fsi_priv *fsi, struct fsi_stream *io)
  1137. {
  1138. struct snd_pcm_runtime *runtime = io->substream->runtime;
  1139. struct snd_soc_dai *dai = fsi_get_dai(io->substream);
  1140. enum dma_data_direction dir = fsi_stream_is_play(fsi, io) ?
  1141. DMA_TO_DEVICE : DMA_FROM_DEVICE;
  1142. /*
  1143. * 24bit data : 24bit bus / package in back
  1144. * 16bit data : 16bit bus / stream mode
  1145. */
  1146. io->bus_option = BUSOP_SET(24, PACKAGE_24BITBUS_BACK) |
  1147. BUSOP_SET(16, PACKAGE_16BITBUS_STREAM);
  1148. io->dma = dma_map_single(dai->dev, runtime->dma_area,
  1149. snd_pcm_lib_buffer_bytes(io->substream), dir);
  1150. return 0;
  1151. }
  1152. static int fsi_dma_quit(struct fsi_priv *fsi, struct fsi_stream *io)
  1153. {
  1154. struct snd_soc_dai *dai = fsi_get_dai(io->substream);
  1155. enum dma_data_direction dir = fsi_stream_is_play(fsi, io) ?
  1156. DMA_TO_DEVICE : DMA_FROM_DEVICE;
  1157. dma_unmap_single(dai->dev, io->dma,
  1158. snd_pcm_lib_buffer_bytes(io->substream), dir);
  1159. return 0;
  1160. }
  1161. static dma_addr_t fsi_dma_get_area(struct fsi_stream *io)
  1162. {
  1163. struct snd_pcm_runtime *runtime = io->substream->runtime;
  1164. return io->dma + samples_to_bytes(runtime, io->buff_sample_pos);
  1165. }
  1166. static void fsi_dma_complete(void *data)
  1167. {
  1168. struct fsi_stream *io = (struct fsi_stream *)data;
  1169. struct fsi_priv *fsi = fsi_stream_to_priv(io);
  1170. struct snd_pcm_runtime *runtime = io->substream->runtime;
  1171. struct snd_soc_dai *dai = fsi_get_dai(io->substream);
  1172. enum dma_data_direction dir = fsi_stream_is_play(fsi, io) ?
  1173. DMA_TO_DEVICE : DMA_FROM_DEVICE;
  1174. dma_sync_single_for_cpu(dai->dev, fsi_dma_get_area(io),
  1175. samples_to_bytes(runtime, io->period_samples), dir);
  1176. io->buff_sample_pos += io->period_samples;
  1177. io->period_pos++;
  1178. if (io->period_pos >= runtime->periods) {
  1179. io->period_pos = 0;
  1180. io->buff_sample_pos = 0;
  1181. }
  1182. fsi_count_fifo_err(fsi);
  1183. fsi_stream_transfer(io);
  1184. snd_pcm_period_elapsed(io->substream);
  1185. }
  1186. static void fsi_dma_do_tasklet(unsigned long data)
  1187. {
  1188. struct fsi_stream *io = (struct fsi_stream *)data;
  1189. struct fsi_priv *fsi = fsi_stream_to_priv(io);
  1190. struct snd_soc_dai *dai;
  1191. struct dma_async_tx_descriptor *desc;
  1192. struct snd_pcm_runtime *runtime;
  1193. enum dma_data_direction dir;
  1194. int is_play = fsi_stream_is_play(fsi, io);
  1195. int len;
  1196. dma_addr_t buf;
  1197. if (!fsi_stream_is_working(fsi, io))
  1198. return;
  1199. dai = fsi_get_dai(io->substream);
  1200. runtime = io->substream->runtime;
  1201. dir = is_play ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
  1202. len = samples_to_bytes(runtime, io->period_samples);
  1203. buf = fsi_dma_get_area(io);
  1204. dma_sync_single_for_device(dai->dev, buf, len, dir);
  1205. desc = dmaengine_prep_slave_single(io->chan, buf, len, dir,
  1206. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  1207. if (!desc) {
  1208. dev_err(dai->dev, "dmaengine_prep_slave_sg() fail\n");
  1209. return;
  1210. }
  1211. desc->callback = fsi_dma_complete;
  1212. desc->callback_param = io;
  1213. if (dmaengine_submit(desc) < 0) {
  1214. dev_err(dai->dev, "tx_submit() fail\n");
  1215. return;
  1216. }
  1217. dma_async_issue_pending(io->chan);
  1218. /*
  1219. * FIXME
  1220. *
  1221. * In DMAEngine case, codec and FSI cannot be started simultaneously
  1222. * since FSI is using tasklet.
  1223. * Therefore, in capture case, probably FSI FIFO will have got
  1224. * overflow error in this point.
  1225. * in that case, DMA cannot start transfer until error was cleared.
  1226. */
  1227. if (!is_play) {
  1228. if (ERR_OVER & fsi_reg_read(fsi, DIFF_ST)) {
  1229. fsi_reg_mask_set(fsi, DIFF_CTL, FIFO_CLR, FIFO_CLR);
  1230. fsi_reg_write(fsi, DIFF_ST, 0);
  1231. }
  1232. }
  1233. }
  1234. static bool fsi_dma_filter(struct dma_chan *chan, void *param)
  1235. {
  1236. struct sh_dmae_slave *slave = param;
  1237. chan->private = slave;
  1238. return true;
  1239. }
  1240. static int fsi_dma_transfer(struct fsi_priv *fsi, struct fsi_stream *io)
  1241. {
  1242. tasklet_schedule(&io->tasklet);
  1243. return 0;
  1244. }
  1245. static void fsi_dma_push_start_stop(struct fsi_priv *fsi, struct fsi_stream *io,
  1246. int start)
  1247. {
  1248. struct fsi_master *master = fsi_get_master(fsi);
  1249. u32 clk = fsi_is_port_a(fsi) ? CRA : CRB;
  1250. u32 enable = start ? DMA_ON : 0;
  1251. fsi_reg_mask_set(fsi, OUT_DMAC, DMA_ON, enable);
  1252. dmaengine_terminate_all(io->chan);
  1253. if (fsi_is_clk_master(fsi))
  1254. fsi_master_mask_set(master, CLK_RST, clk, (enable) ? clk : 0);
  1255. }
  1256. static int fsi_dma_probe(struct fsi_priv *fsi, struct fsi_stream *io, struct device *dev)
  1257. {
  1258. dma_cap_mask_t mask;
  1259. dma_cap_zero(mask);
  1260. dma_cap_set(DMA_SLAVE, mask);
  1261. io->chan = dma_request_channel(mask, fsi_dma_filter, &io->slave);
  1262. if (!io->chan) {
  1263. /* switch to PIO handler */
  1264. if (fsi_stream_is_play(fsi, io))
  1265. fsi->playback.handler = &fsi_pio_push_handler;
  1266. else
  1267. fsi->capture.handler = &fsi_pio_pop_handler;
  1268. dev_info(dev, "switch handler (dma => pio)\n");
  1269. /* probe again */
  1270. return fsi_stream_probe(fsi, dev);
  1271. }
  1272. tasklet_init(&io->tasklet, fsi_dma_do_tasklet, (unsigned long)io);
  1273. return 0;
  1274. }
  1275. static int fsi_dma_remove(struct fsi_priv *fsi, struct fsi_stream *io)
  1276. {
  1277. tasklet_kill(&io->tasklet);
  1278. fsi_stream_stop(fsi, io);
  1279. if (io->chan)
  1280. dma_release_channel(io->chan);
  1281. io->chan = NULL;
  1282. return 0;
  1283. }
  1284. static struct fsi_stream_handler fsi_dma_push_handler = {
  1285. .init = fsi_dma_init,
  1286. .quit = fsi_dma_quit,
  1287. .probe = fsi_dma_probe,
  1288. .transfer = fsi_dma_transfer,
  1289. .remove = fsi_dma_remove,
  1290. .start_stop = fsi_dma_push_start_stop,
  1291. };
  1292. /*
  1293. * dai ops
  1294. */
  1295. static void fsi_fifo_init(struct fsi_priv *fsi,
  1296. struct fsi_stream *io,
  1297. struct device *dev)
  1298. {
  1299. struct fsi_master *master = fsi_get_master(fsi);
  1300. int is_play = fsi_stream_is_play(fsi, io);
  1301. u32 shift, i;
  1302. int frame_capa;
  1303. /* get on-chip RAM capacity */
  1304. shift = fsi_master_read(master, FIFO_SZ);
  1305. shift >>= fsi_get_port_shift(fsi, io);
  1306. shift &= FIFO_SZ_MASK;
  1307. frame_capa = 256 << shift;
  1308. dev_dbg(dev, "fifo = %d words\n", frame_capa);
  1309. /*
  1310. * The maximum number of sample data varies depending
  1311. * on the number of channels selected for the format.
  1312. *
  1313. * FIFOs are used in 4-channel units in 3-channel mode
  1314. * and in 8-channel units in 5- to 7-channel mode
  1315. * meaning that more FIFOs than the required size of DPRAM
  1316. * are used.
  1317. *
  1318. * ex) if 256 words of DP-RAM is connected
  1319. * 1 channel: 256 (256 x 1 = 256)
  1320. * 2 channels: 128 (128 x 2 = 256)
  1321. * 3 channels: 64 ( 64 x 3 = 192)
  1322. * 4 channels: 64 ( 64 x 4 = 256)
  1323. * 5 channels: 32 ( 32 x 5 = 160)
  1324. * 6 channels: 32 ( 32 x 6 = 192)
  1325. * 7 channels: 32 ( 32 x 7 = 224)
  1326. * 8 channels: 32 ( 32 x 8 = 256)
  1327. */
  1328. for (i = 1; i < fsi->chan_num; i <<= 1)
  1329. frame_capa >>= 1;
  1330. dev_dbg(dev, "%d channel %d store\n",
  1331. fsi->chan_num, frame_capa);
  1332. io->fifo_sample_capa = fsi_frame2sample(fsi, frame_capa);
  1333. /*
  1334. * set interrupt generation factor
  1335. * clear FIFO
  1336. */
  1337. if (is_play) {
  1338. fsi_reg_write(fsi, DOFF_CTL, IRQ_HALF);
  1339. fsi_reg_mask_set(fsi, DOFF_CTL, FIFO_CLR, FIFO_CLR);
  1340. } else {
  1341. fsi_reg_write(fsi, DIFF_CTL, IRQ_HALF);
  1342. fsi_reg_mask_set(fsi, DIFF_CTL, FIFO_CLR, FIFO_CLR);
  1343. }
  1344. }
  1345. static int fsi_hw_startup(struct fsi_priv *fsi,
  1346. struct fsi_stream *io,
  1347. struct device *dev)
  1348. {
  1349. u32 flags = fsi_get_info_flags(fsi);
  1350. u32 data = 0;
  1351. /* clock setting */
  1352. if (fsi_is_clk_master(fsi))
  1353. data = DIMD | DOMD;
  1354. fsi_reg_mask_set(fsi, CKG1, (DIMD | DOMD), data);
  1355. /* clock inversion (CKG2) */
  1356. data = 0;
  1357. if (SH_FSI_LRM_INV & flags)
  1358. data |= 1 << 12;
  1359. if (SH_FSI_BRM_INV & flags)
  1360. data |= 1 << 8;
  1361. if (SH_FSI_LRS_INV & flags)
  1362. data |= 1 << 4;
  1363. if (SH_FSI_BRS_INV & flags)
  1364. data |= 1 << 0;
  1365. fsi_reg_write(fsi, CKG2, data);
  1366. /* spdif ? */
  1367. if (fsi_is_spdif(fsi)) {
  1368. fsi_spdif_clk_ctrl(fsi, 1);
  1369. fsi_reg_mask_set(fsi, OUT_SEL, DMMD, DMMD);
  1370. }
  1371. /*
  1372. * get bus settings
  1373. */
  1374. data = 0;
  1375. switch (io->sample_width) {
  1376. case 2:
  1377. data = BUSOP_GET(16, io->bus_option);
  1378. break;
  1379. case 4:
  1380. data = BUSOP_GET(24, io->bus_option);
  1381. break;
  1382. }
  1383. fsi_format_bus_setup(fsi, io, data, dev);
  1384. /* irq clear */
  1385. fsi_irq_disable(fsi, io);
  1386. fsi_irq_clear_status(fsi);
  1387. /* fifo init */
  1388. fsi_fifo_init(fsi, io, dev);
  1389. /* start master clock */
  1390. if (fsi_is_clk_master(fsi))
  1391. return fsi_set_master_clk(dev, fsi, fsi->rate, 1);
  1392. return 0;
  1393. }
  1394. static int fsi_hw_shutdown(struct fsi_priv *fsi,
  1395. struct device *dev)
  1396. {
  1397. /* stop master clock */
  1398. if (fsi_is_clk_master(fsi))
  1399. return fsi_set_master_clk(dev, fsi, fsi->rate, 0);
  1400. return 0;
  1401. }
  1402. static int fsi_dai_startup(struct snd_pcm_substream *substream,
  1403. struct snd_soc_dai *dai)
  1404. {
  1405. struct fsi_priv *fsi = fsi_get_priv(substream);
  1406. fsi_clk_invalid(fsi);
  1407. fsi->rate = 0;
  1408. return 0;
  1409. }
  1410. static void fsi_dai_shutdown(struct snd_pcm_substream *substream,
  1411. struct snd_soc_dai *dai)
  1412. {
  1413. struct fsi_priv *fsi = fsi_get_priv(substream);
  1414. fsi_clk_invalid(fsi);
  1415. fsi->rate = 0;
  1416. }
  1417. static int fsi_dai_trigger(struct snd_pcm_substream *substream, int cmd,
  1418. struct snd_soc_dai *dai)
  1419. {
  1420. struct fsi_priv *fsi = fsi_get_priv(substream);
  1421. struct fsi_stream *io = fsi_stream_get(fsi, substream);
  1422. int ret = 0;
  1423. switch (cmd) {
  1424. case SNDRV_PCM_TRIGGER_START:
  1425. fsi_stream_init(fsi, io, substream);
  1426. if (!ret)
  1427. ret = fsi_hw_startup(fsi, io, dai->dev);
  1428. if (!ret)
  1429. ret = fsi_stream_transfer(io);
  1430. if (!ret)
  1431. fsi_stream_start(fsi, io);
  1432. break;
  1433. case SNDRV_PCM_TRIGGER_STOP:
  1434. if (!ret)
  1435. ret = fsi_hw_shutdown(fsi, dai->dev);
  1436. fsi_stream_stop(fsi, io);
  1437. fsi_stream_quit(fsi, io);
  1438. break;
  1439. }
  1440. return ret;
  1441. }
  1442. static int fsi_set_fmt_dai(struct fsi_priv *fsi, unsigned int fmt)
  1443. {
  1444. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1445. case SND_SOC_DAIFMT_I2S:
  1446. fsi->fmt = CR_I2S;
  1447. fsi->chan_num = 2;
  1448. break;
  1449. case SND_SOC_DAIFMT_LEFT_J:
  1450. fsi->fmt = CR_PCM;
  1451. fsi->chan_num = 2;
  1452. break;
  1453. default:
  1454. return -EINVAL;
  1455. }
  1456. return 0;
  1457. }
  1458. static int fsi_set_fmt_spdif(struct fsi_priv *fsi)
  1459. {
  1460. struct fsi_master *master = fsi_get_master(fsi);
  1461. if (fsi_version(master) < 2)
  1462. return -EINVAL;
  1463. fsi->fmt = CR_DTMD_SPDIF_PCM | CR_PCM;
  1464. fsi->chan_num = 2;
  1465. return 0;
  1466. }
  1467. static int fsi_dai_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1468. {
  1469. struct fsi_priv *fsi = fsi_get_priv_frm_dai(dai);
  1470. set_rate_func set_rate = fsi_get_info_set_rate(fsi);
  1471. int ret;
  1472. /* set master/slave audio interface */
  1473. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1474. case SND_SOC_DAIFMT_CBM_CFM:
  1475. fsi->clk_master = 1;
  1476. break;
  1477. case SND_SOC_DAIFMT_CBS_CFS:
  1478. break;
  1479. default:
  1480. return -EINVAL;
  1481. }
  1482. if (fsi_is_clk_master(fsi)) {
  1483. /*
  1484. * CAUTION
  1485. *
  1486. * set_rate will be deleted
  1487. */
  1488. if (set_rate)
  1489. dev_warn(dai->dev, "set_rate will be removed soon\n");
  1490. if (fsi->clk_cpg)
  1491. fsi_clk_init(dai->dev, fsi, 0, 1, 1,
  1492. fsi_clk_set_rate_cpg);
  1493. else
  1494. fsi_clk_init(dai->dev, fsi, 1, 1, 0,
  1495. fsi_clk_set_rate_external);
  1496. }
  1497. /* set format */
  1498. if (fsi_is_spdif(fsi))
  1499. ret = fsi_set_fmt_spdif(fsi);
  1500. else
  1501. ret = fsi_set_fmt_dai(fsi, fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  1502. return ret;
  1503. }
  1504. static int fsi_dai_hw_params(struct snd_pcm_substream *substream,
  1505. struct snd_pcm_hw_params *params,
  1506. struct snd_soc_dai *dai)
  1507. {
  1508. struct fsi_priv *fsi = fsi_get_priv(substream);
  1509. if (fsi_is_clk_master(fsi)) {
  1510. fsi->rate = params_rate(params);
  1511. fsi_clk_valid(fsi, fsi->rate);
  1512. }
  1513. return 0;
  1514. }
  1515. static const struct snd_soc_dai_ops fsi_dai_ops = {
  1516. .startup = fsi_dai_startup,
  1517. .shutdown = fsi_dai_shutdown,
  1518. .trigger = fsi_dai_trigger,
  1519. .set_fmt = fsi_dai_set_fmt,
  1520. .hw_params = fsi_dai_hw_params,
  1521. };
  1522. /*
  1523. * pcm ops
  1524. */
  1525. static struct snd_pcm_hardware fsi_pcm_hardware = {
  1526. .info = SNDRV_PCM_INFO_INTERLEAVED |
  1527. SNDRV_PCM_INFO_MMAP |
  1528. SNDRV_PCM_INFO_MMAP_VALID |
  1529. SNDRV_PCM_INFO_PAUSE,
  1530. .formats = FSI_FMTS,
  1531. .rates = FSI_RATES,
  1532. .rate_min = 8000,
  1533. .rate_max = 192000,
  1534. .channels_min = 2,
  1535. .channels_max = 2,
  1536. .buffer_bytes_max = 64 * 1024,
  1537. .period_bytes_min = 32,
  1538. .period_bytes_max = 8192,
  1539. .periods_min = 1,
  1540. .periods_max = 32,
  1541. .fifo_size = 256,
  1542. };
  1543. static int fsi_pcm_open(struct snd_pcm_substream *substream)
  1544. {
  1545. struct snd_pcm_runtime *runtime = substream->runtime;
  1546. int ret = 0;
  1547. snd_soc_set_runtime_hwparams(substream, &fsi_pcm_hardware);
  1548. ret = snd_pcm_hw_constraint_integer(runtime,
  1549. SNDRV_PCM_HW_PARAM_PERIODS);
  1550. return ret;
  1551. }
  1552. static int fsi_hw_params(struct snd_pcm_substream *substream,
  1553. struct snd_pcm_hw_params *hw_params)
  1554. {
  1555. return snd_pcm_lib_malloc_pages(substream,
  1556. params_buffer_bytes(hw_params));
  1557. }
  1558. static int fsi_hw_free(struct snd_pcm_substream *substream)
  1559. {
  1560. return snd_pcm_lib_free_pages(substream);
  1561. }
  1562. static snd_pcm_uframes_t fsi_pointer(struct snd_pcm_substream *substream)
  1563. {
  1564. struct fsi_priv *fsi = fsi_get_priv(substream);
  1565. struct fsi_stream *io = fsi_stream_get(fsi, substream);
  1566. return fsi_sample2frame(fsi, io->buff_sample_pos);
  1567. }
  1568. static struct snd_pcm_ops fsi_pcm_ops = {
  1569. .open = fsi_pcm_open,
  1570. .ioctl = snd_pcm_lib_ioctl,
  1571. .hw_params = fsi_hw_params,
  1572. .hw_free = fsi_hw_free,
  1573. .pointer = fsi_pointer,
  1574. };
  1575. /*
  1576. * snd_soc_platform
  1577. */
  1578. #define PREALLOC_BUFFER (32 * 1024)
  1579. #define PREALLOC_BUFFER_MAX (32 * 1024)
  1580. static void fsi_pcm_free(struct snd_pcm *pcm)
  1581. {
  1582. snd_pcm_lib_preallocate_free_for_all(pcm);
  1583. }
  1584. static int fsi_pcm_new(struct snd_soc_pcm_runtime *rtd)
  1585. {
  1586. struct snd_pcm *pcm = rtd->pcm;
  1587. /*
  1588. * dont use SNDRV_DMA_TYPE_DEV, since it will oops the SH kernel
  1589. * in MMAP mode (i.e. aplay -M)
  1590. */
  1591. return snd_pcm_lib_preallocate_pages_for_all(
  1592. pcm,
  1593. SNDRV_DMA_TYPE_CONTINUOUS,
  1594. snd_dma_continuous_data(GFP_KERNEL),
  1595. PREALLOC_BUFFER, PREALLOC_BUFFER_MAX);
  1596. }
  1597. /*
  1598. * alsa struct
  1599. */
  1600. static struct snd_soc_dai_driver fsi_soc_dai[] = {
  1601. {
  1602. .name = "fsia-dai",
  1603. .playback = {
  1604. .rates = FSI_RATES,
  1605. .formats = FSI_FMTS,
  1606. .channels_min = 2,
  1607. .channels_max = 2,
  1608. },
  1609. .capture = {
  1610. .rates = FSI_RATES,
  1611. .formats = FSI_FMTS,
  1612. .channels_min = 2,
  1613. .channels_max = 2,
  1614. },
  1615. .ops = &fsi_dai_ops,
  1616. },
  1617. {
  1618. .name = "fsib-dai",
  1619. .playback = {
  1620. .rates = FSI_RATES,
  1621. .formats = FSI_FMTS,
  1622. .channels_min = 2,
  1623. .channels_max = 2,
  1624. },
  1625. .capture = {
  1626. .rates = FSI_RATES,
  1627. .formats = FSI_FMTS,
  1628. .channels_min = 2,
  1629. .channels_max = 2,
  1630. },
  1631. .ops = &fsi_dai_ops,
  1632. },
  1633. };
  1634. static struct snd_soc_platform_driver fsi_soc_platform = {
  1635. .ops = &fsi_pcm_ops,
  1636. .pcm_new = fsi_pcm_new,
  1637. .pcm_free = fsi_pcm_free,
  1638. };
  1639. /*
  1640. * platform function
  1641. */
  1642. static void fsi_port_info_init(struct fsi_priv *fsi,
  1643. struct sh_fsi_port_info *info)
  1644. {
  1645. if (info->flags & SH_FSI_FMT_SPDIF)
  1646. fsi->spdif = 1;
  1647. if (info->flags & SH_FSI_CLK_CPG)
  1648. fsi->clk_cpg = 1;
  1649. }
  1650. static void fsi_handler_init(struct fsi_priv *fsi,
  1651. struct sh_fsi_port_info *info)
  1652. {
  1653. fsi->playback.handler = &fsi_pio_push_handler; /* default PIO */
  1654. fsi->playback.priv = fsi;
  1655. fsi->capture.handler = &fsi_pio_pop_handler; /* default PIO */
  1656. fsi->capture.priv = fsi;
  1657. if (info->tx_id) {
  1658. fsi->playback.slave.shdma_slave.slave_id = info->tx_id;
  1659. fsi->playback.handler = &fsi_dma_push_handler;
  1660. }
  1661. }
  1662. static int fsi_probe(struct platform_device *pdev)
  1663. {
  1664. struct fsi_master *master;
  1665. const struct platform_device_id *id_entry;
  1666. struct sh_fsi_platform_info *info = pdev->dev.platform_data;
  1667. struct sh_fsi_port_info nul_info, *pinfo;
  1668. struct fsi_priv *fsi;
  1669. struct resource *res;
  1670. unsigned int irq;
  1671. int ret;
  1672. nul_info.flags = 0;
  1673. nul_info.tx_id = 0;
  1674. nul_info.rx_id = 0;
  1675. id_entry = pdev->id_entry;
  1676. if (!id_entry) {
  1677. dev_err(&pdev->dev, "unknown fsi device\n");
  1678. return -ENODEV;
  1679. }
  1680. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1681. irq = platform_get_irq(pdev, 0);
  1682. if (!res || (int)irq <= 0) {
  1683. dev_err(&pdev->dev, "Not enough FSI platform resources.\n");
  1684. return -ENODEV;
  1685. }
  1686. master = devm_kzalloc(&pdev->dev, sizeof(*master), GFP_KERNEL);
  1687. if (!master) {
  1688. dev_err(&pdev->dev, "Could not allocate master\n");
  1689. return -ENOMEM;
  1690. }
  1691. master->base = devm_ioremap_nocache(&pdev->dev,
  1692. res->start, resource_size(res));
  1693. if (!master->base) {
  1694. dev_err(&pdev->dev, "Unable to ioremap FSI registers.\n");
  1695. return -ENXIO;
  1696. }
  1697. /* master setting */
  1698. master->irq = irq;
  1699. master->core = (struct fsi_core *)id_entry->driver_data;
  1700. spin_lock_init(&master->lock);
  1701. /* FSI A setting */
  1702. pinfo = (info) ? &info->port_a : &nul_info;
  1703. fsi = &master->fsia;
  1704. fsi->base = master->base;
  1705. fsi->master = master;
  1706. fsi->info = pinfo;
  1707. fsi_port_info_init(fsi, pinfo);
  1708. fsi_handler_init(fsi, pinfo);
  1709. ret = fsi_stream_probe(fsi, &pdev->dev);
  1710. if (ret < 0) {
  1711. dev_err(&pdev->dev, "FSIA stream probe failed\n");
  1712. return ret;
  1713. }
  1714. /* FSI B setting */
  1715. pinfo = (info) ? &info->port_b : &nul_info;
  1716. fsi = &master->fsib;
  1717. fsi->base = master->base + 0x40;
  1718. fsi->master = master;
  1719. fsi->info = pinfo;
  1720. fsi_port_info_init(fsi, pinfo);
  1721. fsi_handler_init(fsi, pinfo);
  1722. ret = fsi_stream_probe(fsi, &pdev->dev);
  1723. if (ret < 0) {
  1724. dev_err(&pdev->dev, "FSIB stream probe failed\n");
  1725. goto exit_fsia;
  1726. }
  1727. pm_runtime_enable(&pdev->dev);
  1728. dev_set_drvdata(&pdev->dev, master);
  1729. ret = devm_request_irq(&pdev->dev, irq, &fsi_interrupt, 0,
  1730. id_entry->name, master);
  1731. if (ret) {
  1732. dev_err(&pdev->dev, "irq request err\n");
  1733. goto exit_fsib;
  1734. }
  1735. ret = snd_soc_register_platform(&pdev->dev, &fsi_soc_platform);
  1736. if (ret < 0) {
  1737. dev_err(&pdev->dev, "cannot snd soc register\n");
  1738. goto exit_fsib;
  1739. }
  1740. ret = snd_soc_register_dais(&pdev->dev, fsi_soc_dai,
  1741. ARRAY_SIZE(fsi_soc_dai));
  1742. if (ret < 0) {
  1743. dev_err(&pdev->dev, "cannot snd dai register\n");
  1744. goto exit_snd_soc;
  1745. }
  1746. return ret;
  1747. exit_snd_soc:
  1748. snd_soc_unregister_platform(&pdev->dev);
  1749. exit_fsib:
  1750. pm_runtime_disable(&pdev->dev);
  1751. fsi_stream_remove(&master->fsib);
  1752. exit_fsia:
  1753. fsi_stream_remove(&master->fsia);
  1754. return ret;
  1755. }
  1756. static int fsi_remove(struct platform_device *pdev)
  1757. {
  1758. struct fsi_master *master;
  1759. master = dev_get_drvdata(&pdev->dev);
  1760. pm_runtime_disable(&pdev->dev);
  1761. snd_soc_unregister_dais(&pdev->dev, ARRAY_SIZE(fsi_soc_dai));
  1762. snd_soc_unregister_platform(&pdev->dev);
  1763. fsi_stream_remove(&master->fsia);
  1764. fsi_stream_remove(&master->fsib);
  1765. return 0;
  1766. }
  1767. static void __fsi_suspend(struct fsi_priv *fsi,
  1768. struct fsi_stream *io,
  1769. struct device *dev)
  1770. {
  1771. if (!fsi_stream_is_working(fsi, io))
  1772. return;
  1773. fsi_stream_stop(fsi, io);
  1774. fsi_hw_shutdown(fsi, dev);
  1775. }
  1776. static void __fsi_resume(struct fsi_priv *fsi,
  1777. struct fsi_stream *io,
  1778. struct device *dev)
  1779. {
  1780. if (!fsi_stream_is_working(fsi, io))
  1781. return;
  1782. fsi_hw_startup(fsi, io, dev);
  1783. fsi_stream_start(fsi, io);
  1784. }
  1785. static int fsi_suspend(struct device *dev)
  1786. {
  1787. struct fsi_master *master = dev_get_drvdata(dev);
  1788. struct fsi_priv *fsia = &master->fsia;
  1789. struct fsi_priv *fsib = &master->fsib;
  1790. __fsi_suspend(fsia, &fsia->playback, dev);
  1791. __fsi_suspend(fsia, &fsia->capture, dev);
  1792. __fsi_suspend(fsib, &fsib->playback, dev);
  1793. __fsi_suspend(fsib, &fsib->capture, dev);
  1794. return 0;
  1795. }
  1796. static int fsi_resume(struct device *dev)
  1797. {
  1798. struct fsi_master *master = dev_get_drvdata(dev);
  1799. struct fsi_priv *fsia = &master->fsia;
  1800. struct fsi_priv *fsib = &master->fsib;
  1801. __fsi_resume(fsia, &fsia->playback, dev);
  1802. __fsi_resume(fsia, &fsia->capture, dev);
  1803. __fsi_resume(fsib, &fsib->playback, dev);
  1804. __fsi_resume(fsib, &fsib->capture, dev);
  1805. return 0;
  1806. }
  1807. static struct dev_pm_ops fsi_pm_ops = {
  1808. .suspend = fsi_suspend,
  1809. .resume = fsi_resume,
  1810. };
  1811. static struct fsi_core fsi1_core = {
  1812. .ver = 1,
  1813. /* Interrupt */
  1814. .int_st = INT_ST,
  1815. .iemsk = IEMSK,
  1816. .imsk = IMSK,
  1817. };
  1818. static struct fsi_core fsi2_core = {
  1819. .ver = 2,
  1820. /* Interrupt */
  1821. .int_st = CPU_INT_ST,
  1822. .iemsk = CPU_IEMSK,
  1823. .imsk = CPU_IMSK,
  1824. .a_mclk = A_MST_CTLR,
  1825. .b_mclk = B_MST_CTLR,
  1826. };
  1827. static struct platform_device_id fsi_id_table[] = {
  1828. { "sh_fsi", (kernel_ulong_t)&fsi1_core },
  1829. { "sh_fsi2", (kernel_ulong_t)&fsi2_core },
  1830. {},
  1831. };
  1832. MODULE_DEVICE_TABLE(platform, fsi_id_table);
  1833. static struct platform_driver fsi_driver = {
  1834. .driver = {
  1835. .name = "fsi-pcm-audio",
  1836. .pm = &fsi_pm_ops,
  1837. },
  1838. .probe = fsi_probe,
  1839. .remove = fsi_remove,
  1840. .id_table = fsi_id_table,
  1841. };
  1842. module_platform_driver(fsi_driver);
  1843. MODULE_LICENSE("GPL");
  1844. MODULE_DESCRIPTION("SuperH onchip FSI audio driver");
  1845. MODULE_AUTHOR("Kuninori Morimoto <morimoto.kuninori@renesas.com>");
  1846. MODULE_ALIAS("platform:fsi-pcm-audio");