dsi.c 132 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220
  1. /*
  2. * linux/drivers/video/omap2/dss/dsi.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define DSS_SUBSYS_NAME "DSI"
  20. #include <linux/kernel.h>
  21. #include <linux/io.h>
  22. #include <linux/clk.h>
  23. #include <linux/device.h>
  24. #include <linux/err.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/delay.h>
  27. #include <linux/mutex.h>
  28. #include <linux/module.h>
  29. #include <linux/semaphore.h>
  30. #include <linux/seq_file.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/regulator/consumer.h>
  33. #include <linux/wait.h>
  34. #include <linux/workqueue.h>
  35. #include <linux/sched.h>
  36. #include <linux/slab.h>
  37. #include <linux/debugfs.h>
  38. #include <linux/pm_runtime.h>
  39. #include <video/omapdss.h>
  40. #include <video/mipi_display.h>
  41. #include <plat/clock.h>
  42. #include "dss.h"
  43. #include "dss_features.h"
  44. /*#define VERBOSE_IRQ*/
  45. #define DSI_CATCH_MISSING_TE
  46. struct dsi_reg { u16 idx; };
  47. #define DSI_REG(idx) ((const struct dsi_reg) { idx })
  48. #define DSI_SZ_REGS SZ_1K
  49. /* DSI Protocol Engine */
  50. #define DSI_REVISION DSI_REG(0x0000)
  51. #define DSI_SYSCONFIG DSI_REG(0x0010)
  52. #define DSI_SYSSTATUS DSI_REG(0x0014)
  53. #define DSI_IRQSTATUS DSI_REG(0x0018)
  54. #define DSI_IRQENABLE DSI_REG(0x001C)
  55. #define DSI_CTRL DSI_REG(0x0040)
  56. #define DSI_GNQ DSI_REG(0x0044)
  57. #define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
  58. #define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
  59. #define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
  60. #define DSI_CLK_CTRL DSI_REG(0x0054)
  61. #define DSI_TIMING1 DSI_REG(0x0058)
  62. #define DSI_TIMING2 DSI_REG(0x005C)
  63. #define DSI_VM_TIMING1 DSI_REG(0x0060)
  64. #define DSI_VM_TIMING2 DSI_REG(0x0064)
  65. #define DSI_VM_TIMING3 DSI_REG(0x0068)
  66. #define DSI_CLK_TIMING DSI_REG(0x006C)
  67. #define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
  68. #define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
  69. #define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
  70. #define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
  71. #define DSI_VM_TIMING4 DSI_REG(0x0080)
  72. #define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
  73. #define DSI_VM_TIMING5 DSI_REG(0x0088)
  74. #define DSI_VM_TIMING6 DSI_REG(0x008C)
  75. #define DSI_VM_TIMING7 DSI_REG(0x0090)
  76. #define DSI_STOPCLK_TIMING DSI_REG(0x0094)
  77. #define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
  78. #define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
  79. #define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
  80. #define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
  81. #define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
  82. #define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
  83. #define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
  84. /* DSIPHY_SCP */
  85. #define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
  86. #define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
  87. #define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
  88. #define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
  89. #define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
  90. /* DSI_PLL_CTRL_SCP */
  91. #define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
  92. #define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
  93. #define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
  94. #define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
  95. #define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
  96. #define REG_GET(dsidev, idx, start, end) \
  97. FLD_GET(dsi_read_reg(dsidev, idx), start, end)
  98. #define REG_FLD_MOD(dsidev, idx, val, start, end) \
  99. dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
  100. /* Global interrupts */
  101. #define DSI_IRQ_VC0 (1 << 0)
  102. #define DSI_IRQ_VC1 (1 << 1)
  103. #define DSI_IRQ_VC2 (1 << 2)
  104. #define DSI_IRQ_VC3 (1 << 3)
  105. #define DSI_IRQ_WAKEUP (1 << 4)
  106. #define DSI_IRQ_RESYNC (1 << 5)
  107. #define DSI_IRQ_PLL_LOCK (1 << 7)
  108. #define DSI_IRQ_PLL_UNLOCK (1 << 8)
  109. #define DSI_IRQ_PLL_RECALL (1 << 9)
  110. #define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
  111. #define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
  112. #define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
  113. #define DSI_IRQ_TE_TRIGGER (1 << 16)
  114. #define DSI_IRQ_ACK_TRIGGER (1 << 17)
  115. #define DSI_IRQ_SYNC_LOST (1 << 18)
  116. #define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
  117. #define DSI_IRQ_TA_TIMEOUT (1 << 20)
  118. #define DSI_IRQ_ERROR_MASK \
  119. (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
  120. DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
  121. #define DSI_IRQ_CHANNEL_MASK 0xf
  122. /* Virtual channel interrupts */
  123. #define DSI_VC_IRQ_CS (1 << 0)
  124. #define DSI_VC_IRQ_ECC_CORR (1 << 1)
  125. #define DSI_VC_IRQ_PACKET_SENT (1 << 2)
  126. #define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
  127. #define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
  128. #define DSI_VC_IRQ_BTA (1 << 5)
  129. #define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
  130. #define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
  131. #define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
  132. #define DSI_VC_IRQ_ERROR_MASK \
  133. (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
  134. DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
  135. DSI_VC_IRQ_FIFO_TX_UDF)
  136. /* ComplexIO interrupts */
  137. #define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
  138. #define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
  139. #define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
  140. #define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
  141. #define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
  142. #define DSI_CIO_IRQ_ERRESC1 (1 << 5)
  143. #define DSI_CIO_IRQ_ERRESC2 (1 << 6)
  144. #define DSI_CIO_IRQ_ERRESC3 (1 << 7)
  145. #define DSI_CIO_IRQ_ERRESC4 (1 << 8)
  146. #define DSI_CIO_IRQ_ERRESC5 (1 << 9)
  147. #define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
  148. #define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
  149. #define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
  150. #define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
  151. #define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
  152. #define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
  153. #define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
  154. #define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
  155. #define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
  156. #define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
  157. #define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
  158. #define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
  159. #define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
  160. #define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
  161. #define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
  162. #define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
  163. #define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
  164. #define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
  165. #define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
  166. #define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
  167. #define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
  168. #define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
  169. #define DSI_CIO_IRQ_ERROR_MASK \
  170. (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
  171. DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
  172. DSI_CIO_IRQ_ERRSYNCESC5 | \
  173. DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
  174. DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
  175. DSI_CIO_IRQ_ERRESC5 | \
  176. DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
  177. DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
  178. DSI_CIO_IRQ_ERRCONTROL5 | \
  179. DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
  180. DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
  181. DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
  182. DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
  183. DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
  184. typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
  185. #define DSI_MAX_NR_ISRS 2
  186. #define DSI_MAX_NR_LANES 5
  187. enum dsi_lane_function {
  188. DSI_LANE_UNUSED = 0,
  189. DSI_LANE_CLK,
  190. DSI_LANE_DATA1,
  191. DSI_LANE_DATA2,
  192. DSI_LANE_DATA3,
  193. DSI_LANE_DATA4,
  194. };
  195. struct dsi_lane_config {
  196. enum dsi_lane_function function;
  197. u8 polarity;
  198. };
  199. struct dsi_isr_data {
  200. omap_dsi_isr_t isr;
  201. void *arg;
  202. u32 mask;
  203. };
  204. enum fifo_size {
  205. DSI_FIFO_SIZE_0 = 0,
  206. DSI_FIFO_SIZE_32 = 1,
  207. DSI_FIFO_SIZE_64 = 2,
  208. DSI_FIFO_SIZE_96 = 3,
  209. DSI_FIFO_SIZE_128 = 4,
  210. };
  211. enum dsi_vc_source {
  212. DSI_VC_SOURCE_L4 = 0,
  213. DSI_VC_SOURCE_VP,
  214. };
  215. struct dsi_irq_stats {
  216. unsigned long last_reset;
  217. unsigned irq_count;
  218. unsigned dsi_irqs[32];
  219. unsigned vc_irqs[4][32];
  220. unsigned cio_irqs[32];
  221. };
  222. struct dsi_isr_tables {
  223. struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
  224. struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
  225. struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
  226. };
  227. struct dsi_data {
  228. struct platform_device *pdev;
  229. void __iomem *base;
  230. int module_id;
  231. int irq;
  232. struct clk *dss_clk;
  233. struct clk *sys_clk;
  234. struct dsi_clock_info current_cinfo;
  235. bool vdds_dsi_enabled;
  236. struct regulator *vdds_dsi_reg;
  237. struct {
  238. enum dsi_vc_source source;
  239. struct omap_dss_device *dssdev;
  240. enum fifo_size fifo_size;
  241. int vc_id;
  242. } vc[4];
  243. struct mutex lock;
  244. struct semaphore bus_lock;
  245. unsigned pll_locked;
  246. spinlock_t irq_lock;
  247. struct dsi_isr_tables isr_tables;
  248. /* space for a copy used by the interrupt handler */
  249. struct dsi_isr_tables isr_tables_copy;
  250. int update_channel;
  251. #ifdef DEBUG
  252. unsigned update_bytes;
  253. #endif
  254. bool te_enabled;
  255. bool ulps_enabled;
  256. void (*framedone_callback)(int, void *);
  257. void *framedone_data;
  258. struct delayed_work framedone_timeout_work;
  259. #ifdef DSI_CATCH_MISSING_TE
  260. struct timer_list te_timer;
  261. #endif
  262. unsigned long cache_req_pck;
  263. unsigned long cache_clk_freq;
  264. struct dsi_clock_info cache_cinfo;
  265. u32 errors;
  266. spinlock_t errors_lock;
  267. #ifdef DEBUG
  268. ktime_t perf_setup_time;
  269. ktime_t perf_start_time;
  270. #endif
  271. int debug_read;
  272. int debug_write;
  273. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  274. spinlock_t irq_stats_lock;
  275. struct dsi_irq_stats irq_stats;
  276. #endif
  277. /* DSI PLL Parameter Ranges */
  278. unsigned long regm_max, regn_max;
  279. unsigned long regm_dispc_max, regm_dsi_max;
  280. unsigned long fint_min, fint_max;
  281. unsigned long lpdiv_max;
  282. unsigned num_lanes_supported;
  283. struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
  284. unsigned num_lanes_used;
  285. unsigned scp_clk_refcount;
  286. struct dss_lcd_mgr_config mgr_config;
  287. struct omap_video_timings timings;
  288. enum omap_dss_dsi_pixel_format pix_fmt;
  289. enum omap_dss_dsi_mode mode;
  290. struct omap_dss_dsi_videomode_timings vm_timings;
  291. };
  292. struct dsi_packet_sent_handler_data {
  293. struct platform_device *dsidev;
  294. struct completion *completion;
  295. };
  296. static struct platform_device *dsi_pdev_map[MAX_NUM_DSI];
  297. #ifdef DEBUG
  298. static bool dsi_perf;
  299. module_param(dsi_perf, bool, 0644);
  300. #endif
  301. static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
  302. {
  303. return dev_get_drvdata(&dsidev->dev);
  304. }
  305. static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
  306. {
  307. return dsi_pdev_map[dssdev->phy.dsi.module];
  308. }
  309. struct platform_device *dsi_get_dsidev_from_id(int module)
  310. {
  311. return dsi_pdev_map[module];
  312. }
  313. static inline void dsi_write_reg(struct platform_device *dsidev,
  314. const struct dsi_reg idx, u32 val)
  315. {
  316. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  317. __raw_writel(val, dsi->base + idx.idx);
  318. }
  319. static inline u32 dsi_read_reg(struct platform_device *dsidev,
  320. const struct dsi_reg idx)
  321. {
  322. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  323. return __raw_readl(dsi->base + idx.idx);
  324. }
  325. void dsi_bus_lock(struct omap_dss_device *dssdev)
  326. {
  327. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  328. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  329. down(&dsi->bus_lock);
  330. }
  331. EXPORT_SYMBOL(dsi_bus_lock);
  332. void dsi_bus_unlock(struct omap_dss_device *dssdev)
  333. {
  334. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  335. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  336. up(&dsi->bus_lock);
  337. }
  338. EXPORT_SYMBOL(dsi_bus_unlock);
  339. static bool dsi_bus_is_locked(struct platform_device *dsidev)
  340. {
  341. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  342. return dsi->bus_lock.count == 0;
  343. }
  344. static void dsi_completion_handler(void *data, u32 mask)
  345. {
  346. complete((struct completion *)data);
  347. }
  348. static inline int wait_for_bit_change(struct platform_device *dsidev,
  349. const struct dsi_reg idx, int bitnum, int value)
  350. {
  351. unsigned long timeout;
  352. ktime_t wait;
  353. int t;
  354. /* first busyloop to see if the bit changes right away */
  355. t = 100;
  356. while (t-- > 0) {
  357. if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
  358. return value;
  359. }
  360. /* then loop for 500ms, sleeping for 1ms in between */
  361. timeout = jiffies + msecs_to_jiffies(500);
  362. while (time_before(jiffies, timeout)) {
  363. if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
  364. return value;
  365. wait = ns_to_ktime(1000 * 1000);
  366. set_current_state(TASK_UNINTERRUPTIBLE);
  367. schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
  368. }
  369. return !value;
  370. }
  371. u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
  372. {
  373. switch (fmt) {
  374. case OMAP_DSS_DSI_FMT_RGB888:
  375. case OMAP_DSS_DSI_FMT_RGB666:
  376. return 24;
  377. case OMAP_DSS_DSI_FMT_RGB666_PACKED:
  378. return 18;
  379. case OMAP_DSS_DSI_FMT_RGB565:
  380. return 16;
  381. default:
  382. BUG();
  383. return 0;
  384. }
  385. }
  386. #ifdef DEBUG
  387. static void dsi_perf_mark_setup(struct platform_device *dsidev)
  388. {
  389. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  390. dsi->perf_setup_time = ktime_get();
  391. }
  392. static void dsi_perf_mark_start(struct platform_device *dsidev)
  393. {
  394. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  395. dsi->perf_start_time = ktime_get();
  396. }
  397. static void dsi_perf_show(struct platform_device *dsidev, const char *name)
  398. {
  399. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  400. ktime_t t, setup_time, trans_time;
  401. u32 total_bytes;
  402. u32 setup_us, trans_us, total_us;
  403. if (!dsi_perf)
  404. return;
  405. t = ktime_get();
  406. setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
  407. setup_us = (u32)ktime_to_us(setup_time);
  408. if (setup_us == 0)
  409. setup_us = 1;
  410. trans_time = ktime_sub(t, dsi->perf_start_time);
  411. trans_us = (u32)ktime_to_us(trans_time);
  412. if (trans_us == 0)
  413. trans_us = 1;
  414. total_us = setup_us + trans_us;
  415. total_bytes = dsi->update_bytes;
  416. printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
  417. "%u bytes, %u kbytes/sec\n",
  418. name,
  419. setup_us,
  420. trans_us,
  421. total_us,
  422. 1000*1000 / total_us,
  423. total_bytes,
  424. total_bytes * 1000 / total_us);
  425. }
  426. #else
  427. static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
  428. {
  429. }
  430. static inline void dsi_perf_mark_start(struct platform_device *dsidev)
  431. {
  432. }
  433. static inline void dsi_perf_show(struct platform_device *dsidev,
  434. const char *name)
  435. {
  436. }
  437. #endif
  438. static void print_irq_status(u32 status)
  439. {
  440. if (status == 0)
  441. return;
  442. #ifndef VERBOSE_IRQ
  443. if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
  444. return;
  445. #endif
  446. printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
  447. #define PIS(x) \
  448. if (status & DSI_IRQ_##x) \
  449. printk(#x " ");
  450. #ifdef VERBOSE_IRQ
  451. PIS(VC0);
  452. PIS(VC1);
  453. PIS(VC2);
  454. PIS(VC3);
  455. #endif
  456. PIS(WAKEUP);
  457. PIS(RESYNC);
  458. PIS(PLL_LOCK);
  459. PIS(PLL_UNLOCK);
  460. PIS(PLL_RECALL);
  461. PIS(COMPLEXIO_ERR);
  462. PIS(HS_TX_TIMEOUT);
  463. PIS(LP_RX_TIMEOUT);
  464. PIS(TE_TRIGGER);
  465. PIS(ACK_TRIGGER);
  466. PIS(SYNC_LOST);
  467. PIS(LDO_POWER_GOOD);
  468. PIS(TA_TIMEOUT);
  469. #undef PIS
  470. printk("\n");
  471. }
  472. static void print_irq_status_vc(int channel, u32 status)
  473. {
  474. if (status == 0)
  475. return;
  476. #ifndef VERBOSE_IRQ
  477. if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
  478. return;
  479. #endif
  480. printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
  481. #define PIS(x) \
  482. if (status & DSI_VC_IRQ_##x) \
  483. printk(#x " ");
  484. PIS(CS);
  485. PIS(ECC_CORR);
  486. #ifdef VERBOSE_IRQ
  487. PIS(PACKET_SENT);
  488. #endif
  489. PIS(FIFO_TX_OVF);
  490. PIS(FIFO_RX_OVF);
  491. PIS(BTA);
  492. PIS(ECC_NO_CORR);
  493. PIS(FIFO_TX_UDF);
  494. PIS(PP_BUSY_CHANGE);
  495. #undef PIS
  496. printk("\n");
  497. }
  498. static void print_irq_status_cio(u32 status)
  499. {
  500. if (status == 0)
  501. return;
  502. printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
  503. #define PIS(x) \
  504. if (status & DSI_CIO_IRQ_##x) \
  505. printk(#x " ");
  506. PIS(ERRSYNCESC1);
  507. PIS(ERRSYNCESC2);
  508. PIS(ERRSYNCESC3);
  509. PIS(ERRESC1);
  510. PIS(ERRESC2);
  511. PIS(ERRESC3);
  512. PIS(ERRCONTROL1);
  513. PIS(ERRCONTROL2);
  514. PIS(ERRCONTROL3);
  515. PIS(STATEULPS1);
  516. PIS(STATEULPS2);
  517. PIS(STATEULPS3);
  518. PIS(ERRCONTENTIONLP0_1);
  519. PIS(ERRCONTENTIONLP1_1);
  520. PIS(ERRCONTENTIONLP0_2);
  521. PIS(ERRCONTENTIONLP1_2);
  522. PIS(ERRCONTENTIONLP0_3);
  523. PIS(ERRCONTENTIONLP1_3);
  524. PIS(ULPSACTIVENOT_ALL0);
  525. PIS(ULPSACTIVENOT_ALL1);
  526. #undef PIS
  527. printk("\n");
  528. }
  529. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  530. static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
  531. u32 *vcstatus, u32 ciostatus)
  532. {
  533. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  534. int i;
  535. spin_lock(&dsi->irq_stats_lock);
  536. dsi->irq_stats.irq_count++;
  537. dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
  538. for (i = 0; i < 4; ++i)
  539. dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
  540. dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
  541. spin_unlock(&dsi->irq_stats_lock);
  542. }
  543. #else
  544. #define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
  545. #endif
  546. static int debug_irq;
  547. static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
  548. u32 *vcstatus, u32 ciostatus)
  549. {
  550. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  551. int i;
  552. if (irqstatus & DSI_IRQ_ERROR_MASK) {
  553. DSSERR("DSI error, irqstatus %x\n", irqstatus);
  554. print_irq_status(irqstatus);
  555. spin_lock(&dsi->errors_lock);
  556. dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
  557. spin_unlock(&dsi->errors_lock);
  558. } else if (debug_irq) {
  559. print_irq_status(irqstatus);
  560. }
  561. for (i = 0; i < 4; ++i) {
  562. if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
  563. DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
  564. i, vcstatus[i]);
  565. print_irq_status_vc(i, vcstatus[i]);
  566. } else if (debug_irq) {
  567. print_irq_status_vc(i, vcstatus[i]);
  568. }
  569. }
  570. if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
  571. DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
  572. print_irq_status_cio(ciostatus);
  573. } else if (debug_irq) {
  574. print_irq_status_cio(ciostatus);
  575. }
  576. }
  577. static void dsi_call_isrs(struct dsi_isr_data *isr_array,
  578. unsigned isr_array_size, u32 irqstatus)
  579. {
  580. struct dsi_isr_data *isr_data;
  581. int i;
  582. for (i = 0; i < isr_array_size; i++) {
  583. isr_data = &isr_array[i];
  584. if (isr_data->isr && isr_data->mask & irqstatus)
  585. isr_data->isr(isr_data->arg, irqstatus);
  586. }
  587. }
  588. static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
  589. u32 irqstatus, u32 *vcstatus, u32 ciostatus)
  590. {
  591. int i;
  592. dsi_call_isrs(isr_tables->isr_table,
  593. ARRAY_SIZE(isr_tables->isr_table),
  594. irqstatus);
  595. for (i = 0; i < 4; ++i) {
  596. if (vcstatus[i] == 0)
  597. continue;
  598. dsi_call_isrs(isr_tables->isr_table_vc[i],
  599. ARRAY_SIZE(isr_tables->isr_table_vc[i]),
  600. vcstatus[i]);
  601. }
  602. if (ciostatus != 0)
  603. dsi_call_isrs(isr_tables->isr_table_cio,
  604. ARRAY_SIZE(isr_tables->isr_table_cio),
  605. ciostatus);
  606. }
  607. static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
  608. {
  609. struct platform_device *dsidev;
  610. struct dsi_data *dsi;
  611. u32 irqstatus, vcstatus[4], ciostatus;
  612. int i;
  613. dsidev = (struct platform_device *) arg;
  614. dsi = dsi_get_dsidrv_data(dsidev);
  615. spin_lock(&dsi->irq_lock);
  616. irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
  617. /* IRQ is not for us */
  618. if (!irqstatus) {
  619. spin_unlock(&dsi->irq_lock);
  620. return IRQ_NONE;
  621. }
  622. dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
  623. /* flush posted write */
  624. dsi_read_reg(dsidev, DSI_IRQSTATUS);
  625. for (i = 0; i < 4; ++i) {
  626. if ((irqstatus & (1 << i)) == 0) {
  627. vcstatus[i] = 0;
  628. continue;
  629. }
  630. vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
  631. dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
  632. /* flush posted write */
  633. dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
  634. }
  635. if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
  636. ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
  637. dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
  638. /* flush posted write */
  639. dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
  640. } else {
  641. ciostatus = 0;
  642. }
  643. #ifdef DSI_CATCH_MISSING_TE
  644. if (irqstatus & DSI_IRQ_TE_TRIGGER)
  645. del_timer(&dsi->te_timer);
  646. #endif
  647. /* make a copy and unlock, so that isrs can unregister
  648. * themselves */
  649. memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
  650. sizeof(dsi->isr_tables));
  651. spin_unlock(&dsi->irq_lock);
  652. dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
  653. dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
  654. dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
  655. return IRQ_HANDLED;
  656. }
  657. /* dsi->irq_lock has to be locked by the caller */
  658. static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
  659. struct dsi_isr_data *isr_array,
  660. unsigned isr_array_size, u32 default_mask,
  661. const struct dsi_reg enable_reg,
  662. const struct dsi_reg status_reg)
  663. {
  664. struct dsi_isr_data *isr_data;
  665. u32 mask;
  666. u32 old_mask;
  667. int i;
  668. mask = default_mask;
  669. for (i = 0; i < isr_array_size; i++) {
  670. isr_data = &isr_array[i];
  671. if (isr_data->isr == NULL)
  672. continue;
  673. mask |= isr_data->mask;
  674. }
  675. old_mask = dsi_read_reg(dsidev, enable_reg);
  676. /* clear the irqstatus for newly enabled irqs */
  677. dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
  678. dsi_write_reg(dsidev, enable_reg, mask);
  679. /* flush posted writes */
  680. dsi_read_reg(dsidev, enable_reg);
  681. dsi_read_reg(dsidev, status_reg);
  682. }
  683. /* dsi->irq_lock has to be locked by the caller */
  684. static void _omap_dsi_set_irqs(struct platform_device *dsidev)
  685. {
  686. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  687. u32 mask = DSI_IRQ_ERROR_MASK;
  688. #ifdef DSI_CATCH_MISSING_TE
  689. mask |= DSI_IRQ_TE_TRIGGER;
  690. #endif
  691. _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
  692. ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
  693. DSI_IRQENABLE, DSI_IRQSTATUS);
  694. }
  695. /* dsi->irq_lock has to be locked by the caller */
  696. static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
  697. {
  698. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  699. _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
  700. ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
  701. DSI_VC_IRQ_ERROR_MASK,
  702. DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
  703. }
  704. /* dsi->irq_lock has to be locked by the caller */
  705. static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
  706. {
  707. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  708. _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
  709. ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
  710. DSI_CIO_IRQ_ERROR_MASK,
  711. DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
  712. }
  713. static void _dsi_initialize_irq(struct platform_device *dsidev)
  714. {
  715. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  716. unsigned long flags;
  717. int vc;
  718. spin_lock_irqsave(&dsi->irq_lock, flags);
  719. memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
  720. _omap_dsi_set_irqs(dsidev);
  721. for (vc = 0; vc < 4; ++vc)
  722. _omap_dsi_set_irqs_vc(dsidev, vc);
  723. _omap_dsi_set_irqs_cio(dsidev);
  724. spin_unlock_irqrestore(&dsi->irq_lock, flags);
  725. }
  726. static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
  727. struct dsi_isr_data *isr_array, unsigned isr_array_size)
  728. {
  729. struct dsi_isr_data *isr_data;
  730. int free_idx;
  731. int i;
  732. BUG_ON(isr == NULL);
  733. /* check for duplicate entry and find a free slot */
  734. free_idx = -1;
  735. for (i = 0; i < isr_array_size; i++) {
  736. isr_data = &isr_array[i];
  737. if (isr_data->isr == isr && isr_data->arg == arg &&
  738. isr_data->mask == mask) {
  739. return -EINVAL;
  740. }
  741. if (isr_data->isr == NULL && free_idx == -1)
  742. free_idx = i;
  743. }
  744. if (free_idx == -1)
  745. return -EBUSY;
  746. isr_data = &isr_array[free_idx];
  747. isr_data->isr = isr;
  748. isr_data->arg = arg;
  749. isr_data->mask = mask;
  750. return 0;
  751. }
  752. static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
  753. struct dsi_isr_data *isr_array, unsigned isr_array_size)
  754. {
  755. struct dsi_isr_data *isr_data;
  756. int i;
  757. for (i = 0; i < isr_array_size; i++) {
  758. isr_data = &isr_array[i];
  759. if (isr_data->isr != isr || isr_data->arg != arg ||
  760. isr_data->mask != mask)
  761. continue;
  762. isr_data->isr = NULL;
  763. isr_data->arg = NULL;
  764. isr_data->mask = 0;
  765. return 0;
  766. }
  767. return -EINVAL;
  768. }
  769. static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
  770. void *arg, u32 mask)
  771. {
  772. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  773. unsigned long flags;
  774. int r;
  775. spin_lock_irqsave(&dsi->irq_lock, flags);
  776. r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
  777. ARRAY_SIZE(dsi->isr_tables.isr_table));
  778. if (r == 0)
  779. _omap_dsi_set_irqs(dsidev);
  780. spin_unlock_irqrestore(&dsi->irq_lock, flags);
  781. return r;
  782. }
  783. static int dsi_unregister_isr(struct platform_device *dsidev,
  784. omap_dsi_isr_t isr, void *arg, u32 mask)
  785. {
  786. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  787. unsigned long flags;
  788. int r;
  789. spin_lock_irqsave(&dsi->irq_lock, flags);
  790. r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
  791. ARRAY_SIZE(dsi->isr_tables.isr_table));
  792. if (r == 0)
  793. _omap_dsi_set_irqs(dsidev);
  794. spin_unlock_irqrestore(&dsi->irq_lock, flags);
  795. return r;
  796. }
  797. static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
  798. omap_dsi_isr_t isr, void *arg, u32 mask)
  799. {
  800. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  801. unsigned long flags;
  802. int r;
  803. spin_lock_irqsave(&dsi->irq_lock, flags);
  804. r = _dsi_register_isr(isr, arg, mask,
  805. dsi->isr_tables.isr_table_vc[channel],
  806. ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
  807. if (r == 0)
  808. _omap_dsi_set_irqs_vc(dsidev, channel);
  809. spin_unlock_irqrestore(&dsi->irq_lock, flags);
  810. return r;
  811. }
  812. static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
  813. omap_dsi_isr_t isr, void *arg, u32 mask)
  814. {
  815. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  816. unsigned long flags;
  817. int r;
  818. spin_lock_irqsave(&dsi->irq_lock, flags);
  819. r = _dsi_unregister_isr(isr, arg, mask,
  820. dsi->isr_tables.isr_table_vc[channel],
  821. ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
  822. if (r == 0)
  823. _omap_dsi_set_irqs_vc(dsidev, channel);
  824. spin_unlock_irqrestore(&dsi->irq_lock, flags);
  825. return r;
  826. }
  827. static int dsi_register_isr_cio(struct platform_device *dsidev,
  828. omap_dsi_isr_t isr, void *arg, u32 mask)
  829. {
  830. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  831. unsigned long flags;
  832. int r;
  833. spin_lock_irqsave(&dsi->irq_lock, flags);
  834. r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
  835. ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
  836. if (r == 0)
  837. _omap_dsi_set_irqs_cio(dsidev);
  838. spin_unlock_irqrestore(&dsi->irq_lock, flags);
  839. return r;
  840. }
  841. static int dsi_unregister_isr_cio(struct platform_device *dsidev,
  842. omap_dsi_isr_t isr, void *arg, u32 mask)
  843. {
  844. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  845. unsigned long flags;
  846. int r;
  847. spin_lock_irqsave(&dsi->irq_lock, flags);
  848. r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
  849. ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
  850. if (r == 0)
  851. _omap_dsi_set_irqs_cio(dsidev);
  852. spin_unlock_irqrestore(&dsi->irq_lock, flags);
  853. return r;
  854. }
  855. static u32 dsi_get_errors(struct platform_device *dsidev)
  856. {
  857. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  858. unsigned long flags;
  859. u32 e;
  860. spin_lock_irqsave(&dsi->errors_lock, flags);
  861. e = dsi->errors;
  862. dsi->errors = 0;
  863. spin_unlock_irqrestore(&dsi->errors_lock, flags);
  864. return e;
  865. }
  866. int dsi_runtime_get(struct platform_device *dsidev)
  867. {
  868. int r;
  869. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  870. DSSDBG("dsi_runtime_get\n");
  871. r = pm_runtime_get_sync(&dsi->pdev->dev);
  872. WARN_ON(r < 0);
  873. return r < 0 ? r : 0;
  874. }
  875. void dsi_runtime_put(struct platform_device *dsidev)
  876. {
  877. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  878. int r;
  879. DSSDBG("dsi_runtime_put\n");
  880. r = pm_runtime_put_sync(&dsi->pdev->dev);
  881. WARN_ON(r < 0 && r != -ENOSYS);
  882. }
  883. /* source clock for DSI PLL. this could also be PCLKFREE */
  884. static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
  885. bool enable)
  886. {
  887. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  888. if (enable)
  889. clk_prepare_enable(dsi->sys_clk);
  890. else
  891. clk_disable_unprepare(dsi->sys_clk);
  892. if (enable && dsi->pll_locked) {
  893. if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
  894. DSSERR("cannot lock PLL when enabling clocks\n");
  895. }
  896. }
  897. #ifdef DEBUG
  898. static void _dsi_print_reset_status(struct platform_device *dsidev)
  899. {
  900. u32 l;
  901. int b0, b1, b2;
  902. if (!dss_debug)
  903. return;
  904. /* A dummy read using the SCP interface to any DSIPHY register is
  905. * required after DSIPHY reset to complete the reset of the DSI complex
  906. * I/O. */
  907. l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
  908. printk(KERN_DEBUG "DSI resets: ");
  909. l = dsi_read_reg(dsidev, DSI_PLL_STATUS);
  910. printk("PLL (%d) ", FLD_GET(l, 0, 0));
  911. l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
  912. printk("CIO (%d) ", FLD_GET(l, 29, 29));
  913. if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
  914. b0 = 28;
  915. b1 = 27;
  916. b2 = 26;
  917. } else {
  918. b0 = 24;
  919. b1 = 25;
  920. b2 = 26;
  921. }
  922. l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
  923. printk("PHY (%x%x%x, %d, %d, %d)\n",
  924. FLD_GET(l, b0, b0),
  925. FLD_GET(l, b1, b1),
  926. FLD_GET(l, b2, b2),
  927. FLD_GET(l, 29, 29),
  928. FLD_GET(l, 30, 30),
  929. FLD_GET(l, 31, 31));
  930. }
  931. #else
  932. #define _dsi_print_reset_status(x)
  933. #endif
  934. static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
  935. {
  936. DSSDBG("dsi_if_enable(%d)\n", enable);
  937. enable = enable ? 1 : 0;
  938. REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
  939. if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
  940. DSSERR("Failed to set dsi_if_enable to %d\n", enable);
  941. return -EIO;
  942. }
  943. return 0;
  944. }
  945. unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
  946. {
  947. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  948. return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
  949. }
  950. static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
  951. {
  952. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  953. return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
  954. }
  955. static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
  956. {
  957. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  958. return dsi->current_cinfo.clkin4ddr / 16;
  959. }
  960. static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
  961. {
  962. unsigned long r;
  963. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  964. if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
  965. /* DSI FCLK source is DSS_CLK_FCK */
  966. r = clk_get_rate(dsi->dss_clk);
  967. } else {
  968. /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
  969. r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
  970. }
  971. return r;
  972. }
  973. static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
  974. {
  975. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  976. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  977. unsigned long dsi_fclk;
  978. unsigned lp_clk_div;
  979. unsigned long lp_clk;
  980. lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
  981. if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
  982. return -EINVAL;
  983. dsi_fclk = dsi_fclk_rate(dsidev);
  984. lp_clk = dsi_fclk / 2 / lp_clk_div;
  985. DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
  986. dsi->current_cinfo.lp_clk = lp_clk;
  987. dsi->current_cinfo.lp_clk_div = lp_clk_div;
  988. /* LP_CLK_DIVISOR */
  989. REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
  990. /* LP_RX_SYNCHRO_ENABLE */
  991. REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
  992. return 0;
  993. }
  994. static void dsi_enable_scp_clk(struct platform_device *dsidev)
  995. {
  996. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  997. if (dsi->scp_clk_refcount++ == 0)
  998. REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
  999. }
  1000. static void dsi_disable_scp_clk(struct platform_device *dsidev)
  1001. {
  1002. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1003. WARN_ON(dsi->scp_clk_refcount == 0);
  1004. if (--dsi->scp_clk_refcount == 0)
  1005. REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
  1006. }
  1007. enum dsi_pll_power_state {
  1008. DSI_PLL_POWER_OFF = 0x0,
  1009. DSI_PLL_POWER_ON_HSCLK = 0x1,
  1010. DSI_PLL_POWER_ON_ALL = 0x2,
  1011. DSI_PLL_POWER_ON_DIV = 0x3,
  1012. };
  1013. static int dsi_pll_power(struct platform_device *dsidev,
  1014. enum dsi_pll_power_state state)
  1015. {
  1016. int t = 0;
  1017. /* DSI-PLL power command 0x3 is not working */
  1018. if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
  1019. state == DSI_PLL_POWER_ON_DIV)
  1020. state = DSI_PLL_POWER_ON_ALL;
  1021. /* PLL_PWR_CMD */
  1022. REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
  1023. /* PLL_PWR_STATUS */
  1024. while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
  1025. if (++t > 1000) {
  1026. DSSERR("Failed to set DSI PLL power mode to %d\n",
  1027. state);
  1028. return -ENODEV;
  1029. }
  1030. udelay(1);
  1031. }
  1032. return 0;
  1033. }
  1034. /* calculate clock rates using dividers in cinfo */
  1035. static int dsi_calc_clock_rates(struct platform_device *dsidev,
  1036. struct dsi_clock_info *cinfo)
  1037. {
  1038. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1039. if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
  1040. return -EINVAL;
  1041. if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
  1042. return -EINVAL;
  1043. if (cinfo->regm_dispc > dsi->regm_dispc_max)
  1044. return -EINVAL;
  1045. if (cinfo->regm_dsi > dsi->regm_dsi_max)
  1046. return -EINVAL;
  1047. cinfo->clkin = clk_get_rate(dsi->sys_clk);
  1048. cinfo->fint = cinfo->clkin / cinfo->regn;
  1049. if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
  1050. return -EINVAL;
  1051. cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
  1052. if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
  1053. return -EINVAL;
  1054. if (cinfo->regm_dispc > 0)
  1055. cinfo->dsi_pll_hsdiv_dispc_clk =
  1056. cinfo->clkin4ddr / cinfo->regm_dispc;
  1057. else
  1058. cinfo->dsi_pll_hsdiv_dispc_clk = 0;
  1059. if (cinfo->regm_dsi > 0)
  1060. cinfo->dsi_pll_hsdiv_dsi_clk =
  1061. cinfo->clkin4ddr / cinfo->regm_dsi;
  1062. else
  1063. cinfo->dsi_pll_hsdiv_dsi_clk = 0;
  1064. return 0;
  1065. }
  1066. int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
  1067. unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
  1068. struct dispc_clock_info *dispc_cinfo)
  1069. {
  1070. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1071. struct dsi_clock_info cur, best;
  1072. struct dispc_clock_info best_dispc;
  1073. int min_fck_per_pck;
  1074. int match = 0;
  1075. unsigned long dss_sys_clk, max_dss_fck;
  1076. dss_sys_clk = clk_get_rate(dsi->sys_clk);
  1077. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  1078. if (req_pck == dsi->cache_req_pck &&
  1079. dsi->cache_cinfo.clkin == dss_sys_clk) {
  1080. DSSDBG("DSI clock info found from cache\n");
  1081. *dsi_cinfo = dsi->cache_cinfo;
  1082. dispc_find_clk_divs(req_pck, dsi_cinfo->dsi_pll_hsdiv_dispc_clk,
  1083. dispc_cinfo);
  1084. return 0;
  1085. }
  1086. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  1087. if (min_fck_per_pck &&
  1088. req_pck * min_fck_per_pck > max_dss_fck) {
  1089. DSSERR("Requested pixel clock not possible with the current "
  1090. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  1091. "the constraint off.\n");
  1092. min_fck_per_pck = 0;
  1093. }
  1094. DSSDBG("dsi_pll_calc\n");
  1095. retry:
  1096. memset(&best, 0, sizeof(best));
  1097. memset(&best_dispc, 0, sizeof(best_dispc));
  1098. memset(&cur, 0, sizeof(cur));
  1099. cur.clkin = dss_sys_clk;
  1100. /* 0.75MHz < Fint = clkin / regn < 2.1MHz */
  1101. /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
  1102. for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
  1103. cur.fint = cur.clkin / cur.regn;
  1104. if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
  1105. continue;
  1106. /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
  1107. for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
  1108. unsigned long a, b;
  1109. a = 2 * cur.regm * (cur.clkin/1000);
  1110. b = cur.regn;
  1111. cur.clkin4ddr = a / b * 1000;
  1112. if (cur.clkin4ddr > 1800 * 1000 * 1000)
  1113. break;
  1114. /* dsi_pll_hsdiv_dispc_clk(MHz) =
  1115. * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
  1116. for (cur.regm_dispc = 1; cur.regm_dispc <
  1117. dsi->regm_dispc_max; ++cur.regm_dispc) {
  1118. struct dispc_clock_info cur_dispc;
  1119. cur.dsi_pll_hsdiv_dispc_clk =
  1120. cur.clkin4ddr / cur.regm_dispc;
  1121. /* this will narrow down the search a bit,
  1122. * but still give pixclocks below what was
  1123. * requested */
  1124. if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
  1125. break;
  1126. if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
  1127. continue;
  1128. if (min_fck_per_pck &&
  1129. cur.dsi_pll_hsdiv_dispc_clk <
  1130. req_pck * min_fck_per_pck)
  1131. continue;
  1132. match = 1;
  1133. dispc_find_clk_divs(req_pck,
  1134. cur.dsi_pll_hsdiv_dispc_clk,
  1135. &cur_dispc);
  1136. if (abs(cur_dispc.pck - req_pck) <
  1137. abs(best_dispc.pck - req_pck)) {
  1138. best = cur;
  1139. best_dispc = cur_dispc;
  1140. if (cur_dispc.pck == req_pck)
  1141. goto found;
  1142. }
  1143. }
  1144. }
  1145. }
  1146. found:
  1147. if (!match) {
  1148. if (min_fck_per_pck) {
  1149. DSSERR("Could not find suitable clock settings.\n"
  1150. "Turning FCK/PCK constraint off and"
  1151. "trying again.\n");
  1152. min_fck_per_pck = 0;
  1153. goto retry;
  1154. }
  1155. DSSERR("Could not find suitable clock settings.\n");
  1156. return -EINVAL;
  1157. }
  1158. /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
  1159. best.regm_dsi = 0;
  1160. best.dsi_pll_hsdiv_dsi_clk = 0;
  1161. if (dsi_cinfo)
  1162. *dsi_cinfo = best;
  1163. if (dispc_cinfo)
  1164. *dispc_cinfo = best_dispc;
  1165. dsi->cache_req_pck = req_pck;
  1166. dsi->cache_clk_freq = 0;
  1167. dsi->cache_cinfo = best;
  1168. return 0;
  1169. }
  1170. static int dsi_pll_calc_ddrfreq(struct platform_device *dsidev,
  1171. unsigned long req_clk, struct dsi_clock_info *cinfo)
  1172. {
  1173. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1174. struct dsi_clock_info cur, best;
  1175. unsigned long dss_sys_clk, max_dss_fck, max_dsi_fck;
  1176. unsigned long req_clkin4ddr;
  1177. DSSDBG("dsi_pll_calc_ddrfreq\n");
  1178. dss_sys_clk = clk_get_rate(dsi->sys_clk);
  1179. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  1180. max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
  1181. memset(&best, 0, sizeof(best));
  1182. memset(&cur, 0, sizeof(cur));
  1183. cur.clkin = dss_sys_clk;
  1184. req_clkin4ddr = req_clk * 4;
  1185. for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
  1186. cur.fint = cur.clkin / cur.regn;
  1187. if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
  1188. continue;
  1189. /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
  1190. for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
  1191. unsigned long a, b;
  1192. a = 2 * cur.regm * (cur.clkin/1000);
  1193. b = cur.regn;
  1194. cur.clkin4ddr = a / b * 1000;
  1195. if (cur.clkin4ddr > 1800 * 1000 * 1000)
  1196. break;
  1197. if (abs(cur.clkin4ddr - req_clkin4ddr) <
  1198. abs(best.clkin4ddr - req_clkin4ddr)) {
  1199. best = cur;
  1200. DSSDBG("best %ld\n", best.clkin4ddr);
  1201. }
  1202. if (cur.clkin4ddr == req_clkin4ddr)
  1203. goto found;
  1204. }
  1205. }
  1206. found:
  1207. best.regm_dispc = DIV_ROUND_UP(best.clkin4ddr, max_dss_fck);
  1208. best.dsi_pll_hsdiv_dispc_clk = best.clkin4ddr / best.regm_dispc;
  1209. best.regm_dsi = DIV_ROUND_UP(best.clkin4ddr, max_dsi_fck);
  1210. best.dsi_pll_hsdiv_dsi_clk = best.clkin4ddr / best.regm_dsi;
  1211. if (cinfo)
  1212. *cinfo = best;
  1213. return 0;
  1214. }
  1215. int dsi_pll_set_clock_div(struct platform_device *dsidev,
  1216. struct dsi_clock_info *cinfo)
  1217. {
  1218. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1219. int r = 0;
  1220. u32 l;
  1221. int f = 0;
  1222. u8 regn_start, regn_end, regm_start, regm_end;
  1223. u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
  1224. DSSDBGF();
  1225. dsi->current_cinfo.clkin = cinfo->clkin;
  1226. dsi->current_cinfo.fint = cinfo->fint;
  1227. dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
  1228. dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
  1229. cinfo->dsi_pll_hsdiv_dispc_clk;
  1230. dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
  1231. cinfo->dsi_pll_hsdiv_dsi_clk;
  1232. dsi->current_cinfo.regn = cinfo->regn;
  1233. dsi->current_cinfo.regm = cinfo->regm;
  1234. dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
  1235. dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
  1236. DSSDBG("DSI Fint %ld\n", cinfo->fint);
  1237. DSSDBG("clkin rate %ld\n", cinfo->clkin);
  1238. /* DSIPHY == CLKIN4DDR */
  1239. DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
  1240. cinfo->regm,
  1241. cinfo->regn,
  1242. cinfo->clkin,
  1243. cinfo->clkin4ddr);
  1244. DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
  1245. cinfo->clkin4ddr / 1000 / 1000 / 2);
  1246. DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
  1247. DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
  1248. dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
  1249. dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
  1250. cinfo->dsi_pll_hsdiv_dispc_clk);
  1251. DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
  1252. dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
  1253. dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
  1254. cinfo->dsi_pll_hsdiv_dsi_clk);
  1255. dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
  1256. dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
  1257. dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
  1258. &regm_dispc_end);
  1259. dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
  1260. &regm_dsi_end);
  1261. /* DSI_PLL_AUTOMODE = manual */
  1262. REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
  1263. l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
  1264. l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
  1265. /* DSI_PLL_REGN */
  1266. l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
  1267. /* DSI_PLL_REGM */
  1268. l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
  1269. /* DSI_CLOCK_DIV */
  1270. l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
  1271. regm_dispc_start, regm_dispc_end);
  1272. /* DSIPROTO_CLOCK_DIV */
  1273. l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
  1274. regm_dsi_start, regm_dsi_end);
  1275. dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
  1276. BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
  1277. if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
  1278. f = cinfo->fint < 1000000 ? 0x3 :
  1279. cinfo->fint < 1250000 ? 0x4 :
  1280. cinfo->fint < 1500000 ? 0x5 :
  1281. cinfo->fint < 1750000 ? 0x6 :
  1282. 0x7;
  1283. }
  1284. l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
  1285. if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
  1286. l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
  1287. l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
  1288. l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
  1289. l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
  1290. dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
  1291. REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
  1292. if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
  1293. DSSERR("dsi pll go bit not going down.\n");
  1294. r = -EIO;
  1295. goto err;
  1296. }
  1297. if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
  1298. DSSERR("cannot lock PLL\n");
  1299. r = -EIO;
  1300. goto err;
  1301. }
  1302. dsi->pll_locked = 1;
  1303. l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
  1304. l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
  1305. l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
  1306. l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
  1307. l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
  1308. l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
  1309. l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
  1310. l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
  1311. l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
  1312. l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
  1313. l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
  1314. l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
  1315. l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
  1316. l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
  1317. l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
  1318. dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
  1319. DSSDBG("PLL config done\n");
  1320. err:
  1321. return r;
  1322. }
  1323. int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
  1324. bool enable_hsdiv)
  1325. {
  1326. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1327. int r = 0;
  1328. enum dsi_pll_power_state pwstate;
  1329. DSSDBG("PLL init\n");
  1330. if (dsi->vdds_dsi_reg == NULL) {
  1331. struct regulator *vdds_dsi;
  1332. vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
  1333. if (IS_ERR(vdds_dsi)) {
  1334. DSSERR("can't get VDDS_DSI regulator\n");
  1335. return PTR_ERR(vdds_dsi);
  1336. }
  1337. dsi->vdds_dsi_reg = vdds_dsi;
  1338. }
  1339. dsi_enable_pll_clock(dsidev, 1);
  1340. /*
  1341. * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
  1342. */
  1343. dsi_enable_scp_clk(dsidev);
  1344. if (!dsi->vdds_dsi_enabled) {
  1345. r = regulator_enable(dsi->vdds_dsi_reg);
  1346. if (r)
  1347. goto err0;
  1348. dsi->vdds_dsi_enabled = true;
  1349. }
  1350. /* XXX PLL does not come out of reset without this... */
  1351. dispc_pck_free_enable(1);
  1352. if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
  1353. DSSERR("PLL not coming out of reset.\n");
  1354. r = -ENODEV;
  1355. dispc_pck_free_enable(0);
  1356. goto err1;
  1357. }
  1358. /* XXX ... but if left on, we get problems when planes do not
  1359. * fill the whole display. No idea about this */
  1360. dispc_pck_free_enable(0);
  1361. if (enable_hsclk && enable_hsdiv)
  1362. pwstate = DSI_PLL_POWER_ON_ALL;
  1363. else if (enable_hsclk)
  1364. pwstate = DSI_PLL_POWER_ON_HSCLK;
  1365. else if (enable_hsdiv)
  1366. pwstate = DSI_PLL_POWER_ON_DIV;
  1367. else
  1368. pwstate = DSI_PLL_POWER_OFF;
  1369. r = dsi_pll_power(dsidev, pwstate);
  1370. if (r)
  1371. goto err1;
  1372. DSSDBG("PLL init done\n");
  1373. return 0;
  1374. err1:
  1375. if (dsi->vdds_dsi_enabled) {
  1376. regulator_disable(dsi->vdds_dsi_reg);
  1377. dsi->vdds_dsi_enabled = false;
  1378. }
  1379. err0:
  1380. dsi_disable_scp_clk(dsidev);
  1381. dsi_enable_pll_clock(dsidev, 0);
  1382. return r;
  1383. }
  1384. void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
  1385. {
  1386. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1387. dsi->pll_locked = 0;
  1388. dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
  1389. if (disconnect_lanes) {
  1390. WARN_ON(!dsi->vdds_dsi_enabled);
  1391. regulator_disable(dsi->vdds_dsi_reg);
  1392. dsi->vdds_dsi_enabled = false;
  1393. }
  1394. dsi_disable_scp_clk(dsidev);
  1395. dsi_enable_pll_clock(dsidev, 0);
  1396. DSSDBG("PLL uninit done\n");
  1397. }
  1398. static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
  1399. struct seq_file *s)
  1400. {
  1401. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1402. struct dsi_clock_info *cinfo = &dsi->current_cinfo;
  1403. enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
  1404. int dsi_module = dsi->module_id;
  1405. dispc_clk_src = dss_get_dispc_clk_source();
  1406. dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
  1407. if (dsi_runtime_get(dsidev))
  1408. return;
  1409. seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
  1410. seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
  1411. seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
  1412. seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
  1413. cinfo->clkin4ddr, cinfo->regm);
  1414. seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
  1415. dss_feat_get_clk_source_name(dsi_module == 0 ?
  1416. OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
  1417. OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
  1418. cinfo->dsi_pll_hsdiv_dispc_clk,
  1419. cinfo->regm_dispc,
  1420. dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
  1421. "off" : "on");
  1422. seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
  1423. dss_feat_get_clk_source_name(dsi_module == 0 ?
  1424. OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
  1425. OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
  1426. cinfo->dsi_pll_hsdiv_dsi_clk,
  1427. cinfo->regm_dsi,
  1428. dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
  1429. "off" : "on");
  1430. seq_printf(s, "- DSI%d -\n", dsi_module + 1);
  1431. seq_printf(s, "dsi fclk source = %s (%s)\n",
  1432. dss_get_generic_clk_source_name(dsi_clk_src),
  1433. dss_feat_get_clk_source_name(dsi_clk_src));
  1434. seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
  1435. seq_printf(s, "DDR_CLK\t\t%lu\n",
  1436. cinfo->clkin4ddr / 4);
  1437. seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
  1438. seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
  1439. dsi_runtime_put(dsidev);
  1440. }
  1441. void dsi_dump_clocks(struct seq_file *s)
  1442. {
  1443. struct platform_device *dsidev;
  1444. int i;
  1445. for (i = 0; i < MAX_NUM_DSI; i++) {
  1446. dsidev = dsi_get_dsidev_from_id(i);
  1447. if (dsidev)
  1448. dsi_dump_dsidev_clocks(dsidev, s);
  1449. }
  1450. }
  1451. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  1452. static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
  1453. struct seq_file *s)
  1454. {
  1455. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1456. unsigned long flags;
  1457. struct dsi_irq_stats stats;
  1458. spin_lock_irqsave(&dsi->irq_stats_lock, flags);
  1459. stats = dsi->irq_stats;
  1460. memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
  1461. dsi->irq_stats.last_reset = jiffies;
  1462. spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
  1463. seq_printf(s, "period %u ms\n",
  1464. jiffies_to_msecs(jiffies - stats.last_reset));
  1465. seq_printf(s, "irqs %d\n", stats.irq_count);
  1466. #define PIS(x) \
  1467. seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
  1468. seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
  1469. PIS(VC0);
  1470. PIS(VC1);
  1471. PIS(VC2);
  1472. PIS(VC3);
  1473. PIS(WAKEUP);
  1474. PIS(RESYNC);
  1475. PIS(PLL_LOCK);
  1476. PIS(PLL_UNLOCK);
  1477. PIS(PLL_RECALL);
  1478. PIS(COMPLEXIO_ERR);
  1479. PIS(HS_TX_TIMEOUT);
  1480. PIS(LP_RX_TIMEOUT);
  1481. PIS(TE_TRIGGER);
  1482. PIS(ACK_TRIGGER);
  1483. PIS(SYNC_LOST);
  1484. PIS(LDO_POWER_GOOD);
  1485. PIS(TA_TIMEOUT);
  1486. #undef PIS
  1487. #define PIS(x) \
  1488. seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
  1489. stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
  1490. stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
  1491. stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
  1492. stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
  1493. seq_printf(s, "-- VC interrupts --\n");
  1494. PIS(CS);
  1495. PIS(ECC_CORR);
  1496. PIS(PACKET_SENT);
  1497. PIS(FIFO_TX_OVF);
  1498. PIS(FIFO_RX_OVF);
  1499. PIS(BTA);
  1500. PIS(ECC_NO_CORR);
  1501. PIS(FIFO_TX_UDF);
  1502. PIS(PP_BUSY_CHANGE);
  1503. #undef PIS
  1504. #define PIS(x) \
  1505. seq_printf(s, "%-20s %10d\n", #x, \
  1506. stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
  1507. seq_printf(s, "-- CIO interrupts --\n");
  1508. PIS(ERRSYNCESC1);
  1509. PIS(ERRSYNCESC2);
  1510. PIS(ERRSYNCESC3);
  1511. PIS(ERRESC1);
  1512. PIS(ERRESC2);
  1513. PIS(ERRESC3);
  1514. PIS(ERRCONTROL1);
  1515. PIS(ERRCONTROL2);
  1516. PIS(ERRCONTROL3);
  1517. PIS(STATEULPS1);
  1518. PIS(STATEULPS2);
  1519. PIS(STATEULPS3);
  1520. PIS(ERRCONTENTIONLP0_1);
  1521. PIS(ERRCONTENTIONLP1_1);
  1522. PIS(ERRCONTENTIONLP0_2);
  1523. PIS(ERRCONTENTIONLP1_2);
  1524. PIS(ERRCONTENTIONLP0_3);
  1525. PIS(ERRCONTENTIONLP1_3);
  1526. PIS(ULPSACTIVENOT_ALL0);
  1527. PIS(ULPSACTIVENOT_ALL1);
  1528. #undef PIS
  1529. }
  1530. static void dsi1_dump_irqs(struct seq_file *s)
  1531. {
  1532. struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
  1533. dsi_dump_dsidev_irqs(dsidev, s);
  1534. }
  1535. static void dsi2_dump_irqs(struct seq_file *s)
  1536. {
  1537. struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
  1538. dsi_dump_dsidev_irqs(dsidev, s);
  1539. }
  1540. #endif
  1541. static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
  1542. struct seq_file *s)
  1543. {
  1544. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
  1545. if (dsi_runtime_get(dsidev))
  1546. return;
  1547. dsi_enable_scp_clk(dsidev);
  1548. DUMPREG(DSI_REVISION);
  1549. DUMPREG(DSI_SYSCONFIG);
  1550. DUMPREG(DSI_SYSSTATUS);
  1551. DUMPREG(DSI_IRQSTATUS);
  1552. DUMPREG(DSI_IRQENABLE);
  1553. DUMPREG(DSI_CTRL);
  1554. DUMPREG(DSI_COMPLEXIO_CFG1);
  1555. DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
  1556. DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
  1557. DUMPREG(DSI_CLK_CTRL);
  1558. DUMPREG(DSI_TIMING1);
  1559. DUMPREG(DSI_TIMING2);
  1560. DUMPREG(DSI_VM_TIMING1);
  1561. DUMPREG(DSI_VM_TIMING2);
  1562. DUMPREG(DSI_VM_TIMING3);
  1563. DUMPREG(DSI_CLK_TIMING);
  1564. DUMPREG(DSI_TX_FIFO_VC_SIZE);
  1565. DUMPREG(DSI_RX_FIFO_VC_SIZE);
  1566. DUMPREG(DSI_COMPLEXIO_CFG2);
  1567. DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
  1568. DUMPREG(DSI_VM_TIMING4);
  1569. DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
  1570. DUMPREG(DSI_VM_TIMING5);
  1571. DUMPREG(DSI_VM_TIMING6);
  1572. DUMPREG(DSI_VM_TIMING7);
  1573. DUMPREG(DSI_STOPCLK_TIMING);
  1574. DUMPREG(DSI_VC_CTRL(0));
  1575. DUMPREG(DSI_VC_TE(0));
  1576. DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
  1577. DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
  1578. DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
  1579. DUMPREG(DSI_VC_IRQSTATUS(0));
  1580. DUMPREG(DSI_VC_IRQENABLE(0));
  1581. DUMPREG(DSI_VC_CTRL(1));
  1582. DUMPREG(DSI_VC_TE(1));
  1583. DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
  1584. DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
  1585. DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
  1586. DUMPREG(DSI_VC_IRQSTATUS(1));
  1587. DUMPREG(DSI_VC_IRQENABLE(1));
  1588. DUMPREG(DSI_VC_CTRL(2));
  1589. DUMPREG(DSI_VC_TE(2));
  1590. DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
  1591. DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
  1592. DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
  1593. DUMPREG(DSI_VC_IRQSTATUS(2));
  1594. DUMPREG(DSI_VC_IRQENABLE(2));
  1595. DUMPREG(DSI_VC_CTRL(3));
  1596. DUMPREG(DSI_VC_TE(3));
  1597. DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
  1598. DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
  1599. DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
  1600. DUMPREG(DSI_VC_IRQSTATUS(3));
  1601. DUMPREG(DSI_VC_IRQENABLE(3));
  1602. DUMPREG(DSI_DSIPHY_CFG0);
  1603. DUMPREG(DSI_DSIPHY_CFG1);
  1604. DUMPREG(DSI_DSIPHY_CFG2);
  1605. DUMPREG(DSI_DSIPHY_CFG5);
  1606. DUMPREG(DSI_PLL_CONTROL);
  1607. DUMPREG(DSI_PLL_STATUS);
  1608. DUMPREG(DSI_PLL_GO);
  1609. DUMPREG(DSI_PLL_CONFIGURATION1);
  1610. DUMPREG(DSI_PLL_CONFIGURATION2);
  1611. dsi_disable_scp_clk(dsidev);
  1612. dsi_runtime_put(dsidev);
  1613. #undef DUMPREG
  1614. }
  1615. static void dsi1_dump_regs(struct seq_file *s)
  1616. {
  1617. struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
  1618. dsi_dump_dsidev_regs(dsidev, s);
  1619. }
  1620. static void dsi2_dump_regs(struct seq_file *s)
  1621. {
  1622. struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
  1623. dsi_dump_dsidev_regs(dsidev, s);
  1624. }
  1625. enum dsi_cio_power_state {
  1626. DSI_COMPLEXIO_POWER_OFF = 0x0,
  1627. DSI_COMPLEXIO_POWER_ON = 0x1,
  1628. DSI_COMPLEXIO_POWER_ULPS = 0x2,
  1629. };
  1630. static int dsi_cio_power(struct platform_device *dsidev,
  1631. enum dsi_cio_power_state state)
  1632. {
  1633. int t = 0;
  1634. /* PWR_CMD */
  1635. REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
  1636. /* PWR_STATUS */
  1637. while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
  1638. 26, 25) != state) {
  1639. if (++t > 1000) {
  1640. DSSERR("failed to set complexio power state to "
  1641. "%d\n", state);
  1642. return -ENODEV;
  1643. }
  1644. udelay(1);
  1645. }
  1646. return 0;
  1647. }
  1648. static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
  1649. {
  1650. int val;
  1651. /* line buffer on OMAP3 is 1024 x 24bits */
  1652. /* XXX: for some reason using full buffer size causes
  1653. * considerable TX slowdown with update sizes that fill the
  1654. * whole buffer */
  1655. if (!dss_has_feature(FEAT_DSI_GNQ))
  1656. return 1023 * 3;
  1657. val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
  1658. switch (val) {
  1659. case 1:
  1660. return 512 * 3; /* 512x24 bits */
  1661. case 2:
  1662. return 682 * 3; /* 682x24 bits */
  1663. case 3:
  1664. return 853 * 3; /* 853x24 bits */
  1665. case 4:
  1666. return 1024 * 3; /* 1024x24 bits */
  1667. case 5:
  1668. return 1194 * 3; /* 1194x24 bits */
  1669. case 6:
  1670. return 1365 * 3; /* 1365x24 bits */
  1671. default:
  1672. BUG();
  1673. return 0;
  1674. }
  1675. }
  1676. static int dsi_set_lane_config(struct omap_dss_device *dssdev)
  1677. {
  1678. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  1679. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1680. static const u8 offsets[] = { 0, 4, 8, 12, 16 };
  1681. static const enum dsi_lane_function functions[] = {
  1682. DSI_LANE_CLK,
  1683. DSI_LANE_DATA1,
  1684. DSI_LANE_DATA2,
  1685. DSI_LANE_DATA3,
  1686. DSI_LANE_DATA4,
  1687. };
  1688. u32 r;
  1689. int i;
  1690. r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
  1691. for (i = 0; i < dsi->num_lanes_used; ++i) {
  1692. unsigned offset = offsets[i];
  1693. unsigned polarity, lane_number;
  1694. unsigned t;
  1695. for (t = 0; t < dsi->num_lanes_supported; ++t)
  1696. if (dsi->lanes[t].function == functions[i])
  1697. break;
  1698. if (t == dsi->num_lanes_supported)
  1699. return -EINVAL;
  1700. lane_number = t;
  1701. polarity = dsi->lanes[t].polarity;
  1702. r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
  1703. r = FLD_MOD(r, polarity, offset + 3, offset + 3);
  1704. }
  1705. /* clear the unused lanes */
  1706. for (; i < dsi->num_lanes_supported; ++i) {
  1707. unsigned offset = offsets[i];
  1708. r = FLD_MOD(r, 0, offset + 2, offset);
  1709. r = FLD_MOD(r, 0, offset + 3, offset + 3);
  1710. }
  1711. dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
  1712. return 0;
  1713. }
  1714. static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
  1715. {
  1716. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1717. /* convert time in ns to ddr ticks, rounding up */
  1718. unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
  1719. return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
  1720. }
  1721. static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
  1722. {
  1723. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1724. unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
  1725. return ddr * 1000 * 1000 / (ddr_clk / 1000);
  1726. }
  1727. static void dsi_cio_timings(struct platform_device *dsidev)
  1728. {
  1729. u32 r;
  1730. u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
  1731. u32 tlpx_half, tclk_trail, tclk_zero;
  1732. u32 tclk_prepare;
  1733. /* calculate timings */
  1734. /* 1 * DDR_CLK = 2 * UI */
  1735. /* min 40ns + 4*UI max 85ns + 6*UI */
  1736. ths_prepare = ns2ddr(dsidev, 70) + 2;
  1737. /* min 145ns + 10*UI */
  1738. ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
  1739. /* min max(8*UI, 60ns+4*UI) */
  1740. ths_trail = ns2ddr(dsidev, 60) + 5;
  1741. /* min 100ns */
  1742. ths_exit = ns2ddr(dsidev, 145);
  1743. /* tlpx min 50n */
  1744. tlpx_half = ns2ddr(dsidev, 25);
  1745. /* min 60ns */
  1746. tclk_trail = ns2ddr(dsidev, 60) + 2;
  1747. /* min 38ns, max 95ns */
  1748. tclk_prepare = ns2ddr(dsidev, 65);
  1749. /* min tclk-prepare + tclk-zero = 300ns */
  1750. tclk_zero = ns2ddr(dsidev, 260);
  1751. DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
  1752. ths_prepare, ddr2ns(dsidev, ths_prepare),
  1753. ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
  1754. DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
  1755. ths_trail, ddr2ns(dsidev, ths_trail),
  1756. ths_exit, ddr2ns(dsidev, ths_exit));
  1757. DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
  1758. "tclk_zero %u (%uns)\n",
  1759. tlpx_half, ddr2ns(dsidev, tlpx_half),
  1760. tclk_trail, ddr2ns(dsidev, tclk_trail),
  1761. tclk_zero, ddr2ns(dsidev, tclk_zero));
  1762. DSSDBG("tclk_prepare %u (%uns)\n",
  1763. tclk_prepare, ddr2ns(dsidev, tclk_prepare));
  1764. /* program timings */
  1765. r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
  1766. r = FLD_MOD(r, ths_prepare, 31, 24);
  1767. r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
  1768. r = FLD_MOD(r, ths_trail, 15, 8);
  1769. r = FLD_MOD(r, ths_exit, 7, 0);
  1770. dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
  1771. r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
  1772. r = FLD_MOD(r, tlpx_half, 22, 16);
  1773. r = FLD_MOD(r, tclk_trail, 15, 8);
  1774. r = FLD_MOD(r, tclk_zero, 7, 0);
  1775. dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
  1776. r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
  1777. r = FLD_MOD(r, tclk_prepare, 7, 0);
  1778. dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
  1779. }
  1780. /* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
  1781. static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
  1782. unsigned mask_p, unsigned mask_n)
  1783. {
  1784. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  1785. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1786. int i;
  1787. u32 l;
  1788. u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
  1789. l = 0;
  1790. for (i = 0; i < dsi->num_lanes_supported; ++i) {
  1791. unsigned p = dsi->lanes[i].polarity;
  1792. if (mask_p & (1 << i))
  1793. l |= 1 << (i * 2 + (p ? 0 : 1));
  1794. if (mask_n & (1 << i))
  1795. l |= 1 << (i * 2 + (p ? 1 : 0));
  1796. }
  1797. /*
  1798. * Bits in REGLPTXSCPDAT4TO0DXDY:
  1799. * 17: DY0 18: DX0
  1800. * 19: DY1 20: DX1
  1801. * 21: DY2 22: DX2
  1802. * 23: DY3 24: DX3
  1803. * 25: DY4 26: DX4
  1804. */
  1805. /* Set the lane override configuration */
  1806. /* REGLPTXSCPDAT4TO0DXDY */
  1807. REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
  1808. /* Enable lane override */
  1809. /* ENLPTXSCPDAT */
  1810. REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
  1811. }
  1812. static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
  1813. {
  1814. /* Disable lane override */
  1815. REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
  1816. /* Reset the lane override configuration */
  1817. /* REGLPTXSCPDAT4TO0DXDY */
  1818. REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
  1819. }
  1820. static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev)
  1821. {
  1822. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  1823. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1824. int t, i;
  1825. bool in_use[DSI_MAX_NR_LANES];
  1826. static const u8 offsets_old[] = { 28, 27, 26 };
  1827. static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
  1828. const u8 *offsets;
  1829. if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
  1830. offsets = offsets_old;
  1831. else
  1832. offsets = offsets_new;
  1833. for (i = 0; i < dsi->num_lanes_supported; ++i)
  1834. in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
  1835. t = 100000;
  1836. while (true) {
  1837. u32 l;
  1838. int ok;
  1839. l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
  1840. ok = 0;
  1841. for (i = 0; i < dsi->num_lanes_supported; ++i) {
  1842. if (!in_use[i] || (l & (1 << offsets[i])))
  1843. ok++;
  1844. }
  1845. if (ok == dsi->num_lanes_supported)
  1846. break;
  1847. if (--t == 0) {
  1848. for (i = 0; i < dsi->num_lanes_supported; ++i) {
  1849. if (!in_use[i] || (l & (1 << offsets[i])))
  1850. continue;
  1851. DSSERR("CIO TXCLKESC%d domain not coming " \
  1852. "out of reset\n", i);
  1853. }
  1854. return -EIO;
  1855. }
  1856. }
  1857. return 0;
  1858. }
  1859. /* return bitmask of enabled lanes, lane0 being the lsb */
  1860. static unsigned dsi_get_lane_mask(struct omap_dss_device *dssdev)
  1861. {
  1862. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  1863. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1864. unsigned mask = 0;
  1865. int i;
  1866. for (i = 0; i < dsi->num_lanes_supported; ++i) {
  1867. if (dsi->lanes[i].function != DSI_LANE_UNUSED)
  1868. mask |= 1 << i;
  1869. }
  1870. return mask;
  1871. }
  1872. static int dsi_cio_init(struct omap_dss_device *dssdev)
  1873. {
  1874. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  1875. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1876. int r;
  1877. u32 l;
  1878. DSSDBGF();
  1879. r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dssdev));
  1880. if (r)
  1881. return r;
  1882. dsi_enable_scp_clk(dsidev);
  1883. /* A dummy read using the SCP interface to any DSIPHY register is
  1884. * required after DSIPHY reset to complete the reset of the DSI complex
  1885. * I/O. */
  1886. dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
  1887. if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
  1888. DSSERR("CIO SCP Clock domain not coming out of reset.\n");
  1889. r = -EIO;
  1890. goto err_scp_clk_dom;
  1891. }
  1892. r = dsi_set_lane_config(dssdev);
  1893. if (r)
  1894. goto err_scp_clk_dom;
  1895. /* set TX STOP MODE timer to maximum for this operation */
  1896. l = dsi_read_reg(dsidev, DSI_TIMING1);
  1897. l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
  1898. l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
  1899. l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
  1900. l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
  1901. dsi_write_reg(dsidev, DSI_TIMING1, l);
  1902. if (dsi->ulps_enabled) {
  1903. unsigned mask_p;
  1904. int i;
  1905. DSSDBG("manual ulps exit\n");
  1906. /* ULPS is exited by Mark-1 state for 1ms, followed by
  1907. * stop state. DSS HW cannot do this via the normal
  1908. * ULPS exit sequence, as after reset the DSS HW thinks
  1909. * that we are not in ULPS mode, and refuses to send the
  1910. * sequence. So we need to send the ULPS exit sequence
  1911. * manually by setting positive lines high and negative lines
  1912. * low for 1ms.
  1913. */
  1914. mask_p = 0;
  1915. for (i = 0; i < dsi->num_lanes_supported; ++i) {
  1916. if (dsi->lanes[i].function == DSI_LANE_UNUSED)
  1917. continue;
  1918. mask_p |= 1 << i;
  1919. }
  1920. dsi_cio_enable_lane_override(dssdev, mask_p, 0);
  1921. }
  1922. r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
  1923. if (r)
  1924. goto err_cio_pwr;
  1925. if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
  1926. DSSERR("CIO PWR clock domain not coming out of reset.\n");
  1927. r = -ENODEV;
  1928. goto err_cio_pwr_dom;
  1929. }
  1930. dsi_if_enable(dsidev, true);
  1931. dsi_if_enable(dsidev, false);
  1932. REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
  1933. r = dsi_cio_wait_tx_clk_esc_reset(dssdev);
  1934. if (r)
  1935. goto err_tx_clk_esc_rst;
  1936. if (dsi->ulps_enabled) {
  1937. /* Keep Mark-1 state for 1ms (as per DSI spec) */
  1938. ktime_t wait = ns_to_ktime(1000 * 1000);
  1939. set_current_state(TASK_UNINTERRUPTIBLE);
  1940. schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
  1941. /* Disable the override. The lanes should be set to Mark-11
  1942. * state by the HW */
  1943. dsi_cio_disable_lane_override(dsidev);
  1944. }
  1945. /* FORCE_TX_STOP_MODE_IO */
  1946. REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
  1947. dsi_cio_timings(dsidev);
  1948. if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
  1949. /* DDR_CLK_ALWAYS_ON */
  1950. REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
  1951. dsi->vm_timings.ddr_clk_always_on, 13, 13);
  1952. }
  1953. dsi->ulps_enabled = false;
  1954. DSSDBG("CIO init done\n");
  1955. return 0;
  1956. err_tx_clk_esc_rst:
  1957. REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
  1958. err_cio_pwr_dom:
  1959. dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
  1960. err_cio_pwr:
  1961. if (dsi->ulps_enabled)
  1962. dsi_cio_disable_lane_override(dsidev);
  1963. err_scp_clk_dom:
  1964. dsi_disable_scp_clk(dsidev);
  1965. dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dssdev));
  1966. return r;
  1967. }
  1968. static void dsi_cio_uninit(struct omap_dss_device *dssdev)
  1969. {
  1970. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  1971. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1972. /* DDR_CLK_ALWAYS_ON */
  1973. REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
  1974. dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
  1975. dsi_disable_scp_clk(dsidev);
  1976. dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dssdev));
  1977. }
  1978. static void dsi_config_tx_fifo(struct platform_device *dsidev,
  1979. enum fifo_size size1, enum fifo_size size2,
  1980. enum fifo_size size3, enum fifo_size size4)
  1981. {
  1982. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1983. u32 r = 0;
  1984. int add = 0;
  1985. int i;
  1986. dsi->vc[0].fifo_size = size1;
  1987. dsi->vc[1].fifo_size = size2;
  1988. dsi->vc[2].fifo_size = size3;
  1989. dsi->vc[3].fifo_size = size4;
  1990. for (i = 0; i < 4; i++) {
  1991. u8 v;
  1992. int size = dsi->vc[i].fifo_size;
  1993. if (add + size > 4) {
  1994. DSSERR("Illegal FIFO configuration\n");
  1995. BUG();
  1996. return;
  1997. }
  1998. v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
  1999. r |= v << (8 * i);
  2000. /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
  2001. add += size;
  2002. }
  2003. dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
  2004. }
  2005. static void dsi_config_rx_fifo(struct platform_device *dsidev,
  2006. enum fifo_size size1, enum fifo_size size2,
  2007. enum fifo_size size3, enum fifo_size size4)
  2008. {
  2009. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2010. u32 r = 0;
  2011. int add = 0;
  2012. int i;
  2013. dsi->vc[0].fifo_size = size1;
  2014. dsi->vc[1].fifo_size = size2;
  2015. dsi->vc[2].fifo_size = size3;
  2016. dsi->vc[3].fifo_size = size4;
  2017. for (i = 0; i < 4; i++) {
  2018. u8 v;
  2019. int size = dsi->vc[i].fifo_size;
  2020. if (add + size > 4) {
  2021. DSSERR("Illegal FIFO configuration\n");
  2022. BUG();
  2023. return;
  2024. }
  2025. v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
  2026. r |= v << (8 * i);
  2027. /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
  2028. add += size;
  2029. }
  2030. dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
  2031. }
  2032. static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
  2033. {
  2034. u32 r;
  2035. r = dsi_read_reg(dsidev, DSI_TIMING1);
  2036. r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
  2037. dsi_write_reg(dsidev, DSI_TIMING1, r);
  2038. if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
  2039. DSSERR("TX_STOP bit not going down\n");
  2040. return -EIO;
  2041. }
  2042. return 0;
  2043. }
  2044. static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
  2045. {
  2046. return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
  2047. }
  2048. static void dsi_packet_sent_handler_vp(void *data, u32 mask)
  2049. {
  2050. struct dsi_packet_sent_handler_data *vp_data =
  2051. (struct dsi_packet_sent_handler_data *) data;
  2052. struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
  2053. const int channel = dsi->update_channel;
  2054. u8 bit = dsi->te_enabled ? 30 : 31;
  2055. if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
  2056. complete(vp_data->completion);
  2057. }
  2058. static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
  2059. {
  2060. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2061. DECLARE_COMPLETION_ONSTACK(completion);
  2062. struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
  2063. int r = 0;
  2064. u8 bit;
  2065. bit = dsi->te_enabled ? 30 : 31;
  2066. r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
  2067. &vp_data, DSI_VC_IRQ_PACKET_SENT);
  2068. if (r)
  2069. goto err0;
  2070. /* Wait for completion only if TE_EN/TE_START is still set */
  2071. if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
  2072. if (wait_for_completion_timeout(&completion,
  2073. msecs_to_jiffies(10)) == 0) {
  2074. DSSERR("Failed to complete previous frame transfer\n");
  2075. r = -EIO;
  2076. goto err1;
  2077. }
  2078. }
  2079. dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
  2080. &vp_data, DSI_VC_IRQ_PACKET_SENT);
  2081. return 0;
  2082. err1:
  2083. dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
  2084. &vp_data, DSI_VC_IRQ_PACKET_SENT);
  2085. err0:
  2086. return r;
  2087. }
  2088. static void dsi_packet_sent_handler_l4(void *data, u32 mask)
  2089. {
  2090. struct dsi_packet_sent_handler_data *l4_data =
  2091. (struct dsi_packet_sent_handler_data *) data;
  2092. struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
  2093. const int channel = dsi->update_channel;
  2094. if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
  2095. complete(l4_data->completion);
  2096. }
  2097. static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
  2098. {
  2099. DECLARE_COMPLETION_ONSTACK(completion);
  2100. struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
  2101. int r = 0;
  2102. r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
  2103. &l4_data, DSI_VC_IRQ_PACKET_SENT);
  2104. if (r)
  2105. goto err0;
  2106. /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
  2107. if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
  2108. if (wait_for_completion_timeout(&completion,
  2109. msecs_to_jiffies(10)) == 0) {
  2110. DSSERR("Failed to complete previous l4 transfer\n");
  2111. r = -EIO;
  2112. goto err1;
  2113. }
  2114. }
  2115. dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
  2116. &l4_data, DSI_VC_IRQ_PACKET_SENT);
  2117. return 0;
  2118. err1:
  2119. dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
  2120. &l4_data, DSI_VC_IRQ_PACKET_SENT);
  2121. err0:
  2122. return r;
  2123. }
  2124. static int dsi_sync_vc(struct platform_device *dsidev, int channel)
  2125. {
  2126. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2127. WARN_ON(!dsi_bus_is_locked(dsidev));
  2128. WARN_ON(in_interrupt());
  2129. if (!dsi_vc_is_enabled(dsidev, channel))
  2130. return 0;
  2131. switch (dsi->vc[channel].source) {
  2132. case DSI_VC_SOURCE_VP:
  2133. return dsi_sync_vc_vp(dsidev, channel);
  2134. case DSI_VC_SOURCE_L4:
  2135. return dsi_sync_vc_l4(dsidev, channel);
  2136. default:
  2137. BUG();
  2138. return -EINVAL;
  2139. }
  2140. }
  2141. static int dsi_vc_enable(struct platform_device *dsidev, int channel,
  2142. bool enable)
  2143. {
  2144. DSSDBG("dsi_vc_enable channel %d, enable %d\n",
  2145. channel, enable);
  2146. enable = enable ? 1 : 0;
  2147. REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
  2148. if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
  2149. 0, enable) != enable) {
  2150. DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
  2151. return -EIO;
  2152. }
  2153. return 0;
  2154. }
  2155. static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
  2156. {
  2157. u32 r;
  2158. DSSDBGF("%d", channel);
  2159. r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
  2160. if (FLD_GET(r, 15, 15)) /* VC_BUSY */
  2161. DSSERR("VC(%d) busy when trying to configure it!\n",
  2162. channel);
  2163. r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
  2164. r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
  2165. r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
  2166. r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
  2167. r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
  2168. r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
  2169. r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
  2170. if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
  2171. r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
  2172. r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
  2173. r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
  2174. dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
  2175. }
  2176. static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
  2177. enum dsi_vc_source source)
  2178. {
  2179. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2180. if (dsi->vc[channel].source == source)
  2181. return 0;
  2182. DSSDBGF("%d", channel);
  2183. dsi_sync_vc(dsidev, channel);
  2184. dsi_vc_enable(dsidev, channel, 0);
  2185. /* VC_BUSY */
  2186. if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
  2187. DSSERR("vc(%d) busy when trying to config for VP\n", channel);
  2188. return -EIO;
  2189. }
  2190. /* SOURCE, 0 = L4, 1 = video port */
  2191. REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
  2192. /* DCS_CMD_ENABLE */
  2193. if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
  2194. bool enable = source == DSI_VC_SOURCE_VP;
  2195. REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
  2196. }
  2197. dsi_vc_enable(dsidev, channel, 1);
  2198. dsi->vc[channel].source = source;
  2199. return 0;
  2200. }
  2201. void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
  2202. bool enable)
  2203. {
  2204. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  2205. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2206. DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
  2207. WARN_ON(!dsi_bus_is_locked(dsidev));
  2208. dsi_vc_enable(dsidev, channel, 0);
  2209. dsi_if_enable(dsidev, 0);
  2210. REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
  2211. dsi_vc_enable(dsidev, channel, 1);
  2212. dsi_if_enable(dsidev, 1);
  2213. dsi_force_tx_stop_mode_io(dsidev);
  2214. /* start the DDR clock by sending a NULL packet */
  2215. if (dsi->vm_timings.ddr_clk_always_on && enable)
  2216. dsi_vc_send_null(dssdev, channel);
  2217. }
  2218. EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
  2219. static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
  2220. {
  2221. while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
  2222. u32 val;
  2223. val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
  2224. DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
  2225. (val >> 0) & 0xff,
  2226. (val >> 8) & 0xff,
  2227. (val >> 16) & 0xff,
  2228. (val >> 24) & 0xff);
  2229. }
  2230. }
  2231. static void dsi_show_rx_ack_with_err(u16 err)
  2232. {
  2233. DSSERR("\tACK with ERROR (%#x):\n", err);
  2234. if (err & (1 << 0))
  2235. DSSERR("\t\tSoT Error\n");
  2236. if (err & (1 << 1))
  2237. DSSERR("\t\tSoT Sync Error\n");
  2238. if (err & (1 << 2))
  2239. DSSERR("\t\tEoT Sync Error\n");
  2240. if (err & (1 << 3))
  2241. DSSERR("\t\tEscape Mode Entry Command Error\n");
  2242. if (err & (1 << 4))
  2243. DSSERR("\t\tLP Transmit Sync Error\n");
  2244. if (err & (1 << 5))
  2245. DSSERR("\t\tHS Receive Timeout Error\n");
  2246. if (err & (1 << 6))
  2247. DSSERR("\t\tFalse Control Error\n");
  2248. if (err & (1 << 7))
  2249. DSSERR("\t\t(reserved7)\n");
  2250. if (err & (1 << 8))
  2251. DSSERR("\t\tECC Error, single-bit (corrected)\n");
  2252. if (err & (1 << 9))
  2253. DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
  2254. if (err & (1 << 10))
  2255. DSSERR("\t\tChecksum Error\n");
  2256. if (err & (1 << 11))
  2257. DSSERR("\t\tData type not recognized\n");
  2258. if (err & (1 << 12))
  2259. DSSERR("\t\tInvalid VC ID\n");
  2260. if (err & (1 << 13))
  2261. DSSERR("\t\tInvalid Transmission Length\n");
  2262. if (err & (1 << 14))
  2263. DSSERR("\t\t(reserved14)\n");
  2264. if (err & (1 << 15))
  2265. DSSERR("\t\tDSI Protocol Violation\n");
  2266. }
  2267. static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
  2268. int channel)
  2269. {
  2270. /* RX_FIFO_NOT_EMPTY */
  2271. while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
  2272. u32 val;
  2273. u8 dt;
  2274. val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
  2275. DSSERR("\trawval %#08x\n", val);
  2276. dt = FLD_GET(val, 5, 0);
  2277. if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
  2278. u16 err = FLD_GET(val, 23, 8);
  2279. dsi_show_rx_ack_with_err(err);
  2280. } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
  2281. DSSERR("\tDCS short response, 1 byte: %#x\n",
  2282. FLD_GET(val, 23, 8));
  2283. } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
  2284. DSSERR("\tDCS short response, 2 byte: %#x\n",
  2285. FLD_GET(val, 23, 8));
  2286. } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
  2287. DSSERR("\tDCS long response, len %d\n",
  2288. FLD_GET(val, 23, 8));
  2289. dsi_vc_flush_long_data(dsidev, channel);
  2290. } else {
  2291. DSSERR("\tunknown datatype 0x%02x\n", dt);
  2292. }
  2293. }
  2294. return 0;
  2295. }
  2296. static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
  2297. {
  2298. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2299. if (dsi->debug_write || dsi->debug_read)
  2300. DSSDBG("dsi_vc_send_bta %d\n", channel);
  2301. WARN_ON(!dsi_bus_is_locked(dsidev));
  2302. /* RX_FIFO_NOT_EMPTY */
  2303. if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
  2304. DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
  2305. dsi_vc_flush_receive_data(dsidev, channel);
  2306. }
  2307. REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
  2308. /* flush posted write */
  2309. dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
  2310. return 0;
  2311. }
  2312. int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
  2313. {
  2314. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  2315. DECLARE_COMPLETION_ONSTACK(completion);
  2316. int r = 0;
  2317. u32 err;
  2318. r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
  2319. &completion, DSI_VC_IRQ_BTA);
  2320. if (r)
  2321. goto err0;
  2322. r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
  2323. DSI_IRQ_ERROR_MASK);
  2324. if (r)
  2325. goto err1;
  2326. r = dsi_vc_send_bta(dsidev, channel);
  2327. if (r)
  2328. goto err2;
  2329. if (wait_for_completion_timeout(&completion,
  2330. msecs_to_jiffies(500)) == 0) {
  2331. DSSERR("Failed to receive BTA\n");
  2332. r = -EIO;
  2333. goto err2;
  2334. }
  2335. err = dsi_get_errors(dsidev);
  2336. if (err) {
  2337. DSSERR("Error while sending BTA: %x\n", err);
  2338. r = -EIO;
  2339. goto err2;
  2340. }
  2341. err2:
  2342. dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
  2343. DSI_IRQ_ERROR_MASK);
  2344. err1:
  2345. dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
  2346. &completion, DSI_VC_IRQ_BTA);
  2347. err0:
  2348. return r;
  2349. }
  2350. EXPORT_SYMBOL(dsi_vc_send_bta_sync);
  2351. static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
  2352. int channel, u8 data_type, u16 len, u8 ecc)
  2353. {
  2354. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2355. u32 val;
  2356. u8 data_id;
  2357. WARN_ON(!dsi_bus_is_locked(dsidev));
  2358. data_id = data_type | dsi->vc[channel].vc_id << 6;
  2359. val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
  2360. FLD_VAL(ecc, 31, 24);
  2361. dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
  2362. }
  2363. static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
  2364. int channel, u8 b1, u8 b2, u8 b3, u8 b4)
  2365. {
  2366. u32 val;
  2367. val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
  2368. /* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
  2369. b1, b2, b3, b4, val); */
  2370. dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
  2371. }
  2372. static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
  2373. u8 data_type, u8 *data, u16 len, u8 ecc)
  2374. {
  2375. /*u32 val; */
  2376. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2377. int i;
  2378. u8 *p;
  2379. int r = 0;
  2380. u8 b1, b2, b3, b4;
  2381. if (dsi->debug_write)
  2382. DSSDBG("dsi_vc_send_long, %d bytes\n", len);
  2383. /* len + header */
  2384. if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
  2385. DSSERR("unable to send long packet: packet too long.\n");
  2386. return -EINVAL;
  2387. }
  2388. dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
  2389. dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
  2390. p = data;
  2391. for (i = 0; i < len >> 2; i++) {
  2392. if (dsi->debug_write)
  2393. DSSDBG("\tsending full packet %d\n", i);
  2394. b1 = *p++;
  2395. b2 = *p++;
  2396. b3 = *p++;
  2397. b4 = *p++;
  2398. dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
  2399. }
  2400. i = len % 4;
  2401. if (i) {
  2402. b1 = 0; b2 = 0; b3 = 0;
  2403. if (dsi->debug_write)
  2404. DSSDBG("\tsending remainder bytes %d\n", i);
  2405. switch (i) {
  2406. case 3:
  2407. b1 = *p++;
  2408. b2 = *p++;
  2409. b3 = *p++;
  2410. break;
  2411. case 2:
  2412. b1 = *p++;
  2413. b2 = *p++;
  2414. break;
  2415. case 1:
  2416. b1 = *p++;
  2417. break;
  2418. }
  2419. dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
  2420. }
  2421. return r;
  2422. }
  2423. static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
  2424. u8 data_type, u16 data, u8 ecc)
  2425. {
  2426. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2427. u32 r;
  2428. u8 data_id;
  2429. WARN_ON(!dsi_bus_is_locked(dsidev));
  2430. if (dsi->debug_write)
  2431. DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
  2432. channel,
  2433. data_type, data & 0xff, (data >> 8) & 0xff);
  2434. dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
  2435. if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
  2436. DSSERR("ERROR FIFO FULL, aborting transfer\n");
  2437. return -EINVAL;
  2438. }
  2439. data_id = data_type | dsi->vc[channel].vc_id << 6;
  2440. r = (data_id << 0) | (data << 8) | (ecc << 24);
  2441. dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
  2442. return 0;
  2443. }
  2444. int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
  2445. {
  2446. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  2447. return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
  2448. 0, 0);
  2449. }
  2450. EXPORT_SYMBOL(dsi_vc_send_null);
  2451. static int dsi_vc_write_nosync_common(struct omap_dss_device *dssdev,
  2452. int channel, u8 *data, int len, enum dss_dsi_content_type type)
  2453. {
  2454. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  2455. int r;
  2456. if (len == 0) {
  2457. BUG_ON(type == DSS_DSI_CONTENT_DCS);
  2458. r = dsi_vc_send_short(dsidev, channel,
  2459. MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
  2460. } else if (len == 1) {
  2461. r = dsi_vc_send_short(dsidev, channel,
  2462. type == DSS_DSI_CONTENT_GENERIC ?
  2463. MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
  2464. MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
  2465. } else if (len == 2) {
  2466. r = dsi_vc_send_short(dsidev, channel,
  2467. type == DSS_DSI_CONTENT_GENERIC ?
  2468. MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
  2469. MIPI_DSI_DCS_SHORT_WRITE_PARAM,
  2470. data[0] | (data[1] << 8), 0);
  2471. } else {
  2472. r = dsi_vc_send_long(dsidev, channel,
  2473. type == DSS_DSI_CONTENT_GENERIC ?
  2474. MIPI_DSI_GENERIC_LONG_WRITE :
  2475. MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
  2476. }
  2477. return r;
  2478. }
  2479. int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
  2480. u8 *data, int len)
  2481. {
  2482. return dsi_vc_write_nosync_common(dssdev, channel, data, len,
  2483. DSS_DSI_CONTENT_DCS);
  2484. }
  2485. EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
  2486. int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
  2487. u8 *data, int len)
  2488. {
  2489. return dsi_vc_write_nosync_common(dssdev, channel, data, len,
  2490. DSS_DSI_CONTENT_GENERIC);
  2491. }
  2492. EXPORT_SYMBOL(dsi_vc_generic_write_nosync);
  2493. static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
  2494. u8 *data, int len, enum dss_dsi_content_type type)
  2495. {
  2496. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  2497. int r;
  2498. r = dsi_vc_write_nosync_common(dssdev, channel, data, len, type);
  2499. if (r)
  2500. goto err;
  2501. r = dsi_vc_send_bta_sync(dssdev, channel);
  2502. if (r)
  2503. goto err;
  2504. /* RX_FIFO_NOT_EMPTY */
  2505. if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
  2506. DSSERR("rx fifo not empty after write, dumping data:\n");
  2507. dsi_vc_flush_receive_data(dsidev, channel);
  2508. r = -EIO;
  2509. goto err;
  2510. }
  2511. return 0;
  2512. err:
  2513. DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
  2514. channel, data[0], len);
  2515. return r;
  2516. }
  2517. int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
  2518. int len)
  2519. {
  2520. return dsi_vc_write_common(dssdev, channel, data, len,
  2521. DSS_DSI_CONTENT_DCS);
  2522. }
  2523. EXPORT_SYMBOL(dsi_vc_dcs_write);
  2524. int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
  2525. int len)
  2526. {
  2527. return dsi_vc_write_common(dssdev, channel, data, len,
  2528. DSS_DSI_CONTENT_GENERIC);
  2529. }
  2530. EXPORT_SYMBOL(dsi_vc_generic_write);
  2531. int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
  2532. {
  2533. return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
  2534. }
  2535. EXPORT_SYMBOL(dsi_vc_dcs_write_0);
  2536. int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
  2537. {
  2538. return dsi_vc_generic_write(dssdev, channel, NULL, 0);
  2539. }
  2540. EXPORT_SYMBOL(dsi_vc_generic_write_0);
  2541. int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
  2542. u8 param)
  2543. {
  2544. u8 buf[2];
  2545. buf[0] = dcs_cmd;
  2546. buf[1] = param;
  2547. return dsi_vc_dcs_write(dssdev, channel, buf, 2);
  2548. }
  2549. EXPORT_SYMBOL(dsi_vc_dcs_write_1);
  2550. int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
  2551. u8 param)
  2552. {
  2553. return dsi_vc_generic_write(dssdev, channel, &param, 1);
  2554. }
  2555. EXPORT_SYMBOL(dsi_vc_generic_write_1);
  2556. int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
  2557. u8 param1, u8 param2)
  2558. {
  2559. u8 buf[2];
  2560. buf[0] = param1;
  2561. buf[1] = param2;
  2562. return dsi_vc_generic_write(dssdev, channel, buf, 2);
  2563. }
  2564. EXPORT_SYMBOL(dsi_vc_generic_write_2);
  2565. static int dsi_vc_dcs_send_read_request(struct omap_dss_device *dssdev,
  2566. int channel, u8 dcs_cmd)
  2567. {
  2568. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  2569. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2570. int r;
  2571. if (dsi->debug_read)
  2572. DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
  2573. channel, dcs_cmd);
  2574. r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
  2575. if (r) {
  2576. DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
  2577. " failed\n", channel, dcs_cmd);
  2578. return r;
  2579. }
  2580. return 0;
  2581. }
  2582. static int dsi_vc_generic_send_read_request(struct omap_dss_device *dssdev,
  2583. int channel, u8 *reqdata, int reqlen)
  2584. {
  2585. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  2586. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2587. u16 data;
  2588. u8 data_type;
  2589. int r;
  2590. if (dsi->debug_read)
  2591. DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
  2592. channel, reqlen);
  2593. if (reqlen == 0) {
  2594. data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
  2595. data = 0;
  2596. } else if (reqlen == 1) {
  2597. data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
  2598. data = reqdata[0];
  2599. } else if (reqlen == 2) {
  2600. data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
  2601. data = reqdata[0] | (reqdata[1] << 8);
  2602. } else {
  2603. BUG();
  2604. return -EINVAL;
  2605. }
  2606. r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
  2607. if (r) {
  2608. DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
  2609. " failed\n", channel, reqlen);
  2610. return r;
  2611. }
  2612. return 0;
  2613. }
  2614. static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
  2615. u8 *buf, int buflen, enum dss_dsi_content_type type)
  2616. {
  2617. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2618. u32 val;
  2619. u8 dt;
  2620. int r;
  2621. /* RX_FIFO_NOT_EMPTY */
  2622. if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
  2623. DSSERR("RX fifo empty when trying to read.\n");
  2624. r = -EIO;
  2625. goto err;
  2626. }
  2627. val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
  2628. if (dsi->debug_read)
  2629. DSSDBG("\theader: %08x\n", val);
  2630. dt = FLD_GET(val, 5, 0);
  2631. if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
  2632. u16 err = FLD_GET(val, 23, 8);
  2633. dsi_show_rx_ack_with_err(err);
  2634. r = -EIO;
  2635. goto err;
  2636. } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
  2637. MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
  2638. MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
  2639. u8 data = FLD_GET(val, 15, 8);
  2640. if (dsi->debug_read)
  2641. DSSDBG("\t%s short response, 1 byte: %02x\n",
  2642. type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
  2643. "DCS", data);
  2644. if (buflen < 1) {
  2645. r = -EIO;
  2646. goto err;
  2647. }
  2648. buf[0] = data;
  2649. return 1;
  2650. } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
  2651. MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
  2652. MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
  2653. u16 data = FLD_GET(val, 23, 8);
  2654. if (dsi->debug_read)
  2655. DSSDBG("\t%s short response, 2 byte: %04x\n",
  2656. type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
  2657. "DCS", data);
  2658. if (buflen < 2) {
  2659. r = -EIO;
  2660. goto err;
  2661. }
  2662. buf[0] = data & 0xff;
  2663. buf[1] = (data >> 8) & 0xff;
  2664. return 2;
  2665. } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
  2666. MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
  2667. MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
  2668. int w;
  2669. int len = FLD_GET(val, 23, 8);
  2670. if (dsi->debug_read)
  2671. DSSDBG("\t%s long response, len %d\n",
  2672. type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
  2673. "DCS", len);
  2674. if (len > buflen) {
  2675. r = -EIO;
  2676. goto err;
  2677. }
  2678. /* two byte checksum ends the packet, not included in len */
  2679. for (w = 0; w < len + 2;) {
  2680. int b;
  2681. val = dsi_read_reg(dsidev,
  2682. DSI_VC_SHORT_PACKET_HEADER(channel));
  2683. if (dsi->debug_read)
  2684. DSSDBG("\t\t%02x %02x %02x %02x\n",
  2685. (val >> 0) & 0xff,
  2686. (val >> 8) & 0xff,
  2687. (val >> 16) & 0xff,
  2688. (val >> 24) & 0xff);
  2689. for (b = 0; b < 4; ++b) {
  2690. if (w < len)
  2691. buf[w] = (val >> (b * 8)) & 0xff;
  2692. /* we discard the 2 byte checksum */
  2693. ++w;
  2694. }
  2695. }
  2696. return len;
  2697. } else {
  2698. DSSERR("\tunknown datatype 0x%02x\n", dt);
  2699. r = -EIO;
  2700. goto err;
  2701. }
  2702. err:
  2703. DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
  2704. type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
  2705. return r;
  2706. }
  2707. int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
  2708. u8 *buf, int buflen)
  2709. {
  2710. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  2711. int r;
  2712. r = dsi_vc_dcs_send_read_request(dssdev, channel, dcs_cmd);
  2713. if (r)
  2714. goto err;
  2715. r = dsi_vc_send_bta_sync(dssdev, channel);
  2716. if (r)
  2717. goto err;
  2718. r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
  2719. DSS_DSI_CONTENT_DCS);
  2720. if (r < 0)
  2721. goto err;
  2722. if (r != buflen) {
  2723. r = -EIO;
  2724. goto err;
  2725. }
  2726. return 0;
  2727. err:
  2728. DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
  2729. return r;
  2730. }
  2731. EXPORT_SYMBOL(dsi_vc_dcs_read);
  2732. static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
  2733. u8 *reqdata, int reqlen, u8 *buf, int buflen)
  2734. {
  2735. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  2736. int r;
  2737. r = dsi_vc_generic_send_read_request(dssdev, channel, reqdata, reqlen);
  2738. if (r)
  2739. return r;
  2740. r = dsi_vc_send_bta_sync(dssdev, channel);
  2741. if (r)
  2742. return r;
  2743. r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
  2744. DSS_DSI_CONTENT_GENERIC);
  2745. if (r < 0)
  2746. return r;
  2747. if (r != buflen) {
  2748. r = -EIO;
  2749. return r;
  2750. }
  2751. return 0;
  2752. }
  2753. int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
  2754. int buflen)
  2755. {
  2756. int r;
  2757. r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
  2758. if (r) {
  2759. DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
  2760. return r;
  2761. }
  2762. return 0;
  2763. }
  2764. EXPORT_SYMBOL(dsi_vc_generic_read_0);
  2765. int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
  2766. u8 *buf, int buflen)
  2767. {
  2768. int r;
  2769. r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
  2770. if (r) {
  2771. DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
  2772. return r;
  2773. }
  2774. return 0;
  2775. }
  2776. EXPORT_SYMBOL(dsi_vc_generic_read_1);
  2777. int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
  2778. u8 param1, u8 param2, u8 *buf, int buflen)
  2779. {
  2780. int r;
  2781. u8 reqdata[2];
  2782. reqdata[0] = param1;
  2783. reqdata[1] = param2;
  2784. r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
  2785. if (r) {
  2786. DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
  2787. return r;
  2788. }
  2789. return 0;
  2790. }
  2791. EXPORT_SYMBOL(dsi_vc_generic_read_2);
  2792. int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
  2793. u16 len)
  2794. {
  2795. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  2796. return dsi_vc_send_short(dsidev, channel,
  2797. MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
  2798. }
  2799. EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
  2800. static int dsi_enter_ulps(struct platform_device *dsidev)
  2801. {
  2802. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2803. DECLARE_COMPLETION_ONSTACK(completion);
  2804. int r, i;
  2805. unsigned mask;
  2806. DSSDBGF();
  2807. WARN_ON(!dsi_bus_is_locked(dsidev));
  2808. WARN_ON(dsi->ulps_enabled);
  2809. if (dsi->ulps_enabled)
  2810. return 0;
  2811. /* DDR_CLK_ALWAYS_ON */
  2812. if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
  2813. dsi_if_enable(dsidev, 0);
  2814. REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
  2815. dsi_if_enable(dsidev, 1);
  2816. }
  2817. dsi_sync_vc(dsidev, 0);
  2818. dsi_sync_vc(dsidev, 1);
  2819. dsi_sync_vc(dsidev, 2);
  2820. dsi_sync_vc(dsidev, 3);
  2821. dsi_force_tx_stop_mode_io(dsidev);
  2822. dsi_vc_enable(dsidev, 0, false);
  2823. dsi_vc_enable(dsidev, 1, false);
  2824. dsi_vc_enable(dsidev, 2, false);
  2825. dsi_vc_enable(dsidev, 3, false);
  2826. if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
  2827. DSSERR("HS busy when enabling ULPS\n");
  2828. return -EIO;
  2829. }
  2830. if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
  2831. DSSERR("LP busy when enabling ULPS\n");
  2832. return -EIO;
  2833. }
  2834. r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
  2835. DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
  2836. if (r)
  2837. return r;
  2838. mask = 0;
  2839. for (i = 0; i < dsi->num_lanes_supported; ++i) {
  2840. if (dsi->lanes[i].function == DSI_LANE_UNUSED)
  2841. continue;
  2842. mask |= 1 << i;
  2843. }
  2844. /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
  2845. /* LANEx_ULPS_SIG2 */
  2846. REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
  2847. /* flush posted write and wait for SCP interface to finish the write */
  2848. dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
  2849. if (wait_for_completion_timeout(&completion,
  2850. msecs_to_jiffies(1000)) == 0) {
  2851. DSSERR("ULPS enable timeout\n");
  2852. r = -EIO;
  2853. goto err;
  2854. }
  2855. dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
  2856. DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
  2857. /* Reset LANEx_ULPS_SIG2 */
  2858. REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
  2859. /* flush posted write and wait for SCP interface to finish the write */
  2860. dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
  2861. dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
  2862. dsi_if_enable(dsidev, false);
  2863. dsi->ulps_enabled = true;
  2864. return 0;
  2865. err:
  2866. dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
  2867. DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
  2868. return r;
  2869. }
  2870. static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
  2871. unsigned ticks, bool x4, bool x16)
  2872. {
  2873. unsigned long fck;
  2874. unsigned long total_ticks;
  2875. u32 r;
  2876. BUG_ON(ticks > 0x1fff);
  2877. /* ticks in DSI_FCK */
  2878. fck = dsi_fclk_rate(dsidev);
  2879. r = dsi_read_reg(dsidev, DSI_TIMING2);
  2880. r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
  2881. r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
  2882. r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
  2883. r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
  2884. dsi_write_reg(dsidev, DSI_TIMING2, r);
  2885. total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
  2886. DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
  2887. total_ticks,
  2888. ticks, x4 ? " x4" : "", x16 ? " x16" : "",
  2889. (total_ticks * 1000) / (fck / 1000 / 1000));
  2890. }
  2891. static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
  2892. bool x8, bool x16)
  2893. {
  2894. unsigned long fck;
  2895. unsigned long total_ticks;
  2896. u32 r;
  2897. BUG_ON(ticks > 0x1fff);
  2898. /* ticks in DSI_FCK */
  2899. fck = dsi_fclk_rate(dsidev);
  2900. r = dsi_read_reg(dsidev, DSI_TIMING1);
  2901. r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
  2902. r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
  2903. r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
  2904. r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
  2905. dsi_write_reg(dsidev, DSI_TIMING1, r);
  2906. total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
  2907. DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
  2908. total_ticks,
  2909. ticks, x8 ? " x8" : "", x16 ? " x16" : "",
  2910. (total_ticks * 1000) / (fck / 1000 / 1000));
  2911. }
  2912. static void dsi_set_stop_state_counter(struct platform_device *dsidev,
  2913. unsigned ticks, bool x4, bool x16)
  2914. {
  2915. unsigned long fck;
  2916. unsigned long total_ticks;
  2917. u32 r;
  2918. BUG_ON(ticks > 0x1fff);
  2919. /* ticks in DSI_FCK */
  2920. fck = dsi_fclk_rate(dsidev);
  2921. r = dsi_read_reg(dsidev, DSI_TIMING1);
  2922. r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
  2923. r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
  2924. r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
  2925. r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
  2926. dsi_write_reg(dsidev, DSI_TIMING1, r);
  2927. total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
  2928. DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
  2929. total_ticks,
  2930. ticks, x4 ? " x4" : "", x16 ? " x16" : "",
  2931. (total_ticks * 1000) / (fck / 1000 / 1000));
  2932. }
  2933. static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
  2934. unsigned ticks, bool x4, bool x16)
  2935. {
  2936. unsigned long fck;
  2937. unsigned long total_ticks;
  2938. u32 r;
  2939. BUG_ON(ticks > 0x1fff);
  2940. /* ticks in TxByteClkHS */
  2941. fck = dsi_get_txbyteclkhs(dsidev);
  2942. r = dsi_read_reg(dsidev, DSI_TIMING2);
  2943. r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
  2944. r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
  2945. r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
  2946. r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
  2947. dsi_write_reg(dsidev, DSI_TIMING2, r);
  2948. total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
  2949. DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
  2950. total_ticks,
  2951. ticks, x4 ? " x4" : "", x16 ? " x16" : "",
  2952. (total_ticks * 1000) / (fck / 1000 / 1000));
  2953. }
  2954. static void dsi_config_vp_num_line_buffers(struct omap_dss_device *dssdev)
  2955. {
  2956. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  2957. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2958. int num_line_buffers;
  2959. if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
  2960. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2961. int bpp = dsi_get_pixel_size(dsi->pix_fmt);
  2962. unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
  2963. struct omap_video_timings *timings = &dsi->timings;
  2964. /*
  2965. * Don't use line buffers if width is greater than the video
  2966. * port's line buffer size
  2967. */
  2968. if (line_buf_size <= timings->x_res * bpp / 8)
  2969. num_line_buffers = 0;
  2970. else
  2971. num_line_buffers = 2;
  2972. } else {
  2973. /* Use maximum number of line buffers in command mode */
  2974. num_line_buffers = 2;
  2975. }
  2976. /* LINE_BUFFER */
  2977. REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
  2978. }
  2979. static void dsi_config_vp_sync_events(struct omap_dss_device *dssdev)
  2980. {
  2981. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  2982. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2983. bool vsync_end = dsi->vm_timings.vp_vsync_end;
  2984. bool hsync_end = dsi->vm_timings.vp_hsync_end;
  2985. u32 r;
  2986. r = dsi_read_reg(dsidev, DSI_CTRL);
  2987. r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
  2988. r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
  2989. r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
  2990. r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
  2991. r = FLD_MOD(r, vsync_end, 16, 16); /* VP_VSYNC_END */
  2992. r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
  2993. r = FLD_MOD(r, hsync_end, 18, 18); /* VP_HSYNC_END */
  2994. dsi_write_reg(dsidev, DSI_CTRL, r);
  2995. }
  2996. static void dsi_config_blanking_modes(struct omap_dss_device *dssdev)
  2997. {
  2998. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  2999. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3000. int blanking_mode = dsi->vm_timings.blanking_mode;
  3001. int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
  3002. int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
  3003. int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
  3004. u32 r;
  3005. /*
  3006. * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
  3007. * 1 = Long blanking packets are sent in corresponding blanking periods
  3008. */
  3009. r = dsi_read_reg(dsidev, DSI_CTRL);
  3010. r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
  3011. r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
  3012. r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
  3013. r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
  3014. dsi_write_reg(dsidev, DSI_CTRL, r);
  3015. }
  3016. /*
  3017. * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
  3018. * results in maximum transition time for data and clock lanes to enter and
  3019. * exit HS mode. Hence, this is the scenario where the least amount of command
  3020. * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
  3021. * clock cycles that can be used to interleave command mode data in HS so that
  3022. * all scenarios are satisfied.
  3023. */
  3024. static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
  3025. int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
  3026. {
  3027. int transition;
  3028. /*
  3029. * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
  3030. * time of data lanes only, if it isn't set, we need to consider HS
  3031. * transition time of both data and clock lanes. HS transition time
  3032. * of Scenario 3 is considered.
  3033. */
  3034. if (ddr_alwon) {
  3035. transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
  3036. } else {
  3037. int trans1, trans2;
  3038. trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
  3039. trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
  3040. enter_hs + 1;
  3041. transition = max(trans1, trans2);
  3042. }
  3043. return blank > transition ? blank - transition : 0;
  3044. }
  3045. /*
  3046. * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
  3047. * results in maximum transition time for data lanes to enter and exit LP mode.
  3048. * Hence, this is the scenario where the least amount of command mode data can
  3049. * be interleaved. We program the minimum amount of bytes that can be
  3050. * interleaved in LP so that all scenarios are satisfied.
  3051. */
  3052. static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
  3053. int lp_clk_div, int tdsi_fclk)
  3054. {
  3055. int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
  3056. int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
  3057. int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
  3058. int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
  3059. int lp_inter; /* cmd mode data that can be interleaved, in bytes */
  3060. /* maximum LP transition time according to Scenario 1 */
  3061. trans_lp = exit_hs + max(enter_hs, 2) + 1;
  3062. /* CLKIN4DDR = 16 * TXBYTECLKHS */
  3063. tlp_avail = thsbyte_clk * (blank - trans_lp);
  3064. ttxclkesc = tdsi_fclk * lp_clk_div;
  3065. lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
  3066. 26) / 16;
  3067. return max(lp_inter, 0);
  3068. }
  3069. static void dsi_config_cmd_mode_interleaving(struct omap_dss_device *dssdev)
  3070. {
  3071. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3072. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3073. int blanking_mode;
  3074. int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
  3075. int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
  3076. int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
  3077. int tclk_trail, ths_exit, exiths_clk;
  3078. bool ddr_alwon;
  3079. struct omap_video_timings *timings = &dsi->timings;
  3080. int bpp = dsi_get_pixel_size(dsi->pix_fmt);
  3081. int ndl = dsi->num_lanes_used - 1;
  3082. int dsi_fclk_hsdiv = dssdev->clocks.dsi.regm_dsi + 1;
  3083. int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
  3084. int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
  3085. int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
  3086. int bl_interleave_hs = 0, bl_interleave_lp = 0;
  3087. u32 r;
  3088. r = dsi_read_reg(dsidev, DSI_CTRL);
  3089. blanking_mode = FLD_GET(r, 20, 20);
  3090. hfp_blanking_mode = FLD_GET(r, 21, 21);
  3091. hbp_blanking_mode = FLD_GET(r, 22, 22);
  3092. hsa_blanking_mode = FLD_GET(r, 23, 23);
  3093. r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
  3094. hbp = FLD_GET(r, 11, 0);
  3095. hfp = FLD_GET(r, 23, 12);
  3096. hsa = FLD_GET(r, 31, 24);
  3097. r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
  3098. ddr_clk_post = FLD_GET(r, 7, 0);
  3099. ddr_clk_pre = FLD_GET(r, 15, 8);
  3100. r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
  3101. exit_hs_mode_lat = FLD_GET(r, 15, 0);
  3102. enter_hs_mode_lat = FLD_GET(r, 31, 16);
  3103. r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
  3104. lp_clk_div = FLD_GET(r, 12, 0);
  3105. ddr_alwon = FLD_GET(r, 13, 13);
  3106. r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
  3107. ths_exit = FLD_GET(r, 7, 0);
  3108. r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
  3109. tclk_trail = FLD_GET(r, 15, 8);
  3110. exiths_clk = ths_exit + tclk_trail;
  3111. width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
  3112. bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
  3113. if (!hsa_blanking_mode) {
  3114. hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
  3115. enter_hs_mode_lat, exit_hs_mode_lat,
  3116. exiths_clk, ddr_clk_pre, ddr_clk_post);
  3117. hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
  3118. enter_hs_mode_lat, exit_hs_mode_lat,
  3119. lp_clk_div, dsi_fclk_hsdiv);
  3120. }
  3121. if (!hfp_blanking_mode) {
  3122. hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
  3123. enter_hs_mode_lat, exit_hs_mode_lat,
  3124. exiths_clk, ddr_clk_pre, ddr_clk_post);
  3125. hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
  3126. enter_hs_mode_lat, exit_hs_mode_lat,
  3127. lp_clk_div, dsi_fclk_hsdiv);
  3128. }
  3129. if (!hbp_blanking_mode) {
  3130. hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
  3131. enter_hs_mode_lat, exit_hs_mode_lat,
  3132. exiths_clk, ddr_clk_pre, ddr_clk_post);
  3133. hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
  3134. enter_hs_mode_lat, exit_hs_mode_lat,
  3135. lp_clk_div, dsi_fclk_hsdiv);
  3136. }
  3137. if (!blanking_mode) {
  3138. bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
  3139. enter_hs_mode_lat, exit_hs_mode_lat,
  3140. exiths_clk, ddr_clk_pre, ddr_clk_post);
  3141. bl_interleave_lp = dsi_compute_interleave_lp(bllp,
  3142. enter_hs_mode_lat, exit_hs_mode_lat,
  3143. lp_clk_div, dsi_fclk_hsdiv);
  3144. }
  3145. DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
  3146. hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
  3147. bl_interleave_hs);
  3148. DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
  3149. hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
  3150. bl_interleave_lp);
  3151. r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
  3152. r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
  3153. r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
  3154. r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
  3155. dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
  3156. r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
  3157. r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
  3158. r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
  3159. r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
  3160. dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
  3161. r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
  3162. r = FLD_MOD(r, bl_interleave_hs, 31, 15);
  3163. r = FLD_MOD(r, bl_interleave_lp, 16, 0);
  3164. dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
  3165. }
  3166. static int dsi_proto_config(struct omap_dss_device *dssdev)
  3167. {
  3168. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3169. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3170. u32 r;
  3171. int buswidth = 0;
  3172. dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
  3173. DSI_FIFO_SIZE_32,
  3174. DSI_FIFO_SIZE_32,
  3175. DSI_FIFO_SIZE_32);
  3176. dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
  3177. DSI_FIFO_SIZE_32,
  3178. DSI_FIFO_SIZE_32,
  3179. DSI_FIFO_SIZE_32);
  3180. /* XXX what values for the timeouts? */
  3181. dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
  3182. dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
  3183. dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
  3184. dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
  3185. switch (dsi_get_pixel_size(dsi->pix_fmt)) {
  3186. case 16:
  3187. buswidth = 0;
  3188. break;
  3189. case 18:
  3190. buswidth = 1;
  3191. break;
  3192. case 24:
  3193. buswidth = 2;
  3194. break;
  3195. default:
  3196. BUG();
  3197. return -EINVAL;
  3198. }
  3199. r = dsi_read_reg(dsidev, DSI_CTRL);
  3200. r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
  3201. r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
  3202. r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
  3203. r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
  3204. r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
  3205. r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
  3206. r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
  3207. r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
  3208. if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
  3209. r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
  3210. /* DCS_CMD_CODE, 1=start, 0=continue */
  3211. r = FLD_MOD(r, 0, 25, 25);
  3212. }
  3213. dsi_write_reg(dsidev, DSI_CTRL, r);
  3214. dsi_config_vp_num_line_buffers(dssdev);
  3215. if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
  3216. dsi_config_vp_sync_events(dssdev);
  3217. dsi_config_blanking_modes(dssdev);
  3218. dsi_config_cmd_mode_interleaving(dssdev);
  3219. }
  3220. dsi_vc_initial_config(dsidev, 0);
  3221. dsi_vc_initial_config(dsidev, 1);
  3222. dsi_vc_initial_config(dsidev, 2);
  3223. dsi_vc_initial_config(dsidev, 3);
  3224. return 0;
  3225. }
  3226. static void dsi_proto_timings(struct omap_dss_device *dssdev)
  3227. {
  3228. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3229. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3230. unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
  3231. unsigned tclk_pre, tclk_post;
  3232. unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
  3233. unsigned ths_trail, ths_exit;
  3234. unsigned ddr_clk_pre, ddr_clk_post;
  3235. unsigned enter_hs_mode_lat, exit_hs_mode_lat;
  3236. unsigned ths_eot;
  3237. int ndl = dsi->num_lanes_used - 1;
  3238. u32 r;
  3239. r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
  3240. ths_prepare = FLD_GET(r, 31, 24);
  3241. ths_prepare_ths_zero = FLD_GET(r, 23, 16);
  3242. ths_zero = ths_prepare_ths_zero - ths_prepare;
  3243. ths_trail = FLD_GET(r, 15, 8);
  3244. ths_exit = FLD_GET(r, 7, 0);
  3245. r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
  3246. tlpx = FLD_GET(r, 22, 16) * 2;
  3247. tclk_trail = FLD_GET(r, 15, 8);
  3248. tclk_zero = FLD_GET(r, 7, 0);
  3249. r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
  3250. tclk_prepare = FLD_GET(r, 7, 0);
  3251. /* min 8*UI */
  3252. tclk_pre = 20;
  3253. /* min 60ns + 52*UI */
  3254. tclk_post = ns2ddr(dsidev, 60) + 26;
  3255. ths_eot = DIV_ROUND_UP(4, ndl);
  3256. ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
  3257. 4);
  3258. ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
  3259. BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
  3260. BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
  3261. r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
  3262. r = FLD_MOD(r, ddr_clk_pre, 15, 8);
  3263. r = FLD_MOD(r, ddr_clk_post, 7, 0);
  3264. dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
  3265. DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
  3266. ddr_clk_pre,
  3267. ddr_clk_post);
  3268. enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
  3269. DIV_ROUND_UP(ths_prepare, 4) +
  3270. DIV_ROUND_UP(ths_zero + 3, 4);
  3271. exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
  3272. r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
  3273. FLD_VAL(exit_hs_mode_lat, 15, 0);
  3274. dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
  3275. DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
  3276. enter_hs_mode_lat, exit_hs_mode_lat);
  3277. if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
  3278. /* TODO: Implement a video mode check_timings function */
  3279. int hsa = dsi->vm_timings.hsa;
  3280. int hfp = dsi->vm_timings.hfp;
  3281. int hbp = dsi->vm_timings.hbp;
  3282. int vsa = dsi->vm_timings.vsa;
  3283. int vfp = dsi->vm_timings.vfp;
  3284. int vbp = dsi->vm_timings.vbp;
  3285. int window_sync = dsi->vm_timings.window_sync;
  3286. bool hsync_end = dsi->vm_timings.vp_hsync_end;
  3287. struct omap_video_timings *timings = &dsi->timings;
  3288. int bpp = dsi_get_pixel_size(dsi->pix_fmt);
  3289. int tl, t_he, width_bytes;
  3290. t_he = hsync_end ?
  3291. ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
  3292. width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
  3293. /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
  3294. tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
  3295. DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
  3296. DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
  3297. hfp, hsync_end ? hsa : 0, tl);
  3298. DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
  3299. vsa, timings->y_res);
  3300. r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
  3301. r = FLD_MOD(r, hbp, 11, 0); /* HBP */
  3302. r = FLD_MOD(r, hfp, 23, 12); /* HFP */
  3303. r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
  3304. dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
  3305. r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
  3306. r = FLD_MOD(r, vbp, 7, 0); /* VBP */
  3307. r = FLD_MOD(r, vfp, 15, 8); /* VFP */
  3308. r = FLD_MOD(r, vsa, 23, 16); /* VSA */
  3309. r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
  3310. dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
  3311. r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
  3312. r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
  3313. r = FLD_MOD(r, tl, 31, 16); /* TL */
  3314. dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
  3315. }
  3316. }
  3317. int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
  3318. const struct omap_dsi_pin_config *pin_cfg)
  3319. {
  3320. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3321. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3322. int num_pins;
  3323. const int *pins;
  3324. struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
  3325. int num_lanes;
  3326. int i;
  3327. static const enum dsi_lane_function functions[] = {
  3328. DSI_LANE_CLK,
  3329. DSI_LANE_DATA1,
  3330. DSI_LANE_DATA2,
  3331. DSI_LANE_DATA3,
  3332. DSI_LANE_DATA4,
  3333. };
  3334. num_pins = pin_cfg->num_pins;
  3335. pins = pin_cfg->pins;
  3336. if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
  3337. || num_pins % 2 != 0)
  3338. return -EINVAL;
  3339. for (i = 0; i < DSI_MAX_NR_LANES; ++i)
  3340. lanes[i].function = DSI_LANE_UNUSED;
  3341. num_lanes = 0;
  3342. for (i = 0; i < num_pins; i += 2) {
  3343. u8 lane, pol;
  3344. int dx, dy;
  3345. dx = pins[i];
  3346. dy = pins[i + 1];
  3347. if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
  3348. return -EINVAL;
  3349. if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
  3350. return -EINVAL;
  3351. if (dx & 1) {
  3352. if (dy != dx - 1)
  3353. return -EINVAL;
  3354. pol = 1;
  3355. } else {
  3356. if (dy != dx + 1)
  3357. return -EINVAL;
  3358. pol = 0;
  3359. }
  3360. lane = dx / 2;
  3361. lanes[lane].function = functions[i / 2];
  3362. lanes[lane].polarity = pol;
  3363. num_lanes++;
  3364. }
  3365. memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
  3366. dsi->num_lanes_used = num_lanes;
  3367. return 0;
  3368. }
  3369. EXPORT_SYMBOL(omapdss_dsi_configure_pins);
  3370. int omapdss_dsi_set_clocks(struct omap_dss_device *dssdev,
  3371. unsigned long ddr_clk, unsigned long lp_clk)
  3372. {
  3373. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3374. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3375. struct dsi_clock_info cinfo;
  3376. struct dispc_clock_info dispc_cinfo;
  3377. unsigned lp_clk_div;
  3378. unsigned long dsi_fclk;
  3379. int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
  3380. unsigned long pck;
  3381. int r;
  3382. DSSDBGF("ddr_clk %lu, lp_clk %lu", ddr_clk, lp_clk);
  3383. mutex_lock(&dsi->lock);
  3384. r = dsi_pll_calc_ddrfreq(dsidev, ddr_clk, &cinfo);
  3385. if (r)
  3386. goto err;
  3387. dssdev->clocks.dsi.regn = cinfo.regn;
  3388. dssdev->clocks.dsi.regm = cinfo.regm;
  3389. dssdev->clocks.dsi.regm_dispc = cinfo.regm_dispc;
  3390. dssdev->clocks.dsi.regm_dsi = cinfo.regm_dsi;
  3391. dsi_fclk = cinfo.dsi_pll_hsdiv_dsi_clk;
  3392. lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk * 2);
  3393. dssdev->clocks.dsi.lp_clk_div = lp_clk_div;
  3394. /* pck = TxByteClkHS * datalanes * 8 / bitsperpixel */
  3395. pck = cinfo.clkin4ddr / 16 * (dsi->num_lanes_used - 1) * 8 / bpp;
  3396. DSSDBG("finding dispc dividers for pck %lu\n", pck);
  3397. dispc_find_clk_divs(pck, cinfo.dsi_pll_hsdiv_dispc_clk, &dispc_cinfo);
  3398. dssdev->clocks.dispc.channel.lck_div = dispc_cinfo.lck_div;
  3399. dssdev->clocks.dispc.channel.pck_div = dispc_cinfo.pck_div;
  3400. dssdev->clocks.dispc.dispc_fclk_src = OMAP_DSS_CLK_SRC_FCK;
  3401. dssdev->clocks.dispc.channel.lcd_clk_src =
  3402. dsi->module_id == 0 ?
  3403. OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
  3404. OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC;
  3405. dssdev->clocks.dsi.dsi_fclk_src =
  3406. dsi->module_id == 0 ?
  3407. OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
  3408. OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI;
  3409. mutex_unlock(&dsi->lock);
  3410. return 0;
  3411. err:
  3412. mutex_unlock(&dsi->lock);
  3413. return r;
  3414. }
  3415. EXPORT_SYMBOL(omapdss_dsi_set_clocks);
  3416. int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
  3417. {
  3418. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3419. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3420. int bpp = dsi_get_pixel_size(dsi->pix_fmt);
  3421. u8 data_type;
  3422. u16 word_count;
  3423. int r;
  3424. if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
  3425. switch (dsi->pix_fmt) {
  3426. case OMAP_DSS_DSI_FMT_RGB888:
  3427. data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
  3428. break;
  3429. case OMAP_DSS_DSI_FMT_RGB666:
  3430. data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
  3431. break;
  3432. case OMAP_DSS_DSI_FMT_RGB666_PACKED:
  3433. data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
  3434. break;
  3435. case OMAP_DSS_DSI_FMT_RGB565:
  3436. data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
  3437. break;
  3438. default:
  3439. BUG();
  3440. return -EINVAL;
  3441. };
  3442. dsi_if_enable(dsidev, false);
  3443. dsi_vc_enable(dsidev, channel, false);
  3444. /* MODE, 1 = video mode */
  3445. REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
  3446. word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
  3447. dsi_vc_write_long_header(dsidev, channel, data_type,
  3448. word_count, 0);
  3449. dsi_vc_enable(dsidev, channel, true);
  3450. dsi_if_enable(dsidev, true);
  3451. }
  3452. r = dss_mgr_enable(dssdev->manager);
  3453. if (r) {
  3454. if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
  3455. dsi_if_enable(dsidev, false);
  3456. dsi_vc_enable(dsidev, channel, false);
  3457. }
  3458. return r;
  3459. }
  3460. return 0;
  3461. }
  3462. EXPORT_SYMBOL(dsi_enable_video_output);
  3463. void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
  3464. {
  3465. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3466. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3467. if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
  3468. dsi_if_enable(dsidev, false);
  3469. dsi_vc_enable(dsidev, channel, false);
  3470. /* MODE, 0 = command mode */
  3471. REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
  3472. dsi_vc_enable(dsidev, channel, true);
  3473. dsi_if_enable(dsidev, true);
  3474. }
  3475. dss_mgr_disable(dssdev->manager);
  3476. }
  3477. EXPORT_SYMBOL(dsi_disable_video_output);
  3478. static void dsi_update_screen_dispc(struct omap_dss_device *dssdev)
  3479. {
  3480. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3481. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3482. unsigned bytespp;
  3483. unsigned bytespl;
  3484. unsigned bytespf;
  3485. unsigned total_len;
  3486. unsigned packet_payload;
  3487. unsigned packet_len;
  3488. u32 l;
  3489. int r;
  3490. const unsigned channel = dsi->update_channel;
  3491. const unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
  3492. u16 w = dsi->timings.x_res;
  3493. u16 h = dsi->timings.y_res;
  3494. DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
  3495. dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
  3496. bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
  3497. bytespl = w * bytespp;
  3498. bytespf = bytespl * h;
  3499. /* NOTE: packet_payload has to be equal to N * bytespl, where N is
  3500. * number of lines in a packet. See errata about VP_CLK_RATIO */
  3501. if (bytespf < line_buf_size)
  3502. packet_payload = bytespf;
  3503. else
  3504. packet_payload = (line_buf_size) / bytespl * bytespl;
  3505. packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
  3506. total_len = (bytespf / packet_payload) * packet_len;
  3507. if (bytespf % packet_payload)
  3508. total_len += (bytespf % packet_payload) + 1;
  3509. l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
  3510. dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
  3511. dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
  3512. packet_len, 0);
  3513. if (dsi->te_enabled)
  3514. l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
  3515. else
  3516. l = FLD_MOD(l, 1, 31, 31); /* TE_START */
  3517. dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
  3518. /* We put SIDLEMODE to no-idle for the duration of the transfer,
  3519. * because DSS interrupts are not capable of waking up the CPU and the
  3520. * framedone interrupt could be delayed for quite a long time. I think
  3521. * the same goes for any DSS interrupts, but for some reason I have not
  3522. * seen the problem anywhere else than here.
  3523. */
  3524. dispc_disable_sidle();
  3525. dsi_perf_mark_start(dsidev);
  3526. r = schedule_delayed_work(&dsi->framedone_timeout_work,
  3527. msecs_to_jiffies(250));
  3528. BUG_ON(r == 0);
  3529. dss_mgr_set_timings(dssdev->manager, &dsi->timings);
  3530. dss_mgr_start_update(dssdev->manager);
  3531. if (dsi->te_enabled) {
  3532. /* disable LP_RX_TO, so that we can receive TE. Time to wait
  3533. * for TE is longer than the timer allows */
  3534. REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
  3535. dsi_vc_send_bta(dsidev, channel);
  3536. #ifdef DSI_CATCH_MISSING_TE
  3537. mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
  3538. #endif
  3539. }
  3540. }
  3541. #ifdef DSI_CATCH_MISSING_TE
  3542. static void dsi_te_timeout(unsigned long arg)
  3543. {
  3544. DSSERR("TE not received for 250ms!\n");
  3545. }
  3546. #endif
  3547. static void dsi_handle_framedone(struct platform_device *dsidev, int error)
  3548. {
  3549. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3550. /* SIDLEMODE back to smart-idle */
  3551. dispc_enable_sidle();
  3552. if (dsi->te_enabled) {
  3553. /* enable LP_RX_TO again after the TE */
  3554. REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
  3555. }
  3556. dsi->framedone_callback(error, dsi->framedone_data);
  3557. if (!error)
  3558. dsi_perf_show(dsidev, "DISPC");
  3559. }
  3560. static void dsi_framedone_timeout_work_callback(struct work_struct *work)
  3561. {
  3562. struct dsi_data *dsi = container_of(work, struct dsi_data,
  3563. framedone_timeout_work.work);
  3564. /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
  3565. * 250ms which would conflict with this timeout work. What should be
  3566. * done is first cancel the transfer on the HW, and then cancel the
  3567. * possibly scheduled framedone work. However, cancelling the transfer
  3568. * on the HW is buggy, and would probably require resetting the whole
  3569. * DSI */
  3570. DSSERR("Framedone not received for 250ms!\n");
  3571. dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
  3572. }
  3573. static void dsi_framedone_irq_callback(void *data, u32 mask)
  3574. {
  3575. struct omap_dss_device *dssdev = (struct omap_dss_device *) data;
  3576. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3577. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3578. /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
  3579. * turns itself off. However, DSI still has the pixels in its buffers,
  3580. * and is sending the data.
  3581. */
  3582. __cancel_delayed_work(&dsi->framedone_timeout_work);
  3583. dsi_handle_framedone(dsidev, 0);
  3584. }
  3585. int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
  3586. void (*callback)(int, void *), void *data)
  3587. {
  3588. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3589. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3590. u16 dw, dh;
  3591. dsi_perf_mark_setup(dsidev);
  3592. dsi->update_channel = channel;
  3593. dsi->framedone_callback = callback;
  3594. dsi->framedone_data = data;
  3595. dw = dsi->timings.x_res;
  3596. dh = dsi->timings.y_res;
  3597. #ifdef DEBUG
  3598. dsi->update_bytes = dw * dh *
  3599. dsi_get_pixel_size(dsi->pix_fmt) / 8;
  3600. #endif
  3601. dsi_update_screen_dispc(dssdev);
  3602. return 0;
  3603. }
  3604. EXPORT_SYMBOL(omap_dsi_update);
  3605. /* Display funcs */
  3606. static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
  3607. {
  3608. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3609. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3610. struct dispc_clock_info dispc_cinfo;
  3611. int r;
  3612. unsigned long long fck;
  3613. fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  3614. dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
  3615. dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
  3616. r = dispc_calc_clock_rates(fck, &dispc_cinfo);
  3617. if (r) {
  3618. DSSERR("Failed to calc dispc clocks\n");
  3619. return r;
  3620. }
  3621. dsi->mgr_config.clock_info = dispc_cinfo;
  3622. return 0;
  3623. }
  3624. static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
  3625. {
  3626. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3627. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3628. int r;
  3629. u32 irq = 0;
  3630. if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
  3631. dsi->timings.hsw = 1;
  3632. dsi->timings.hfp = 1;
  3633. dsi->timings.hbp = 1;
  3634. dsi->timings.vsw = 1;
  3635. dsi->timings.vfp = 0;
  3636. dsi->timings.vbp = 0;
  3637. irq = dispc_mgr_get_framedone_irq(dssdev->manager->id);
  3638. r = omap_dispc_register_isr(dsi_framedone_irq_callback,
  3639. (void *) dssdev, irq);
  3640. if (r) {
  3641. DSSERR("can't get FRAMEDONE irq\n");
  3642. goto err;
  3643. }
  3644. dsi->mgr_config.stallmode = true;
  3645. dsi->mgr_config.fifohandcheck = true;
  3646. } else {
  3647. dsi->mgr_config.stallmode = false;
  3648. dsi->mgr_config.fifohandcheck = false;
  3649. }
  3650. /*
  3651. * override interlace, logic level and edge related parameters in
  3652. * omap_video_timings with default values
  3653. */
  3654. dsi->timings.interlace = false;
  3655. dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
  3656. dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
  3657. dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
  3658. dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
  3659. dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
  3660. dss_mgr_set_timings(dssdev->manager, &dsi->timings);
  3661. r = dsi_configure_dispc_clocks(dssdev);
  3662. if (r)
  3663. goto err1;
  3664. dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
  3665. dsi->mgr_config.video_port_width =
  3666. dsi_get_pixel_size(dsi->pix_fmt);
  3667. dsi->mgr_config.lcden_sig_polarity = 0;
  3668. dss_mgr_set_lcd_config(dssdev->manager, &dsi->mgr_config);
  3669. return 0;
  3670. err1:
  3671. if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
  3672. omap_dispc_unregister_isr(dsi_framedone_irq_callback,
  3673. (void *) dssdev, irq);
  3674. err:
  3675. return r;
  3676. }
  3677. static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
  3678. {
  3679. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3680. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3681. if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
  3682. u32 irq;
  3683. irq = dispc_mgr_get_framedone_irq(dssdev->manager->id);
  3684. omap_dispc_unregister_isr(dsi_framedone_irq_callback,
  3685. (void *) dssdev, irq);
  3686. }
  3687. }
  3688. static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
  3689. {
  3690. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3691. struct dsi_clock_info cinfo;
  3692. int r;
  3693. cinfo.regn = dssdev->clocks.dsi.regn;
  3694. cinfo.regm = dssdev->clocks.dsi.regm;
  3695. cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
  3696. cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
  3697. r = dsi_calc_clock_rates(dsidev, &cinfo);
  3698. if (r) {
  3699. DSSERR("Failed to calc dsi clocks\n");
  3700. return r;
  3701. }
  3702. r = dsi_pll_set_clock_div(dsidev, &cinfo);
  3703. if (r) {
  3704. DSSERR("Failed to set dsi clocks\n");
  3705. return r;
  3706. }
  3707. return 0;
  3708. }
  3709. static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
  3710. {
  3711. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3712. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3713. int r;
  3714. r = dsi_pll_init(dsidev, true, true);
  3715. if (r)
  3716. goto err0;
  3717. r = dsi_configure_dsi_clocks(dssdev);
  3718. if (r)
  3719. goto err1;
  3720. dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
  3721. dss_select_dsi_clk_source(dsi->module_id, dssdev->clocks.dsi.dsi_fclk_src);
  3722. dss_select_lcd_clk_source(dssdev->manager->id,
  3723. dssdev->clocks.dispc.channel.lcd_clk_src);
  3724. DSSDBG("PLL OK\n");
  3725. r = dsi_cio_init(dssdev);
  3726. if (r)
  3727. goto err2;
  3728. _dsi_print_reset_status(dsidev);
  3729. dsi_proto_timings(dssdev);
  3730. dsi_set_lp_clk_divisor(dssdev);
  3731. if (1)
  3732. _dsi_print_reset_status(dsidev);
  3733. r = dsi_proto_config(dssdev);
  3734. if (r)
  3735. goto err3;
  3736. /* enable interface */
  3737. dsi_vc_enable(dsidev, 0, 1);
  3738. dsi_vc_enable(dsidev, 1, 1);
  3739. dsi_vc_enable(dsidev, 2, 1);
  3740. dsi_vc_enable(dsidev, 3, 1);
  3741. dsi_if_enable(dsidev, 1);
  3742. dsi_force_tx_stop_mode_io(dsidev);
  3743. return 0;
  3744. err3:
  3745. dsi_cio_uninit(dssdev);
  3746. err2:
  3747. dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
  3748. dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
  3749. dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
  3750. err1:
  3751. dsi_pll_uninit(dsidev, true);
  3752. err0:
  3753. return r;
  3754. }
  3755. static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
  3756. bool disconnect_lanes, bool enter_ulps)
  3757. {
  3758. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3759. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3760. if (enter_ulps && !dsi->ulps_enabled)
  3761. dsi_enter_ulps(dsidev);
  3762. /* disable interface */
  3763. dsi_if_enable(dsidev, 0);
  3764. dsi_vc_enable(dsidev, 0, 0);
  3765. dsi_vc_enable(dsidev, 1, 0);
  3766. dsi_vc_enable(dsidev, 2, 0);
  3767. dsi_vc_enable(dsidev, 3, 0);
  3768. dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
  3769. dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
  3770. dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
  3771. dsi_cio_uninit(dssdev);
  3772. dsi_pll_uninit(dsidev, disconnect_lanes);
  3773. }
  3774. int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
  3775. {
  3776. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3777. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3778. int r = 0;
  3779. DSSDBG("dsi_display_enable\n");
  3780. WARN_ON(!dsi_bus_is_locked(dsidev));
  3781. mutex_lock(&dsi->lock);
  3782. if (dssdev->manager == NULL) {
  3783. DSSERR("failed to enable display: no manager\n");
  3784. r = -ENODEV;
  3785. goto err_start_dev;
  3786. }
  3787. r = omap_dss_start_device(dssdev);
  3788. if (r) {
  3789. DSSERR("failed to start device\n");
  3790. goto err_start_dev;
  3791. }
  3792. r = dsi_runtime_get(dsidev);
  3793. if (r)
  3794. goto err_get_dsi;
  3795. dsi_enable_pll_clock(dsidev, 1);
  3796. _dsi_initialize_irq(dsidev);
  3797. r = dsi_display_init_dispc(dssdev);
  3798. if (r)
  3799. goto err_init_dispc;
  3800. r = dsi_display_init_dsi(dssdev);
  3801. if (r)
  3802. goto err_init_dsi;
  3803. mutex_unlock(&dsi->lock);
  3804. return 0;
  3805. err_init_dsi:
  3806. dsi_display_uninit_dispc(dssdev);
  3807. err_init_dispc:
  3808. dsi_enable_pll_clock(dsidev, 0);
  3809. dsi_runtime_put(dsidev);
  3810. err_get_dsi:
  3811. omap_dss_stop_device(dssdev);
  3812. err_start_dev:
  3813. mutex_unlock(&dsi->lock);
  3814. DSSDBG("dsi_display_enable FAILED\n");
  3815. return r;
  3816. }
  3817. EXPORT_SYMBOL(omapdss_dsi_display_enable);
  3818. void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
  3819. bool disconnect_lanes, bool enter_ulps)
  3820. {
  3821. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3822. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3823. DSSDBG("dsi_display_disable\n");
  3824. WARN_ON(!dsi_bus_is_locked(dsidev));
  3825. mutex_lock(&dsi->lock);
  3826. dsi_sync_vc(dsidev, 0);
  3827. dsi_sync_vc(dsidev, 1);
  3828. dsi_sync_vc(dsidev, 2);
  3829. dsi_sync_vc(dsidev, 3);
  3830. dsi_display_uninit_dispc(dssdev);
  3831. dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
  3832. dsi_runtime_put(dsidev);
  3833. dsi_enable_pll_clock(dsidev, 0);
  3834. omap_dss_stop_device(dssdev);
  3835. mutex_unlock(&dsi->lock);
  3836. }
  3837. EXPORT_SYMBOL(omapdss_dsi_display_disable);
  3838. int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
  3839. {
  3840. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3841. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3842. dsi->te_enabled = enable;
  3843. return 0;
  3844. }
  3845. EXPORT_SYMBOL(omapdss_dsi_enable_te);
  3846. void omapdss_dsi_set_timings(struct omap_dss_device *dssdev,
  3847. struct omap_video_timings *timings)
  3848. {
  3849. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3850. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3851. mutex_lock(&dsi->lock);
  3852. dsi->timings = *timings;
  3853. mutex_unlock(&dsi->lock);
  3854. }
  3855. EXPORT_SYMBOL(omapdss_dsi_set_timings);
  3856. void omapdss_dsi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h)
  3857. {
  3858. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3859. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3860. mutex_lock(&dsi->lock);
  3861. dsi->timings.x_res = w;
  3862. dsi->timings.y_res = h;
  3863. mutex_unlock(&dsi->lock);
  3864. }
  3865. EXPORT_SYMBOL(omapdss_dsi_set_size);
  3866. void omapdss_dsi_set_pixel_format(struct omap_dss_device *dssdev,
  3867. enum omap_dss_dsi_pixel_format fmt)
  3868. {
  3869. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3870. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3871. mutex_lock(&dsi->lock);
  3872. dsi->pix_fmt = fmt;
  3873. mutex_unlock(&dsi->lock);
  3874. }
  3875. EXPORT_SYMBOL(omapdss_dsi_set_pixel_format);
  3876. void omapdss_dsi_set_operation_mode(struct omap_dss_device *dssdev,
  3877. enum omap_dss_dsi_mode mode)
  3878. {
  3879. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3880. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3881. mutex_lock(&dsi->lock);
  3882. dsi->mode = mode;
  3883. mutex_unlock(&dsi->lock);
  3884. }
  3885. EXPORT_SYMBOL(omapdss_dsi_set_operation_mode);
  3886. void omapdss_dsi_set_videomode_timings(struct omap_dss_device *dssdev,
  3887. struct omap_dss_dsi_videomode_timings *timings)
  3888. {
  3889. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3890. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3891. mutex_lock(&dsi->lock);
  3892. dsi->vm_timings = *timings;
  3893. mutex_unlock(&dsi->lock);
  3894. }
  3895. EXPORT_SYMBOL(omapdss_dsi_set_videomode_timings);
  3896. static int __init dsi_init_display(struct omap_dss_device *dssdev)
  3897. {
  3898. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3899. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3900. DSSDBG("DSI init\n");
  3901. if (dsi->vdds_dsi_reg == NULL) {
  3902. struct regulator *vdds_dsi;
  3903. vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
  3904. if (IS_ERR(vdds_dsi)) {
  3905. DSSERR("can't get VDDS_DSI regulator\n");
  3906. return PTR_ERR(vdds_dsi);
  3907. }
  3908. dsi->vdds_dsi_reg = vdds_dsi;
  3909. }
  3910. return 0;
  3911. }
  3912. int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
  3913. {
  3914. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3915. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3916. int i;
  3917. for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
  3918. if (!dsi->vc[i].dssdev) {
  3919. dsi->vc[i].dssdev = dssdev;
  3920. *channel = i;
  3921. return 0;
  3922. }
  3923. }
  3924. DSSERR("cannot get VC for display %s", dssdev->name);
  3925. return -ENOSPC;
  3926. }
  3927. EXPORT_SYMBOL(omap_dsi_request_vc);
  3928. int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
  3929. {
  3930. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3931. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3932. if (vc_id < 0 || vc_id > 3) {
  3933. DSSERR("VC ID out of range\n");
  3934. return -EINVAL;
  3935. }
  3936. if (channel < 0 || channel > 3) {
  3937. DSSERR("Virtual Channel out of range\n");
  3938. return -EINVAL;
  3939. }
  3940. if (dsi->vc[channel].dssdev != dssdev) {
  3941. DSSERR("Virtual Channel not allocated to display %s\n",
  3942. dssdev->name);
  3943. return -EINVAL;
  3944. }
  3945. dsi->vc[channel].vc_id = vc_id;
  3946. return 0;
  3947. }
  3948. EXPORT_SYMBOL(omap_dsi_set_vc_id);
  3949. void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
  3950. {
  3951. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3952. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3953. if ((channel >= 0 && channel <= 3) &&
  3954. dsi->vc[channel].dssdev == dssdev) {
  3955. dsi->vc[channel].dssdev = NULL;
  3956. dsi->vc[channel].vc_id = 0;
  3957. }
  3958. }
  3959. EXPORT_SYMBOL(omap_dsi_release_vc);
  3960. void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
  3961. {
  3962. if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
  3963. DSSERR("%s (%s) not active\n",
  3964. dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
  3965. dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
  3966. }
  3967. void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
  3968. {
  3969. if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
  3970. DSSERR("%s (%s) not active\n",
  3971. dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
  3972. dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
  3973. }
  3974. static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
  3975. {
  3976. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3977. dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
  3978. dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
  3979. dsi->regm_dispc_max =
  3980. dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
  3981. dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
  3982. dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
  3983. dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
  3984. dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
  3985. }
  3986. static int dsi_get_clocks(struct platform_device *dsidev)
  3987. {
  3988. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3989. struct clk *clk;
  3990. clk = clk_get(&dsidev->dev, "fck");
  3991. if (IS_ERR(clk)) {
  3992. DSSERR("can't get fck\n");
  3993. return PTR_ERR(clk);
  3994. }
  3995. dsi->dss_clk = clk;
  3996. clk = clk_get(&dsidev->dev, "sys_clk");
  3997. if (IS_ERR(clk)) {
  3998. DSSERR("can't get sys_clk\n");
  3999. clk_put(dsi->dss_clk);
  4000. dsi->dss_clk = NULL;
  4001. return PTR_ERR(clk);
  4002. }
  4003. dsi->sys_clk = clk;
  4004. return 0;
  4005. }
  4006. static void dsi_put_clocks(struct platform_device *dsidev)
  4007. {
  4008. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  4009. if (dsi->dss_clk)
  4010. clk_put(dsi->dss_clk);
  4011. if (dsi->sys_clk)
  4012. clk_put(dsi->sys_clk);
  4013. }
  4014. static void __init dsi_probe_pdata(struct platform_device *dsidev)
  4015. {
  4016. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  4017. struct omap_dss_board_info *pdata = dsidev->dev.platform_data;
  4018. int i, r;
  4019. for (i = 0; i < pdata->num_devices; ++i) {
  4020. struct omap_dss_device *dssdev = pdata->devices[i];
  4021. if (dssdev->type != OMAP_DISPLAY_TYPE_DSI)
  4022. continue;
  4023. if (dssdev->phy.dsi.module != dsi->module_id)
  4024. continue;
  4025. r = dsi_init_display(dssdev);
  4026. if (r) {
  4027. DSSERR("device %s init failed: %d\n", dssdev->name, r);
  4028. continue;
  4029. }
  4030. r = omap_dss_register_device(dssdev, &dsidev->dev, i);
  4031. if (r)
  4032. DSSERR("device %s register failed: %d\n",
  4033. dssdev->name, r);
  4034. }
  4035. }
  4036. /* DSI1 HW IP initialisation */
  4037. static int __init omap_dsihw_probe(struct platform_device *dsidev)
  4038. {
  4039. u32 rev;
  4040. int r, i;
  4041. struct resource *dsi_mem;
  4042. struct dsi_data *dsi;
  4043. dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
  4044. if (!dsi)
  4045. return -ENOMEM;
  4046. dsi->module_id = dsidev->id;
  4047. dsi->pdev = dsidev;
  4048. dsi_pdev_map[dsi->module_id] = dsidev;
  4049. dev_set_drvdata(&dsidev->dev, dsi);
  4050. spin_lock_init(&dsi->irq_lock);
  4051. spin_lock_init(&dsi->errors_lock);
  4052. dsi->errors = 0;
  4053. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  4054. spin_lock_init(&dsi->irq_stats_lock);
  4055. dsi->irq_stats.last_reset = jiffies;
  4056. #endif
  4057. mutex_init(&dsi->lock);
  4058. sema_init(&dsi->bus_lock, 1);
  4059. INIT_DELAYED_WORK_DEFERRABLE(&dsi->framedone_timeout_work,
  4060. dsi_framedone_timeout_work_callback);
  4061. #ifdef DSI_CATCH_MISSING_TE
  4062. init_timer(&dsi->te_timer);
  4063. dsi->te_timer.function = dsi_te_timeout;
  4064. dsi->te_timer.data = 0;
  4065. #endif
  4066. dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
  4067. if (!dsi_mem) {
  4068. DSSERR("can't get IORESOURCE_MEM DSI\n");
  4069. return -EINVAL;
  4070. }
  4071. dsi->base = devm_ioremap(&dsidev->dev, dsi_mem->start,
  4072. resource_size(dsi_mem));
  4073. if (!dsi->base) {
  4074. DSSERR("can't ioremap DSI\n");
  4075. return -ENOMEM;
  4076. }
  4077. dsi->irq = platform_get_irq(dsi->pdev, 0);
  4078. if (dsi->irq < 0) {
  4079. DSSERR("platform_get_irq failed\n");
  4080. return -ENODEV;
  4081. }
  4082. r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
  4083. IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
  4084. if (r < 0) {
  4085. DSSERR("request_irq failed\n");
  4086. return r;
  4087. }
  4088. /* DSI VCs initialization */
  4089. for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
  4090. dsi->vc[i].source = DSI_VC_SOURCE_L4;
  4091. dsi->vc[i].dssdev = NULL;
  4092. dsi->vc[i].vc_id = 0;
  4093. }
  4094. dsi_calc_clock_param_ranges(dsidev);
  4095. r = dsi_get_clocks(dsidev);
  4096. if (r)
  4097. return r;
  4098. pm_runtime_enable(&dsidev->dev);
  4099. r = dsi_runtime_get(dsidev);
  4100. if (r)
  4101. goto err_runtime_get;
  4102. rev = dsi_read_reg(dsidev, DSI_REVISION);
  4103. dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
  4104. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  4105. /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
  4106. * of data to 3 by default */
  4107. if (dss_has_feature(FEAT_DSI_GNQ))
  4108. /* NB_DATA_LANES */
  4109. dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
  4110. else
  4111. dsi->num_lanes_supported = 3;
  4112. dsi_probe_pdata(dsidev);
  4113. dsi_runtime_put(dsidev);
  4114. if (dsi->module_id == 0)
  4115. dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
  4116. else if (dsi->module_id == 1)
  4117. dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
  4118. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  4119. if (dsi->module_id == 0)
  4120. dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
  4121. else if (dsi->module_id == 1)
  4122. dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
  4123. #endif
  4124. return 0;
  4125. err_runtime_get:
  4126. pm_runtime_disable(&dsidev->dev);
  4127. dsi_put_clocks(dsidev);
  4128. return r;
  4129. }
  4130. static int __exit omap_dsihw_remove(struct platform_device *dsidev)
  4131. {
  4132. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  4133. WARN_ON(dsi->scp_clk_refcount > 0);
  4134. omap_dss_unregister_child_devices(&dsidev->dev);
  4135. pm_runtime_disable(&dsidev->dev);
  4136. dsi_put_clocks(dsidev);
  4137. if (dsi->vdds_dsi_reg != NULL) {
  4138. if (dsi->vdds_dsi_enabled) {
  4139. regulator_disable(dsi->vdds_dsi_reg);
  4140. dsi->vdds_dsi_enabled = false;
  4141. }
  4142. regulator_put(dsi->vdds_dsi_reg);
  4143. dsi->vdds_dsi_reg = NULL;
  4144. }
  4145. return 0;
  4146. }
  4147. static int dsi_runtime_suspend(struct device *dev)
  4148. {
  4149. dispc_runtime_put();
  4150. return 0;
  4151. }
  4152. static int dsi_runtime_resume(struct device *dev)
  4153. {
  4154. int r;
  4155. r = dispc_runtime_get();
  4156. if (r)
  4157. return r;
  4158. return 0;
  4159. }
  4160. static const struct dev_pm_ops dsi_pm_ops = {
  4161. .runtime_suspend = dsi_runtime_suspend,
  4162. .runtime_resume = dsi_runtime_resume,
  4163. };
  4164. static struct platform_driver omap_dsihw_driver = {
  4165. .remove = __exit_p(omap_dsihw_remove),
  4166. .driver = {
  4167. .name = "omapdss_dsi",
  4168. .owner = THIS_MODULE,
  4169. .pm = &dsi_pm_ops,
  4170. },
  4171. };
  4172. int __init dsi_init_platform_driver(void)
  4173. {
  4174. return platform_driver_probe(&omap_dsihw_driver, omap_dsihw_probe);
  4175. }
  4176. void __exit dsi_uninit_platform_driver(void)
  4177. {
  4178. platform_driver_unregister(&omap_dsihw_driver);
  4179. }