dss.c 24 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/io.h>
  25. #include <linux/err.h>
  26. #include <linux/delay.h>
  27. #include <linux/seq_file.h>
  28. #include <linux/clk.h>
  29. #include <video/omapdss.h>
  30. #include <plat/clock.h>
  31. #include "dss.h"
  32. #include "dss_features.h"
  33. #define DSS_SZ_REGS SZ_512
  34. struct dss_reg {
  35. u16 idx;
  36. };
  37. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  38. #define DSS_REVISION DSS_REG(0x0000)
  39. #define DSS_SYSCONFIG DSS_REG(0x0010)
  40. #define DSS_SYSSTATUS DSS_REG(0x0014)
  41. #define DSS_IRQSTATUS DSS_REG(0x0018)
  42. #define DSS_CONTROL DSS_REG(0x0040)
  43. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  44. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  45. #define DSS_SDI_STATUS DSS_REG(0x005C)
  46. #define REG_GET(idx, start, end) \
  47. FLD_GET(dss_read_reg(idx), start, end)
  48. #define REG_FLD_MOD(idx, val, start, end) \
  49. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  50. static struct {
  51. struct platform_device *pdev;
  52. void __iomem *base;
  53. int ctx_id;
  54. struct clk *dpll4_m4_ck;
  55. struct clk *dss_ick;
  56. struct clk *dss_fck;
  57. struct clk *dss_sys_clk;
  58. struct clk *dss_tv_fck;
  59. struct clk *dss_video_fck;
  60. unsigned num_clks_enabled;
  61. unsigned long cache_req_pck;
  62. unsigned long cache_prate;
  63. struct dss_clock_info cache_dss_cinfo;
  64. struct dispc_clock_info cache_dispc_cinfo;
  65. enum omap_dss_clk_source dsi_clk_source;
  66. enum omap_dss_clk_source dispc_clk_source;
  67. enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
  68. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  69. } dss;
  70. static const char * const dss_generic_clk_source_names[] = {
  71. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
  72. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
  73. [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
  74. };
  75. static void dss_clk_enable_all_no_ctx(void);
  76. static void dss_clk_disable_all_no_ctx(void);
  77. static void dss_clk_enable_no_ctx(enum dss_clock clks);
  78. static void dss_clk_disable_no_ctx(enum dss_clock clks);
  79. static int _omap_dss_wait_reset(void);
  80. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  81. {
  82. __raw_writel(val, dss.base + idx.idx);
  83. }
  84. static inline u32 dss_read_reg(const struct dss_reg idx)
  85. {
  86. return __raw_readl(dss.base + idx.idx);
  87. }
  88. #define SR(reg) \
  89. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  90. #define RR(reg) \
  91. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  92. void dss_save_context(void)
  93. {
  94. if (cpu_is_omap24xx())
  95. return;
  96. SR(SYSCONFIG);
  97. SR(CONTROL);
  98. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  99. OMAP_DISPLAY_TYPE_SDI) {
  100. SR(SDI_CONTROL);
  101. SR(PLL_CONTROL);
  102. }
  103. }
  104. void dss_restore_context(void)
  105. {
  106. if (_omap_dss_wait_reset())
  107. DSSERR("DSS not coming out of reset after sleep\n");
  108. RR(SYSCONFIG);
  109. RR(CONTROL);
  110. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  111. OMAP_DISPLAY_TYPE_SDI) {
  112. RR(SDI_CONTROL);
  113. RR(PLL_CONTROL);
  114. }
  115. }
  116. #undef SR
  117. #undef RR
  118. void dss_sdi_init(u8 datapairs)
  119. {
  120. u32 l;
  121. BUG_ON(datapairs > 3 || datapairs < 1);
  122. l = dss_read_reg(DSS_SDI_CONTROL);
  123. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  124. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  125. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  126. dss_write_reg(DSS_SDI_CONTROL, l);
  127. l = dss_read_reg(DSS_PLL_CONTROL);
  128. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  129. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  130. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  131. dss_write_reg(DSS_PLL_CONTROL, l);
  132. }
  133. int dss_sdi_enable(void)
  134. {
  135. unsigned long timeout;
  136. dispc_pck_free_enable(1);
  137. /* Reset SDI PLL */
  138. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  139. udelay(1); /* wait 2x PCLK */
  140. /* Lock SDI PLL */
  141. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  142. /* Waiting for PLL lock request to complete */
  143. timeout = jiffies + msecs_to_jiffies(500);
  144. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  145. if (time_after_eq(jiffies, timeout)) {
  146. DSSERR("PLL lock request timed out\n");
  147. goto err1;
  148. }
  149. }
  150. /* Clearing PLL_GO bit */
  151. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  152. /* Waiting for PLL to lock */
  153. timeout = jiffies + msecs_to_jiffies(500);
  154. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  155. if (time_after_eq(jiffies, timeout)) {
  156. DSSERR("PLL lock timed out\n");
  157. goto err1;
  158. }
  159. }
  160. dispc_lcd_enable_signal(1);
  161. /* Waiting for SDI reset to complete */
  162. timeout = jiffies + msecs_to_jiffies(500);
  163. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  164. if (time_after_eq(jiffies, timeout)) {
  165. DSSERR("SDI reset timed out\n");
  166. goto err2;
  167. }
  168. }
  169. return 0;
  170. err2:
  171. dispc_lcd_enable_signal(0);
  172. err1:
  173. /* Reset SDI PLL */
  174. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  175. dispc_pck_free_enable(0);
  176. return -ETIMEDOUT;
  177. }
  178. void dss_sdi_disable(void)
  179. {
  180. dispc_lcd_enable_signal(0);
  181. dispc_pck_free_enable(0);
  182. /* Reset SDI PLL */
  183. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  184. }
  185. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
  186. {
  187. return dss_generic_clk_source_names[clk_src];
  188. }
  189. void dss_dump_clocks(struct seq_file *s)
  190. {
  191. unsigned long dpll4_ck_rate;
  192. unsigned long dpll4_m4_ck_rate;
  193. const char *fclk_name, *fclk_real_name;
  194. unsigned long fclk_rate;
  195. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  196. seq_printf(s, "- DSS -\n");
  197. fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  198. fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  199. fclk_rate = dss_clk_get_rate(DSS_CLK_FCK);
  200. if (dss.dpll4_m4_ck) {
  201. dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  202. dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
  203. seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
  204. if (cpu_is_omap3630() || cpu_is_omap44xx())
  205. seq_printf(s, "%s (%s) = %lu / %lu = %lu\n",
  206. fclk_name, fclk_real_name,
  207. dpll4_ck_rate,
  208. dpll4_ck_rate / dpll4_m4_ck_rate,
  209. fclk_rate);
  210. else
  211. seq_printf(s, "%s (%s) = %lu / %lu * 2 = %lu\n",
  212. fclk_name, fclk_real_name,
  213. dpll4_ck_rate,
  214. dpll4_ck_rate / dpll4_m4_ck_rate,
  215. fclk_rate);
  216. } else {
  217. seq_printf(s, "%s (%s) = %lu\n",
  218. fclk_name, fclk_real_name,
  219. fclk_rate);
  220. }
  221. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  222. }
  223. void dss_dump_regs(struct seq_file *s)
  224. {
  225. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  226. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  227. DUMPREG(DSS_REVISION);
  228. DUMPREG(DSS_SYSCONFIG);
  229. DUMPREG(DSS_SYSSTATUS);
  230. DUMPREG(DSS_IRQSTATUS);
  231. DUMPREG(DSS_CONTROL);
  232. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  233. OMAP_DISPLAY_TYPE_SDI) {
  234. DUMPREG(DSS_SDI_CONTROL);
  235. DUMPREG(DSS_PLL_CONTROL);
  236. DUMPREG(DSS_SDI_STATUS);
  237. }
  238. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  239. #undef DUMPREG
  240. }
  241. void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
  242. {
  243. int b;
  244. u8 start, end;
  245. switch (clk_src) {
  246. case OMAP_DSS_CLK_SRC_FCK:
  247. b = 0;
  248. break;
  249. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  250. b = 1;
  251. dsi_wait_pll_hsdiv_dispc_active();
  252. break;
  253. default:
  254. BUG();
  255. }
  256. dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
  257. REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
  258. dss.dispc_clk_source = clk_src;
  259. }
  260. void dss_select_dsi_clk_source(enum omap_dss_clk_source clk_src)
  261. {
  262. int b;
  263. switch (clk_src) {
  264. case OMAP_DSS_CLK_SRC_FCK:
  265. b = 0;
  266. break;
  267. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
  268. b = 1;
  269. dsi_wait_pll_hsdiv_dsi_active();
  270. break;
  271. default:
  272. BUG();
  273. }
  274. REG_FLD_MOD(DSS_CONTROL, b, 1, 1); /* DSI_CLK_SWITCH */
  275. dss.dsi_clk_source = clk_src;
  276. }
  277. void dss_select_lcd_clk_source(enum omap_channel channel,
  278. enum omap_dss_clk_source clk_src)
  279. {
  280. int b, ix, pos;
  281. if (!dss_has_feature(FEAT_LCD_CLK_SRC))
  282. return;
  283. switch (clk_src) {
  284. case OMAP_DSS_CLK_SRC_FCK:
  285. b = 0;
  286. break;
  287. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  288. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
  289. b = 1;
  290. dsi_wait_pll_hsdiv_dispc_active();
  291. break;
  292. default:
  293. BUG();
  294. }
  295. pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 12;
  296. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
  297. ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
  298. dss.lcd_clk_source[ix] = clk_src;
  299. }
  300. enum omap_dss_clk_source dss_get_dispc_clk_source(void)
  301. {
  302. return dss.dispc_clk_source;
  303. }
  304. enum omap_dss_clk_source dss_get_dsi_clk_source(void)
  305. {
  306. return dss.dsi_clk_source;
  307. }
  308. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
  309. {
  310. if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
  311. int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
  312. return dss.lcd_clk_source[ix];
  313. } else {
  314. /* LCD_CLK source is the same as DISPC_FCLK source for
  315. * OMAP2 and OMAP3 */
  316. return dss.dispc_clk_source;
  317. }
  318. }
  319. /* calculate clock rates using dividers in cinfo */
  320. int dss_calc_clock_rates(struct dss_clock_info *cinfo)
  321. {
  322. if (dss.dpll4_m4_ck) {
  323. unsigned long prate;
  324. u16 fck_div_max = 16;
  325. if (cpu_is_omap3630() || cpu_is_omap44xx())
  326. fck_div_max = 32;
  327. if (cinfo->fck_div > fck_div_max || cinfo->fck_div == 0)
  328. return -EINVAL;
  329. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  330. cinfo->fck = prate / cinfo->fck_div;
  331. } else {
  332. if (cinfo->fck_div != 0)
  333. return -EINVAL;
  334. cinfo->fck = dss_clk_get_rate(DSS_CLK_FCK);
  335. }
  336. return 0;
  337. }
  338. int dss_set_clock_div(struct dss_clock_info *cinfo)
  339. {
  340. if (dss.dpll4_m4_ck) {
  341. unsigned long prate;
  342. int r;
  343. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  344. DSSDBG("dpll4_m4 = %ld\n", prate);
  345. r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
  346. if (r)
  347. return r;
  348. } else {
  349. if (cinfo->fck_div != 0)
  350. return -EINVAL;
  351. }
  352. DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
  353. return 0;
  354. }
  355. int dss_get_clock_div(struct dss_clock_info *cinfo)
  356. {
  357. cinfo->fck = dss_clk_get_rate(DSS_CLK_FCK);
  358. if (dss.dpll4_m4_ck) {
  359. unsigned long prate;
  360. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  361. if (cpu_is_omap3630() || cpu_is_omap44xx())
  362. cinfo->fck_div = prate / (cinfo->fck);
  363. else
  364. cinfo->fck_div = prate / (cinfo->fck / 2);
  365. } else {
  366. cinfo->fck_div = 0;
  367. }
  368. return 0;
  369. }
  370. unsigned long dss_get_dpll4_rate(void)
  371. {
  372. if (dss.dpll4_m4_ck)
  373. return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  374. else
  375. return 0;
  376. }
  377. int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
  378. struct dss_clock_info *dss_cinfo,
  379. struct dispc_clock_info *dispc_cinfo)
  380. {
  381. unsigned long prate;
  382. struct dss_clock_info best_dss;
  383. struct dispc_clock_info best_dispc;
  384. unsigned long fck, max_dss_fck;
  385. u16 fck_div, fck_div_max = 16;
  386. int match = 0;
  387. int min_fck_per_pck;
  388. prate = dss_get_dpll4_rate();
  389. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  390. fck = dss_clk_get_rate(DSS_CLK_FCK);
  391. if (req_pck == dss.cache_req_pck &&
  392. ((cpu_is_omap34xx() && prate == dss.cache_prate) ||
  393. dss.cache_dss_cinfo.fck == fck)) {
  394. DSSDBG("dispc clock info found from cache.\n");
  395. *dss_cinfo = dss.cache_dss_cinfo;
  396. *dispc_cinfo = dss.cache_dispc_cinfo;
  397. return 0;
  398. }
  399. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  400. if (min_fck_per_pck &&
  401. req_pck * min_fck_per_pck > max_dss_fck) {
  402. DSSERR("Requested pixel clock not possible with the current "
  403. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  404. "the constraint off.\n");
  405. min_fck_per_pck = 0;
  406. }
  407. retry:
  408. memset(&best_dss, 0, sizeof(best_dss));
  409. memset(&best_dispc, 0, sizeof(best_dispc));
  410. if (dss.dpll4_m4_ck == NULL) {
  411. struct dispc_clock_info cur_dispc;
  412. /* XXX can we change the clock on omap2? */
  413. fck = dss_clk_get_rate(DSS_CLK_FCK);
  414. fck_div = 1;
  415. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  416. match = 1;
  417. best_dss.fck = fck;
  418. best_dss.fck_div = fck_div;
  419. best_dispc = cur_dispc;
  420. goto found;
  421. } else {
  422. if (cpu_is_omap3630() || cpu_is_omap44xx())
  423. fck_div_max = 32;
  424. for (fck_div = fck_div_max; fck_div > 0; --fck_div) {
  425. struct dispc_clock_info cur_dispc;
  426. if (fck_div_max == 32)
  427. fck = prate / fck_div;
  428. else
  429. fck = prate / fck_div * 2;
  430. if (fck > max_dss_fck)
  431. continue;
  432. if (min_fck_per_pck &&
  433. fck < req_pck * min_fck_per_pck)
  434. continue;
  435. match = 1;
  436. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  437. if (abs(cur_dispc.pck - req_pck) <
  438. abs(best_dispc.pck - req_pck)) {
  439. best_dss.fck = fck;
  440. best_dss.fck_div = fck_div;
  441. best_dispc = cur_dispc;
  442. if (cur_dispc.pck == req_pck)
  443. goto found;
  444. }
  445. }
  446. }
  447. found:
  448. if (!match) {
  449. if (min_fck_per_pck) {
  450. DSSERR("Could not find suitable clock settings.\n"
  451. "Turning FCK/PCK constraint off and"
  452. "trying again.\n");
  453. min_fck_per_pck = 0;
  454. goto retry;
  455. }
  456. DSSERR("Could not find suitable clock settings.\n");
  457. return -EINVAL;
  458. }
  459. if (dss_cinfo)
  460. *dss_cinfo = best_dss;
  461. if (dispc_cinfo)
  462. *dispc_cinfo = best_dispc;
  463. dss.cache_req_pck = req_pck;
  464. dss.cache_prate = prate;
  465. dss.cache_dss_cinfo = best_dss;
  466. dss.cache_dispc_cinfo = best_dispc;
  467. return 0;
  468. }
  469. static int _omap_dss_wait_reset(void)
  470. {
  471. int t = 0;
  472. while (REG_GET(DSS_SYSSTATUS, 0, 0) == 0) {
  473. if (++t > 1000) {
  474. DSSERR("soft reset failed\n");
  475. return -ENODEV;
  476. }
  477. udelay(1);
  478. }
  479. return 0;
  480. }
  481. static int _omap_dss_reset(void)
  482. {
  483. /* Soft reset */
  484. REG_FLD_MOD(DSS_SYSCONFIG, 1, 1, 1);
  485. return _omap_dss_wait_reset();
  486. }
  487. void dss_set_venc_output(enum omap_dss_venc_type type)
  488. {
  489. int l = 0;
  490. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  491. l = 0;
  492. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  493. l = 1;
  494. else
  495. BUG();
  496. /* venc out selection. 0 = comp, 1 = svideo */
  497. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  498. }
  499. void dss_set_dac_pwrdn_bgz(bool enable)
  500. {
  501. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  502. }
  503. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select hdmi)
  504. {
  505. REG_FLD_MOD(DSS_CONTROL, hdmi, 15, 15); /* VENC_HDMI_SWITCH */
  506. }
  507. static int dss_init(void)
  508. {
  509. int r;
  510. u32 rev;
  511. struct resource *dss_mem;
  512. struct clk *dpll4_m4_ck;
  513. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  514. if (!dss_mem) {
  515. DSSERR("can't get IORESOURCE_MEM DSS\n");
  516. r = -EINVAL;
  517. goto fail0;
  518. }
  519. dss.base = ioremap(dss_mem->start, resource_size(dss_mem));
  520. if (!dss.base) {
  521. DSSERR("can't ioremap DSS\n");
  522. r = -ENOMEM;
  523. goto fail0;
  524. }
  525. /* disable LCD and DIGIT output. This seems to fix the synclost
  526. * problem that we get, if the bootloader starts the DSS and
  527. * the kernel resets it */
  528. omap_writel(omap_readl(0x48050440) & ~0x3, 0x48050440);
  529. #ifdef CONFIG_OMAP2_DSS_SLEEP_BEFORE_RESET
  530. /* We need to wait here a bit, otherwise we sometimes start to
  531. * get synclost errors, and after that only power cycle will
  532. * restore DSS functionality. I have no idea why this happens.
  533. * And we have to wait _before_ resetting the DSS, but after
  534. * enabling clocks.
  535. *
  536. * This bug was at least present on OMAP3430. It's unknown
  537. * if it happens on OMAP2 or OMAP3630.
  538. */
  539. msleep(50);
  540. #endif
  541. _omap_dss_reset();
  542. /* autoidle */
  543. REG_FLD_MOD(DSS_SYSCONFIG, 1, 0, 0);
  544. /* Select DPLL */
  545. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  546. #ifdef CONFIG_OMAP2_DSS_VENC
  547. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  548. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  549. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  550. #endif
  551. if (cpu_is_omap34xx()) {
  552. dpll4_m4_ck = clk_get(NULL, "dpll4_m4_ck");
  553. if (IS_ERR(dpll4_m4_ck)) {
  554. DSSERR("Failed to get dpll4_m4_ck\n");
  555. r = PTR_ERR(dpll4_m4_ck);
  556. goto fail1;
  557. }
  558. } else if (cpu_is_omap44xx()) {
  559. dpll4_m4_ck = clk_get(NULL, "dpll_per_m5x2_ck");
  560. if (IS_ERR(dpll4_m4_ck)) {
  561. DSSERR("Failed to get dpll4_m4_ck\n");
  562. r = PTR_ERR(dpll4_m4_ck);
  563. goto fail1;
  564. }
  565. } else { /* omap24xx */
  566. dpll4_m4_ck = NULL;
  567. }
  568. dss.dpll4_m4_ck = dpll4_m4_ck;
  569. dss.dsi_clk_source = OMAP_DSS_CLK_SRC_FCK;
  570. dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
  571. dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  572. dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  573. dss_save_context();
  574. rev = dss_read_reg(DSS_REVISION);
  575. printk(KERN_INFO "OMAP DSS rev %d.%d\n",
  576. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  577. return 0;
  578. fail1:
  579. iounmap(dss.base);
  580. fail0:
  581. return r;
  582. }
  583. static void dss_exit(void)
  584. {
  585. if (dss.dpll4_m4_ck)
  586. clk_put(dss.dpll4_m4_ck);
  587. iounmap(dss.base);
  588. }
  589. /* CONTEXT */
  590. static int dss_get_ctx_id(void)
  591. {
  592. struct omap_display_platform_data *pdata = dss.pdev->dev.platform_data;
  593. int r;
  594. if (!pdata->board_data->get_last_off_on_transaction_id)
  595. return 0;
  596. r = pdata->board_data->get_last_off_on_transaction_id(&dss.pdev->dev);
  597. if (r < 0) {
  598. dev_err(&dss.pdev->dev, "getting transaction ID failed, "
  599. "will force context restore\n");
  600. r = -1;
  601. }
  602. return r;
  603. }
  604. int dss_need_ctx_restore(void)
  605. {
  606. int id = dss_get_ctx_id();
  607. if (id < 0 || id != dss.ctx_id) {
  608. DSSDBG("ctx id %d -> id %d\n",
  609. dss.ctx_id, id);
  610. dss.ctx_id = id;
  611. return 1;
  612. } else {
  613. return 0;
  614. }
  615. }
  616. static void save_all_ctx(void)
  617. {
  618. DSSDBG("save context\n");
  619. dss_clk_enable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK);
  620. dss_save_context();
  621. dispc_save_context();
  622. #ifdef CONFIG_OMAP2_DSS_DSI
  623. dsi_save_context();
  624. #endif
  625. dss_clk_disable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK);
  626. }
  627. static void restore_all_ctx(void)
  628. {
  629. DSSDBG("restore context\n");
  630. dss_clk_enable_all_no_ctx();
  631. dss_restore_context();
  632. dispc_restore_context();
  633. #ifdef CONFIG_OMAP2_DSS_DSI
  634. dsi_restore_context();
  635. #endif
  636. dss_clk_disable_all_no_ctx();
  637. }
  638. static int dss_get_clock(struct clk **clock, const char *clk_name)
  639. {
  640. struct clk *clk;
  641. clk = clk_get(&dss.pdev->dev, clk_name);
  642. if (IS_ERR(clk)) {
  643. DSSERR("can't get clock %s", clk_name);
  644. return PTR_ERR(clk);
  645. }
  646. *clock = clk;
  647. DSSDBG("clk %s, rate %ld\n", clk_name, clk_get_rate(clk));
  648. return 0;
  649. }
  650. static int dss_get_clocks(void)
  651. {
  652. int r;
  653. struct omap_display_platform_data *pdata = dss.pdev->dev.platform_data;
  654. dss.dss_ick = NULL;
  655. dss.dss_fck = NULL;
  656. dss.dss_sys_clk = NULL;
  657. dss.dss_tv_fck = NULL;
  658. dss.dss_video_fck = NULL;
  659. r = dss_get_clock(&dss.dss_ick, "ick");
  660. if (r)
  661. goto err;
  662. r = dss_get_clock(&dss.dss_fck, "fck");
  663. if (r)
  664. goto err;
  665. if (!pdata->opt_clock_available) {
  666. r = -ENODEV;
  667. goto err;
  668. }
  669. if (pdata->opt_clock_available("sys_clk")) {
  670. r = dss_get_clock(&dss.dss_sys_clk, "sys_clk");
  671. if (r)
  672. goto err;
  673. }
  674. if (pdata->opt_clock_available("tv_clk")) {
  675. r = dss_get_clock(&dss.dss_tv_fck, "tv_clk");
  676. if (r)
  677. goto err;
  678. }
  679. if (pdata->opt_clock_available("video_clk")) {
  680. r = dss_get_clock(&dss.dss_video_fck, "video_clk");
  681. if (r)
  682. goto err;
  683. }
  684. return 0;
  685. err:
  686. if (dss.dss_ick)
  687. clk_put(dss.dss_ick);
  688. if (dss.dss_fck)
  689. clk_put(dss.dss_fck);
  690. if (dss.dss_sys_clk)
  691. clk_put(dss.dss_sys_clk);
  692. if (dss.dss_tv_fck)
  693. clk_put(dss.dss_tv_fck);
  694. if (dss.dss_video_fck)
  695. clk_put(dss.dss_video_fck);
  696. return r;
  697. }
  698. static void dss_put_clocks(void)
  699. {
  700. if (dss.dss_video_fck)
  701. clk_put(dss.dss_video_fck);
  702. if (dss.dss_tv_fck)
  703. clk_put(dss.dss_tv_fck);
  704. if (dss.dss_sys_clk)
  705. clk_put(dss.dss_sys_clk);
  706. clk_put(dss.dss_fck);
  707. clk_put(dss.dss_ick);
  708. }
  709. unsigned long dss_clk_get_rate(enum dss_clock clk)
  710. {
  711. switch (clk) {
  712. case DSS_CLK_ICK:
  713. return clk_get_rate(dss.dss_ick);
  714. case DSS_CLK_FCK:
  715. return clk_get_rate(dss.dss_fck);
  716. case DSS_CLK_SYSCK:
  717. return clk_get_rate(dss.dss_sys_clk);
  718. case DSS_CLK_TVFCK:
  719. return clk_get_rate(dss.dss_tv_fck);
  720. case DSS_CLK_VIDFCK:
  721. return clk_get_rate(dss.dss_video_fck);
  722. }
  723. BUG();
  724. return 0;
  725. }
  726. static unsigned count_clk_bits(enum dss_clock clks)
  727. {
  728. unsigned num_clks = 0;
  729. if (clks & DSS_CLK_ICK)
  730. ++num_clks;
  731. if (clks & DSS_CLK_FCK)
  732. ++num_clks;
  733. if (clks & DSS_CLK_SYSCK)
  734. ++num_clks;
  735. if (clks & DSS_CLK_TVFCK)
  736. ++num_clks;
  737. if (clks & DSS_CLK_VIDFCK)
  738. ++num_clks;
  739. return num_clks;
  740. }
  741. static void dss_clk_enable_no_ctx(enum dss_clock clks)
  742. {
  743. unsigned num_clks = count_clk_bits(clks);
  744. if (clks & DSS_CLK_ICK)
  745. clk_enable(dss.dss_ick);
  746. if (clks & DSS_CLK_FCK)
  747. clk_enable(dss.dss_fck);
  748. if ((clks & DSS_CLK_SYSCK) && dss.dss_sys_clk)
  749. clk_enable(dss.dss_sys_clk);
  750. if ((clks & DSS_CLK_TVFCK) && dss.dss_tv_fck)
  751. clk_enable(dss.dss_tv_fck);
  752. if ((clks & DSS_CLK_VIDFCK) && dss.dss_video_fck)
  753. clk_enable(dss.dss_video_fck);
  754. dss.num_clks_enabled += num_clks;
  755. }
  756. void dss_clk_enable(enum dss_clock clks)
  757. {
  758. bool check_ctx = dss.num_clks_enabled == 0;
  759. dss_clk_enable_no_ctx(clks);
  760. /*
  761. * HACK: On omap4 the registers may not be accessible right after
  762. * enabling the clocks. At some point this will be handled by
  763. * pm_runtime, but for the time begin this should make things work.
  764. */
  765. if (cpu_is_omap44xx() && check_ctx)
  766. udelay(10);
  767. if (check_ctx && cpu_is_omap34xx() && dss_need_ctx_restore())
  768. restore_all_ctx();
  769. }
  770. static void dss_clk_disable_no_ctx(enum dss_clock clks)
  771. {
  772. unsigned num_clks = count_clk_bits(clks);
  773. if (clks & DSS_CLK_ICK)
  774. clk_disable(dss.dss_ick);
  775. if (clks & DSS_CLK_FCK)
  776. clk_disable(dss.dss_fck);
  777. if ((clks & DSS_CLK_SYSCK) && dss.dss_sys_clk)
  778. clk_disable(dss.dss_sys_clk);
  779. if ((clks & DSS_CLK_TVFCK) && dss.dss_tv_fck)
  780. clk_disable(dss.dss_tv_fck);
  781. if ((clks & DSS_CLK_VIDFCK) && dss.dss_video_fck)
  782. clk_disable(dss.dss_video_fck);
  783. dss.num_clks_enabled -= num_clks;
  784. }
  785. void dss_clk_disable(enum dss_clock clks)
  786. {
  787. if (cpu_is_omap34xx()) {
  788. unsigned num_clks = count_clk_bits(clks);
  789. BUG_ON(dss.num_clks_enabled < num_clks);
  790. if (dss.num_clks_enabled == num_clks)
  791. save_all_ctx();
  792. }
  793. dss_clk_disable_no_ctx(clks);
  794. }
  795. static void dss_clk_enable_all_no_ctx(void)
  796. {
  797. enum dss_clock clks;
  798. clks = DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_SYSCK | DSS_CLK_TVFCK;
  799. if (cpu_is_omap34xx())
  800. clks |= DSS_CLK_VIDFCK;
  801. dss_clk_enable_no_ctx(clks);
  802. }
  803. static void dss_clk_disable_all_no_ctx(void)
  804. {
  805. enum dss_clock clks;
  806. clks = DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_SYSCK | DSS_CLK_TVFCK;
  807. if (cpu_is_omap34xx())
  808. clks |= DSS_CLK_VIDFCK;
  809. dss_clk_disable_no_ctx(clks);
  810. }
  811. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  812. /* CLOCKS */
  813. static void core_dump_clocks(struct seq_file *s)
  814. {
  815. int i;
  816. struct clk *clocks[5] = {
  817. dss.dss_ick,
  818. dss.dss_fck,
  819. dss.dss_sys_clk,
  820. dss.dss_tv_fck,
  821. dss.dss_video_fck
  822. };
  823. const char *names[5] = {
  824. "ick",
  825. "fck",
  826. "sys_clk",
  827. "tv_fck",
  828. "video_fck"
  829. };
  830. seq_printf(s, "- CORE -\n");
  831. seq_printf(s, "internal clk count\t\t%u\n", dss.num_clks_enabled);
  832. for (i = 0; i < 5; i++) {
  833. if (!clocks[i])
  834. continue;
  835. seq_printf(s, "%s (%s)%*s\t%lu\t%d\n",
  836. names[i],
  837. clocks[i]->name,
  838. 24 - strlen(names[i]) - strlen(clocks[i]->name),
  839. "",
  840. clk_get_rate(clocks[i]),
  841. clocks[i]->usecount);
  842. }
  843. }
  844. #endif /* defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT) */
  845. /* DEBUGFS */
  846. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  847. void dss_debug_dump_clocks(struct seq_file *s)
  848. {
  849. core_dump_clocks(s);
  850. dss_dump_clocks(s);
  851. dispc_dump_clocks(s);
  852. #ifdef CONFIG_OMAP2_DSS_DSI
  853. dsi_dump_clocks(s);
  854. #endif
  855. }
  856. #endif
  857. /* DSS HW IP initialisation */
  858. static int omap_dsshw_probe(struct platform_device *pdev)
  859. {
  860. int r;
  861. dss.pdev = pdev;
  862. r = dss_get_clocks();
  863. if (r)
  864. goto err_clocks;
  865. dss_clk_enable_all_no_ctx();
  866. dss.ctx_id = dss_get_ctx_id();
  867. DSSDBG("initial ctx id %u\n", dss.ctx_id);
  868. r = dss_init();
  869. if (r) {
  870. DSSERR("Failed to initialize DSS\n");
  871. goto err_dss;
  872. }
  873. r = dpi_init();
  874. if (r) {
  875. DSSERR("Failed to initialize DPI\n");
  876. goto err_dpi;
  877. }
  878. r = sdi_init();
  879. if (r) {
  880. DSSERR("Failed to initialize SDI\n");
  881. goto err_sdi;
  882. }
  883. dss_clk_disable_all_no_ctx();
  884. return 0;
  885. err_sdi:
  886. dpi_exit();
  887. err_dpi:
  888. dss_exit();
  889. err_dss:
  890. dss_clk_disable_all_no_ctx();
  891. dss_put_clocks();
  892. err_clocks:
  893. return r;
  894. }
  895. static int omap_dsshw_remove(struct platform_device *pdev)
  896. {
  897. dss_exit();
  898. /*
  899. * As part of hwmod changes, DSS is not the only controller of dss
  900. * clocks; hwmod framework itself will also enable clocks during hwmod
  901. * init for dss, and autoidle is set in h/w for DSS. Hence, there's no
  902. * need to disable clocks if their usecounts > 1.
  903. */
  904. WARN_ON(dss.num_clks_enabled > 0);
  905. dss_put_clocks();
  906. return 0;
  907. }
  908. static struct platform_driver omap_dsshw_driver = {
  909. .probe = omap_dsshw_probe,
  910. .remove = omap_dsshw_remove,
  911. .driver = {
  912. .name = "omapdss_dss",
  913. .owner = THIS_MODULE,
  914. },
  915. };
  916. int dss_init_platform_driver(void)
  917. {
  918. return platform_driver_register(&omap_dsshw_driver);
  919. }
  920. void dss_uninit_platform_driver(void)
  921. {
  922. return platform_driver_unregister(&omap_dsshw_driver);
  923. }