nouveau_state.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_gpio.h"
  38. #include "nouveau_pm.h"
  39. #include "nv50_display.h"
  40. static void nouveau_stub_takedown(struct drm_device *dev) {}
  41. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  42. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  43. {
  44. struct drm_nouveau_private *dev_priv = dev->dev_private;
  45. struct nouveau_engine *engine = &dev_priv->engine;
  46. switch (dev_priv->chipset & 0xf0) {
  47. case 0x00:
  48. engine->instmem.init = nv04_instmem_init;
  49. engine->instmem.takedown = nv04_instmem_takedown;
  50. engine->instmem.suspend = nv04_instmem_suspend;
  51. engine->instmem.resume = nv04_instmem_resume;
  52. engine->instmem.get = nv04_instmem_get;
  53. engine->instmem.put = nv04_instmem_put;
  54. engine->instmem.map = nv04_instmem_map;
  55. engine->instmem.unmap = nv04_instmem_unmap;
  56. engine->instmem.flush = nv04_instmem_flush;
  57. engine->mc.init = nv04_mc_init;
  58. engine->mc.takedown = nv04_mc_takedown;
  59. engine->timer.init = nv04_timer_init;
  60. engine->timer.read = nv04_timer_read;
  61. engine->timer.takedown = nv04_timer_takedown;
  62. engine->fb.init = nv04_fb_init;
  63. engine->fb.takedown = nv04_fb_takedown;
  64. engine->fifo.channels = 16;
  65. engine->fifo.init = nv04_fifo_init;
  66. engine->fifo.takedown = nv04_fifo_fini;
  67. engine->fifo.disable = nv04_fifo_disable;
  68. engine->fifo.enable = nv04_fifo_enable;
  69. engine->fifo.reassign = nv04_fifo_reassign;
  70. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  71. engine->fifo.channel_id = nv04_fifo_channel_id;
  72. engine->fifo.create_context = nv04_fifo_create_context;
  73. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  74. engine->fifo.load_context = nv04_fifo_load_context;
  75. engine->fifo.unload_context = nv04_fifo_unload_context;
  76. engine->display.early_init = nv04_display_early_init;
  77. engine->display.late_takedown = nv04_display_late_takedown;
  78. engine->display.create = nv04_display_create;
  79. engine->display.destroy = nv04_display_destroy;
  80. engine->display.init = nv04_display_init;
  81. engine->display.fini = nv04_display_fini;
  82. engine->pm.clocks_get = nv04_pm_clocks_get;
  83. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  84. engine->pm.clocks_set = nv04_pm_clocks_set;
  85. engine->vram.init = nv04_fb_vram_init;
  86. engine->vram.takedown = nouveau_stub_takedown;
  87. engine->vram.flags_valid = nouveau_mem_flags_valid;
  88. break;
  89. case 0x10:
  90. engine->instmem.init = nv04_instmem_init;
  91. engine->instmem.takedown = nv04_instmem_takedown;
  92. engine->instmem.suspend = nv04_instmem_suspend;
  93. engine->instmem.resume = nv04_instmem_resume;
  94. engine->instmem.get = nv04_instmem_get;
  95. engine->instmem.put = nv04_instmem_put;
  96. engine->instmem.map = nv04_instmem_map;
  97. engine->instmem.unmap = nv04_instmem_unmap;
  98. engine->instmem.flush = nv04_instmem_flush;
  99. engine->mc.init = nv04_mc_init;
  100. engine->mc.takedown = nv04_mc_takedown;
  101. engine->timer.init = nv04_timer_init;
  102. engine->timer.read = nv04_timer_read;
  103. engine->timer.takedown = nv04_timer_takedown;
  104. engine->fb.init = nv10_fb_init;
  105. engine->fb.takedown = nv10_fb_takedown;
  106. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  107. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  108. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  109. engine->fifo.channels = 32;
  110. engine->fifo.init = nv10_fifo_init;
  111. engine->fifo.takedown = nv04_fifo_fini;
  112. engine->fifo.disable = nv04_fifo_disable;
  113. engine->fifo.enable = nv04_fifo_enable;
  114. engine->fifo.reassign = nv04_fifo_reassign;
  115. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  116. engine->fifo.channel_id = nv10_fifo_channel_id;
  117. engine->fifo.create_context = nv10_fifo_create_context;
  118. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  119. engine->fifo.load_context = nv10_fifo_load_context;
  120. engine->fifo.unload_context = nv10_fifo_unload_context;
  121. engine->display.early_init = nv04_display_early_init;
  122. engine->display.late_takedown = nv04_display_late_takedown;
  123. engine->display.create = nv04_display_create;
  124. engine->display.destroy = nv04_display_destroy;
  125. engine->display.init = nv04_display_init;
  126. engine->display.fini = nv04_display_fini;
  127. engine->gpio.drive = nv10_gpio_drive;
  128. engine->gpio.sense = nv10_gpio_sense;
  129. engine->pm.clocks_get = nv04_pm_clocks_get;
  130. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  131. engine->pm.clocks_set = nv04_pm_clocks_set;
  132. if (dev_priv->chipset == 0x1a ||
  133. dev_priv->chipset == 0x1f)
  134. engine->vram.init = nv1a_fb_vram_init;
  135. else
  136. engine->vram.init = nv10_fb_vram_init;
  137. engine->vram.takedown = nouveau_stub_takedown;
  138. engine->vram.flags_valid = nouveau_mem_flags_valid;
  139. break;
  140. case 0x20:
  141. engine->instmem.init = nv04_instmem_init;
  142. engine->instmem.takedown = nv04_instmem_takedown;
  143. engine->instmem.suspend = nv04_instmem_suspend;
  144. engine->instmem.resume = nv04_instmem_resume;
  145. engine->instmem.get = nv04_instmem_get;
  146. engine->instmem.put = nv04_instmem_put;
  147. engine->instmem.map = nv04_instmem_map;
  148. engine->instmem.unmap = nv04_instmem_unmap;
  149. engine->instmem.flush = nv04_instmem_flush;
  150. engine->mc.init = nv04_mc_init;
  151. engine->mc.takedown = nv04_mc_takedown;
  152. engine->timer.init = nv04_timer_init;
  153. engine->timer.read = nv04_timer_read;
  154. engine->timer.takedown = nv04_timer_takedown;
  155. engine->fb.init = nv20_fb_init;
  156. engine->fb.takedown = nv20_fb_takedown;
  157. engine->fb.init_tile_region = nv20_fb_init_tile_region;
  158. engine->fb.set_tile_region = nv20_fb_set_tile_region;
  159. engine->fb.free_tile_region = nv20_fb_free_tile_region;
  160. engine->fifo.channels = 32;
  161. engine->fifo.init = nv10_fifo_init;
  162. engine->fifo.takedown = nv04_fifo_fini;
  163. engine->fifo.disable = nv04_fifo_disable;
  164. engine->fifo.enable = nv04_fifo_enable;
  165. engine->fifo.reassign = nv04_fifo_reassign;
  166. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  167. engine->fifo.channel_id = nv10_fifo_channel_id;
  168. engine->fifo.create_context = nv10_fifo_create_context;
  169. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  170. engine->fifo.load_context = nv10_fifo_load_context;
  171. engine->fifo.unload_context = nv10_fifo_unload_context;
  172. engine->display.early_init = nv04_display_early_init;
  173. engine->display.late_takedown = nv04_display_late_takedown;
  174. engine->display.create = nv04_display_create;
  175. engine->display.destroy = nv04_display_destroy;
  176. engine->display.init = nv04_display_init;
  177. engine->display.fini = nv04_display_fini;
  178. engine->gpio.drive = nv10_gpio_drive;
  179. engine->gpio.sense = nv10_gpio_sense;
  180. engine->pm.clocks_get = nv04_pm_clocks_get;
  181. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  182. engine->pm.clocks_set = nv04_pm_clocks_set;
  183. engine->vram.init = nv20_fb_vram_init;
  184. engine->vram.takedown = nouveau_stub_takedown;
  185. engine->vram.flags_valid = nouveau_mem_flags_valid;
  186. break;
  187. case 0x30:
  188. engine->instmem.init = nv04_instmem_init;
  189. engine->instmem.takedown = nv04_instmem_takedown;
  190. engine->instmem.suspend = nv04_instmem_suspend;
  191. engine->instmem.resume = nv04_instmem_resume;
  192. engine->instmem.get = nv04_instmem_get;
  193. engine->instmem.put = nv04_instmem_put;
  194. engine->instmem.map = nv04_instmem_map;
  195. engine->instmem.unmap = nv04_instmem_unmap;
  196. engine->instmem.flush = nv04_instmem_flush;
  197. engine->mc.init = nv04_mc_init;
  198. engine->mc.takedown = nv04_mc_takedown;
  199. engine->timer.init = nv04_timer_init;
  200. engine->timer.read = nv04_timer_read;
  201. engine->timer.takedown = nv04_timer_takedown;
  202. engine->fb.init = nv30_fb_init;
  203. engine->fb.takedown = nv30_fb_takedown;
  204. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  205. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  206. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  207. engine->fifo.channels = 32;
  208. engine->fifo.init = nv10_fifo_init;
  209. engine->fifo.takedown = nv04_fifo_fini;
  210. engine->fifo.disable = nv04_fifo_disable;
  211. engine->fifo.enable = nv04_fifo_enable;
  212. engine->fifo.reassign = nv04_fifo_reassign;
  213. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  214. engine->fifo.channel_id = nv10_fifo_channel_id;
  215. engine->fifo.create_context = nv10_fifo_create_context;
  216. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  217. engine->fifo.load_context = nv10_fifo_load_context;
  218. engine->fifo.unload_context = nv10_fifo_unload_context;
  219. engine->display.early_init = nv04_display_early_init;
  220. engine->display.late_takedown = nv04_display_late_takedown;
  221. engine->display.create = nv04_display_create;
  222. engine->display.destroy = nv04_display_destroy;
  223. engine->display.init = nv04_display_init;
  224. engine->display.fini = nv04_display_fini;
  225. engine->gpio.drive = nv10_gpio_drive;
  226. engine->gpio.sense = nv10_gpio_sense;
  227. engine->pm.clocks_get = nv04_pm_clocks_get;
  228. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  229. engine->pm.clocks_set = nv04_pm_clocks_set;
  230. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  231. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  232. engine->vram.init = nv20_fb_vram_init;
  233. engine->vram.takedown = nouveau_stub_takedown;
  234. engine->vram.flags_valid = nouveau_mem_flags_valid;
  235. break;
  236. case 0x40:
  237. case 0x60:
  238. engine->instmem.init = nv04_instmem_init;
  239. engine->instmem.takedown = nv04_instmem_takedown;
  240. engine->instmem.suspend = nv04_instmem_suspend;
  241. engine->instmem.resume = nv04_instmem_resume;
  242. engine->instmem.get = nv04_instmem_get;
  243. engine->instmem.put = nv04_instmem_put;
  244. engine->instmem.map = nv04_instmem_map;
  245. engine->instmem.unmap = nv04_instmem_unmap;
  246. engine->instmem.flush = nv04_instmem_flush;
  247. engine->mc.init = nv40_mc_init;
  248. engine->mc.takedown = nv40_mc_takedown;
  249. engine->timer.init = nv04_timer_init;
  250. engine->timer.read = nv04_timer_read;
  251. engine->timer.takedown = nv04_timer_takedown;
  252. engine->fb.init = nv40_fb_init;
  253. engine->fb.takedown = nv40_fb_takedown;
  254. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  255. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  256. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  257. engine->fifo.channels = 32;
  258. engine->fifo.init = nv40_fifo_init;
  259. engine->fifo.takedown = nv04_fifo_fini;
  260. engine->fifo.disable = nv04_fifo_disable;
  261. engine->fifo.enable = nv04_fifo_enable;
  262. engine->fifo.reassign = nv04_fifo_reassign;
  263. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  264. engine->fifo.channel_id = nv10_fifo_channel_id;
  265. engine->fifo.create_context = nv40_fifo_create_context;
  266. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  267. engine->fifo.load_context = nv40_fifo_load_context;
  268. engine->fifo.unload_context = nv40_fifo_unload_context;
  269. engine->display.early_init = nv04_display_early_init;
  270. engine->display.late_takedown = nv04_display_late_takedown;
  271. engine->display.create = nv04_display_create;
  272. engine->display.destroy = nv04_display_destroy;
  273. engine->display.init = nv04_display_init;
  274. engine->display.fini = nv04_display_fini;
  275. engine->gpio.init = nv10_gpio_init;
  276. engine->gpio.fini = nv10_gpio_fini;
  277. engine->gpio.drive = nv10_gpio_drive;
  278. engine->gpio.sense = nv10_gpio_sense;
  279. engine->gpio.irq_enable = nv10_gpio_irq_enable;
  280. engine->pm.clocks_get = nv40_pm_clocks_get;
  281. engine->pm.clocks_pre = nv40_pm_clocks_pre;
  282. engine->pm.clocks_set = nv40_pm_clocks_set;
  283. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  284. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  285. engine->pm.temp_get = nv40_temp_get;
  286. engine->pm.pwm_get = nv40_pm_pwm_get;
  287. engine->pm.pwm_set = nv40_pm_pwm_set;
  288. engine->vram.init = nv40_fb_vram_init;
  289. engine->vram.takedown = nouveau_stub_takedown;
  290. engine->vram.flags_valid = nouveau_mem_flags_valid;
  291. break;
  292. case 0x50:
  293. case 0x80: /* gotta love NVIDIA's consistency.. */
  294. case 0x90:
  295. case 0xa0:
  296. engine->instmem.init = nv50_instmem_init;
  297. engine->instmem.takedown = nv50_instmem_takedown;
  298. engine->instmem.suspend = nv50_instmem_suspend;
  299. engine->instmem.resume = nv50_instmem_resume;
  300. engine->instmem.get = nv50_instmem_get;
  301. engine->instmem.put = nv50_instmem_put;
  302. engine->instmem.map = nv50_instmem_map;
  303. engine->instmem.unmap = nv50_instmem_unmap;
  304. if (dev_priv->chipset == 0x50)
  305. engine->instmem.flush = nv50_instmem_flush;
  306. else
  307. engine->instmem.flush = nv84_instmem_flush;
  308. engine->mc.init = nv50_mc_init;
  309. engine->mc.takedown = nv50_mc_takedown;
  310. engine->timer.init = nv04_timer_init;
  311. engine->timer.read = nv04_timer_read;
  312. engine->timer.takedown = nv04_timer_takedown;
  313. engine->fb.init = nv50_fb_init;
  314. engine->fb.takedown = nv50_fb_takedown;
  315. engine->fifo.channels = 128;
  316. engine->fifo.init = nv50_fifo_init;
  317. engine->fifo.takedown = nv50_fifo_takedown;
  318. engine->fifo.disable = nv04_fifo_disable;
  319. engine->fifo.enable = nv04_fifo_enable;
  320. engine->fifo.reassign = nv04_fifo_reassign;
  321. engine->fifo.channel_id = nv50_fifo_channel_id;
  322. engine->fifo.create_context = nv50_fifo_create_context;
  323. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  324. engine->fifo.load_context = nv50_fifo_load_context;
  325. engine->fifo.unload_context = nv50_fifo_unload_context;
  326. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  327. engine->display.early_init = nv50_display_early_init;
  328. engine->display.late_takedown = nv50_display_late_takedown;
  329. engine->display.create = nv50_display_create;
  330. engine->display.destroy = nv50_display_destroy;
  331. engine->display.init = nv50_display_init;
  332. engine->display.fini = nv50_display_fini;
  333. engine->gpio.init = nv50_gpio_init;
  334. engine->gpio.fini = nv50_gpio_fini;
  335. engine->gpio.drive = nv50_gpio_drive;
  336. engine->gpio.sense = nv50_gpio_sense;
  337. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  338. switch (dev_priv->chipset) {
  339. case 0x84:
  340. case 0x86:
  341. case 0x92:
  342. case 0x94:
  343. case 0x96:
  344. case 0x98:
  345. case 0xa0:
  346. case 0xaa:
  347. case 0xac:
  348. case 0x50:
  349. engine->pm.clocks_get = nv50_pm_clocks_get;
  350. engine->pm.clocks_pre = nv50_pm_clocks_pre;
  351. engine->pm.clocks_set = nv50_pm_clocks_set;
  352. break;
  353. default:
  354. engine->pm.clocks_get = nva3_pm_clocks_get;
  355. engine->pm.clocks_pre = nva3_pm_clocks_pre;
  356. engine->pm.clocks_set = nva3_pm_clocks_set;
  357. break;
  358. }
  359. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  360. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  361. if (dev_priv->chipset >= 0x84)
  362. engine->pm.temp_get = nv84_temp_get;
  363. else
  364. engine->pm.temp_get = nv40_temp_get;
  365. engine->pm.pwm_get = nv50_pm_pwm_get;
  366. engine->pm.pwm_set = nv50_pm_pwm_set;
  367. engine->vram.init = nv50_vram_init;
  368. engine->vram.takedown = nv50_vram_fini;
  369. engine->vram.get = nv50_vram_new;
  370. engine->vram.put = nv50_vram_del;
  371. engine->vram.flags_valid = nv50_vram_flags_valid;
  372. break;
  373. case 0xc0:
  374. engine->instmem.init = nvc0_instmem_init;
  375. engine->instmem.takedown = nvc0_instmem_takedown;
  376. engine->instmem.suspend = nvc0_instmem_suspend;
  377. engine->instmem.resume = nvc0_instmem_resume;
  378. engine->instmem.get = nv50_instmem_get;
  379. engine->instmem.put = nv50_instmem_put;
  380. engine->instmem.map = nv50_instmem_map;
  381. engine->instmem.unmap = nv50_instmem_unmap;
  382. engine->instmem.flush = nv84_instmem_flush;
  383. engine->mc.init = nv50_mc_init;
  384. engine->mc.takedown = nv50_mc_takedown;
  385. engine->timer.init = nv04_timer_init;
  386. engine->timer.read = nv04_timer_read;
  387. engine->timer.takedown = nv04_timer_takedown;
  388. engine->fb.init = nvc0_fb_init;
  389. engine->fb.takedown = nvc0_fb_takedown;
  390. engine->fifo.channels = 128;
  391. engine->fifo.init = nvc0_fifo_init;
  392. engine->fifo.takedown = nvc0_fifo_takedown;
  393. engine->fifo.disable = nvc0_fifo_disable;
  394. engine->fifo.enable = nvc0_fifo_enable;
  395. engine->fifo.reassign = nvc0_fifo_reassign;
  396. engine->fifo.channel_id = nvc0_fifo_channel_id;
  397. engine->fifo.create_context = nvc0_fifo_create_context;
  398. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  399. engine->fifo.load_context = nvc0_fifo_load_context;
  400. engine->fifo.unload_context = nvc0_fifo_unload_context;
  401. engine->display.early_init = nv50_display_early_init;
  402. engine->display.late_takedown = nv50_display_late_takedown;
  403. engine->display.create = nv50_display_create;
  404. engine->display.destroy = nv50_display_destroy;
  405. engine->display.init = nv50_display_init;
  406. engine->display.fini = nv50_display_fini;
  407. engine->gpio.init = nv50_gpio_init;
  408. engine->gpio.fini = nv50_gpio_fini;
  409. engine->gpio.drive = nv50_gpio_drive;
  410. engine->gpio.sense = nv50_gpio_sense;
  411. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  412. engine->vram.init = nvc0_vram_init;
  413. engine->vram.takedown = nv50_vram_fini;
  414. engine->vram.get = nvc0_vram_new;
  415. engine->vram.put = nv50_vram_del;
  416. engine->vram.flags_valid = nvc0_vram_flags_valid;
  417. engine->pm.temp_get = nv84_temp_get;
  418. engine->pm.clocks_get = nvc0_pm_clocks_get;
  419. engine->pm.clocks_pre = nvc0_pm_clocks_pre;
  420. engine->pm.clocks_set = nvc0_pm_clocks_set;
  421. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  422. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  423. engine->pm.pwm_get = nv50_pm_pwm_get;
  424. engine->pm.pwm_set = nv50_pm_pwm_set;
  425. break;
  426. case 0xd0:
  427. engine->instmem.init = nvc0_instmem_init;
  428. engine->instmem.takedown = nvc0_instmem_takedown;
  429. engine->instmem.suspend = nvc0_instmem_suspend;
  430. engine->instmem.resume = nvc0_instmem_resume;
  431. engine->instmem.get = nv50_instmem_get;
  432. engine->instmem.put = nv50_instmem_put;
  433. engine->instmem.map = nv50_instmem_map;
  434. engine->instmem.unmap = nv50_instmem_unmap;
  435. engine->instmem.flush = nv84_instmem_flush;
  436. engine->mc.init = nv50_mc_init;
  437. engine->mc.takedown = nv50_mc_takedown;
  438. engine->timer.init = nv04_timer_init;
  439. engine->timer.read = nv04_timer_read;
  440. engine->timer.takedown = nv04_timer_takedown;
  441. engine->fb.init = nvc0_fb_init;
  442. engine->fb.takedown = nvc0_fb_takedown;
  443. engine->fifo.channels = 128;
  444. engine->fifo.init = nvc0_fifo_init;
  445. engine->fifo.takedown = nvc0_fifo_takedown;
  446. engine->fifo.disable = nvc0_fifo_disable;
  447. engine->fifo.enable = nvc0_fifo_enable;
  448. engine->fifo.reassign = nvc0_fifo_reassign;
  449. engine->fifo.channel_id = nvc0_fifo_channel_id;
  450. engine->fifo.create_context = nvc0_fifo_create_context;
  451. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  452. engine->fifo.load_context = nvc0_fifo_load_context;
  453. engine->fifo.unload_context = nvc0_fifo_unload_context;
  454. engine->display.early_init = nouveau_stub_init;
  455. engine->display.late_takedown = nouveau_stub_takedown;
  456. engine->display.create = nvd0_display_create;
  457. engine->display.destroy = nvd0_display_destroy;
  458. engine->display.init = nvd0_display_init;
  459. engine->display.fini = nvd0_display_fini;
  460. engine->gpio.init = nv50_gpio_init;
  461. engine->gpio.fini = nv50_gpio_fini;
  462. engine->gpio.drive = nvd0_gpio_drive;
  463. engine->gpio.sense = nvd0_gpio_sense;
  464. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  465. engine->vram.init = nvc0_vram_init;
  466. engine->vram.takedown = nv50_vram_fini;
  467. engine->vram.get = nvc0_vram_new;
  468. engine->vram.put = nv50_vram_del;
  469. engine->vram.flags_valid = nvc0_vram_flags_valid;
  470. engine->pm.temp_get = nv84_temp_get;
  471. engine->pm.clocks_get = nvc0_pm_clocks_get;
  472. engine->pm.clocks_pre = nvc0_pm_clocks_pre;
  473. engine->pm.clocks_set = nvc0_pm_clocks_set;
  474. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  475. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  476. break;
  477. case 0xe0:
  478. engine->instmem.init = nvc0_instmem_init;
  479. engine->instmem.takedown = nvc0_instmem_takedown;
  480. engine->instmem.suspend = nvc0_instmem_suspend;
  481. engine->instmem.resume = nvc0_instmem_resume;
  482. engine->instmem.get = nv50_instmem_get;
  483. engine->instmem.put = nv50_instmem_put;
  484. engine->instmem.map = nv50_instmem_map;
  485. engine->instmem.unmap = nv50_instmem_unmap;
  486. engine->instmem.flush = nv84_instmem_flush;
  487. engine->mc.init = nv50_mc_init;
  488. engine->mc.takedown = nv50_mc_takedown;
  489. engine->timer.init = nv04_timer_init;
  490. engine->timer.read = nv04_timer_read;
  491. engine->timer.takedown = nv04_timer_takedown;
  492. engine->fb.init = nvc0_fb_init;
  493. engine->fb.takedown = nvc0_fb_takedown;
  494. engine->fifo.channels = 4096;
  495. engine->fifo.init = nve0_fifo_init;
  496. engine->fifo.takedown = nve0_fifo_takedown;
  497. engine->fifo.disable = nvc0_fifo_disable;
  498. engine->fifo.enable = nvc0_fifo_enable;
  499. engine->fifo.reassign = nvc0_fifo_reassign;
  500. engine->fifo.channel_id = nve0_fifo_channel_id;
  501. engine->fifo.create_context = nve0_fifo_create_context;
  502. engine->fifo.destroy_context = nve0_fifo_destroy_context;
  503. engine->fifo.load_context = nvc0_fifo_load_context;
  504. engine->fifo.unload_context = nve0_fifo_unload_context;
  505. engine->display.early_init = nouveau_stub_init;
  506. engine->display.late_takedown = nouveau_stub_takedown;
  507. engine->display.create = nvd0_display_create;
  508. engine->display.destroy = nvd0_display_destroy;
  509. engine->display.init = nvd0_display_init;
  510. engine->display.fini = nvd0_display_fini;
  511. engine->gpio.init = nv50_gpio_init;
  512. engine->gpio.fini = nv50_gpio_fini;
  513. engine->gpio.drive = nvd0_gpio_drive;
  514. engine->gpio.sense = nvd0_gpio_sense;
  515. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  516. engine->vram.init = nvc0_vram_init;
  517. engine->vram.takedown = nv50_vram_fini;
  518. engine->vram.get = nvc0_vram_new;
  519. engine->vram.put = nv50_vram_del;
  520. engine->vram.flags_valid = nvc0_vram_flags_valid;
  521. break;
  522. default:
  523. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  524. return 1;
  525. }
  526. /* headless mode */
  527. if (nouveau_modeset == 2) {
  528. engine->display.early_init = nouveau_stub_init;
  529. engine->display.late_takedown = nouveau_stub_takedown;
  530. engine->display.create = nouveau_stub_init;
  531. engine->display.init = nouveau_stub_init;
  532. engine->display.destroy = nouveau_stub_takedown;
  533. }
  534. return 0;
  535. }
  536. static unsigned int
  537. nouveau_vga_set_decode(void *priv, bool state)
  538. {
  539. struct drm_device *dev = priv;
  540. struct drm_nouveau_private *dev_priv = dev->dev_private;
  541. if (dev_priv->chipset >= 0x40)
  542. nv_wr32(dev, 0x88054, state);
  543. else
  544. nv_wr32(dev, 0x1854, state);
  545. if (state)
  546. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  547. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  548. else
  549. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  550. }
  551. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  552. enum vga_switcheroo_state state)
  553. {
  554. struct drm_device *dev = pci_get_drvdata(pdev);
  555. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  556. if (state == VGA_SWITCHEROO_ON) {
  557. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  558. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  559. nouveau_pci_resume(pdev);
  560. drm_kms_helper_poll_enable(dev);
  561. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  562. } else {
  563. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  564. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  565. drm_kms_helper_poll_disable(dev);
  566. nouveau_switcheroo_optimus_dsm();
  567. nouveau_pci_suspend(pdev, pmm);
  568. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  569. }
  570. }
  571. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  572. {
  573. struct drm_device *dev = pci_get_drvdata(pdev);
  574. nouveau_fbcon_output_poll_changed(dev);
  575. }
  576. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  577. {
  578. struct drm_device *dev = pci_get_drvdata(pdev);
  579. bool can_switch;
  580. spin_lock(&dev->count_lock);
  581. can_switch = (dev->open_count == 0);
  582. spin_unlock(&dev->count_lock);
  583. return can_switch;
  584. }
  585. static void
  586. nouveau_card_channel_fini(struct drm_device *dev)
  587. {
  588. struct drm_nouveau_private *dev_priv = dev->dev_private;
  589. if (dev_priv->channel)
  590. nouveau_channel_put_unlocked(&dev_priv->channel);
  591. }
  592. static int
  593. nouveau_card_channel_init(struct drm_device *dev)
  594. {
  595. struct drm_nouveau_private *dev_priv = dev->dev_private;
  596. struct nouveau_channel *chan;
  597. int ret, oclass;
  598. ret = nouveau_channel_alloc(dev, &chan, NULL, NvDmaFB, NvDmaTT);
  599. dev_priv->channel = chan;
  600. if (ret)
  601. return ret;
  602. mutex_unlock(&dev_priv->channel->mutex);
  603. if (dev_priv->card_type <= NV_50) {
  604. if (dev_priv->card_type < NV_50)
  605. oclass = 0x0039;
  606. else
  607. oclass = 0x5039;
  608. ret = nouveau_gpuobj_gr_new(chan, NvM2MF, oclass);
  609. if (ret)
  610. goto error;
  611. ret = nouveau_notifier_alloc(chan, NvNotify0, 32, 0xfe0, 0x1000,
  612. &chan->m2mf_ntfy);
  613. if (ret)
  614. goto error;
  615. ret = RING_SPACE(chan, 6);
  616. if (ret)
  617. goto error;
  618. BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NAME, 1);
  619. OUT_RING (chan, NvM2MF);
  620. BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_DMA_NOTIFY, 3);
  621. OUT_RING (chan, NvNotify0);
  622. OUT_RING (chan, chan->vram_handle);
  623. OUT_RING (chan, chan->gart_handle);
  624. } else
  625. if (dev_priv->card_type <= NV_D0) {
  626. ret = nouveau_gpuobj_gr_new(chan, 0x9039, 0x9039);
  627. if (ret)
  628. goto error;
  629. ret = RING_SPACE(chan, 2);
  630. if (ret)
  631. goto error;
  632. BEGIN_NVC0(chan, 2, NvSubM2MF, 0x0000, 1);
  633. OUT_RING (chan, 0x00009039);
  634. }
  635. FIRE_RING (chan);
  636. error:
  637. if (ret)
  638. nouveau_card_channel_fini(dev);
  639. return ret;
  640. }
  641. static const struct vga_switcheroo_client_ops nouveau_switcheroo_ops = {
  642. .set_gpu_state = nouveau_switcheroo_set_state,
  643. .reprobe = nouveau_switcheroo_reprobe,
  644. .can_switch = nouveau_switcheroo_can_switch,
  645. };
  646. int
  647. nouveau_card_init(struct drm_device *dev)
  648. {
  649. struct drm_nouveau_private *dev_priv = dev->dev_private;
  650. struct nouveau_engine *engine;
  651. int ret, e = 0;
  652. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  653. vga_switcheroo_register_client(dev->pdev, &nouveau_switcheroo_ops);
  654. /* Initialise internal driver API hooks */
  655. ret = nouveau_init_engine_ptrs(dev);
  656. if (ret)
  657. goto out;
  658. engine = &dev_priv->engine;
  659. spin_lock_init(&dev_priv->channels.lock);
  660. spin_lock_init(&dev_priv->tile.lock);
  661. spin_lock_init(&dev_priv->context_switch_lock);
  662. spin_lock_init(&dev_priv->vm_lock);
  663. /* Make the CRTCs and I2C buses accessible */
  664. ret = engine->display.early_init(dev);
  665. if (ret)
  666. goto out;
  667. /* Parse BIOS tables / Run init tables if card not POSTed */
  668. ret = nouveau_bios_init(dev);
  669. if (ret)
  670. goto out_display_early;
  671. /* workaround an odd issue on nvc1 by disabling the device's
  672. * nosnoop capability. hopefully won't cause issues until a
  673. * better fix is found - assuming there is one...
  674. */
  675. if (dev_priv->chipset == 0xc1) {
  676. nv_mask(dev, 0x00088080, 0x00000800, 0x00000000);
  677. }
  678. /* PMC */
  679. ret = engine->mc.init(dev);
  680. if (ret)
  681. goto out_bios;
  682. /* PTIMER */
  683. ret = engine->timer.init(dev);
  684. if (ret)
  685. goto out_mc;
  686. /* PFB */
  687. ret = engine->fb.init(dev);
  688. if (ret)
  689. goto out_timer;
  690. ret = engine->vram.init(dev);
  691. if (ret)
  692. goto out_fb;
  693. /* PGPIO */
  694. ret = nouveau_gpio_create(dev);
  695. if (ret)
  696. goto out_vram;
  697. ret = nouveau_gpuobj_init(dev);
  698. if (ret)
  699. goto out_gpio;
  700. ret = engine->instmem.init(dev);
  701. if (ret)
  702. goto out_gpuobj;
  703. ret = nouveau_mem_vram_init(dev);
  704. if (ret)
  705. goto out_instmem;
  706. ret = nouveau_mem_gart_init(dev);
  707. if (ret)
  708. goto out_ttmvram;
  709. if (!dev_priv->noaccel) {
  710. switch (dev_priv->card_type) {
  711. case NV_04:
  712. nv04_graph_create(dev);
  713. break;
  714. case NV_10:
  715. nv10_graph_create(dev);
  716. break;
  717. case NV_20:
  718. case NV_30:
  719. nv20_graph_create(dev);
  720. break;
  721. case NV_40:
  722. nv40_graph_create(dev);
  723. break;
  724. case NV_50:
  725. nv50_graph_create(dev);
  726. break;
  727. case NV_C0:
  728. case NV_D0:
  729. nvc0_graph_create(dev);
  730. break;
  731. case NV_E0:
  732. nve0_graph_create(dev);
  733. break;
  734. default:
  735. break;
  736. }
  737. switch (dev_priv->chipset) {
  738. case 0x84:
  739. case 0x86:
  740. case 0x92:
  741. case 0x94:
  742. case 0x96:
  743. case 0xa0:
  744. nv84_crypt_create(dev);
  745. break;
  746. case 0x98:
  747. case 0xaa:
  748. case 0xac:
  749. nv98_crypt_create(dev);
  750. break;
  751. }
  752. switch (dev_priv->card_type) {
  753. case NV_50:
  754. switch (dev_priv->chipset) {
  755. case 0xa3:
  756. case 0xa5:
  757. case 0xa8:
  758. case 0xaf:
  759. nva3_copy_create(dev);
  760. break;
  761. }
  762. break;
  763. case NV_C0:
  764. nvc0_copy_create(dev, 0);
  765. nvc0_copy_create(dev, 1);
  766. break;
  767. default:
  768. break;
  769. }
  770. if (dev_priv->chipset >= 0xa3 || dev_priv->chipset == 0x98) {
  771. nv84_bsp_create(dev);
  772. nv84_vp_create(dev);
  773. nv98_ppp_create(dev);
  774. } else
  775. if (dev_priv->chipset >= 0x84) {
  776. nv50_mpeg_create(dev);
  777. nv84_bsp_create(dev);
  778. nv84_vp_create(dev);
  779. } else
  780. if (dev_priv->chipset >= 0x50) {
  781. nv50_mpeg_create(dev);
  782. } else
  783. if (dev_priv->card_type == NV_40 ||
  784. dev_priv->chipset == 0x31 ||
  785. dev_priv->chipset == 0x34 ||
  786. dev_priv->chipset == 0x36) {
  787. nv31_mpeg_create(dev);
  788. }
  789. for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
  790. if (dev_priv->eng[e]) {
  791. ret = dev_priv->eng[e]->init(dev, e);
  792. if (ret)
  793. goto out_engine;
  794. }
  795. }
  796. /* PFIFO */
  797. ret = engine->fifo.init(dev);
  798. if (ret)
  799. goto out_engine;
  800. }
  801. ret = nouveau_irq_init(dev);
  802. if (ret)
  803. goto out_fifo;
  804. ret = nouveau_display_create(dev);
  805. if (ret)
  806. goto out_irq;
  807. nouveau_backlight_init(dev);
  808. nouveau_pm_init(dev);
  809. ret = nouveau_fence_init(dev);
  810. if (ret)
  811. goto out_pm;
  812. if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
  813. ret = nouveau_card_channel_init(dev);
  814. if (ret)
  815. goto out_fence;
  816. }
  817. if (dev->mode_config.num_crtc) {
  818. ret = nouveau_display_init(dev);
  819. if (ret)
  820. goto out_chan;
  821. nouveau_fbcon_init(dev);
  822. }
  823. return 0;
  824. out_chan:
  825. nouveau_card_channel_fini(dev);
  826. out_fence:
  827. nouveau_fence_fini(dev);
  828. out_pm:
  829. nouveau_pm_fini(dev);
  830. nouveau_backlight_exit(dev);
  831. nouveau_display_destroy(dev);
  832. out_irq:
  833. nouveau_irq_fini(dev);
  834. out_fifo:
  835. if (!dev_priv->noaccel)
  836. engine->fifo.takedown(dev);
  837. out_engine:
  838. if (!dev_priv->noaccel) {
  839. for (e = e - 1; e >= 0; e--) {
  840. if (!dev_priv->eng[e])
  841. continue;
  842. dev_priv->eng[e]->fini(dev, e, false);
  843. dev_priv->eng[e]->destroy(dev,e );
  844. }
  845. }
  846. nouveau_mem_gart_fini(dev);
  847. out_ttmvram:
  848. nouveau_mem_vram_fini(dev);
  849. out_instmem:
  850. engine->instmem.takedown(dev);
  851. out_gpuobj:
  852. nouveau_gpuobj_takedown(dev);
  853. out_gpio:
  854. nouveau_gpio_destroy(dev);
  855. out_vram:
  856. engine->vram.takedown(dev);
  857. out_fb:
  858. engine->fb.takedown(dev);
  859. out_timer:
  860. engine->timer.takedown(dev);
  861. out_mc:
  862. engine->mc.takedown(dev);
  863. out_bios:
  864. nouveau_bios_takedown(dev);
  865. out_display_early:
  866. engine->display.late_takedown(dev);
  867. out:
  868. vga_client_register(dev->pdev, NULL, NULL, NULL);
  869. return ret;
  870. }
  871. static void nouveau_card_takedown(struct drm_device *dev)
  872. {
  873. struct drm_nouveau_private *dev_priv = dev->dev_private;
  874. struct nouveau_engine *engine = &dev_priv->engine;
  875. int e;
  876. if (dev->mode_config.num_crtc) {
  877. nouveau_fbcon_fini(dev);
  878. nouveau_display_fini(dev);
  879. }
  880. nouveau_card_channel_fini(dev);
  881. nouveau_fence_fini(dev);
  882. nouveau_pm_fini(dev);
  883. nouveau_backlight_exit(dev);
  884. nouveau_display_destroy(dev);
  885. if (!dev_priv->noaccel) {
  886. engine->fifo.takedown(dev);
  887. for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
  888. if (dev_priv->eng[e]) {
  889. dev_priv->eng[e]->fini(dev, e, false);
  890. dev_priv->eng[e]->destroy(dev,e );
  891. }
  892. }
  893. }
  894. if (dev_priv->vga_ram) {
  895. nouveau_bo_unpin(dev_priv->vga_ram);
  896. nouveau_bo_ref(NULL, &dev_priv->vga_ram);
  897. }
  898. mutex_lock(&dev->struct_mutex);
  899. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  900. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  901. mutex_unlock(&dev->struct_mutex);
  902. nouveau_mem_gart_fini(dev);
  903. nouveau_mem_vram_fini(dev);
  904. engine->instmem.takedown(dev);
  905. nouveau_gpuobj_takedown(dev);
  906. nouveau_gpio_destroy(dev);
  907. engine->vram.takedown(dev);
  908. engine->fb.takedown(dev);
  909. engine->timer.takedown(dev);
  910. engine->mc.takedown(dev);
  911. nouveau_bios_takedown(dev);
  912. engine->display.late_takedown(dev);
  913. nouveau_irq_fini(dev);
  914. vga_client_register(dev->pdev, NULL, NULL, NULL);
  915. }
  916. int
  917. nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
  918. {
  919. struct drm_nouveau_private *dev_priv = dev->dev_private;
  920. struct nouveau_fpriv *fpriv;
  921. int ret;
  922. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  923. if (unlikely(!fpriv))
  924. return -ENOMEM;
  925. spin_lock_init(&fpriv->lock);
  926. INIT_LIST_HEAD(&fpriv->channels);
  927. if (dev_priv->card_type == NV_50) {
  928. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
  929. &fpriv->vm);
  930. if (ret) {
  931. kfree(fpriv);
  932. return ret;
  933. }
  934. } else
  935. if (dev_priv->card_type >= NV_C0) {
  936. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
  937. &fpriv->vm);
  938. if (ret) {
  939. kfree(fpriv);
  940. return ret;
  941. }
  942. }
  943. file_priv->driver_priv = fpriv;
  944. return 0;
  945. }
  946. /* here a client dies, release the stuff that was allocated for its
  947. * file_priv */
  948. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  949. {
  950. nouveau_channel_cleanup(dev, file_priv);
  951. }
  952. void
  953. nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
  954. {
  955. struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
  956. nouveau_vm_ref(NULL, &fpriv->vm, NULL);
  957. kfree(fpriv);
  958. }
  959. /* first module load, setup the mmio/fb mapping */
  960. /* KMS: we need mmio at load time, not when the first drm client opens. */
  961. int nouveau_firstopen(struct drm_device *dev)
  962. {
  963. return 0;
  964. }
  965. /* if we have an OF card, copy vbios to RAMIN */
  966. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  967. {
  968. #if defined(__powerpc__)
  969. int size, i;
  970. const uint32_t *bios;
  971. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  972. if (!dn) {
  973. NV_INFO(dev, "Unable to get the OF node\n");
  974. return;
  975. }
  976. bios = of_get_property(dn, "NVDA,BMP", &size);
  977. if (bios) {
  978. for (i = 0; i < size; i += 4)
  979. nv_wi32(dev, i, bios[i/4]);
  980. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  981. } else {
  982. NV_INFO(dev, "Unable to get the OF bios\n");
  983. }
  984. #endif
  985. }
  986. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  987. {
  988. struct pci_dev *pdev = dev->pdev;
  989. struct apertures_struct *aper = alloc_apertures(3);
  990. if (!aper)
  991. return NULL;
  992. aper->ranges[0].base = pci_resource_start(pdev, 1);
  993. aper->ranges[0].size = pci_resource_len(pdev, 1);
  994. aper->count = 1;
  995. if (pci_resource_len(pdev, 2)) {
  996. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  997. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  998. aper->count++;
  999. }
  1000. if (pci_resource_len(pdev, 3)) {
  1001. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  1002. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  1003. aper->count++;
  1004. }
  1005. return aper;
  1006. }
  1007. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  1008. {
  1009. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1010. bool primary = false;
  1011. dev_priv->apertures = nouveau_get_apertures(dev);
  1012. if (!dev_priv->apertures)
  1013. return -ENOMEM;
  1014. #ifdef CONFIG_X86
  1015. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  1016. #endif
  1017. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  1018. return 0;
  1019. }
  1020. int nouveau_load(struct drm_device *dev, unsigned long flags)
  1021. {
  1022. struct drm_nouveau_private *dev_priv;
  1023. unsigned long long offset, length;
  1024. uint32_t reg0 = ~0, strap;
  1025. int ret;
  1026. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  1027. if (!dev_priv) {
  1028. ret = -ENOMEM;
  1029. goto err_out;
  1030. }
  1031. dev->dev_private = dev_priv;
  1032. dev_priv->dev = dev;
  1033. pci_set_master(dev->pdev);
  1034. dev_priv->flags = flags & NOUVEAU_FLAGS;
  1035. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  1036. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  1037. /* first up, map the start of mmio and determine the chipset */
  1038. dev_priv->mmio = ioremap(pci_resource_start(dev->pdev, 0), PAGE_SIZE);
  1039. if (dev_priv->mmio) {
  1040. #ifdef __BIG_ENDIAN
  1041. /* put the card into big-endian mode if it's not */
  1042. if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
  1043. nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
  1044. DRM_MEMORYBARRIER();
  1045. #endif
  1046. /* determine chipset and derive architecture from it */
  1047. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  1048. if ((reg0 & 0x0f000000) > 0) {
  1049. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  1050. switch (dev_priv->chipset & 0xf0) {
  1051. case 0x10:
  1052. case 0x20:
  1053. case 0x30:
  1054. dev_priv->card_type = dev_priv->chipset & 0xf0;
  1055. break;
  1056. case 0x40:
  1057. case 0x60:
  1058. dev_priv->card_type = NV_40;
  1059. break;
  1060. case 0x50:
  1061. case 0x80:
  1062. case 0x90:
  1063. case 0xa0:
  1064. dev_priv->card_type = NV_50;
  1065. break;
  1066. case 0xc0:
  1067. dev_priv->card_type = NV_C0;
  1068. break;
  1069. case 0xd0:
  1070. dev_priv->card_type = NV_D0;
  1071. break;
  1072. case 0xe0:
  1073. dev_priv->card_type = NV_E0;
  1074. break;
  1075. default:
  1076. break;
  1077. }
  1078. } else
  1079. if ((reg0 & 0xff00fff0) == 0x20004000) {
  1080. if (reg0 & 0x00f00000)
  1081. dev_priv->chipset = 0x05;
  1082. else
  1083. dev_priv->chipset = 0x04;
  1084. dev_priv->card_type = NV_04;
  1085. }
  1086. iounmap(dev_priv->mmio);
  1087. }
  1088. if (!dev_priv->card_type) {
  1089. NV_ERROR(dev, "unsupported chipset 0x%08x\n", reg0);
  1090. ret = -EINVAL;
  1091. goto err_priv;
  1092. }
  1093. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  1094. dev_priv->card_type, reg0);
  1095. /* map the mmio regs, limiting the amount to preserve vmap space */
  1096. offset = pci_resource_start(dev->pdev, 0);
  1097. length = pci_resource_len(dev->pdev, 0);
  1098. if (dev_priv->card_type < NV_E0)
  1099. length = min(length, (unsigned long long)0x00800000);
  1100. dev_priv->mmio = ioremap(offset, length);
  1101. if (!dev_priv->mmio) {
  1102. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  1103. "Please report your setup to " DRIVER_EMAIL "\n");
  1104. ret = -EINVAL;
  1105. goto err_priv;
  1106. }
  1107. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n", offset);
  1108. /* determine frequency of timing crystal */
  1109. strap = nv_rd32(dev, 0x101000);
  1110. if ( dev_priv->chipset < 0x17 ||
  1111. (dev_priv->chipset >= 0x20 && dev_priv->chipset <= 0x25))
  1112. strap &= 0x00000040;
  1113. else
  1114. strap &= 0x00400040;
  1115. switch (strap) {
  1116. case 0x00000000: dev_priv->crystal = 13500; break;
  1117. case 0x00000040: dev_priv->crystal = 14318; break;
  1118. case 0x00400000: dev_priv->crystal = 27000; break;
  1119. case 0x00400040: dev_priv->crystal = 25000; break;
  1120. }
  1121. NV_DEBUG(dev, "crystal freq: %dKHz\n", dev_priv->crystal);
  1122. /* Determine whether we'll attempt acceleration or not, some
  1123. * cards are disabled by default here due to them being known
  1124. * non-functional, or never been tested due to lack of hw.
  1125. */
  1126. dev_priv->noaccel = !!nouveau_noaccel;
  1127. if (nouveau_noaccel == -1) {
  1128. switch (dev_priv->chipset) {
  1129. case 0xd9: /* known broken */
  1130. case 0xe4: /* needs binary driver firmware */
  1131. case 0xe7: /* needs binary driver firmware */
  1132. NV_INFO(dev, "acceleration disabled by default, pass "
  1133. "noaccel=0 to force enable\n");
  1134. dev_priv->noaccel = true;
  1135. break;
  1136. default:
  1137. dev_priv->noaccel = false;
  1138. break;
  1139. }
  1140. }
  1141. ret = nouveau_remove_conflicting_drivers(dev);
  1142. if (ret)
  1143. goto err_mmio;
  1144. /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
  1145. if (dev_priv->card_type >= NV_40) {
  1146. int ramin_bar = 2;
  1147. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  1148. ramin_bar = 3;
  1149. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  1150. dev_priv->ramin =
  1151. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  1152. dev_priv->ramin_size);
  1153. if (!dev_priv->ramin) {
  1154. NV_ERROR(dev, "Failed to map PRAMIN BAR\n");
  1155. ret = -ENOMEM;
  1156. goto err_mmio;
  1157. }
  1158. } else {
  1159. dev_priv->ramin_size = 1 * 1024 * 1024;
  1160. dev_priv->ramin = ioremap(offset + NV_RAMIN,
  1161. dev_priv->ramin_size);
  1162. if (!dev_priv->ramin) {
  1163. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  1164. ret = -ENOMEM;
  1165. goto err_mmio;
  1166. }
  1167. }
  1168. nouveau_OF_copy_vbios_to_ramin(dev);
  1169. /* Special flags */
  1170. if (dev->pci_device == 0x01a0)
  1171. dev_priv->flags |= NV_NFORCE;
  1172. else if (dev->pci_device == 0x01f0)
  1173. dev_priv->flags |= NV_NFORCE2;
  1174. /* For kernel modesetting, init card now and bring up fbcon */
  1175. ret = nouveau_card_init(dev);
  1176. if (ret)
  1177. goto err_ramin;
  1178. return 0;
  1179. err_ramin:
  1180. iounmap(dev_priv->ramin);
  1181. err_mmio:
  1182. iounmap(dev_priv->mmio);
  1183. err_priv:
  1184. kfree(dev_priv);
  1185. dev->dev_private = NULL;
  1186. err_out:
  1187. return ret;
  1188. }
  1189. void nouveau_lastclose(struct drm_device *dev)
  1190. {
  1191. vga_switcheroo_process_delayed_switch();
  1192. }
  1193. int nouveau_unload(struct drm_device *dev)
  1194. {
  1195. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1196. nouveau_card_takedown(dev);
  1197. iounmap(dev_priv->mmio);
  1198. iounmap(dev_priv->ramin);
  1199. kfree(dev_priv);
  1200. dev->dev_private = NULL;
  1201. return 0;
  1202. }
  1203. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  1204. struct drm_file *file_priv)
  1205. {
  1206. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1207. struct drm_nouveau_getparam *getparam = data;
  1208. switch (getparam->param) {
  1209. case NOUVEAU_GETPARAM_CHIPSET_ID:
  1210. getparam->value = dev_priv->chipset;
  1211. break;
  1212. case NOUVEAU_GETPARAM_PCI_VENDOR:
  1213. getparam->value = dev->pci_vendor;
  1214. break;
  1215. case NOUVEAU_GETPARAM_PCI_DEVICE:
  1216. getparam->value = dev->pci_device;
  1217. break;
  1218. case NOUVEAU_GETPARAM_BUS_TYPE:
  1219. if (drm_pci_device_is_agp(dev))
  1220. getparam->value = NV_AGP;
  1221. else if (pci_is_pcie(dev->pdev))
  1222. getparam->value = NV_PCIE;
  1223. else
  1224. getparam->value = NV_PCI;
  1225. break;
  1226. case NOUVEAU_GETPARAM_FB_SIZE:
  1227. getparam->value = dev_priv->fb_available_size;
  1228. break;
  1229. case NOUVEAU_GETPARAM_AGP_SIZE:
  1230. getparam->value = dev_priv->gart_info.aper_size;
  1231. break;
  1232. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  1233. getparam->value = 0; /* deprecated */
  1234. break;
  1235. case NOUVEAU_GETPARAM_PTIMER_TIME:
  1236. getparam->value = dev_priv->engine.timer.read(dev);
  1237. break;
  1238. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  1239. getparam->value = 1;
  1240. break;
  1241. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  1242. getparam->value = 1;
  1243. break;
  1244. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1245. /* NV40 and NV50 versions are quite different, but register
  1246. * address is the same. User is supposed to know the card
  1247. * family anyway... */
  1248. if (dev_priv->chipset >= 0x40) {
  1249. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1250. break;
  1251. }
  1252. /* FALLTHRU */
  1253. default:
  1254. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1255. return -EINVAL;
  1256. }
  1257. return 0;
  1258. }
  1259. int
  1260. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1261. struct drm_file *file_priv)
  1262. {
  1263. struct drm_nouveau_setparam *setparam = data;
  1264. switch (setparam->param) {
  1265. default:
  1266. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1267. return -EINVAL;
  1268. }
  1269. return 0;
  1270. }
  1271. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1272. bool
  1273. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1274. uint32_t reg, uint32_t mask, uint32_t val)
  1275. {
  1276. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1277. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1278. uint64_t start = ptimer->read(dev);
  1279. do {
  1280. if ((nv_rd32(dev, reg) & mask) == val)
  1281. return true;
  1282. } while (ptimer->read(dev) - start < timeout);
  1283. return false;
  1284. }
  1285. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1286. bool
  1287. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1288. uint32_t reg, uint32_t mask, uint32_t val)
  1289. {
  1290. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1291. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1292. uint64_t start = ptimer->read(dev);
  1293. do {
  1294. if ((nv_rd32(dev, reg) & mask) != val)
  1295. return true;
  1296. } while (ptimer->read(dev) - start < timeout);
  1297. return false;
  1298. }
  1299. /* Wait until cond(data) == true, up until timeout has hit */
  1300. bool
  1301. nouveau_wait_cb(struct drm_device *dev, u64 timeout,
  1302. bool (*cond)(void *), void *data)
  1303. {
  1304. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1305. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1306. u64 start = ptimer->read(dev);
  1307. do {
  1308. if (cond(data) == true)
  1309. return true;
  1310. } while (ptimer->read(dev) - start < timeout);
  1311. return false;
  1312. }
  1313. /* Waits for PGRAPH to go completely idle */
  1314. bool nouveau_wait_for_idle(struct drm_device *dev)
  1315. {
  1316. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1317. uint32_t mask = ~0;
  1318. if (dev_priv->card_type == NV_40)
  1319. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1320. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1321. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1322. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1323. return false;
  1324. }
  1325. return true;
  1326. }