emulate.c 127 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include <linux/stringify.h>
  27. #include "x86.h"
  28. #include "tss.h"
  29. /*
  30. * Operand types
  31. */
  32. #define OpNone 0ull
  33. #define OpImplicit 1ull /* No generic decode */
  34. #define OpReg 2ull /* Register */
  35. #define OpMem 3ull /* Memory */
  36. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  37. #define OpDI 5ull /* ES:DI/EDI/RDI */
  38. #define OpMem64 6ull /* Memory, 64-bit */
  39. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  40. #define OpDX 8ull /* DX register */
  41. #define OpCL 9ull /* CL register (for shifts) */
  42. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  43. #define OpOne 11ull /* Implied 1 */
  44. #define OpImm 12ull /* Sign extended up to 32-bit immediate */
  45. #define OpMem16 13ull /* Memory operand (16-bit). */
  46. #define OpMem32 14ull /* Memory operand (32-bit). */
  47. #define OpImmU 15ull /* Immediate operand, zero extended */
  48. #define OpSI 16ull /* SI/ESI/RSI */
  49. #define OpImmFAddr 17ull /* Immediate far address */
  50. #define OpMemFAddr 18ull /* Far address in memory */
  51. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  52. #define OpES 20ull /* ES */
  53. #define OpCS 21ull /* CS */
  54. #define OpSS 22ull /* SS */
  55. #define OpDS 23ull /* DS */
  56. #define OpFS 24ull /* FS */
  57. #define OpGS 25ull /* GS */
  58. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  59. #define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
  60. #define OpXLat 28ull /* memory at BX/EBX/RBX + zero-extended AL */
  61. #define OpAccLo 29ull /* Low part of extended acc (AX/AX/EAX/RAX) */
  62. #define OpAccHi 30ull /* High part of extended acc (-/DX/EDX/RDX) */
  63. #define OpBits 5 /* Width of operand field */
  64. #define OpMask ((1ull << OpBits) - 1)
  65. /*
  66. * Opcode effective-address decode tables.
  67. * Note that we only emulate instructions that have at least one memory
  68. * operand (excluding implicit stack references). We assume that stack
  69. * references and instruction fetches will never occur in special memory
  70. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  71. * not be handled.
  72. */
  73. /* Operand sizes: 8-bit operands or specified/overridden size. */
  74. #define ByteOp (1<<0) /* 8-bit operands. */
  75. /* Destination operand type. */
  76. #define DstShift 1
  77. #define ImplicitOps (OpImplicit << DstShift)
  78. #define DstReg (OpReg << DstShift)
  79. #define DstMem (OpMem << DstShift)
  80. #define DstAcc (OpAcc << DstShift)
  81. #define DstDI (OpDI << DstShift)
  82. #define DstMem64 (OpMem64 << DstShift)
  83. #define DstImmUByte (OpImmUByte << DstShift)
  84. #define DstDX (OpDX << DstShift)
  85. #define DstAccLo (OpAccLo << DstShift)
  86. #define DstMask (OpMask << DstShift)
  87. /* Source operand type. */
  88. #define SrcShift 6
  89. #define SrcNone (OpNone << SrcShift)
  90. #define SrcReg (OpReg << SrcShift)
  91. #define SrcMem (OpMem << SrcShift)
  92. #define SrcMem16 (OpMem16 << SrcShift)
  93. #define SrcMem32 (OpMem32 << SrcShift)
  94. #define SrcImm (OpImm << SrcShift)
  95. #define SrcImmByte (OpImmByte << SrcShift)
  96. #define SrcOne (OpOne << SrcShift)
  97. #define SrcImmUByte (OpImmUByte << SrcShift)
  98. #define SrcImmU (OpImmU << SrcShift)
  99. #define SrcSI (OpSI << SrcShift)
  100. #define SrcXLat (OpXLat << SrcShift)
  101. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  102. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  103. #define SrcAcc (OpAcc << SrcShift)
  104. #define SrcImmU16 (OpImmU16 << SrcShift)
  105. #define SrcImm64 (OpImm64 << SrcShift)
  106. #define SrcDX (OpDX << SrcShift)
  107. #define SrcMem8 (OpMem8 << SrcShift)
  108. #define SrcAccHi (OpAccHi << SrcShift)
  109. #define SrcMask (OpMask << SrcShift)
  110. #define BitOp (1<<11)
  111. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  112. #define String (1<<13) /* String instruction (rep capable) */
  113. #define Stack (1<<14) /* Stack instruction (push/pop) */
  114. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  115. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  116. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  117. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  118. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  119. #define Escape (5<<15) /* Escape to coprocessor instruction */
  120. #define Sse (1<<18) /* SSE Vector instruction */
  121. /* Generic ModRM decode. */
  122. #define ModRM (1<<19)
  123. /* Destination is only written; never read. */
  124. #define Mov (1<<20)
  125. /* Misc flags */
  126. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  127. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  128. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  129. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  130. #define Undefined (1<<25) /* No Such Instruction */
  131. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  132. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  133. #define No64 (1<<28)
  134. #define PageTable (1 << 29) /* instruction used to write page table */
  135. #define NotImpl (1 << 30) /* instruction is not implemented */
  136. /* Source 2 operand type */
  137. #define Src2Shift (31)
  138. #define Src2None (OpNone << Src2Shift)
  139. #define Src2Mem (OpMem << Src2Shift)
  140. #define Src2CL (OpCL << Src2Shift)
  141. #define Src2ImmByte (OpImmByte << Src2Shift)
  142. #define Src2One (OpOne << Src2Shift)
  143. #define Src2Imm (OpImm << Src2Shift)
  144. #define Src2ES (OpES << Src2Shift)
  145. #define Src2CS (OpCS << Src2Shift)
  146. #define Src2SS (OpSS << Src2Shift)
  147. #define Src2DS (OpDS << Src2Shift)
  148. #define Src2FS (OpFS << Src2Shift)
  149. #define Src2GS (OpGS << Src2Shift)
  150. #define Src2Mask (OpMask << Src2Shift)
  151. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  152. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  153. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  154. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  155. #define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
  156. #define NoWrite ((u64)1 << 45) /* No writeback */
  157. #define SrcWrite ((u64)1 << 46) /* Write back src operand */
  158. #define DstXacc (DstAccLo | SrcAccHi | SrcWrite)
  159. #define X2(x...) x, x
  160. #define X3(x...) X2(x), x
  161. #define X4(x...) X2(x), X2(x)
  162. #define X5(x...) X4(x), x
  163. #define X6(x...) X4(x), X2(x)
  164. #define X7(x...) X4(x), X3(x)
  165. #define X8(x...) X4(x), X4(x)
  166. #define X16(x...) X8(x), X8(x)
  167. #define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
  168. #define FASTOP_SIZE 8
  169. /*
  170. * fastop functions have a special calling convention:
  171. *
  172. * dst: [rdx]:rax (in/out)
  173. * src: rbx (in/out)
  174. * src2: rcx (in)
  175. * flags: rflags (in/out)
  176. *
  177. * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
  178. * different operand sizes can be reached by calculation, rather than a jump
  179. * table (which would be bigger than the code).
  180. *
  181. * fastop functions are declared as taking a never-defined fastop parameter,
  182. * so they can't be called from C directly.
  183. */
  184. struct fastop;
  185. struct opcode {
  186. u64 flags : 56;
  187. u64 intercept : 8;
  188. union {
  189. int (*execute)(struct x86_emulate_ctxt *ctxt);
  190. const struct opcode *group;
  191. const struct group_dual *gdual;
  192. const struct gprefix *gprefix;
  193. const struct escape *esc;
  194. void (*fastop)(struct fastop *fake);
  195. } u;
  196. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  197. };
  198. struct group_dual {
  199. struct opcode mod012[8];
  200. struct opcode mod3[8];
  201. };
  202. struct gprefix {
  203. struct opcode pfx_no;
  204. struct opcode pfx_66;
  205. struct opcode pfx_f2;
  206. struct opcode pfx_f3;
  207. };
  208. struct escape {
  209. struct opcode op[8];
  210. struct opcode high[64];
  211. };
  212. /* EFLAGS bit definitions. */
  213. #define EFLG_ID (1<<21)
  214. #define EFLG_VIP (1<<20)
  215. #define EFLG_VIF (1<<19)
  216. #define EFLG_AC (1<<18)
  217. #define EFLG_VM (1<<17)
  218. #define EFLG_RF (1<<16)
  219. #define EFLG_IOPL (3<<12)
  220. #define EFLG_NT (1<<14)
  221. #define EFLG_OF (1<<11)
  222. #define EFLG_DF (1<<10)
  223. #define EFLG_IF (1<<9)
  224. #define EFLG_TF (1<<8)
  225. #define EFLG_SF (1<<7)
  226. #define EFLG_ZF (1<<6)
  227. #define EFLG_AF (1<<4)
  228. #define EFLG_PF (1<<2)
  229. #define EFLG_CF (1<<0)
  230. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  231. #define EFLG_RESERVED_ONE_MASK 2
  232. static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
  233. {
  234. if (!(ctxt->regs_valid & (1 << nr))) {
  235. ctxt->regs_valid |= 1 << nr;
  236. ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
  237. }
  238. return ctxt->_regs[nr];
  239. }
  240. static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
  241. {
  242. ctxt->regs_valid |= 1 << nr;
  243. ctxt->regs_dirty |= 1 << nr;
  244. return &ctxt->_regs[nr];
  245. }
  246. static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
  247. {
  248. reg_read(ctxt, nr);
  249. return reg_write(ctxt, nr);
  250. }
  251. static void writeback_registers(struct x86_emulate_ctxt *ctxt)
  252. {
  253. unsigned reg;
  254. for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
  255. ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
  256. }
  257. static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
  258. {
  259. ctxt->regs_dirty = 0;
  260. ctxt->regs_valid = 0;
  261. }
  262. /*
  263. * Instruction emulation:
  264. * Most instructions are emulated directly via a fragment of inline assembly
  265. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  266. * any modified flags.
  267. */
  268. #if defined(CONFIG_X86_64)
  269. #define _LO32 "k" /* force 32-bit operand */
  270. #define _STK "%%rsp" /* stack pointer */
  271. #elif defined(__i386__)
  272. #define _LO32 "" /* force 32-bit operand */
  273. #define _STK "%%esp" /* stack pointer */
  274. #endif
  275. /*
  276. * These EFLAGS bits are restored from saved value during emulation, and
  277. * any changes are written back to the saved value after emulation.
  278. */
  279. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  280. /* Before executing instruction: restore necessary bits in EFLAGS. */
  281. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  282. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  283. "movl %"_sav",%"_LO32 _tmp"; " \
  284. "push %"_tmp"; " \
  285. "push %"_tmp"; " \
  286. "movl %"_msk",%"_LO32 _tmp"; " \
  287. "andl %"_LO32 _tmp",("_STK"); " \
  288. "pushf; " \
  289. "notl %"_LO32 _tmp"; " \
  290. "andl %"_LO32 _tmp",("_STK"); " \
  291. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  292. "pop %"_tmp"; " \
  293. "orl %"_LO32 _tmp",("_STK"); " \
  294. "popf; " \
  295. "pop %"_sav"; "
  296. /* After executing instruction: write-back necessary bits in EFLAGS. */
  297. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  298. /* _sav |= EFLAGS & _msk; */ \
  299. "pushf; " \
  300. "pop %"_tmp"; " \
  301. "andl %"_msk",%"_LO32 _tmp"; " \
  302. "orl %"_LO32 _tmp",%"_sav"; "
  303. #ifdef CONFIG_X86_64
  304. #define ON64(x) x
  305. #else
  306. #define ON64(x)
  307. #endif
  308. #define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
  309. do { \
  310. __asm__ __volatile__ ( \
  311. _PRE_EFLAGS("0", "4", "2") \
  312. _op _suffix " %"_x"3,%1; " \
  313. _POST_EFLAGS("0", "4", "2") \
  314. : "=m" ((ctxt)->eflags), \
  315. "+q" (*(_dsttype*)&(ctxt)->dst.val), \
  316. "=&r" (_tmp) \
  317. : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
  318. } while (0)
  319. /* Raw emulation: instruction has two explicit operands. */
  320. #define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
  321. do { \
  322. unsigned long _tmp; \
  323. \
  324. switch ((ctxt)->dst.bytes) { \
  325. case 2: \
  326. ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
  327. break; \
  328. case 4: \
  329. ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
  330. break; \
  331. case 8: \
  332. ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
  333. break; \
  334. } \
  335. } while (0)
  336. #define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  337. do { \
  338. unsigned long _tmp; \
  339. switch ((ctxt)->dst.bytes) { \
  340. case 1: \
  341. ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
  342. break; \
  343. default: \
  344. __emulate_2op_nobyte(ctxt, _op, \
  345. _wx, _wy, _lx, _ly, _qx, _qy); \
  346. break; \
  347. } \
  348. } while (0)
  349. /* Source operand is byte-sized and may be restricted to just %cl. */
  350. #define emulate_2op_SrcB(ctxt, _op) \
  351. __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
  352. /* Source operand is byte, word, long or quad sized. */
  353. #define emulate_2op_SrcV(ctxt, _op) \
  354. __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
  355. /* Source operand is word, long or quad sized. */
  356. #define emulate_2op_SrcV_nobyte(ctxt, _op) \
  357. __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
  358. /* Instruction has three operands and one operand is stored in ECX register */
  359. #define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
  360. do { \
  361. unsigned long _tmp; \
  362. _type _clv = (ctxt)->src2.val; \
  363. _type _srcv = (ctxt)->src.val; \
  364. _type _dstv = (ctxt)->dst.val; \
  365. \
  366. __asm__ __volatile__ ( \
  367. _PRE_EFLAGS("0", "5", "2") \
  368. _op _suffix " %4,%1 \n" \
  369. _POST_EFLAGS("0", "5", "2") \
  370. : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
  371. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  372. ); \
  373. \
  374. (ctxt)->src2.val = (unsigned long) _clv; \
  375. (ctxt)->src2.val = (unsigned long) _srcv; \
  376. (ctxt)->dst.val = (unsigned long) _dstv; \
  377. } while (0)
  378. #define emulate_2op_cl(ctxt, _op) \
  379. do { \
  380. switch ((ctxt)->dst.bytes) { \
  381. case 2: \
  382. __emulate_2op_cl(ctxt, _op, "w", u16); \
  383. break; \
  384. case 4: \
  385. __emulate_2op_cl(ctxt, _op, "l", u32); \
  386. break; \
  387. case 8: \
  388. ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
  389. break; \
  390. } \
  391. } while (0)
  392. #define __emulate_1op(ctxt, _op, _suffix) \
  393. do { \
  394. unsigned long _tmp; \
  395. \
  396. __asm__ __volatile__ ( \
  397. _PRE_EFLAGS("0", "3", "2") \
  398. _op _suffix " %1; " \
  399. _POST_EFLAGS("0", "3", "2") \
  400. : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
  401. "=&r" (_tmp) \
  402. : "i" (EFLAGS_MASK)); \
  403. } while (0)
  404. /* Instruction has only one explicit operand (no source operand). */
  405. #define emulate_1op(ctxt, _op) \
  406. do { \
  407. switch ((ctxt)->dst.bytes) { \
  408. case 1: __emulate_1op(ctxt, _op, "b"); break; \
  409. case 2: __emulate_1op(ctxt, _op, "w"); break; \
  410. case 4: __emulate_1op(ctxt, _op, "l"); break; \
  411. case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
  412. } \
  413. } while (0)
  414. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));
  415. #define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
  416. #define FOP_RET "ret \n\t"
  417. #define FOP_START(op) \
  418. extern void em_##op(struct fastop *fake); \
  419. asm(".pushsection .text, \"ax\" \n\t" \
  420. ".global em_" #op " \n\t" \
  421. FOP_ALIGN \
  422. "em_" #op ": \n\t"
  423. #define FOP_END \
  424. ".popsection")
  425. #define FOPNOP() FOP_ALIGN FOP_RET
  426. #define FOP1E(op, dst) \
  427. FOP_ALIGN #op " %" #dst " \n\t" FOP_RET
  428. #define FASTOP1(op) \
  429. FOP_START(op) \
  430. FOP1E(op##b, al) \
  431. FOP1E(op##w, ax) \
  432. FOP1E(op##l, eax) \
  433. ON64(FOP1E(op##q, rax)) \
  434. FOP_END
  435. #define FOP2E(op, dst, src) \
  436. FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET
  437. #define FASTOP2(op) \
  438. FOP_START(op) \
  439. FOP2E(op##b, al, bl) \
  440. FOP2E(op##w, ax, bx) \
  441. FOP2E(op##l, eax, ebx) \
  442. ON64(FOP2E(op##q, rax, rbx)) \
  443. FOP_END
  444. /* 2 operand, word only */
  445. #define FASTOP2W(op) \
  446. FOP_START(op) \
  447. FOPNOP() \
  448. FOP2E(op##w, ax, bx) \
  449. FOP2E(op##l, eax, ebx) \
  450. ON64(FOP2E(op##q, rax, rbx)) \
  451. FOP_END
  452. /* 2 operand, src is CL */
  453. #define FASTOP2CL(op) \
  454. FOP_START(op) \
  455. FOP2E(op##b, al, cl) \
  456. FOP2E(op##w, ax, cl) \
  457. FOP2E(op##l, eax, cl) \
  458. ON64(FOP2E(op##q, rax, cl)) \
  459. FOP_END
  460. #define FOP3E(op, dst, src, src2) \
  461. FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET
  462. /* 3-operand, word-only, src2=cl */
  463. #define FASTOP3WCL(op) \
  464. FOP_START(op) \
  465. FOPNOP() \
  466. FOP3E(op##w, ax, bx, cl) \
  467. FOP3E(op##l, eax, ebx, cl) \
  468. ON64(FOP3E(op##q, rax, rbx, cl)) \
  469. FOP_END
  470. /* Special case for SETcc - 1 instruction per cc */
  471. #define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"
  472. FOP_START(setcc)
  473. FOP_SETCC(seto)
  474. FOP_SETCC(setno)
  475. FOP_SETCC(setc)
  476. FOP_SETCC(setnc)
  477. FOP_SETCC(setz)
  478. FOP_SETCC(setnz)
  479. FOP_SETCC(setbe)
  480. FOP_SETCC(setnbe)
  481. FOP_SETCC(sets)
  482. FOP_SETCC(setns)
  483. FOP_SETCC(setp)
  484. FOP_SETCC(setnp)
  485. FOP_SETCC(setl)
  486. FOP_SETCC(setnl)
  487. FOP_SETCC(setle)
  488. FOP_SETCC(setnle)
  489. FOP_END;
  490. FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
  491. FOP_END;
  492. #define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
  493. do { \
  494. unsigned long _tmp; \
  495. ulong *rax = &ctxt->dst.val; \
  496. ulong *rdx = &ctxt->src.val; \
  497. \
  498. __asm__ __volatile__ ( \
  499. _PRE_EFLAGS("0", "5", "1") \
  500. "1: \n\t" \
  501. _op _suffix " %6; " \
  502. "2: \n\t" \
  503. _POST_EFLAGS("0", "5", "1") \
  504. ".pushsection .fixup,\"ax\" \n\t" \
  505. "3: movb $1, %4 \n\t" \
  506. "jmp 2b \n\t" \
  507. ".popsection \n\t" \
  508. _ASM_EXTABLE(1b, 3b) \
  509. : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
  510. "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
  511. : "i" (EFLAGS_MASK), "m" ((ctxt)->src2.val)); \
  512. } while (0)
  513. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  514. #define emulate_1op_rax_rdx(ctxt, _op, _ex) \
  515. do { \
  516. switch((ctxt)->src.bytes) { \
  517. case 1: \
  518. __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
  519. break; \
  520. case 2: \
  521. __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
  522. break; \
  523. case 4: \
  524. __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
  525. break; \
  526. case 8: ON64( \
  527. __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
  528. break; \
  529. } \
  530. } while (0)
  531. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  532. enum x86_intercept intercept,
  533. enum x86_intercept_stage stage)
  534. {
  535. struct x86_instruction_info info = {
  536. .intercept = intercept,
  537. .rep_prefix = ctxt->rep_prefix,
  538. .modrm_mod = ctxt->modrm_mod,
  539. .modrm_reg = ctxt->modrm_reg,
  540. .modrm_rm = ctxt->modrm_rm,
  541. .src_val = ctxt->src.val64,
  542. .src_bytes = ctxt->src.bytes,
  543. .dst_bytes = ctxt->dst.bytes,
  544. .ad_bytes = ctxt->ad_bytes,
  545. .next_rip = ctxt->eip,
  546. };
  547. return ctxt->ops->intercept(ctxt, &info, stage);
  548. }
  549. static void assign_masked(ulong *dest, ulong src, ulong mask)
  550. {
  551. *dest = (*dest & ~mask) | (src & mask);
  552. }
  553. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  554. {
  555. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  556. }
  557. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  558. {
  559. u16 sel;
  560. struct desc_struct ss;
  561. if (ctxt->mode == X86EMUL_MODE_PROT64)
  562. return ~0UL;
  563. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  564. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  565. }
  566. static int stack_size(struct x86_emulate_ctxt *ctxt)
  567. {
  568. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  569. }
  570. /* Access/update address held in a register, based on addressing mode. */
  571. static inline unsigned long
  572. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  573. {
  574. if (ctxt->ad_bytes == sizeof(unsigned long))
  575. return reg;
  576. else
  577. return reg & ad_mask(ctxt);
  578. }
  579. static inline unsigned long
  580. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  581. {
  582. return address_mask(ctxt, reg);
  583. }
  584. static void masked_increment(ulong *reg, ulong mask, int inc)
  585. {
  586. assign_masked(reg, *reg + inc, mask);
  587. }
  588. static inline void
  589. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  590. {
  591. ulong mask;
  592. if (ctxt->ad_bytes == sizeof(unsigned long))
  593. mask = ~0UL;
  594. else
  595. mask = ad_mask(ctxt);
  596. masked_increment(reg, mask, inc);
  597. }
  598. static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
  599. {
  600. masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
  601. }
  602. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  603. {
  604. register_address_increment(ctxt, &ctxt->_eip, rel);
  605. }
  606. static u32 desc_limit_scaled(struct desc_struct *desc)
  607. {
  608. u32 limit = get_desc_limit(desc);
  609. return desc->g ? (limit << 12) | 0xfff : limit;
  610. }
  611. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  612. {
  613. ctxt->has_seg_override = true;
  614. ctxt->seg_override = seg;
  615. }
  616. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  617. {
  618. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  619. return 0;
  620. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  621. }
  622. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  623. {
  624. if (!ctxt->has_seg_override)
  625. return 0;
  626. return ctxt->seg_override;
  627. }
  628. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  629. u32 error, bool valid)
  630. {
  631. ctxt->exception.vector = vec;
  632. ctxt->exception.error_code = error;
  633. ctxt->exception.error_code_valid = valid;
  634. return X86EMUL_PROPAGATE_FAULT;
  635. }
  636. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  637. {
  638. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  639. }
  640. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  641. {
  642. return emulate_exception(ctxt, GP_VECTOR, err, true);
  643. }
  644. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  645. {
  646. return emulate_exception(ctxt, SS_VECTOR, err, true);
  647. }
  648. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  649. {
  650. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  651. }
  652. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  653. {
  654. return emulate_exception(ctxt, TS_VECTOR, err, true);
  655. }
  656. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  657. {
  658. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  659. }
  660. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  661. {
  662. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  663. }
  664. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  665. {
  666. u16 selector;
  667. struct desc_struct desc;
  668. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  669. return selector;
  670. }
  671. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  672. unsigned seg)
  673. {
  674. u16 dummy;
  675. u32 base3;
  676. struct desc_struct desc;
  677. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  678. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  679. }
  680. /*
  681. * x86 defines three classes of vector instructions: explicitly
  682. * aligned, explicitly unaligned, and the rest, which change behaviour
  683. * depending on whether they're AVX encoded or not.
  684. *
  685. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  686. * subject to the same check.
  687. */
  688. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  689. {
  690. if (likely(size < 16))
  691. return false;
  692. if (ctxt->d & Aligned)
  693. return true;
  694. else if (ctxt->d & Unaligned)
  695. return false;
  696. else if (ctxt->d & Avx)
  697. return false;
  698. else
  699. return true;
  700. }
  701. static int __linearize(struct x86_emulate_ctxt *ctxt,
  702. struct segmented_address addr,
  703. unsigned size, bool write, bool fetch,
  704. ulong *linear)
  705. {
  706. struct desc_struct desc;
  707. bool usable;
  708. ulong la;
  709. u32 lim;
  710. u16 sel;
  711. unsigned cpl;
  712. la = seg_base(ctxt, addr.seg) + addr.ea;
  713. switch (ctxt->mode) {
  714. case X86EMUL_MODE_PROT64:
  715. if (((signed long)la << 16) >> 16 != la)
  716. return emulate_gp(ctxt, 0);
  717. break;
  718. default:
  719. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  720. addr.seg);
  721. if (!usable)
  722. goto bad;
  723. /* code segment in protected mode or read-only data segment */
  724. if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
  725. || !(desc.type & 2)) && write)
  726. goto bad;
  727. /* unreadable code segment */
  728. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  729. goto bad;
  730. lim = desc_limit_scaled(&desc);
  731. if ((desc.type & 8) || !(desc.type & 4)) {
  732. /* expand-up segment */
  733. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  734. goto bad;
  735. } else {
  736. /* expand-down segment */
  737. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  738. goto bad;
  739. lim = desc.d ? 0xffffffff : 0xffff;
  740. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  741. goto bad;
  742. }
  743. cpl = ctxt->ops->cpl(ctxt);
  744. if (!(desc.type & 8)) {
  745. /* data segment */
  746. if (cpl > desc.dpl)
  747. goto bad;
  748. } else if ((desc.type & 8) && !(desc.type & 4)) {
  749. /* nonconforming code segment */
  750. if (cpl != desc.dpl)
  751. goto bad;
  752. } else if ((desc.type & 8) && (desc.type & 4)) {
  753. /* conforming code segment */
  754. if (cpl < desc.dpl)
  755. goto bad;
  756. }
  757. break;
  758. }
  759. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  760. la &= (u32)-1;
  761. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  762. return emulate_gp(ctxt, 0);
  763. *linear = la;
  764. return X86EMUL_CONTINUE;
  765. bad:
  766. if (addr.seg == VCPU_SREG_SS)
  767. return emulate_ss(ctxt, sel);
  768. else
  769. return emulate_gp(ctxt, sel);
  770. }
  771. static int linearize(struct x86_emulate_ctxt *ctxt,
  772. struct segmented_address addr,
  773. unsigned size, bool write,
  774. ulong *linear)
  775. {
  776. return __linearize(ctxt, addr, size, write, false, linear);
  777. }
  778. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  779. struct segmented_address addr,
  780. void *data,
  781. unsigned size)
  782. {
  783. int rc;
  784. ulong linear;
  785. rc = linearize(ctxt, addr, size, false, &linear);
  786. if (rc != X86EMUL_CONTINUE)
  787. return rc;
  788. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  789. }
  790. /*
  791. * Fetch the next byte of the instruction being emulated which is pointed to
  792. * by ctxt->_eip, then increment ctxt->_eip.
  793. *
  794. * Also prefetch the remaining bytes of the instruction without crossing page
  795. * boundary if they are not in fetch_cache yet.
  796. */
  797. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  798. {
  799. struct fetch_cache *fc = &ctxt->fetch;
  800. int rc;
  801. int size, cur_size;
  802. if (ctxt->_eip == fc->end) {
  803. unsigned long linear;
  804. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  805. .ea = ctxt->_eip };
  806. cur_size = fc->end - fc->start;
  807. size = min(15UL - cur_size,
  808. PAGE_SIZE - offset_in_page(ctxt->_eip));
  809. rc = __linearize(ctxt, addr, size, false, true, &linear);
  810. if (unlikely(rc != X86EMUL_CONTINUE))
  811. return rc;
  812. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  813. size, &ctxt->exception);
  814. if (unlikely(rc != X86EMUL_CONTINUE))
  815. return rc;
  816. fc->end += size;
  817. }
  818. *dest = fc->data[ctxt->_eip - fc->start];
  819. ctxt->_eip++;
  820. return X86EMUL_CONTINUE;
  821. }
  822. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  823. void *dest, unsigned size)
  824. {
  825. int rc;
  826. /* x86 instructions are limited to 15 bytes. */
  827. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  828. return X86EMUL_UNHANDLEABLE;
  829. while (size--) {
  830. rc = do_insn_fetch_byte(ctxt, dest++);
  831. if (rc != X86EMUL_CONTINUE)
  832. return rc;
  833. }
  834. return X86EMUL_CONTINUE;
  835. }
  836. /* Fetch next part of the instruction being emulated. */
  837. #define insn_fetch(_type, _ctxt) \
  838. ({ unsigned long _x; \
  839. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  840. if (rc != X86EMUL_CONTINUE) \
  841. goto done; \
  842. (_type)_x; \
  843. })
  844. #define insn_fetch_arr(_arr, _size, _ctxt) \
  845. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  846. if (rc != X86EMUL_CONTINUE) \
  847. goto done; \
  848. })
  849. /*
  850. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  851. * pointer into the block that addresses the relevant register.
  852. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  853. */
  854. static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
  855. int highbyte_regs)
  856. {
  857. void *p;
  858. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  859. p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
  860. else
  861. p = reg_rmw(ctxt, modrm_reg);
  862. return p;
  863. }
  864. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  865. struct segmented_address addr,
  866. u16 *size, unsigned long *address, int op_bytes)
  867. {
  868. int rc;
  869. if (op_bytes == 2)
  870. op_bytes = 3;
  871. *address = 0;
  872. rc = segmented_read_std(ctxt, addr, size, 2);
  873. if (rc != X86EMUL_CONTINUE)
  874. return rc;
  875. addr.ea += 2;
  876. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  877. return rc;
  878. }
  879. FASTOP2(add);
  880. FASTOP2(or);
  881. FASTOP2(adc);
  882. FASTOP2(sbb);
  883. FASTOP2(and);
  884. FASTOP2(sub);
  885. FASTOP2(xor);
  886. FASTOP2(cmp);
  887. FASTOP2(test);
  888. FASTOP3WCL(shld);
  889. FASTOP3WCL(shrd);
  890. FASTOP2W(imul);
  891. FASTOP1(not);
  892. FASTOP1(neg);
  893. FASTOP1(inc);
  894. FASTOP1(dec);
  895. FASTOP2CL(rol);
  896. FASTOP2CL(ror);
  897. FASTOP2CL(rcl);
  898. FASTOP2CL(rcr);
  899. FASTOP2CL(shl);
  900. FASTOP2CL(shr);
  901. FASTOP2CL(sar);
  902. FASTOP2W(bsf);
  903. FASTOP2W(bsr);
  904. FASTOP2W(bt);
  905. FASTOP2W(bts);
  906. FASTOP2W(btr);
  907. FASTOP2W(btc);
  908. static u8 test_cc(unsigned int condition, unsigned long flags)
  909. {
  910. u8 rc;
  911. void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
  912. flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
  913. asm("push %[flags]; popf; call *%[fastop]"
  914. : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
  915. return rc;
  916. }
  917. static void fetch_register_operand(struct operand *op)
  918. {
  919. switch (op->bytes) {
  920. case 1:
  921. op->val = *(u8 *)op->addr.reg;
  922. break;
  923. case 2:
  924. op->val = *(u16 *)op->addr.reg;
  925. break;
  926. case 4:
  927. op->val = *(u32 *)op->addr.reg;
  928. break;
  929. case 8:
  930. op->val = *(u64 *)op->addr.reg;
  931. break;
  932. }
  933. }
  934. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  935. {
  936. ctxt->ops->get_fpu(ctxt);
  937. switch (reg) {
  938. case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
  939. case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
  940. case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
  941. case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
  942. case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
  943. case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
  944. case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
  945. case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
  946. #ifdef CONFIG_X86_64
  947. case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
  948. case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
  949. case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
  950. case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
  951. case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
  952. case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
  953. case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
  954. case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
  955. #endif
  956. default: BUG();
  957. }
  958. ctxt->ops->put_fpu(ctxt);
  959. }
  960. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  961. int reg)
  962. {
  963. ctxt->ops->get_fpu(ctxt);
  964. switch (reg) {
  965. case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
  966. case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
  967. case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
  968. case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
  969. case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
  970. case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
  971. case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
  972. case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
  973. #ifdef CONFIG_X86_64
  974. case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
  975. case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
  976. case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
  977. case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
  978. case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
  979. case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
  980. case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
  981. case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
  982. #endif
  983. default: BUG();
  984. }
  985. ctxt->ops->put_fpu(ctxt);
  986. }
  987. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  988. {
  989. ctxt->ops->get_fpu(ctxt);
  990. switch (reg) {
  991. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  992. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  993. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  994. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  995. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  996. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  997. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  998. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  999. default: BUG();
  1000. }
  1001. ctxt->ops->put_fpu(ctxt);
  1002. }
  1003. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  1004. {
  1005. ctxt->ops->get_fpu(ctxt);
  1006. switch (reg) {
  1007. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  1008. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  1009. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  1010. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  1011. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  1012. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  1013. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  1014. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  1015. default: BUG();
  1016. }
  1017. ctxt->ops->put_fpu(ctxt);
  1018. }
  1019. static int em_fninit(struct x86_emulate_ctxt *ctxt)
  1020. {
  1021. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  1022. return emulate_nm(ctxt);
  1023. ctxt->ops->get_fpu(ctxt);
  1024. asm volatile("fninit");
  1025. ctxt->ops->put_fpu(ctxt);
  1026. return X86EMUL_CONTINUE;
  1027. }
  1028. static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
  1029. {
  1030. u16 fcw;
  1031. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  1032. return emulate_nm(ctxt);
  1033. ctxt->ops->get_fpu(ctxt);
  1034. asm volatile("fnstcw %0": "+m"(fcw));
  1035. ctxt->ops->put_fpu(ctxt);
  1036. /* force 2 byte destination */
  1037. ctxt->dst.bytes = 2;
  1038. ctxt->dst.val = fcw;
  1039. return X86EMUL_CONTINUE;
  1040. }
  1041. static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
  1042. {
  1043. u16 fsw;
  1044. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  1045. return emulate_nm(ctxt);
  1046. ctxt->ops->get_fpu(ctxt);
  1047. asm volatile("fnstsw %0": "+m"(fsw));
  1048. ctxt->ops->put_fpu(ctxt);
  1049. /* force 2 byte destination */
  1050. ctxt->dst.bytes = 2;
  1051. ctxt->dst.val = fsw;
  1052. return X86EMUL_CONTINUE;
  1053. }
  1054. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  1055. struct operand *op)
  1056. {
  1057. unsigned reg = ctxt->modrm_reg;
  1058. int highbyte_regs = ctxt->rex_prefix == 0;
  1059. if (!(ctxt->d & ModRM))
  1060. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  1061. if (ctxt->d & Sse) {
  1062. op->type = OP_XMM;
  1063. op->bytes = 16;
  1064. op->addr.xmm = reg;
  1065. read_sse_reg(ctxt, &op->vec_val, reg);
  1066. return;
  1067. }
  1068. if (ctxt->d & Mmx) {
  1069. reg &= 7;
  1070. op->type = OP_MM;
  1071. op->bytes = 8;
  1072. op->addr.mm = reg;
  1073. return;
  1074. }
  1075. op->type = OP_REG;
  1076. if (ctxt->d & ByteOp) {
  1077. op->addr.reg = decode_register(ctxt, reg, highbyte_regs);
  1078. op->bytes = 1;
  1079. } else {
  1080. op->addr.reg = decode_register(ctxt, reg, 0);
  1081. op->bytes = ctxt->op_bytes;
  1082. }
  1083. fetch_register_operand(op);
  1084. op->orig_val = op->val;
  1085. }
  1086. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  1087. {
  1088. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  1089. ctxt->modrm_seg = VCPU_SREG_SS;
  1090. }
  1091. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  1092. struct operand *op)
  1093. {
  1094. u8 sib;
  1095. int index_reg = 0, base_reg = 0, scale;
  1096. int rc = X86EMUL_CONTINUE;
  1097. ulong modrm_ea = 0;
  1098. if (ctxt->rex_prefix) {
  1099. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  1100. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  1101. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  1102. }
  1103. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  1104. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  1105. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  1106. ctxt->modrm_seg = VCPU_SREG_DS;
  1107. if (ctxt->modrm_mod == 3) {
  1108. op->type = OP_REG;
  1109. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  1110. op->addr.reg = decode_register(ctxt, ctxt->modrm_rm, ctxt->d & ByteOp);
  1111. if (ctxt->d & Sse) {
  1112. op->type = OP_XMM;
  1113. op->bytes = 16;
  1114. op->addr.xmm = ctxt->modrm_rm;
  1115. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  1116. return rc;
  1117. }
  1118. if (ctxt->d & Mmx) {
  1119. op->type = OP_MM;
  1120. op->bytes = 8;
  1121. op->addr.xmm = ctxt->modrm_rm & 7;
  1122. return rc;
  1123. }
  1124. fetch_register_operand(op);
  1125. return rc;
  1126. }
  1127. op->type = OP_MEM;
  1128. if (ctxt->ad_bytes == 2) {
  1129. unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
  1130. unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
  1131. unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
  1132. unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
  1133. /* 16-bit ModR/M decode. */
  1134. switch (ctxt->modrm_mod) {
  1135. case 0:
  1136. if (ctxt->modrm_rm == 6)
  1137. modrm_ea += insn_fetch(u16, ctxt);
  1138. break;
  1139. case 1:
  1140. modrm_ea += insn_fetch(s8, ctxt);
  1141. break;
  1142. case 2:
  1143. modrm_ea += insn_fetch(u16, ctxt);
  1144. break;
  1145. }
  1146. switch (ctxt->modrm_rm) {
  1147. case 0:
  1148. modrm_ea += bx + si;
  1149. break;
  1150. case 1:
  1151. modrm_ea += bx + di;
  1152. break;
  1153. case 2:
  1154. modrm_ea += bp + si;
  1155. break;
  1156. case 3:
  1157. modrm_ea += bp + di;
  1158. break;
  1159. case 4:
  1160. modrm_ea += si;
  1161. break;
  1162. case 5:
  1163. modrm_ea += di;
  1164. break;
  1165. case 6:
  1166. if (ctxt->modrm_mod != 0)
  1167. modrm_ea += bp;
  1168. break;
  1169. case 7:
  1170. modrm_ea += bx;
  1171. break;
  1172. }
  1173. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  1174. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  1175. ctxt->modrm_seg = VCPU_SREG_SS;
  1176. modrm_ea = (u16)modrm_ea;
  1177. } else {
  1178. /* 32/64-bit ModR/M decode. */
  1179. if ((ctxt->modrm_rm & 7) == 4) {
  1180. sib = insn_fetch(u8, ctxt);
  1181. index_reg |= (sib >> 3) & 7;
  1182. base_reg |= sib & 7;
  1183. scale = sib >> 6;
  1184. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  1185. modrm_ea += insn_fetch(s32, ctxt);
  1186. else {
  1187. modrm_ea += reg_read(ctxt, base_reg);
  1188. adjust_modrm_seg(ctxt, base_reg);
  1189. }
  1190. if (index_reg != 4)
  1191. modrm_ea += reg_read(ctxt, index_reg) << scale;
  1192. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  1193. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1194. ctxt->rip_relative = 1;
  1195. } else {
  1196. base_reg = ctxt->modrm_rm;
  1197. modrm_ea += reg_read(ctxt, base_reg);
  1198. adjust_modrm_seg(ctxt, base_reg);
  1199. }
  1200. switch (ctxt->modrm_mod) {
  1201. case 0:
  1202. if (ctxt->modrm_rm == 5)
  1203. modrm_ea += insn_fetch(s32, ctxt);
  1204. break;
  1205. case 1:
  1206. modrm_ea += insn_fetch(s8, ctxt);
  1207. break;
  1208. case 2:
  1209. modrm_ea += insn_fetch(s32, ctxt);
  1210. break;
  1211. }
  1212. }
  1213. op->addr.mem.ea = modrm_ea;
  1214. done:
  1215. return rc;
  1216. }
  1217. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1218. struct operand *op)
  1219. {
  1220. int rc = X86EMUL_CONTINUE;
  1221. op->type = OP_MEM;
  1222. switch (ctxt->ad_bytes) {
  1223. case 2:
  1224. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1225. break;
  1226. case 4:
  1227. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1228. break;
  1229. case 8:
  1230. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1231. break;
  1232. }
  1233. done:
  1234. return rc;
  1235. }
  1236. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1237. {
  1238. long sv = 0, mask;
  1239. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1240. mask = ~(ctxt->dst.bytes * 8 - 1);
  1241. if (ctxt->src.bytes == 2)
  1242. sv = (s16)ctxt->src.val & (s16)mask;
  1243. else if (ctxt->src.bytes == 4)
  1244. sv = (s32)ctxt->src.val & (s32)mask;
  1245. ctxt->dst.addr.mem.ea += (sv >> 3);
  1246. }
  1247. /* only subword offset */
  1248. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1249. }
  1250. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1251. unsigned long addr, void *dest, unsigned size)
  1252. {
  1253. int rc;
  1254. struct read_cache *mc = &ctxt->mem_read;
  1255. if (mc->pos < mc->end)
  1256. goto read_cached;
  1257. WARN_ON((mc->end + size) >= sizeof(mc->data));
  1258. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
  1259. &ctxt->exception);
  1260. if (rc != X86EMUL_CONTINUE)
  1261. return rc;
  1262. mc->end += size;
  1263. read_cached:
  1264. memcpy(dest, mc->data + mc->pos, size);
  1265. mc->pos += size;
  1266. return X86EMUL_CONTINUE;
  1267. }
  1268. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1269. struct segmented_address addr,
  1270. void *data,
  1271. unsigned size)
  1272. {
  1273. int rc;
  1274. ulong linear;
  1275. rc = linearize(ctxt, addr, size, false, &linear);
  1276. if (rc != X86EMUL_CONTINUE)
  1277. return rc;
  1278. return read_emulated(ctxt, linear, data, size);
  1279. }
  1280. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1281. struct segmented_address addr,
  1282. const void *data,
  1283. unsigned size)
  1284. {
  1285. int rc;
  1286. ulong linear;
  1287. rc = linearize(ctxt, addr, size, true, &linear);
  1288. if (rc != X86EMUL_CONTINUE)
  1289. return rc;
  1290. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1291. &ctxt->exception);
  1292. }
  1293. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1294. struct segmented_address addr,
  1295. const void *orig_data, const void *data,
  1296. unsigned size)
  1297. {
  1298. int rc;
  1299. ulong linear;
  1300. rc = linearize(ctxt, addr, size, true, &linear);
  1301. if (rc != X86EMUL_CONTINUE)
  1302. return rc;
  1303. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1304. size, &ctxt->exception);
  1305. }
  1306. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1307. unsigned int size, unsigned short port,
  1308. void *dest)
  1309. {
  1310. struct read_cache *rc = &ctxt->io_read;
  1311. if (rc->pos == rc->end) { /* refill pio read ahead */
  1312. unsigned int in_page, n;
  1313. unsigned int count = ctxt->rep_prefix ?
  1314. address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
  1315. in_page = (ctxt->eflags & EFLG_DF) ?
  1316. offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
  1317. PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
  1318. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1319. count);
  1320. if (n == 0)
  1321. n = 1;
  1322. rc->pos = rc->end = 0;
  1323. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1324. return 0;
  1325. rc->end = n * size;
  1326. }
  1327. if (ctxt->rep_prefix && !(ctxt->eflags & EFLG_DF)) {
  1328. ctxt->dst.data = rc->data + rc->pos;
  1329. ctxt->dst.type = OP_MEM_STR;
  1330. ctxt->dst.count = (rc->end - rc->pos) / size;
  1331. rc->pos = rc->end;
  1332. } else {
  1333. memcpy(dest, rc->data + rc->pos, size);
  1334. rc->pos += size;
  1335. }
  1336. return 1;
  1337. }
  1338. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1339. u16 index, struct desc_struct *desc)
  1340. {
  1341. struct desc_ptr dt;
  1342. ulong addr;
  1343. ctxt->ops->get_idt(ctxt, &dt);
  1344. if (dt.size < index * 8 + 7)
  1345. return emulate_gp(ctxt, index << 3 | 0x2);
  1346. addr = dt.address + index * 8;
  1347. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1348. &ctxt->exception);
  1349. }
  1350. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1351. u16 selector, struct desc_ptr *dt)
  1352. {
  1353. const struct x86_emulate_ops *ops = ctxt->ops;
  1354. if (selector & 1 << 2) {
  1355. struct desc_struct desc;
  1356. u16 sel;
  1357. memset (dt, 0, sizeof *dt);
  1358. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1359. return;
  1360. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1361. dt->address = get_desc_base(&desc);
  1362. } else
  1363. ops->get_gdt(ctxt, dt);
  1364. }
  1365. /* allowed just for 8 bytes segments */
  1366. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1367. u16 selector, struct desc_struct *desc,
  1368. ulong *desc_addr_p)
  1369. {
  1370. struct desc_ptr dt;
  1371. u16 index = selector >> 3;
  1372. ulong addr;
  1373. get_descriptor_table_ptr(ctxt, selector, &dt);
  1374. if (dt.size < index * 8 + 7)
  1375. return emulate_gp(ctxt, selector & 0xfffc);
  1376. *desc_addr_p = addr = dt.address + index * 8;
  1377. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1378. &ctxt->exception);
  1379. }
  1380. /* allowed just for 8 bytes segments */
  1381. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1382. u16 selector, struct desc_struct *desc)
  1383. {
  1384. struct desc_ptr dt;
  1385. u16 index = selector >> 3;
  1386. ulong addr;
  1387. get_descriptor_table_ptr(ctxt, selector, &dt);
  1388. if (dt.size < index * 8 + 7)
  1389. return emulate_gp(ctxt, selector & 0xfffc);
  1390. addr = dt.address + index * 8;
  1391. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1392. &ctxt->exception);
  1393. }
  1394. /* Does not support long mode */
  1395. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1396. u16 selector, int seg)
  1397. {
  1398. struct desc_struct seg_desc, old_desc;
  1399. u8 dpl, rpl, cpl;
  1400. unsigned err_vec = GP_VECTOR;
  1401. u32 err_code = 0;
  1402. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1403. ulong desc_addr;
  1404. int ret;
  1405. u16 dummy;
  1406. memset(&seg_desc, 0, sizeof seg_desc);
  1407. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1408. /* set real mode segment descriptor (keep limit etc. for
  1409. * unreal mode) */
  1410. ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
  1411. set_desc_base(&seg_desc, selector << 4);
  1412. goto load;
  1413. } else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
  1414. /* VM86 needs a clean new segment descriptor */
  1415. set_desc_base(&seg_desc, selector << 4);
  1416. set_desc_limit(&seg_desc, 0xffff);
  1417. seg_desc.type = 3;
  1418. seg_desc.p = 1;
  1419. seg_desc.s = 1;
  1420. seg_desc.dpl = 3;
  1421. goto load;
  1422. }
  1423. rpl = selector & 3;
  1424. cpl = ctxt->ops->cpl(ctxt);
  1425. /* NULL selector is not valid for TR, CS and SS (except for long mode) */
  1426. if ((seg == VCPU_SREG_CS
  1427. || (seg == VCPU_SREG_SS
  1428. && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
  1429. || seg == VCPU_SREG_TR)
  1430. && null_selector)
  1431. goto exception;
  1432. /* TR should be in GDT only */
  1433. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1434. goto exception;
  1435. if (null_selector) /* for NULL selector skip all following checks */
  1436. goto load;
  1437. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1438. if (ret != X86EMUL_CONTINUE)
  1439. return ret;
  1440. err_code = selector & 0xfffc;
  1441. err_vec = GP_VECTOR;
  1442. /* can't load system descriptor into segment selector */
  1443. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1444. goto exception;
  1445. if (!seg_desc.p) {
  1446. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1447. goto exception;
  1448. }
  1449. dpl = seg_desc.dpl;
  1450. switch (seg) {
  1451. case VCPU_SREG_SS:
  1452. /*
  1453. * segment is not a writable data segment or segment
  1454. * selector's RPL != CPL or segment selector's RPL != CPL
  1455. */
  1456. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1457. goto exception;
  1458. break;
  1459. case VCPU_SREG_CS:
  1460. if (!(seg_desc.type & 8))
  1461. goto exception;
  1462. if (seg_desc.type & 4) {
  1463. /* conforming */
  1464. if (dpl > cpl)
  1465. goto exception;
  1466. } else {
  1467. /* nonconforming */
  1468. if (rpl > cpl || dpl != cpl)
  1469. goto exception;
  1470. }
  1471. /* CS(RPL) <- CPL */
  1472. selector = (selector & 0xfffc) | cpl;
  1473. break;
  1474. case VCPU_SREG_TR:
  1475. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1476. goto exception;
  1477. old_desc = seg_desc;
  1478. seg_desc.type |= 2; /* busy */
  1479. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1480. sizeof(seg_desc), &ctxt->exception);
  1481. if (ret != X86EMUL_CONTINUE)
  1482. return ret;
  1483. break;
  1484. case VCPU_SREG_LDTR:
  1485. if (seg_desc.s || seg_desc.type != 2)
  1486. goto exception;
  1487. break;
  1488. default: /* DS, ES, FS, or GS */
  1489. /*
  1490. * segment is not a data or readable code segment or
  1491. * ((segment is a data or nonconforming code segment)
  1492. * and (both RPL and CPL > DPL))
  1493. */
  1494. if ((seg_desc.type & 0xa) == 0x8 ||
  1495. (((seg_desc.type & 0xc) != 0xc) &&
  1496. (rpl > dpl && cpl > dpl)))
  1497. goto exception;
  1498. break;
  1499. }
  1500. if (seg_desc.s) {
  1501. /* mark segment as accessed */
  1502. seg_desc.type |= 1;
  1503. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1504. if (ret != X86EMUL_CONTINUE)
  1505. return ret;
  1506. }
  1507. load:
  1508. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1509. return X86EMUL_CONTINUE;
  1510. exception:
  1511. emulate_exception(ctxt, err_vec, err_code, true);
  1512. return X86EMUL_PROPAGATE_FAULT;
  1513. }
  1514. static void write_register_operand(struct operand *op)
  1515. {
  1516. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1517. switch (op->bytes) {
  1518. case 1:
  1519. *(u8 *)op->addr.reg = (u8)op->val;
  1520. break;
  1521. case 2:
  1522. *(u16 *)op->addr.reg = (u16)op->val;
  1523. break;
  1524. case 4:
  1525. *op->addr.reg = (u32)op->val;
  1526. break; /* 64b: zero-extend */
  1527. case 8:
  1528. *op->addr.reg = op->val;
  1529. break;
  1530. }
  1531. }
  1532. static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
  1533. {
  1534. int rc;
  1535. switch (op->type) {
  1536. case OP_REG:
  1537. write_register_operand(op);
  1538. break;
  1539. case OP_MEM:
  1540. if (ctxt->lock_prefix)
  1541. rc = segmented_cmpxchg(ctxt,
  1542. op->addr.mem,
  1543. &op->orig_val,
  1544. &op->val,
  1545. op->bytes);
  1546. else
  1547. rc = segmented_write(ctxt,
  1548. op->addr.mem,
  1549. &op->val,
  1550. op->bytes);
  1551. if (rc != X86EMUL_CONTINUE)
  1552. return rc;
  1553. break;
  1554. case OP_MEM_STR:
  1555. rc = segmented_write(ctxt,
  1556. op->addr.mem,
  1557. op->data,
  1558. op->bytes * op->count);
  1559. if (rc != X86EMUL_CONTINUE)
  1560. return rc;
  1561. break;
  1562. case OP_XMM:
  1563. write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
  1564. break;
  1565. case OP_MM:
  1566. write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  1567. break;
  1568. case OP_NONE:
  1569. /* no writeback */
  1570. break;
  1571. default:
  1572. break;
  1573. }
  1574. return X86EMUL_CONTINUE;
  1575. }
  1576. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1577. {
  1578. struct segmented_address addr;
  1579. rsp_increment(ctxt, -bytes);
  1580. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1581. addr.seg = VCPU_SREG_SS;
  1582. return segmented_write(ctxt, addr, data, bytes);
  1583. }
  1584. static int em_push(struct x86_emulate_ctxt *ctxt)
  1585. {
  1586. /* Disable writeback. */
  1587. ctxt->dst.type = OP_NONE;
  1588. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1589. }
  1590. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1591. void *dest, int len)
  1592. {
  1593. int rc;
  1594. struct segmented_address addr;
  1595. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1596. addr.seg = VCPU_SREG_SS;
  1597. rc = segmented_read(ctxt, addr, dest, len);
  1598. if (rc != X86EMUL_CONTINUE)
  1599. return rc;
  1600. rsp_increment(ctxt, len);
  1601. return rc;
  1602. }
  1603. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1604. {
  1605. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1606. }
  1607. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1608. void *dest, int len)
  1609. {
  1610. int rc;
  1611. unsigned long val, change_mask;
  1612. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1613. int cpl = ctxt->ops->cpl(ctxt);
  1614. rc = emulate_pop(ctxt, &val, len);
  1615. if (rc != X86EMUL_CONTINUE)
  1616. return rc;
  1617. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1618. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1619. switch(ctxt->mode) {
  1620. case X86EMUL_MODE_PROT64:
  1621. case X86EMUL_MODE_PROT32:
  1622. case X86EMUL_MODE_PROT16:
  1623. if (cpl == 0)
  1624. change_mask |= EFLG_IOPL;
  1625. if (cpl <= iopl)
  1626. change_mask |= EFLG_IF;
  1627. break;
  1628. case X86EMUL_MODE_VM86:
  1629. if (iopl < 3)
  1630. return emulate_gp(ctxt, 0);
  1631. change_mask |= EFLG_IF;
  1632. break;
  1633. default: /* real mode */
  1634. change_mask |= (EFLG_IOPL | EFLG_IF);
  1635. break;
  1636. }
  1637. *(unsigned long *)dest =
  1638. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1639. return rc;
  1640. }
  1641. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1642. {
  1643. ctxt->dst.type = OP_REG;
  1644. ctxt->dst.addr.reg = &ctxt->eflags;
  1645. ctxt->dst.bytes = ctxt->op_bytes;
  1646. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1647. }
  1648. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1649. {
  1650. int rc;
  1651. unsigned frame_size = ctxt->src.val;
  1652. unsigned nesting_level = ctxt->src2.val & 31;
  1653. ulong rbp;
  1654. if (nesting_level)
  1655. return X86EMUL_UNHANDLEABLE;
  1656. rbp = reg_read(ctxt, VCPU_REGS_RBP);
  1657. rc = push(ctxt, &rbp, stack_size(ctxt));
  1658. if (rc != X86EMUL_CONTINUE)
  1659. return rc;
  1660. assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
  1661. stack_mask(ctxt));
  1662. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
  1663. reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
  1664. stack_mask(ctxt));
  1665. return X86EMUL_CONTINUE;
  1666. }
  1667. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1668. {
  1669. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
  1670. stack_mask(ctxt));
  1671. return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
  1672. }
  1673. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1674. {
  1675. int seg = ctxt->src2.val;
  1676. ctxt->src.val = get_segment_selector(ctxt, seg);
  1677. return em_push(ctxt);
  1678. }
  1679. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1680. {
  1681. int seg = ctxt->src2.val;
  1682. unsigned long selector;
  1683. int rc;
  1684. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1685. if (rc != X86EMUL_CONTINUE)
  1686. return rc;
  1687. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1688. return rc;
  1689. }
  1690. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1691. {
  1692. unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
  1693. int rc = X86EMUL_CONTINUE;
  1694. int reg = VCPU_REGS_RAX;
  1695. while (reg <= VCPU_REGS_RDI) {
  1696. (reg == VCPU_REGS_RSP) ?
  1697. (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
  1698. rc = em_push(ctxt);
  1699. if (rc != X86EMUL_CONTINUE)
  1700. return rc;
  1701. ++reg;
  1702. }
  1703. return rc;
  1704. }
  1705. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1706. {
  1707. ctxt->src.val = (unsigned long)ctxt->eflags;
  1708. return em_push(ctxt);
  1709. }
  1710. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1711. {
  1712. int rc = X86EMUL_CONTINUE;
  1713. int reg = VCPU_REGS_RDI;
  1714. while (reg >= VCPU_REGS_RAX) {
  1715. if (reg == VCPU_REGS_RSP) {
  1716. rsp_increment(ctxt, ctxt->op_bytes);
  1717. --reg;
  1718. }
  1719. rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
  1720. if (rc != X86EMUL_CONTINUE)
  1721. break;
  1722. --reg;
  1723. }
  1724. return rc;
  1725. }
  1726. static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1727. {
  1728. const struct x86_emulate_ops *ops = ctxt->ops;
  1729. int rc;
  1730. struct desc_ptr dt;
  1731. gva_t cs_addr;
  1732. gva_t eip_addr;
  1733. u16 cs, eip;
  1734. /* TODO: Add limit checks */
  1735. ctxt->src.val = ctxt->eflags;
  1736. rc = em_push(ctxt);
  1737. if (rc != X86EMUL_CONTINUE)
  1738. return rc;
  1739. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1740. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1741. rc = em_push(ctxt);
  1742. if (rc != X86EMUL_CONTINUE)
  1743. return rc;
  1744. ctxt->src.val = ctxt->_eip;
  1745. rc = em_push(ctxt);
  1746. if (rc != X86EMUL_CONTINUE)
  1747. return rc;
  1748. ops->get_idt(ctxt, &dt);
  1749. eip_addr = dt.address + (irq << 2);
  1750. cs_addr = dt.address + (irq << 2) + 2;
  1751. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1752. if (rc != X86EMUL_CONTINUE)
  1753. return rc;
  1754. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1755. if (rc != X86EMUL_CONTINUE)
  1756. return rc;
  1757. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1758. if (rc != X86EMUL_CONTINUE)
  1759. return rc;
  1760. ctxt->_eip = eip;
  1761. return rc;
  1762. }
  1763. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1764. {
  1765. int rc;
  1766. invalidate_registers(ctxt);
  1767. rc = __emulate_int_real(ctxt, irq);
  1768. if (rc == X86EMUL_CONTINUE)
  1769. writeback_registers(ctxt);
  1770. return rc;
  1771. }
  1772. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1773. {
  1774. switch(ctxt->mode) {
  1775. case X86EMUL_MODE_REAL:
  1776. return __emulate_int_real(ctxt, irq);
  1777. case X86EMUL_MODE_VM86:
  1778. case X86EMUL_MODE_PROT16:
  1779. case X86EMUL_MODE_PROT32:
  1780. case X86EMUL_MODE_PROT64:
  1781. default:
  1782. /* Protected mode interrupts unimplemented yet */
  1783. return X86EMUL_UNHANDLEABLE;
  1784. }
  1785. }
  1786. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1787. {
  1788. int rc = X86EMUL_CONTINUE;
  1789. unsigned long temp_eip = 0;
  1790. unsigned long temp_eflags = 0;
  1791. unsigned long cs = 0;
  1792. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1793. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1794. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1795. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1796. /* TODO: Add stack limit check */
  1797. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1798. if (rc != X86EMUL_CONTINUE)
  1799. return rc;
  1800. if (temp_eip & ~0xffff)
  1801. return emulate_gp(ctxt, 0);
  1802. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1803. if (rc != X86EMUL_CONTINUE)
  1804. return rc;
  1805. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1806. if (rc != X86EMUL_CONTINUE)
  1807. return rc;
  1808. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1809. if (rc != X86EMUL_CONTINUE)
  1810. return rc;
  1811. ctxt->_eip = temp_eip;
  1812. if (ctxt->op_bytes == 4)
  1813. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1814. else if (ctxt->op_bytes == 2) {
  1815. ctxt->eflags &= ~0xffff;
  1816. ctxt->eflags |= temp_eflags;
  1817. }
  1818. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1819. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1820. return rc;
  1821. }
  1822. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1823. {
  1824. switch(ctxt->mode) {
  1825. case X86EMUL_MODE_REAL:
  1826. return emulate_iret_real(ctxt);
  1827. case X86EMUL_MODE_VM86:
  1828. case X86EMUL_MODE_PROT16:
  1829. case X86EMUL_MODE_PROT32:
  1830. case X86EMUL_MODE_PROT64:
  1831. default:
  1832. /* iret from protected mode unimplemented yet */
  1833. return X86EMUL_UNHANDLEABLE;
  1834. }
  1835. }
  1836. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1837. {
  1838. int rc;
  1839. unsigned short sel;
  1840. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1841. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1842. if (rc != X86EMUL_CONTINUE)
  1843. return rc;
  1844. ctxt->_eip = 0;
  1845. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1846. return X86EMUL_CONTINUE;
  1847. }
  1848. static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
  1849. {
  1850. u8 ex = 0;
  1851. emulate_1op_rax_rdx(ctxt, "mul", ex);
  1852. return X86EMUL_CONTINUE;
  1853. }
  1854. static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
  1855. {
  1856. u8 ex = 0;
  1857. emulate_1op_rax_rdx(ctxt, "imul", ex);
  1858. return X86EMUL_CONTINUE;
  1859. }
  1860. static int em_div_ex(struct x86_emulate_ctxt *ctxt)
  1861. {
  1862. u8 de = 0;
  1863. emulate_1op_rax_rdx(ctxt, "div", de);
  1864. if (de)
  1865. return emulate_de(ctxt);
  1866. return X86EMUL_CONTINUE;
  1867. }
  1868. static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
  1869. {
  1870. u8 de = 0;
  1871. emulate_1op_rax_rdx(ctxt, "idiv", de);
  1872. if (de)
  1873. return emulate_de(ctxt);
  1874. return X86EMUL_CONTINUE;
  1875. }
  1876. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1877. {
  1878. int rc = X86EMUL_CONTINUE;
  1879. switch (ctxt->modrm_reg) {
  1880. case 2: /* call near abs */ {
  1881. long int old_eip;
  1882. old_eip = ctxt->_eip;
  1883. ctxt->_eip = ctxt->src.val;
  1884. ctxt->src.val = old_eip;
  1885. rc = em_push(ctxt);
  1886. break;
  1887. }
  1888. case 4: /* jmp abs */
  1889. ctxt->_eip = ctxt->src.val;
  1890. break;
  1891. case 5: /* jmp far */
  1892. rc = em_jmp_far(ctxt);
  1893. break;
  1894. case 6: /* push */
  1895. rc = em_push(ctxt);
  1896. break;
  1897. }
  1898. return rc;
  1899. }
  1900. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1901. {
  1902. u64 old = ctxt->dst.orig_val64;
  1903. if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
  1904. ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
  1905. *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
  1906. *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
  1907. ctxt->eflags &= ~EFLG_ZF;
  1908. } else {
  1909. ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
  1910. (u32) reg_read(ctxt, VCPU_REGS_RBX);
  1911. ctxt->eflags |= EFLG_ZF;
  1912. }
  1913. return X86EMUL_CONTINUE;
  1914. }
  1915. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1916. {
  1917. ctxt->dst.type = OP_REG;
  1918. ctxt->dst.addr.reg = &ctxt->_eip;
  1919. ctxt->dst.bytes = ctxt->op_bytes;
  1920. return em_pop(ctxt);
  1921. }
  1922. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1923. {
  1924. int rc;
  1925. unsigned long cs;
  1926. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1927. if (rc != X86EMUL_CONTINUE)
  1928. return rc;
  1929. if (ctxt->op_bytes == 4)
  1930. ctxt->_eip = (u32)ctxt->_eip;
  1931. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1932. if (rc != X86EMUL_CONTINUE)
  1933. return rc;
  1934. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1935. return rc;
  1936. }
  1937. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1938. {
  1939. /* Save real source value, then compare EAX against destination. */
  1940. ctxt->src.orig_val = ctxt->src.val;
  1941. ctxt->src.val = reg_read(ctxt, VCPU_REGS_RAX);
  1942. fastop(ctxt, em_cmp);
  1943. if (ctxt->eflags & EFLG_ZF) {
  1944. /* Success: write back to memory. */
  1945. ctxt->dst.val = ctxt->src.orig_val;
  1946. } else {
  1947. /* Failure: write the value we saw to EAX. */
  1948. ctxt->dst.type = OP_REG;
  1949. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  1950. }
  1951. return X86EMUL_CONTINUE;
  1952. }
  1953. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1954. {
  1955. int seg = ctxt->src2.val;
  1956. unsigned short sel;
  1957. int rc;
  1958. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1959. rc = load_segment_descriptor(ctxt, sel, seg);
  1960. if (rc != X86EMUL_CONTINUE)
  1961. return rc;
  1962. ctxt->dst.val = ctxt->src.val;
  1963. return rc;
  1964. }
  1965. static void
  1966. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1967. struct desc_struct *cs, struct desc_struct *ss)
  1968. {
  1969. cs->l = 0; /* will be adjusted later */
  1970. set_desc_base(cs, 0); /* flat segment */
  1971. cs->g = 1; /* 4kb granularity */
  1972. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1973. cs->type = 0x0b; /* Read, Execute, Accessed */
  1974. cs->s = 1;
  1975. cs->dpl = 0; /* will be adjusted later */
  1976. cs->p = 1;
  1977. cs->d = 1;
  1978. cs->avl = 0;
  1979. set_desc_base(ss, 0); /* flat segment */
  1980. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1981. ss->g = 1; /* 4kb granularity */
  1982. ss->s = 1;
  1983. ss->type = 0x03; /* Read/Write, Accessed */
  1984. ss->d = 1; /* 32bit stack segment */
  1985. ss->dpl = 0;
  1986. ss->p = 1;
  1987. ss->l = 0;
  1988. ss->avl = 0;
  1989. }
  1990. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  1991. {
  1992. u32 eax, ebx, ecx, edx;
  1993. eax = ecx = 0;
  1994. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1995. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  1996. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  1997. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  1998. }
  1999. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  2000. {
  2001. const struct x86_emulate_ops *ops = ctxt->ops;
  2002. u32 eax, ebx, ecx, edx;
  2003. /*
  2004. * syscall should always be enabled in longmode - so only become
  2005. * vendor specific (cpuid) if other modes are active...
  2006. */
  2007. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2008. return true;
  2009. eax = 0x00000000;
  2010. ecx = 0x00000000;
  2011. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2012. /*
  2013. * Intel ("GenuineIntel")
  2014. * remark: Intel CPUs only support "syscall" in 64bit
  2015. * longmode. Also an 64bit guest with a
  2016. * 32bit compat-app running will #UD !! While this
  2017. * behaviour can be fixed (by emulating) into AMD
  2018. * response - CPUs of AMD can't behave like Intel.
  2019. */
  2020. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  2021. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  2022. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  2023. return false;
  2024. /* AMD ("AuthenticAMD") */
  2025. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  2026. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  2027. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  2028. return true;
  2029. /* AMD ("AMDisbetter!") */
  2030. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  2031. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  2032. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  2033. return true;
  2034. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  2035. return false;
  2036. }
  2037. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  2038. {
  2039. const struct x86_emulate_ops *ops = ctxt->ops;
  2040. struct desc_struct cs, ss;
  2041. u64 msr_data;
  2042. u16 cs_sel, ss_sel;
  2043. u64 efer = 0;
  2044. /* syscall is not available in real mode */
  2045. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2046. ctxt->mode == X86EMUL_MODE_VM86)
  2047. return emulate_ud(ctxt);
  2048. if (!(em_syscall_is_enabled(ctxt)))
  2049. return emulate_ud(ctxt);
  2050. ops->get_msr(ctxt, MSR_EFER, &efer);
  2051. setup_syscalls_segments(ctxt, &cs, &ss);
  2052. if (!(efer & EFER_SCE))
  2053. return emulate_ud(ctxt);
  2054. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2055. msr_data >>= 32;
  2056. cs_sel = (u16)(msr_data & 0xfffc);
  2057. ss_sel = (u16)(msr_data + 8);
  2058. if (efer & EFER_LMA) {
  2059. cs.d = 0;
  2060. cs.l = 1;
  2061. }
  2062. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2063. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2064. *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
  2065. if (efer & EFER_LMA) {
  2066. #ifdef CONFIG_X86_64
  2067. *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
  2068. ops->get_msr(ctxt,
  2069. ctxt->mode == X86EMUL_MODE_PROT64 ?
  2070. MSR_LSTAR : MSR_CSTAR, &msr_data);
  2071. ctxt->_eip = msr_data;
  2072. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  2073. ctxt->eflags &= ~(msr_data | EFLG_RF);
  2074. #endif
  2075. } else {
  2076. /* legacy mode */
  2077. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2078. ctxt->_eip = (u32)msr_data;
  2079. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  2080. }
  2081. return X86EMUL_CONTINUE;
  2082. }
  2083. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  2084. {
  2085. const struct x86_emulate_ops *ops = ctxt->ops;
  2086. struct desc_struct cs, ss;
  2087. u64 msr_data;
  2088. u16 cs_sel, ss_sel;
  2089. u64 efer = 0;
  2090. ops->get_msr(ctxt, MSR_EFER, &efer);
  2091. /* inject #GP if in real mode */
  2092. if (ctxt->mode == X86EMUL_MODE_REAL)
  2093. return emulate_gp(ctxt, 0);
  2094. /*
  2095. * Not recognized on AMD in compat mode (but is recognized in legacy
  2096. * mode).
  2097. */
  2098. if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
  2099. && !vendor_intel(ctxt))
  2100. return emulate_ud(ctxt);
  2101. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  2102. * Therefore, we inject an #UD.
  2103. */
  2104. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2105. return emulate_ud(ctxt);
  2106. setup_syscalls_segments(ctxt, &cs, &ss);
  2107. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2108. switch (ctxt->mode) {
  2109. case X86EMUL_MODE_PROT32:
  2110. if ((msr_data & 0xfffc) == 0x0)
  2111. return emulate_gp(ctxt, 0);
  2112. break;
  2113. case X86EMUL_MODE_PROT64:
  2114. if (msr_data == 0x0)
  2115. return emulate_gp(ctxt, 0);
  2116. break;
  2117. default:
  2118. break;
  2119. }
  2120. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  2121. cs_sel = (u16)msr_data;
  2122. cs_sel &= ~SELECTOR_RPL_MASK;
  2123. ss_sel = cs_sel + 8;
  2124. ss_sel &= ~SELECTOR_RPL_MASK;
  2125. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  2126. cs.d = 0;
  2127. cs.l = 1;
  2128. }
  2129. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2130. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2131. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  2132. ctxt->_eip = msr_data;
  2133. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  2134. *reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
  2135. return X86EMUL_CONTINUE;
  2136. }
  2137. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  2138. {
  2139. const struct x86_emulate_ops *ops = ctxt->ops;
  2140. struct desc_struct cs, ss;
  2141. u64 msr_data;
  2142. int usermode;
  2143. u16 cs_sel = 0, ss_sel = 0;
  2144. /* inject #GP if in real mode or Virtual 8086 mode */
  2145. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2146. ctxt->mode == X86EMUL_MODE_VM86)
  2147. return emulate_gp(ctxt, 0);
  2148. setup_syscalls_segments(ctxt, &cs, &ss);
  2149. if ((ctxt->rex_prefix & 0x8) != 0x0)
  2150. usermode = X86EMUL_MODE_PROT64;
  2151. else
  2152. usermode = X86EMUL_MODE_PROT32;
  2153. cs.dpl = 3;
  2154. ss.dpl = 3;
  2155. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2156. switch (usermode) {
  2157. case X86EMUL_MODE_PROT32:
  2158. cs_sel = (u16)(msr_data + 16);
  2159. if ((msr_data & 0xfffc) == 0x0)
  2160. return emulate_gp(ctxt, 0);
  2161. ss_sel = (u16)(msr_data + 24);
  2162. break;
  2163. case X86EMUL_MODE_PROT64:
  2164. cs_sel = (u16)(msr_data + 32);
  2165. if (msr_data == 0x0)
  2166. return emulate_gp(ctxt, 0);
  2167. ss_sel = cs_sel + 8;
  2168. cs.d = 0;
  2169. cs.l = 1;
  2170. break;
  2171. }
  2172. cs_sel |= SELECTOR_RPL_MASK;
  2173. ss_sel |= SELECTOR_RPL_MASK;
  2174. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2175. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2176. ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
  2177. *reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
  2178. return X86EMUL_CONTINUE;
  2179. }
  2180. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  2181. {
  2182. int iopl;
  2183. if (ctxt->mode == X86EMUL_MODE_REAL)
  2184. return false;
  2185. if (ctxt->mode == X86EMUL_MODE_VM86)
  2186. return true;
  2187. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  2188. return ctxt->ops->cpl(ctxt) > iopl;
  2189. }
  2190. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2191. u16 port, u16 len)
  2192. {
  2193. const struct x86_emulate_ops *ops = ctxt->ops;
  2194. struct desc_struct tr_seg;
  2195. u32 base3;
  2196. int r;
  2197. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2198. unsigned mask = (1 << len) - 1;
  2199. unsigned long base;
  2200. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2201. if (!tr_seg.p)
  2202. return false;
  2203. if (desc_limit_scaled(&tr_seg) < 103)
  2204. return false;
  2205. base = get_desc_base(&tr_seg);
  2206. #ifdef CONFIG_X86_64
  2207. base |= ((u64)base3) << 32;
  2208. #endif
  2209. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2210. if (r != X86EMUL_CONTINUE)
  2211. return false;
  2212. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2213. return false;
  2214. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2215. if (r != X86EMUL_CONTINUE)
  2216. return false;
  2217. if ((perm >> bit_idx) & mask)
  2218. return false;
  2219. return true;
  2220. }
  2221. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2222. u16 port, u16 len)
  2223. {
  2224. if (ctxt->perm_ok)
  2225. return true;
  2226. if (emulator_bad_iopl(ctxt))
  2227. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2228. return false;
  2229. ctxt->perm_ok = true;
  2230. return true;
  2231. }
  2232. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2233. struct tss_segment_16 *tss)
  2234. {
  2235. tss->ip = ctxt->_eip;
  2236. tss->flag = ctxt->eflags;
  2237. tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
  2238. tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
  2239. tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
  2240. tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
  2241. tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
  2242. tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
  2243. tss->si = reg_read(ctxt, VCPU_REGS_RSI);
  2244. tss->di = reg_read(ctxt, VCPU_REGS_RDI);
  2245. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2246. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2247. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2248. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2249. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2250. }
  2251. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2252. struct tss_segment_16 *tss)
  2253. {
  2254. int ret;
  2255. ctxt->_eip = tss->ip;
  2256. ctxt->eflags = tss->flag | 2;
  2257. *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
  2258. *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
  2259. *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
  2260. *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
  2261. *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
  2262. *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
  2263. *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
  2264. *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
  2265. /*
  2266. * SDM says that segment selectors are loaded before segment
  2267. * descriptors
  2268. */
  2269. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2270. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2271. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2272. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2273. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2274. /*
  2275. * Now load segment descriptors. If fault happens at this stage
  2276. * it is handled in a context of new task
  2277. */
  2278. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2279. if (ret != X86EMUL_CONTINUE)
  2280. return ret;
  2281. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2282. if (ret != X86EMUL_CONTINUE)
  2283. return ret;
  2284. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2285. if (ret != X86EMUL_CONTINUE)
  2286. return ret;
  2287. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2288. if (ret != X86EMUL_CONTINUE)
  2289. return ret;
  2290. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2291. if (ret != X86EMUL_CONTINUE)
  2292. return ret;
  2293. return X86EMUL_CONTINUE;
  2294. }
  2295. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2296. u16 tss_selector, u16 old_tss_sel,
  2297. ulong old_tss_base, struct desc_struct *new_desc)
  2298. {
  2299. const struct x86_emulate_ops *ops = ctxt->ops;
  2300. struct tss_segment_16 tss_seg;
  2301. int ret;
  2302. u32 new_tss_base = get_desc_base(new_desc);
  2303. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2304. &ctxt->exception);
  2305. if (ret != X86EMUL_CONTINUE)
  2306. /* FIXME: need to provide precise fault address */
  2307. return ret;
  2308. save_state_to_tss16(ctxt, &tss_seg);
  2309. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2310. &ctxt->exception);
  2311. if (ret != X86EMUL_CONTINUE)
  2312. /* FIXME: need to provide precise fault address */
  2313. return ret;
  2314. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2315. &ctxt->exception);
  2316. if (ret != X86EMUL_CONTINUE)
  2317. /* FIXME: need to provide precise fault address */
  2318. return ret;
  2319. if (old_tss_sel != 0xffff) {
  2320. tss_seg.prev_task_link = old_tss_sel;
  2321. ret = ops->write_std(ctxt, new_tss_base,
  2322. &tss_seg.prev_task_link,
  2323. sizeof tss_seg.prev_task_link,
  2324. &ctxt->exception);
  2325. if (ret != X86EMUL_CONTINUE)
  2326. /* FIXME: need to provide precise fault address */
  2327. return ret;
  2328. }
  2329. return load_state_from_tss16(ctxt, &tss_seg);
  2330. }
  2331. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2332. struct tss_segment_32 *tss)
  2333. {
  2334. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  2335. tss->eip = ctxt->_eip;
  2336. tss->eflags = ctxt->eflags;
  2337. tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
  2338. tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2339. tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
  2340. tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
  2341. tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
  2342. tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
  2343. tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
  2344. tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
  2345. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2346. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2347. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2348. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2349. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2350. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2351. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2352. }
  2353. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2354. struct tss_segment_32 *tss)
  2355. {
  2356. int ret;
  2357. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2358. return emulate_gp(ctxt, 0);
  2359. ctxt->_eip = tss->eip;
  2360. ctxt->eflags = tss->eflags | 2;
  2361. /* General purpose registers */
  2362. *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
  2363. *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
  2364. *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
  2365. *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
  2366. *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
  2367. *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
  2368. *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
  2369. *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
  2370. /*
  2371. * SDM says that segment selectors are loaded before segment
  2372. * descriptors
  2373. */
  2374. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2375. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2376. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2377. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2378. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2379. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2380. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2381. /*
  2382. * If we're switching between Protected Mode and VM86, we need to make
  2383. * sure to update the mode before loading the segment descriptors so
  2384. * that the selectors are interpreted correctly.
  2385. *
  2386. * Need to get rflags to the vcpu struct immediately because it
  2387. * influences the CPL which is checked at least when loading the segment
  2388. * descriptors and when pushing an error code to the new kernel stack.
  2389. *
  2390. * TODO Introduce a separate ctxt->ops->set_cpl callback
  2391. */
  2392. if (ctxt->eflags & X86_EFLAGS_VM)
  2393. ctxt->mode = X86EMUL_MODE_VM86;
  2394. else
  2395. ctxt->mode = X86EMUL_MODE_PROT32;
  2396. ctxt->ops->set_rflags(ctxt, ctxt->eflags);
  2397. /*
  2398. * Now load segment descriptors. If fault happenes at this stage
  2399. * it is handled in a context of new task
  2400. */
  2401. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2402. if (ret != X86EMUL_CONTINUE)
  2403. return ret;
  2404. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2405. if (ret != X86EMUL_CONTINUE)
  2406. return ret;
  2407. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2408. if (ret != X86EMUL_CONTINUE)
  2409. return ret;
  2410. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2411. if (ret != X86EMUL_CONTINUE)
  2412. return ret;
  2413. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2414. if (ret != X86EMUL_CONTINUE)
  2415. return ret;
  2416. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  2417. if (ret != X86EMUL_CONTINUE)
  2418. return ret;
  2419. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  2420. if (ret != X86EMUL_CONTINUE)
  2421. return ret;
  2422. return X86EMUL_CONTINUE;
  2423. }
  2424. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2425. u16 tss_selector, u16 old_tss_sel,
  2426. ulong old_tss_base, struct desc_struct *new_desc)
  2427. {
  2428. const struct x86_emulate_ops *ops = ctxt->ops;
  2429. struct tss_segment_32 tss_seg;
  2430. int ret;
  2431. u32 new_tss_base = get_desc_base(new_desc);
  2432. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2433. &ctxt->exception);
  2434. if (ret != X86EMUL_CONTINUE)
  2435. /* FIXME: need to provide precise fault address */
  2436. return ret;
  2437. save_state_to_tss32(ctxt, &tss_seg);
  2438. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2439. &ctxt->exception);
  2440. if (ret != X86EMUL_CONTINUE)
  2441. /* FIXME: need to provide precise fault address */
  2442. return ret;
  2443. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2444. &ctxt->exception);
  2445. if (ret != X86EMUL_CONTINUE)
  2446. /* FIXME: need to provide precise fault address */
  2447. return ret;
  2448. if (old_tss_sel != 0xffff) {
  2449. tss_seg.prev_task_link = old_tss_sel;
  2450. ret = ops->write_std(ctxt, new_tss_base,
  2451. &tss_seg.prev_task_link,
  2452. sizeof tss_seg.prev_task_link,
  2453. &ctxt->exception);
  2454. if (ret != X86EMUL_CONTINUE)
  2455. /* FIXME: need to provide precise fault address */
  2456. return ret;
  2457. }
  2458. return load_state_from_tss32(ctxt, &tss_seg);
  2459. }
  2460. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2461. u16 tss_selector, int idt_index, int reason,
  2462. bool has_error_code, u32 error_code)
  2463. {
  2464. const struct x86_emulate_ops *ops = ctxt->ops;
  2465. struct desc_struct curr_tss_desc, next_tss_desc;
  2466. int ret;
  2467. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2468. ulong old_tss_base =
  2469. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2470. u32 desc_limit;
  2471. ulong desc_addr;
  2472. /* FIXME: old_tss_base == ~0 ? */
  2473. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2474. if (ret != X86EMUL_CONTINUE)
  2475. return ret;
  2476. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2477. if (ret != X86EMUL_CONTINUE)
  2478. return ret;
  2479. /* FIXME: check that next_tss_desc is tss */
  2480. /*
  2481. * Check privileges. The three cases are task switch caused by...
  2482. *
  2483. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2484. * 2. Exception/IRQ/iret: No check is performed
  2485. * 3. jmp/call to TSS: Check against DPL of the TSS
  2486. */
  2487. if (reason == TASK_SWITCH_GATE) {
  2488. if (idt_index != -1) {
  2489. /* Software interrupts */
  2490. struct desc_struct task_gate_desc;
  2491. int dpl;
  2492. ret = read_interrupt_descriptor(ctxt, idt_index,
  2493. &task_gate_desc);
  2494. if (ret != X86EMUL_CONTINUE)
  2495. return ret;
  2496. dpl = task_gate_desc.dpl;
  2497. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2498. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2499. }
  2500. } else if (reason != TASK_SWITCH_IRET) {
  2501. int dpl = next_tss_desc.dpl;
  2502. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2503. return emulate_gp(ctxt, tss_selector);
  2504. }
  2505. desc_limit = desc_limit_scaled(&next_tss_desc);
  2506. if (!next_tss_desc.p ||
  2507. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2508. desc_limit < 0x2b)) {
  2509. emulate_ts(ctxt, tss_selector & 0xfffc);
  2510. return X86EMUL_PROPAGATE_FAULT;
  2511. }
  2512. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2513. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2514. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2515. }
  2516. if (reason == TASK_SWITCH_IRET)
  2517. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2518. /* set back link to prev task only if NT bit is set in eflags
  2519. note that old_tss_sel is not used after this point */
  2520. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2521. old_tss_sel = 0xffff;
  2522. if (next_tss_desc.type & 8)
  2523. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2524. old_tss_base, &next_tss_desc);
  2525. else
  2526. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2527. old_tss_base, &next_tss_desc);
  2528. if (ret != X86EMUL_CONTINUE)
  2529. return ret;
  2530. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2531. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2532. if (reason != TASK_SWITCH_IRET) {
  2533. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2534. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2535. }
  2536. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2537. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2538. if (has_error_code) {
  2539. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2540. ctxt->lock_prefix = 0;
  2541. ctxt->src.val = (unsigned long) error_code;
  2542. ret = em_push(ctxt);
  2543. }
  2544. return ret;
  2545. }
  2546. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2547. u16 tss_selector, int idt_index, int reason,
  2548. bool has_error_code, u32 error_code)
  2549. {
  2550. int rc;
  2551. invalidate_registers(ctxt);
  2552. ctxt->_eip = ctxt->eip;
  2553. ctxt->dst.type = OP_NONE;
  2554. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2555. has_error_code, error_code);
  2556. if (rc == X86EMUL_CONTINUE) {
  2557. ctxt->eip = ctxt->_eip;
  2558. writeback_registers(ctxt);
  2559. }
  2560. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2561. }
  2562. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
  2563. struct operand *op)
  2564. {
  2565. int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
  2566. register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
  2567. op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
  2568. }
  2569. static int em_das(struct x86_emulate_ctxt *ctxt)
  2570. {
  2571. u8 al, old_al;
  2572. bool af, cf, old_cf;
  2573. cf = ctxt->eflags & X86_EFLAGS_CF;
  2574. al = ctxt->dst.val;
  2575. old_al = al;
  2576. old_cf = cf;
  2577. cf = false;
  2578. af = ctxt->eflags & X86_EFLAGS_AF;
  2579. if ((al & 0x0f) > 9 || af) {
  2580. al -= 6;
  2581. cf = old_cf | (al >= 250);
  2582. af = true;
  2583. } else {
  2584. af = false;
  2585. }
  2586. if (old_al > 0x99 || old_cf) {
  2587. al -= 0x60;
  2588. cf = true;
  2589. }
  2590. ctxt->dst.val = al;
  2591. /* Set PF, ZF, SF */
  2592. ctxt->src.type = OP_IMM;
  2593. ctxt->src.val = 0;
  2594. ctxt->src.bytes = 1;
  2595. fastop(ctxt, em_or);
  2596. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2597. if (cf)
  2598. ctxt->eflags |= X86_EFLAGS_CF;
  2599. if (af)
  2600. ctxt->eflags |= X86_EFLAGS_AF;
  2601. return X86EMUL_CONTINUE;
  2602. }
  2603. static int em_aam(struct x86_emulate_ctxt *ctxt)
  2604. {
  2605. u8 al, ah;
  2606. if (ctxt->src.val == 0)
  2607. return emulate_de(ctxt);
  2608. al = ctxt->dst.val & 0xff;
  2609. ah = al / ctxt->src.val;
  2610. al %= ctxt->src.val;
  2611. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
  2612. /* Set PF, ZF, SF */
  2613. ctxt->src.type = OP_IMM;
  2614. ctxt->src.val = 0;
  2615. ctxt->src.bytes = 1;
  2616. fastop(ctxt, em_or);
  2617. return X86EMUL_CONTINUE;
  2618. }
  2619. static int em_aad(struct x86_emulate_ctxt *ctxt)
  2620. {
  2621. u8 al = ctxt->dst.val & 0xff;
  2622. u8 ah = (ctxt->dst.val >> 8) & 0xff;
  2623. al = (al + (ah * ctxt->src.val)) & 0xff;
  2624. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
  2625. /* Set PF, ZF, SF */
  2626. ctxt->src.type = OP_IMM;
  2627. ctxt->src.val = 0;
  2628. ctxt->src.bytes = 1;
  2629. fastop(ctxt, em_or);
  2630. return X86EMUL_CONTINUE;
  2631. }
  2632. static int em_call(struct x86_emulate_ctxt *ctxt)
  2633. {
  2634. long rel = ctxt->src.val;
  2635. ctxt->src.val = (unsigned long)ctxt->_eip;
  2636. jmp_rel(ctxt, rel);
  2637. return em_push(ctxt);
  2638. }
  2639. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2640. {
  2641. u16 sel, old_cs;
  2642. ulong old_eip;
  2643. int rc;
  2644. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2645. old_eip = ctxt->_eip;
  2646. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2647. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2648. return X86EMUL_CONTINUE;
  2649. ctxt->_eip = 0;
  2650. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2651. ctxt->src.val = old_cs;
  2652. rc = em_push(ctxt);
  2653. if (rc != X86EMUL_CONTINUE)
  2654. return rc;
  2655. ctxt->src.val = old_eip;
  2656. return em_push(ctxt);
  2657. }
  2658. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2659. {
  2660. int rc;
  2661. ctxt->dst.type = OP_REG;
  2662. ctxt->dst.addr.reg = &ctxt->_eip;
  2663. ctxt->dst.bytes = ctxt->op_bytes;
  2664. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2665. if (rc != X86EMUL_CONTINUE)
  2666. return rc;
  2667. rsp_increment(ctxt, ctxt->src.val);
  2668. return X86EMUL_CONTINUE;
  2669. }
  2670. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2671. {
  2672. /* Write back the register source. */
  2673. ctxt->src.val = ctxt->dst.val;
  2674. write_register_operand(&ctxt->src);
  2675. /* Write back the memory destination with implicit LOCK prefix. */
  2676. ctxt->dst.val = ctxt->src.orig_val;
  2677. ctxt->lock_prefix = 1;
  2678. return X86EMUL_CONTINUE;
  2679. }
  2680. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2681. {
  2682. ctxt->dst.val = ctxt->src2.val;
  2683. return fastop(ctxt, em_imul);
  2684. }
  2685. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2686. {
  2687. ctxt->dst.type = OP_REG;
  2688. ctxt->dst.bytes = ctxt->src.bytes;
  2689. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  2690. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2691. return X86EMUL_CONTINUE;
  2692. }
  2693. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2694. {
  2695. u64 tsc = 0;
  2696. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2697. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
  2698. *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
  2699. return X86EMUL_CONTINUE;
  2700. }
  2701. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2702. {
  2703. u64 pmc;
  2704. if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
  2705. return emulate_gp(ctxt, 0);
  2706. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
  2707. *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
  2708. return X86EMUL_CONTINUE;
  2709. }
  2710. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2711. {
  2712. memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
  2713. return X86EMUL_CONTINUE;
  2714. }
  2715. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2716. {
  2717. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2718. return emulate_gp(ctxt, 0);
  2719. /* Disable writeback. */
  2720. ctxt->dst.type = OP_NONE;
  2721. return X86EMUL_CONTINUE;
  2722. }
  2723. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2724. {
  2725. unsigned long val;
  2726. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2727. val = ctxt->src.val & ~0ULL;
  2728. else
  2729. val = ctxt->src.val & ~0U;
  2730. /* #UD condition is already handled. */
  2731. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2732. return emulate_gp(ctxt, 0);
  2733. /* Disable writeback. */
  2734. ctxt->dst.type = OP_NONE;
  2735. return X86EMUL_CONTINUE;
  2736. }
  2737. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2738. {
  2739. u64 msr_data;
  2740. msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
  2741. | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
  2742. if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
  2743. return emulate_gp(ctxt, 0);
  2744. return X86EMUL_CONTINUE;
  2745. }
  2746. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2747. {
  2748. u64 msr_data;
  2749. if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
  2750. return emulate_gp(ctxt, 0);
  2751. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
  2752. *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
  2753. return X86EMUL_CONTINUE;
  2754. }
  2755. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2756. {
  2757. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2758. return emulate_ud(ctxt);
  2759. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2760. return X86EMUL_CONTINUE;
  2761. }
  2762. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2763. {
  2764. u16 sel = ctxt->src.val;
  2765. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2766. return emulate_ud(ctxt);
  2767. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2768. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2769. /* Disable writeback. */
  2770. ctxt->dst.type = OP_NONE;
  2771. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2772. }
  2773. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  2774. {
  2775. u16 sel = ctxt->src.val;
  2776. /* Disable writeback. */
  2777. ctxt->dst.type = OP_NONE;
  2778. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  2779. }
  2780. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  2781. {
  2782. u16 sel = ctxt->src.val;
  2783. /* Disable writeback. */
  2784. ctxt->dst.type = OP_NONE;
  2785. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  2786. }
  2787. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2788. {
  2789. int rc;
  2790. ulong linear;
  2791. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2792. if (rc == X86EMUL_CONTINUE)
  2793. ctxt->ops->invlpg(ctxt, linear);
  2794. /* Disable writeback. */
  2795. ctxt->dst.type = OP_NONE;
  2796. return X86EMUL_CONTINUE;
  2797. }
  2798. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2799. {
  2800. ulong cr0;
  2801. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2802. cr0 &= ~X86_CR0_TS;
  2803. ctxt->ops->set_cr(ctxt, 0, cr0);
  2804. return X86EMUL_CONTINUE;
  2805. }
  2806. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2807. {
  2808. int rc;
  2809. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2810. return X86EMUL_UNHANDLEABLE;
  2811. rc = ctxt->ops->fix_hypercall(ctxt);
  2812. if (rc != X86EMUL_CONTINUE)
  2813. return rc;
  2814. /* Let the processor re-execute the fixed hypercall */
  2815. ctxt->_eip = ctxt->eip;
  2816. /* Disable writeback. */
  2817. ctxt->dst.type = OP_NONE;
  2818. return X86EMUL_CONTINUE;
  2819. }
  2820. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  2821. void (*get)(struct x86_emulate_ctxt *ctxt,
  2822. struct desc_ptr *ptr))
  2823. {
  2824. struct desc_ptr desc_ptr;
  2825. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2826. ctxt->op_bytes = 8;
  2827. get(ctxt, &desc_ptr);
  2828. if (ctxt->op_bytes == 2) {
  2829. ctxt->op_bytes = 4;
  2830. desc_ptr.address &= 0x00ffffff;
  2831. }
  2832. /* Disable writeback. */
  2833. ctxt->dst.type = OP_NONE;
  2834. return segmented_write(ctxt, ctxt->dst.addr.mem,
  2835. &desc_ptr, 2 + ctxt->op_bytes);
  2836. }
  2837. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  2838. {
  2839. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  2840. }
  2841. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  2842. {
  2843. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  2844. }
  2845. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2846. {
  2847. struct desc_ptr desc_ptr;
  2848. int rc;
  2849. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2850. ctxt->op_bytes = 8;
  2851. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2852. &desc_ptr.size, &desc_ptr.address,
  2853. ctxt->op_bytes);
  2854. if (rc != X86EMUL_CONTINUE)
  2855. return rc;
  2856. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2857. /* Disable writeback. */
  2858. ctxt->dst.type = OP_NONE;
  2859. return X86EMUL_CONTINUE;
  2860. }
  2861. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2862. {
  2863. int rc;
  2864. rc = ctxt->ops->fix_hypercall(ctxt);
  2865. /* Disable writeback. */
  2866. ctxt->dst.type = OP_NONE;
  2867. return rc;
  2868. }
  2869. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2870. {
  2871. struct desc_ptr desc_ptr;
  2872. int rc;
  2873. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2874. ctxt->op_bytes = 8;
  2875. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2876. &desc_ptr.size, &desc_ptr.address,
  2877. ctxt->op_bytes);
  2878. if (rc != X86EMUL_CONTINUE)
  2879. return rc;
  2880. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2881. /* Disable writeback. */
  2882. ctxt->dst.type = OP_NONE;
  2883. return X86EMUL_CONTINUE;
  2884. }
  2885. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2886. {
  2887. ctxt->dst.bytes = 2;
  2888. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2889. return X86EMUL_CONTINUE;
  2890. }
  2891. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2892. {
  2893. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2894. | (ctxt->src.val & 0x0f));
  2895. ctxt->dst.type = OP_NONE;
  2896. return X86EMUL_CONTINUE;
  2897. }
  2898. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2899. {
  2900. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
  2901. if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
  2902. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2903. jmp_rel(ctxt, ctxt->src.val);
  2904. return X86EMUL_CONTINUE;
  2905. }
  2906. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2907. {
  2908. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
  2909. jmp_rel(ctxt, ctxt->src.val);
  2910. return X86EMUL_CONTINUE;
  2911. }
  2912. static int em_in(struct x86_emulate_ctxt *ctxt)
  2913. {
  2914. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2915. &ctxt->dst.val))
  2916. return X86EMUL_IO_NEEDED;
  2917. return X86EMUL_CONTINUE;
  2918. }
  2919. static int em_out(struct x86_emulate_ctxt *ctxt)
  2920. {
  2921. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2922. &ctxt->src.val, 1);
  2923. /* Disable writeback. */
  2924. ctxt->dst.type = OP_NONE;
  2925. return X86EMUL_CONTINUE;
  2926. }
  2927. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2928. {
  2929. if (emulator_bad_iopl(ctxt))
  2930. return emulate_gp(ctxt, 0);
  2931. ctxt->eflags &= ~X86_EFLAGS_IF;
  2932. return X86EMUL_CONTINUE;
  2933. }
  2934. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2935. {
  2936. if (emulator_bad_iopl(ctxt))
  2937. return emulate_gp(ctxt, 0);
  2938. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2939. ctxt->eflags |= X86_EFLAGS_IF;
  2940. return X86EMUL_CONTINUE;
  2941. }
  2942. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  2943. {
  2944. u32 eax, ebx, ecx, edx;
  2945. eax = reg_read(ctxt, VCPU_REGS_RAX);
  2946. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2947. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2948. *reg_write(ctxt, VCPU_REGS_RAX) = eax;
  2949. *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
  2950. *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
  2951. *reg_write(ctxt, VCPU_REGS_RDX) = edx;
  2952. return X86EMUL_CONTINUE;
  2953. }
  2954. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  2955. {
  2956. *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
  2957. *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
  2958. return X86EMUL_CONTINUE;
  2959. }
  2960. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  2961. {
  2962. switch (ctxt->op_bytes) {
  2963. #ifdef CONFIG_X86_64
  2964. case 8:
  2965. asm("bswap %0" : "+r"(ctxt->dst.val));
  2966. break;
  2967. #endif
  2968. default:
  2969. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  2970. break;
  2971. }
  2972. return X86EMUL_CONTINUE;
  2973. }
  2974. static bool valid_cr(int nr)
  2975. {
  2976. switch (nr) {
  2977. case 0:
  2978. case 2 ... 4:
  2979. case 8:
  2980. return true;
  2981. default:
  2982. return false;
  2983. }
  2984. }
  2985. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2986. {
  2987. if (!valid_cr(ctxt->modrm_reg))
  2988. return emulate_ud(ctxt);
  2989. return X86EMUL_CONTINUE;
  2990. }
  2991. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2992. {
  2993. u64 new_val = ctxt->src.val64;
  2994. int cr = ctxt->modrm_reg;
  2995. u64 efer = 0;
  2996. static u64 cr_reserved_bits[] = {
  2997. 0xffffffff00000000ULL,
  2998. 0, 0, 0, /* CR3 checked later */
  2999. CR4_RESERVED_BITS,
  3000. 0, 0, 0,
  3001. CR8_RESERVED_BITS,
  3002. };
  3003. if (!valid_cr(cr))
  3004. return emulate_ud(ctxt);
  3005. if (new_val & cr_reserved_bits[cr])
  3006. return emulate_gp(ctxt, 0);
  3007. switch (cr) {
  3008. case 0: {
  3009. u64 cr4;
  3010. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  3011. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  3012. return emulate_gp(ctxt, 0);
  3013. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3014. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3015. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  3016. !(cr4 & X86_CR4_PAE))
  3017. return emulate_gp(ctxt, 0);
  3018. break;
  3019. }
  3020. case 3: {
  3021. u64 rsvd = 0;
  3022. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3023. if (efer & EFER_LMA)
  3024. rsvd = CR3_L_MODE_RESERVED_BITS;
  3025. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  3026. rsvd = CR3_PAE_RESERVED_BITS;
  3027. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  3028. rsvd = CR3_NONPAE_RESERVED_BITS;
  3029. if (new_val & rsvd)
  3030. return emulate_gp(ctxt, 0);
  3031. break;
  3032. }
  3033. case 4: {
  3034. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3035. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  3036. return emulate_gp(ctxt, 0);
  3037. break;
  3038. }
  3039. }
  3040. return X86EMUL_CONTINUE;
  3041. }
  3042. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  3043. {
  3044. unsigned long dr7;
  3045. ctxt->ops->get_dr(ctxt, 7, &dr7);
  3046. /* Check if DR7.Global_Enable is set */
  3047. return dr7 & (1 << 13);
  3048. }
  3049. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  3050. {
  3051. int dr = ctxt->modrm_reg;
  3052. u64 cr4;
  3053. if (dr > 7)
  3054. return emulate_ud(ctxt);
  3055. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3056. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  3057. return emulate_ud(ctxt);
  3058. if (check_dr7_gd(ctxt))
  3059. return emulate_db(ctxt);
  3060. return X86EMUL_CONTINUE;
  3061. }
  3062. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  3063. {
  3064. u64 new_val = ctxt->src.val64;
  3065. int dr = ctxt->modrm_reg;
  3066. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  3067. return emulate_gp(ctxt, 0);
  3068. return check_dr_read(ctxt);
  3069. }
  3070. static int check_svme(struct x86_emulate_ctxt *ctxt)
  3071. {
  3072. u64 efer;
  3073. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3074. if (!(efer & EFER_SVME))
  3075. return emulate_ud(ctxt);
  3076. return X86EMUL_CONTINUE;
  3077. }
  3078. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  3079. {
  3080. u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
  3081. /* Valid physical address? */
  3082. if (rax & 0xffff000000000000ULL)
  3083. return emulate_gp(ctxt, 0);
  3084. return check_svme(ctxt);
  3085. }
  3086. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  3087. {
  3088. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3089. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  3090. return emulate_ud(ctxt);
  3091. return X86EMUL_CONTINUE;
  3092. }
  3093. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  3094. {
  3095. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3096. u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
  3097. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  3098. (rcx > 3))
  3099. return emulate_gp(ctxt, 0);
  3100. return X86EMUL_CONTINUE;
  3101. }
  3102. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  3103. {
  3104. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  3105. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  3106. return emulate_gp(ctxt, 0);
  3107. return X86EMUL_CONTINUE;
  3108. }
  3109. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  3110. {
  3111. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  3112. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  3113. return emulate_gp(ctxt, 0);
  3114. return X86EMUL_CONTINUE;
  3115. }
  3116. #define D(_y) { .flags = (_y) }
  3117. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  3118. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  3119. .check_perm = (_p) }
  3120. #define N D(NotImpl)
  3121. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  3122. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  3123. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  3124. #define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
  3125. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  3126. #define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
  3127. #define II(_f, _e, _i) \
  3128. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  3129. #define IIP(_f, _e, _i, _p) \
  3130. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  3131. .check_perm = (_p) }
  3132. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3133. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3134. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3135. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3136. #define F2bv(_f, _e) F((_f) | ByteOp, _e), F(_f, _e)
  3137. #define I2bvIP(_f, _e, _i, _p) \
  3138. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3139. #define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3140. F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3141. F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3142. static const struct opcode group7_rm1[] = {
  3143. DI(SrcNone | Priv, monitor),
  3144. DI(SrcNone | Priv, mwait),
  3145. N, N, N, N, N, N,
  3146. };
  3147. static const struct opcode group7_rm3[] = {
  3148. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3149. II(SrcNone | Prot | VendorSpecific, em_vmmcall, vmmcall),
  3150. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3151. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3152. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3153. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3154. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3155. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3156. };
  3157. static const struct opcode group7_rm7[] = {
  3158. N,
  3159. DIP(SrcNone, rdtscp, check_rdtsc),
  3160. N, N, N, N, N, N,
  3161. };
  3162. static const struct opcode group1[] = {
  3163. F(Lock, em_add),
  3164. F(Lock | PageTable, em_or),
  3165. F(Lock, em_adc),
  3166. F(Lock, em_sbb),
  3167. F(Lock | PageTable, em_and),
  3168. F(Lock, em_sub),
  3169. F(Lock, em_xor),
  3170. F(NoWrite, em_cmp),
  3171. };
  3172. static const struct opcode group1A[] = {
  3173. I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
  3174. };
  3175. static const struct opcode group2[] = {
  3176. F(DstMem | ModRM, em_rol),
  3177. F(DstMem | ModRM, em_ror),
  3178. F(DstMem | ModRM, em_rcl),
  3179. F(DstMem | ModRM, em_rcr),
  3180. F(DstMem | ModRM, em_shl),
  3181. F(DstMem | ModRM, em_shr),
  3182. F(DstMem | ModRM, em_shl),
  3183. F(DstMem | ModRM, em_sar),
  3184. };
  3185. static const struct opcode group3[] = {
  3186. F(DstMem | SrcImm | NoWrite, em_test),
  3187. F(DstMem | SrcImm | NoWrite, em_test),
  3188. F(DstMem | SrcNone | Lock, em_not),
  3189. F(DstMem | SrcNone | Lock, em_neg),
  3190. I(DstXacc | Src2Mem, em_mul_ex),
  3191. I(DstXacc | Src2Mem, em_imul_ex),
  3192. I(DstXacc | Src2Mem, em_div_ex),
  3193. I(DstXacc | Src2Mem, em_idiv_ex),
  3194. };
  3195. static const struct opcode group4[] = {
  3196. F(ByteOp | DstMem | SrcNone | Lock, em_inc),
  3197. F(ByteOp | DstMem | SrcNone | Lock, em_dec),
  3198. N, N, N, N, N, N,
  3199. };
  3200. static const struct opcode group5[] = {
  3201. F(DstMem | SrcNone | Lock, em_inc),
  3202. F(DstMem | SrcNone | Lock, em_dec),
  3203. I(SrcMem | Stack, em_grp45),
  3204. I(SrcMemFAddr | ImplicitOps | Stack, em_call_far),
  3205. I(SrcMem | Stack, em_grp45),
  3206. I(SrcMemFAddr | ImplicitOps, em_grp45),
  3207. I(SrcMem | Stack, em_grp45), D(Undefined),
  3208. };
  3209. static const struct opcode group6[] = {
  3210. DI(Prot, sldt),
  3211. DI(Prot, str),
  3212. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3213. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3214. N, N, N, N,
  3215. };
  3216. static const struct group_dual group7 = { {
  3217. II(Mov | DstMem | Priv, em_sgdt, sgdt),
  3218. II(Mov | DstMem | Priv, em_sidt, sidt),
  3219. II(SrcMem | Priv, em_lgdt, lgdt),
  3220. II(SrcMem | Priv, em_lidt, lidt),
  3221. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3222. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3223. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3224. }, {
  3225. I(SrcNone | Priv | VendorSpecific, em_vmcall),
  3226. EXT(0, group7_rm1),
  3227. N, EXT(0, group7_rm3),
  3228. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3229. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3230. EXT(0, group7_rm7),
  3231. } };
  3232. static const struct opcode group8[] = {
  3233. N, N, N, N,
  3234. F(DstMem | SrcImmByte | NoWrite, em_bt),
  3235. F(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3236. F(DstMem | SrcImmByte | Lock, em_btr),
  3237. F(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3238. };
  3239. static const struct group_dual group9 = { {
  3240. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3241. }, {
  3242. N, N, N, N, N, N, N, N,
  3243. } };
  3244. static const struct opcode group11[] = {
  3245. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3246. X7(D(Undefined)),
  3247. };
  3248. static const struct gprefix pfx_0f_6f_0f_7f = {
  3249. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3250. };
  3251. static const struct gprefix pfx_vmovntpx = {
  3252. I(0, em_mov), N, N, N,
  3253. };
  3254. static const struct escape escape_d9 = { {
  3255. N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
  3256. }, {
  3257. /* 0xC0 - 0xC7 */
  3258. N, N, N, N, N, N, N, N,
  3259. /* 0xC8 - 0xCF */
  3260. N, N, N, N, N, N, N, N,
  3261. /* 0xD0 - 0xC7 */
  3262. N, N, N, N, N, N, N, N,
  3263. /* 0xD8 - 0xDF */
  3264. N, N, N, N, N, N, N, N,
  3265. /* 0xE0 - 0xE7 */
  3266. N, N, N, N, N, N, N, N,
  3267. /* 0xE8 - 0xEF */
  3268. N, N, N, N, N, N, N, N,
  3269. /* 0xF0 - 0xF7 */
  3270. N, N, N, N, N, N, N, N,
  3271. /* 0xF8 - 0xFF */
  3272. N, N, N, N, N, N, N, N,
  3273. } };
  3274. static const struct escape escape_db = { {
  3275. N, N, N, N, N, N, N, N,
  3276. }, {
  3277. /* 0xC0 - 0xC7 */
  3278. N, N, N, N, N, N, N, N,
  3279. /* 0xC8 - 0xCF */
  3280. N, N, N, N, N, N, N, N,
  3281. /* 0xD0 - 0xC7 */
  3282. N, N, N, N, N, N, N, N,
  3283. /* 0xD8 - 0xDF */
  3284. N, N, N, N, N, N, N, N,
  3285. /* 0xE0 - 0xE7 */
  3286. N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
  3287. /* 0xE8 - 0xEF */
  3288. N, N, N, N, N, N, N, N,
  3289. /* 0xF0 - 0xF7 */
  3290. N, N, N, N, N, N, N, N,
  3291. /* 0xF8 - 0xFF */
  3292. N, N, N, N, N, N, N, N,
  3293. } };
  3294. static const struct escape escape_dd = { {
  3295. N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
  3296. }, {
  3297. /* 0xC0 - 0xC7 */
  3298. N, N, N, N, N, N, N, N,
  3299. /* 0xC8 - 0xCF */
  3300. N, N, N, N, N, N, N, N,
  3301. /* 0xD0 - 0xC7 */
  3302. N, N, N, N, N, N, N, N,
  3303. /* 0xD8 - 0xDF */
  3304. N, N, N, N, N, N, N, N,
  3305. /* 0xE0 - 0xE7 */
  3306. N, N, N, N, N, N, N, N,
  3307. /* 0xE8 - 0xEF */
  3308. N, N, N, N, N, N, N, N,
  3309. /* 0xF0 - 0xF7 */
  3310. N, N, N, N, N, N, N, N,
  3311. /* 0xF8 - 0xFF */
  3312. N, N, N, N, N, N, N, N,
  3313. } };
  3314. static const struct opcode opcode_table[256] = {
  3315. /* 0x00 - 0x07 */
  3316. F6ALU(Lock, em_add),
  3317. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3318. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3319. /* 0x08 - 0x0F */
  3320. F6ALU(Lock | PageTable, em_or),
  3321. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3322. N,
  3323. /* 0x10 - 0x17 */
  3324. F6ALU(Lock, em_adc),
  3325. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3326. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3327. /* 0x18 - 0x1F */
  3328. F6ALU(Lock, em_sbb),
  3329. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3330. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3331. /* 0x20 - 0x27 */
  3332. F6ALU(Lock | PageTable, em_and), N, N,
  3333. /* 0x28 - 0x2F */
  3334. F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3335. /* 0x30 - 0x37 */
  3336. F6ALU(Lock, em_xor), N, N,
  3337. /* 0x38 - 0x3F */
  3338. F6ALU(NoWrite, em_cmp), N, N,
  3339. /* 0x40 - 0x4F */
  3340. X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
  3341. /* 0x50 - 0x57 */
  3342. X8(I(SrcReg | Stack, em_push)),
  3343. /* 0x58 - 0x5F */
  3344. X8(I(DstReg | Stack, em_pop)),
  3345. /* 0x60 - 0x67 */
  3346. I(ImplicitOps | Stack | No64, em_pusha),
  3347. I(ImplicitOps | Stack | No64, em_popa),
  3348. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  3349. N, N, N, N,
  3350. /* 0x68 - 0x6F */
  3351. I(SrcImm | Mov | Stack, em_push),
  3352. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3353. I(SrcImmByte | Mov | Stack, em_push),
  3354. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3355. I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
  3356. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3357. /* 0x70 - 0x7F */
  3358. X16(D(SrcImmByte)),
  3359. /* 0x80 - 0x87 */
  3360. G(ByteOp | DstMem | SrcImm, group1),
  3361. G(DstMem | SrcImm, group1),
  3362. G(ByteOp | DstMem | SrcImm | No64, group1),
  3363. G(DstMem | SrcImmByte, group1),
  3364. F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
  3365. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3366. /* 0x88 - 0x8F */
  3367. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3368. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3369. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3370. D(ModRM | SrcMem | NoAccess | DstReg),
  3371. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3372. G(0, group1A),
  3373. /* 0x90 - 0x97 */
  3374. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3375. /* 0x98 - 0x9F */
  3376. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3377. I(SrcImmFAddr | No64, em_call_far), N,
  3378. II(ImplicitOps | Stack, em_pushf, pushf),
  3379. II(ImplicitOps | Stack, em_popf, popf), N, I(ImplicitOps, em_lahf),
  3380. /* 0xA0 - 0xA7 */
  3381. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3382. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3383. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3384. F2bv(SrcSI | DstDI | String | NoWrite, em_cmp),
  3385. /* 0xA8 - 0xAF */
  3386. F2bv(DstAcc | SrcImm | NoWrite, em_test),
  3387. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3388. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3389. F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp),
  3390. /* 0xB0 - 0xB7 */
  3391. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3392. /* 0xB8 - 0xBF */
  3393. X8(I(DstReg | SrcImm64 | Mov, em_mov)),
  3394. /* 0xC0 - 0xC7 */
  3395. G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
  3396. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  3397. I(ImplicitOps | Stack, em_ret),
  3398. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3399. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3400. G(ByteOp, group11), G(0, group11),
  3401. /* 0xC8 - 0xCF */
  3402. I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
  3403. N, I(ImplicitOps | Stack, em_ret_far),
  3404. D(ImplicitOps), DI(SrcImmByte, intn),
  3405. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3406. /* 0xD0 - 0xD7 */
  3407. G(Src2One | ByteOp, group2), G(Src2One, group2),
  3408. G(Src2CL | ByteOp, group2), G(Src2CL, group2),
  3409. I(DstAcc | SrcImmUByte | No64, em_aam),
  3410. I(DstAcc | SrcImmUByte | No64, em_aad),
  3411. F(DstAcc | ByteOp | No64, em_salc),
  3412. I(DstAcc | SrcXLat | ByteOp, em_mov),
  3413. /* 0xD8 - 0xDF */
  3414. N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
  3415. /* 0xE0 - 0xE7 */
  3416. X3(I(SrcImmByte, em_loop)),
  3417. I(SrcImmByte, em_jcxz),
  3418. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3419. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3420. /* 0xE8 - 0xEF */
  3421. I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
  3422. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  3423. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3424. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3425. /* 0xF0 - 0xF7 */
  3426. N, DI(ImplicitOps, icebp), N, N,
  3427. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3428. G(ByteOp, group3), G(0, group3),
  3429. /* 0xF8 - 0xFF */
  3430. D(ImplicitOps), D(ImplicitOps),
  3431. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3432. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3433. };
  3434. static const struct opcode twobyte_table[256] = {
  3435. /* 0x00 - 0x0F */
  3436. G(0, group6), GD(0, &group7), N, N,
  3437. N, I(ImplicitOps | VendorSpecific, em_syscall),
  3438. II(ImplicitOps | Priv, em_clts, clts), N,
  3439. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3440. N, D(ImplicitOps | ModRM), N, N,
  3441. /* 0x10 - 0x1F */
  3442. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  3443. /* 0x20 - 0x2F */
  3444. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  3445. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  3446. IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
  3447. IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
  3448. N, N, N, N,
  3449. N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
  3450. N, N, N, N,
  3451. /* 0x30 - 0x3F */
  3452. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3453. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3454. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3455. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3456. I(ImplicitOps | VendorSpecific, em_sysenter),
  3457. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  3458. N, N,
  3459. N, N, N, N, N, N, N, N,
  3460. /* 0x40 - 0x4F */
  3461. X16(D(DstReg | SrcMem | ModRM | Mov)),
  3462. /* 0x50 - 0x5F */
  3463. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3464. /* 0x60 - 0x6F */
  3465. N, N, N, N,
  3466. N, N, N, N,
  3467. N, N, N, N,
  3468. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3469. /* 0x70 - 0x7F */
  3470. N, N, N, N,
  3471. N, N, N, N,
  3472. N, N, N, N,
  3473. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3474. /* 0x80 - 0x8F */
  3475. X16(D(SrcImm)),
  3476. /* 0x90 - 0x9F */
  3477. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3478. /* 0xA0 - 0xA7 */
  3479. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3480. II(ImplicitOps, em_cpuid, cpuid),
  3481. F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
  3482. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
  3483. F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
  3484. /* 0xA8 - 0xAF */
  3485. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3486. DI(ImplicitOps, rsm),
  3487. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3488. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
  3489. F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
  3490. D(ModRM), F(DstReg | SrcMem | ModRM, em_imul),
  3491. /* 0xB0 - 0xB7 */
  3492. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
  3493. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3494. F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3495. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3496. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3497. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3498. /* 0xB8 - 0xBF */
  3499. N, N,
  3500. G(BitOp, group8),
  3501. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3502. F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
  3503. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3504. /* 0xC0 - 0xC7 */
  3505. D2bv(DstMem | SrcReg | ModRM | Lock),
  3506. N, D(DstMem | SrcReg | ModRM | Mov),
  3507. N, N, N, GD(0, &group9),
  3508. /* 0xC8 - 0xCF */
  3509. X8(I(DstReg, em_bswap)),
  3510. /* 0xD0 - 0xDF */
  3511. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3512. /* 0xE0 - 0xEF */
  3513. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3514. /* 0xF0 - 0xFF */
  3515. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3516. };
  3517. #undef D
  3518. #undef N
  3519. #undef G
  3520. #undef GD
  3521. #undef I
  3522. #undef GP
  3523. #undef EXT
  3524. #undef D2bv
  3525. #undef D2bvIP
  3526. #undef I2bv
  3527. #undef I2bvIP
  3528. #undef I6ALU
  3529. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3530. {
  3531. unsigned size;
  3532. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3533. if (size == 8)
  3534. size = 4;
  3535. return size;
  3536. }
  3537. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3538. unsigned size, bool sign_extension)
  3539. {
  3540. int rc = X86EMUL_CONTINUE;
  3541. op->type = OP_IMM;
  3542. op->bytes = size;
  3543. op->addr.mem.ea = ctxt->_eip;
  3544. /* NB. Immediates are sign-extended as necessary. */
  3545. switch (op->bytes) {
  3546. case 1:
  3547. op->val = insn_fetch(s8, ctxt);
  3548. break;
  3549. case 2:
  3550. op->val = insn_fetch(s16, ctxt);
  3551. break;
  3552. case 4:
  3553. op->val = insn_fetch(s32, ctxt);
  3554. break;
  3555. case 8:
  3556. op->val = insn_fetch(s64, ctxt);
  3557. break;
  3558. }
  3559. if (!sign_extension) {
  3560. switch (op->bytes) {
  3561. case 1:
  3562. op->val &= 0xff;
  3563. break;
  3564. case 2:
  3565. op->val &= 0xffff;
  3566. break;
  3567. case 4:
  3568. op->val &= 0xffffffff;
  3569. break;
  3570. }
  3571. }
  3572. done:
  3573. return rc;
  3574. }
  3575. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3576. unsigned d)
  3577. {
  3578. int rc = X86EMUL_CONTINUE;
  3579. switch (d) {
  3580. case OpReg:
  3581. decode_register_operand(ctxt, op);
  3582. break;
  3583. case OpImmUByte:
  3584. rc = decode_imm(ctxt, op, 1, false);
  3585. break;
  3586. case OpMem:
  3587. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3588. mem_common:
  3589. *op = ctxt->memop;
  3590. ctxt->memopp = op;
  3591. if ((ctxt->d & BitOp) && op == &ctxt->dst)
  3592. fetch_bit_operand(ctxt);
  3593. op->orig_val = op->val;
  3594. break;
  3595. case OpMem64:
  3596. ctxt->memop.bytes = 8;
  3597. goto mem_common;
  3598. case OpAcc:
  3599. op->type = OP_REG;
  3600. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3601. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3602. fetch_register_operand(op);
  3603. op->orig_val = op->val;
  3604. break;
  3605. case OpAccLo:
  3606. op->type = OP_REG;
  3607. op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
  3608. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3609. fetch_register_operand(op);
  3610. op->orig_val = op->val;
  3611. break;
  3612. case OpAccHi:
  3613. if (ctxt->d & ByteOp) {
  3614. op->type = OP_NONE;
  3615. break;
  3616. }
  3617. op->type = OP_REG;
  3618. op->bytes = ctxt->op_bytes;
  3619. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3620. fetch_register_operand(op);
  3621. op->orig_val = op->val;
  3622. break;
  3623. case OpDI:
  3624. op->type = OP_MEM;
  3625. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3626. op->addr.mem.ea =
  3627. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
  3628. op->addr.mem.seg = VCPU_SREG_ES;
  3629. op->val = 0;
  3630. op->count = 1;
  3631. break;
  3632. case OpDX:
  3633. op->type = OP_REG;
  3634. op->bytes = 2;
  3635. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3636. fetch_register_operand(op);
  3637. break;
  3638. case OpCL:
  3639. op->bytes = 1;
  3640. op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
  3641. break;
  3642. case OpImmByte:
  3643. rc = decode_imm(ctxt, op, 1, true);
  3644. break;
  3645. case OpOne:
  3646. op->bytes = 1;
  3647. op->val = 1;
  3648. break;
  3649. case OpImm:
  3650. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3651. break;
  3652. case OpImm64:
  3653. rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
  3654. break;
  3655. case OpMem8:
  3656. ctxt->memop.bytes = 1;
  3657. if (ctxt->memop.type == OP_REG) {
  3658. ctxt->memop.addr.reg = decode_register(ctxt, ctxt->modrm_rm, 1);
  3659. fetch_register_operand(&ctxt->memop);
  3660. }
  3661. goto mem_common;
  3662. case OpMem16:
  3663. ctxt->memop.bytes = 2;
  3664. goto mem_common;
  3665. case OpMem32:
  3666. ctxt->memop.bytes = 4;
  3667. goto mem_common;
  3668. case OpImmU16:
  3669. rc = decode_imm(ctxt, op, 2, false);
  3670. break;
  3671. case OpImmU:
  3672. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3673. break;
  3674. case OpSI:
  3675. op->type = OP_MEM;
  3676. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3677. op->addr.mem.ea =
  3678. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
  3679. op->addr.mem.seg = seg_override(ctxt);
  3680. op->val = 0;
  3681. op->count = 1;
  3682. break;
  3683. case OpXLat:
  3684. op->type = OP_MEM;
  3685. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3686. op->addr.mem.ea =
  3687. register_address(ctxt,
  3688. reg_read(ctxt, VCPU_REGS_RBX) +
  3689. (reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
  3690. op->addr.mem.seg = seg_override(ctxt);
  3691. op->val = 0;
  3692. break;
  3693. case OpImmFAddr:
  3694. op->type = OP_IMM;
  3695. op->addr.mem.ea = ctxt->_eip;
  3696. op->bytes = ctxt->op_bytes + 2;
  3697. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3698. break;
  3699. case OpMemFAddr:
  3700. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3701. goto mem_common;
  3702. case OpES:
  3703. op->val = VCPU_SREG_ES;
  3704. break;
  3705. case OpCS:
  3706. op->val = VCPU_SREG_CS;
  3707. break;
  3708. case OpSS:
  3709. op->val = VCPU_SREG_SS;
  3710. break;
  3711. case OpDS:
  3712. op->val = VCPU_SREG_DS;
  3713. break;
  3714. case OpFS:
  3715. op->val = VCPU_SREG_FS;
  3716. break;
  3717. case OpGS:
  3718. op->val = VCPU_SREG_GS;
  3719. break;
  3720. case OpImplicit:
  3721. /* Special instructions do their own operand decoding. */
  3722. default:
  3723. op->type = OP_NONE; /* Disable writeback. */
  3724. break;
  3725. }
  3726. done:
  3727. return rc;
  3728. }
  3729. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3730. {
  3731. int rc = X86EMUL_CONTINUE;
  3732. int mode = ctxt->mode;
  3733. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3734. bool op_prefix = false;
  3735. struct opcode opcode;
  3736. ctxt->memop.type = OP_NONE;
  3737. ctxt->memopp = NULL;
  3738. ctxt->_eip = ctxt->eip;
  3739. ctxt->fetch.start = ctxt->_eip;
  3740. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  3741. if (insn_len > 0)
  3742. memcpy(ctxt->fetch.data, insn, insn_len);
  3743. switch (mode) {
  3744. case X86EMUL_MODE_REAL:
  3745. case X86EMUL_MODE_VM86:
  3746. case X86EMUL_MODE_PROT16:
  3747. def_op_bytes = def_ad_bytes = 2;
  3748. break;
  3749. case X86EMUL_MODE_PROT32:
  3750. def_op_bytes = def_ad_bytes = 4;
  3751. break;
  3752. #ifdef CONFIG_X86_64
  3753. case X86EMUL_MODE_PROT64:
  3754. def_op_bytes = 4;
  3755. def_ad_bytes = 8;
  3756. break;
  3757. #endif
  3758. default:
  3759. return EMULATION_FAILED;
  3760. }
  3761. ctxt->op_bytes = def_op_bytes;
  3762. ctxt->ad_bytes = def_ad_bytes;
  3763. /* Legacy prefixes. */
  3764. for (;;) {
  3765. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3766. case 0x66: /* operand-size override */
  3767. op_prefix = true;
  3768. /* switch between 2/4 bytes */
  3769. ctxt->op_bytes = def_op_bytes ^ 6;
  3770. break;
  3771. case 0x67: /* address-size override */
  3772. if (mode == X86EMUL_MODE_PROT64)
  3773. /* switch between 4/8 bytes */
  3774. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3775. else
  3776. /* switch between 2/4 bytes */
  3777. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3778. break;
  3779. case 0x26: /* ES override */
  3780. case 0x2e: /* CS override */
  3781. case 0x36: /* SS override */
  3782. case 0x3e: /* DS override */
  3783. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  3784. break;
  3785. case 0x64: /* FS override */
  3786. case 0x65: /* GS override */
  3787. set_seg_override(ctxt, ctxt->b & 7);
  3788. break;
  3789. case 0x40 ... 0x4f: /* REX */
  3790. if (mode != X86EMUL_MODE_PROT64)
  3791. goto done_prefixes;
  3792. ctxt->rex_prefix = ctxt->b;
  3793. continue;
  3794. case 0xf0: /* LOCK */
  3795. ctxt->lock_prefix = 1;
  3796. break;
  3797. case 0xf2: /* REPNE/REPNZ */
  3798. case 0xf3: /* REP/REPE/REPZ */
  3799. ctxt->rep_prefix = ctxt->b;
  3800. break;
  3801. default:
  3802. goto done_prefixes;
  3803. }
  3804. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3805. ctxt->rex_prefix = 0;
  3806. }
  3807. done_prefixes:
  3808. /* REX prefix. */
  3809. if (ctxt->rex_prefix & 8)
  3810. ctxt->op_bytes = 8; /* REX.W */
  3811. /* Opcode byte(s). */
  3812. opcode = opcode_table[ctxt->b];
  3813. /* Two-byte opcode? */
  3814. if (ctxt->b == 0x0f) {
  3815. ctxt->twobyte = 1;
  3816. ctxt->b = insn_fetch(u8, ctxt);
  3817. opcode = twobyte_table[ctxt->b];
  3818. }
  3819. ctxt->d = opcode.flags;
  3820. if (ctxt->d & ModRM)
  3821. ctxt->modrm = insn_fetch(u8, ctxt);
  3822. while (ctxt->d & GroupMask) {
  3823. switch (ctxt->d & GroupMask) {
  3824. case Group:
  3825. goffset = (ctxt->modrm >> 3) & 7;
  3826. opcode = opcode.u.group[goffset];
  3827. break;
  3828. case GroupDual:
  3829. goffset = (ctxt->modrm >> 3) & 7;
  3830. if ((ctxt->modrm >> 6) == 3)
  3831. opcode = opcode.u.gdual->mod3[goffset];
  3832. else
  3833. opcode = opcode.u.gdual->mod012[goffset];
  3834. break;
  3835. case RMExt:
  3836. goffset = ctxt->modrm & 7;
  3837. opcode = opcode.u.group[goffset];
  3838. break;
  3839. case Prefix:
  3840. if (ctxt->rep_prefix && op_prefix)
  3841. return EMULATION_FAILED;
  3842. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3843. switch (simd_prefix) {
  3844. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3845. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3846. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3847. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3848. }
  3849. break;
  3850. case Escape:
  3851. if (ctxt->modrm > 0xbf)
  3852. opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
  3853. else
  3854. opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
  3855. break;
  3856. default:
  3857. return EMULATION_FAILED;
  3858. }
  3859. ctxt->d &= ~(u64)GroupMask;
  3860. ctxt->d |= opcode.flags;
  3861. }
  3862. ctxt->execute = opcode.u.execute;
  3863. ctxt->check_perm = opcode.check_perm;
  3864. ctxt->intercept = opcode.intercept;
  3865. /* Unrecognised? */
  3866. if (ctxt->d == 0 || (ctxt->d & NotImpl))
  3867. return EMULATION_FAILED;
  3868. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3869. return EMULATION_FAILED;
  3870. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3871. ctxt->op_bytes = 8;
  3872. if (ctxt->d & Op3264) {
  3873. if (mode == X86EMUL_MODE_PROT64)
  3874. ctxt->op_bytes = 8;
  3875. else
  3876. ctxt->op_bytes = 4;
  3877. }
  3878. if (ctxt->d & Sse)
  3879. ctxt->op_bytes = 16;
  3880. else if (ctxt->d & Mmx)
  3881. ctxt->op_bytes = 8;
  3882. /* ModRM and SIB bytes. */
  3883. if (ctxt->d & ModRM) {
  3884. rc = decode_modrm(ctxt, &ctxt->memop);
  3885. if (!ctxt->has_seg_override)
  3886. set_seg_override(ctxt, ctxt->modrm_seg);
  3887. } else if (ctxt->d & MemAbs)
  3888. rc = decode_abs(ctxt, &ctxt->memop);
  3889. if (rc != X86EMUL_CONTINUE)
  3890. goto done;
  3891. if (!ctxt->has_seg_override)
  3892. set_seg_override(ctxt, VCPU_SREG_DS);
  3893. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3894. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3895. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3896. /*
  3897. * Decode and fetch the source operand: register, memory
  3898. * or immediate.
  3899. */
  3900. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3901. if (rc != X86EMUL_CONTINUE)
  3902. goto done;
  3903. /*
  3904. * Decode and fetch the second source operand: register, memory
  3905. * or immediate.
  3906. */
  3907. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3908. if (rc != X86EMUL_CONTINUE)
  3909. goto done;
  3910. /* Decode and fetch the destination operand: register or memory. */
  3911. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3912. done:
  3913. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3914. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3915. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3916. }
  3917. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  3918. {
  3919. return ctxt->d & PageTable;
  3920. }
  3921. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3922. {
  3923. /* The second termination condition only applies for REPE
  3924. * and REPNE. Test if the repeat string operation prefix is
  3925. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3926. * corresponding termination condition according to:
  3927. * - if REPE/REPZ and ZF = 0 then done
  3928. * - if REPNE/REPNZ and ZF = 1 then done
  3929. */
  3930. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3931. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3932. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3933. ((ctxt->eflags & EFLG_ZF) == 0))
  3934. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3935. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3936. return true;
  3937. return false;
  3938. }
  3939. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  3940. {
  3941. bool fault = false;
  3942. ctxt->ops->get_fpu(ctxt);
  3943. asm volatile("1: fwait \n\t"
  3944. "2: \n\t"
  3945. ".pushsection .fixup,\"ax\" \n\t"
  3946. "3: \n\t"
  3947. "movb $1, %[fault] \n\t"
  3948. "jmp 2b \n\t"
  3949. ".popsection \n\t"
  3950. _ASM_EXTABLE(1b, 3b)
  3951. : [fault]"+qm"(fault));
  3952. ctxt->ops->put_fpu(ctxt);
  3953. if (unlikely(fault))
  3954. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  3955. return X86EMUL_CONTINUE;
  3956. }
  3957. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  3958. struct operand *op)
  3959. {
  3960. if (op->type == OP_MM)
  3961. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  3962. }
  3963. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
  3964. {
  3965. ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
  3966. fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
  3967. asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
  3968. : "+a"(ctxt->dst.val), "+b"(ctxt->src.val), [flags]"+D"(flags)
  3969. : "c"(ctxt->src2.val), [fastop]"S"(fop));
  3970. ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
  3971. return X86EMUL_CONTINUE;
  3972. }
  3973. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3974. {
  3975. const struct x86_emulate_ops *ops = ctxt->ops;
  3976. int rc = X86EMUL_CONTINUE;
  3977. int saved_dst_type = ctxt->dst.type;
  3978. ctxt->mem_read.pos = 0;
  3979. if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
  3980. (ctxt->d & Undefined)) {
  3981. rc = emulate_ud(ctxt);
  3982. goto done;
  3983. }
  3984. /* LOCK prefix is allowed only with some instructions */
  3985. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3986. rc = emulate_ud(ctxt);
  3987. goto done;
  3988. }
  3989. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3990. rc = emulate_ud(ctxt);
  3991. goto done;
  3992. }
  3993. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  3994. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3995. rc = emulate_ud(ctxt);
  3996. goto done;
  3997. }
  3998. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3999. rc = emulate_nm(ctxt);
  4000. goto done;
  4001. }
  4002. if (ctxt->d & Mmx) {
  4003. rc = flush_pending_x87_faults(ctxt);
  4004. if (rc != X86EMUL_CONTINUE)
  4005. goto done;
  4006. /*
  4007. * Now that we know the fpu is exception safe, we can fetch
  4008. * operands from it.
  4009. */
  4010. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  4011. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  4012. if (!(ctxt->d & Mov))
  4013. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  4014. }
  4015. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  4016. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4017. X86_ICPT_PRE_EXCEPT);
  4018. if (rc != X86EMUL_CONTINUE)
  4019. goto done;
  4020. }
  4021. /* Privileged instruction can be executed only in CPL=0 */
  4022. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  4023. rc = emulate_gp(ctxt, 0);
  4024. goto done;
  4025. }
  4026. /* Instruction can only be executed in protected mode */
  4027. if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
  4028. rc = emulate_ud(ctxt);
  4029. goto done;
  4030. }
  4031. /* Do instruction specific permission checks */
  4032. if (ctxt->check_perm) {
  4033. rc = ctxt->check_perm(ctxt);
  4034. if (rc != X86EMUL_CONTINUE)
  4035. goto done;
  4036. }
  4037. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  4038. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4039. X86_ICPT_POST_EXCEPT);
  4040. if (rc != X86EMUL_CONTINUE)
  4041. goto done;
  4042. }
  4043. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4044. /* All REP prefixes have the same first termination condition */
  4045. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
  4046. ctxt->eip = ctxt->_eip;
  4047. goto done;
  4048. }
  4049. }
  4050. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  4051. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  4052. ctxt->src.valptr, ctxt->src.bytes);
  4053. if (rc != X86EMUL_CONTINUE)
  4054. goto done;
  4055. ctxt->src.orig_val64 = ctxt->src.val64;
  4056. }
  4057. if (ctxt->src2.type == OP_MEM) {
  4058. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  4059. &ctxt->src2.val, ctxt->src2.bytes);
  4060. if (rc != X86EMUL_CONTINUE)
  4061. goto done;
  4062. }
  4063. if ((ctxt->d & DstMask) == ImplicitOps)
  4064. goto special_insn;
  4065. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  4066. /* optimisation - avoid slow emulated read if Mov */
  4067. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  4068. &ctxt->dst.val, ctxt->dst.bytes);
  4069. if (rc != X86EMUL_CONTINUE)
  4070. goto done;
  4071. }
  4072. ctxt->dst.orig_val = ctxt->dst.val;
  4073. special_insn:
  4074. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  4075. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4076. X86_ICPT_POST_MEMACCESS);
  4077. if (rc != X86EMUL_CONTINUE)
  4078. goto done;
  4079. }
  4080. if (ctxt->execute) {
  4081. if (ctxt->d & Fastop) {
  4082. void (*fop)(struct fastop *) = (void *)ctxt->execute;
  4083. rc = fastop(ctxt, fop);
  4084. if (rc != X86EMUL_CONTINUE)
  4085. goto done;
  4086. goto writeback;
  4087. }
  4088. rc = ctxt->execute(ctxt);
  4089. if (rc != X86EMUL_CONTINUE)
  4090. goto done;
  4091. goto writeback;
  4092. }
  4093. if (ctxt->twobyte)
  4094. goto twobyte_insn;
  4095. switch (ctxt->b) {
  4096. case 0x63: /* movsxd */
  4097. if (ctxt->mode != X86EMUL_MODE_PROT64)
  4098. goto cannot_emulate;
  4099. ctxt->dst.val = (s32) ctxt->src.val;
  4100. break;
  4101. case 0x70 ... 0x7f: /* jcc (short) */
  4102. if (test_cc(ctxt->b, ctxt->eflags))
  4103. jmp_rel(ctxt, ctxt->src.val);
  4104. break;
  4105. case 0x8d: /* lea r16/r32, m */
  4106. ctxt->dst.val = ctxt->src.addr.mem.ea;
  4107. break;
  4108. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  4109. if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
  4110. break;
  4111. rc = em_xchg(ctxt);
  4112. break;
  4113. case 0x98: /* cbw/cwde/cdqe */
  4114. switch (ctxt->op_bytes) {
  4115. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  4116. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  4117. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  4118. }
  4119. break;
  4120. case 0xcc: /* int3 */
  4121. rc = emulate_int(ctxt, 3);
  4122. break;
  4123. case 0xcd: /* int n */
  4124. rc = emulate_int(ctxt, ctxt->src.val);
  4125. break;
  4126. case 0xce: /* into */
  4127. if (ctxt->eflags & EFLG_OF)
  4128. rc = emulate_int(ctxt, 4);
  4129. break;
  4130. case 0xe9: /* jmp rel */
  4131. case 0xeb: /* jmp rel short */
  4132. jmp_rel(ctxt, ctxt->src.val);
  4133. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  4134. break;
  4135. case 0xf4: /* hlt */
  4136. ctxt->ops->halt(ctxt);
  4137. break;
  4138. case 0xf5: /* cmc */
  4139. /* complement carry flag from eflags reg */
  4140. ctxt->eflags ^= EFLG_CF;
  4141. break;
  4142. case 0xf8: /* clc */
  4143. ctxt->eflags &= ~EFLG_CF;
  4144. break;
  4145. case 0xf9: /* stc */
  4146. ctxt->eflags |= EFLG_CF;
  4147. break;
  4148. case 0xfc: /* cld */
  4149. ctxt->eflags &= ~EFLG_DF;
  4150. break;
  4151. case 0xfd: /* std */
  4152. ctxt->eflags |= EFLG_DF;
  4153. break;
  4154. default:
  4155. goto cannot_emulate;
  4156. }
  4157. if (rc != X86EMUL_CONTINUE)
  4158. goto done;
  4159. writeback:
  4160. if (!(ctxt->d & NoWrite)) {
  4161. rc = writeback(ctxt, &ctxt->dst);
  4162. if (rc != X86EMUL_CONTINUE)
  4163. goto done;
  4164. }
  4165. if (ctxt->d & SrcWrite) {
  4166. BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
  4167. rc = writeback(ctxt, &ctxt->src);
  4168. if (rc != X86EMUL_CONTINUE)
  4169. goto done;
  4170. }
  4171. /*
  4172. * restore dst type in case the decoding will be reused
  4173. * (happens for string instruction )
  4174. */
  4175. ctxt->dst.type = saved_dst_type;
  4176. if ((ctxt->d & SrcMask) == SrcSI)
  4177. string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
  4178. if ((ctxt->d & DstMask) == DstDI)
  4179. string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
  4180. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4181. unsigned int count;
  4182. struct read_cache *r = &ctxt->io_read;
  4183. if ((ctxt->d & SrcMask) == SrcSI)
  4184. count = ctxt->src.count;
  4185. else
  4186. count = ctxt->dst.count;
  4187. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
  4188. -count);
  4189. if (!string_insn_completed(ctxt)) {
  4190. /*
  4191. * Re-enter guest when pio read ahead buffer is empty
  4192. * or, if it is not used, after each 1024 iteration.
  4193. */
  4194. if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
  4195. (r->end == 0 || r->end != r->pos)) {
  4196. /*
  4197. * Reset read cache. Usually happens before
  4198. * decode, but since instruction is restarted
  4199. * we have to do it here.
  4200. */
  4201. ctxt->mem_read.end = 0;
  4202. writeback_registers(ctxt);
  4203. return EMULATION_RESTART;
  4204. }
  4205. goto done; /* skip rip writeback */
  4206. }
  4207. }
  4208. ctxt->eip = ctxt->_eip;
  4209. done:
  4210. if (rc == X86EMUL_PROPAGATE_FAULT)
  4211. ctxt->have_exception = true;
  4212. if (rc == X86EMUL_INTERCEPTED)
  4213. return EMULATION_INTERCEPTED;
  4214. if (rc == X86EMUL_CONTINUE)
  4215. writeback_registers(ctxt);
  4216. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  4217. twobyte_insn:
  4218. switch (ctxt->b) {
  4219. case 0x09: /* wbinvd */
  4220. (ctxt->ops->wbinvd)(ctxt);
  4221. break;
  4222. case 0x08: /* invd */
  4223. case 0x0d: /* GrpP (prefetch) */
  4224. case 0x18: /* Grp16 (prefetch/nop) */
  4225. break;
  4226. case 0x20: /* mov cr, reg */
  4227. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  4228. break;
  4229. case 0x21: /* mov from dr to reg */
  4230. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  4231. break;
  4232. case 0x40 ... 0x4f: /* cmov */
  4233. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  4234. if (!test_cc(ctxt->b, ctxt->eflags))
  4235. ctxt->dst.type = OP_NONE; /* no writeback */
  4236. break;
  4237. case 0x80 ... 0x8f: /* jnz rel, etc*/
  4238. if (test_cc(ctxt->b, ctxt->eflags))
  4239. jmp_rel(ctxt, ctxt->src.val);
  4240. break;
  4241. case 0x90 ... 0x9f: /* setcc r/m8 */
  4242. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  4243. break;
  4244. case 0xae: /* clflush */
  4245. break;
  4246. case 0xb6 ... 0xb7: /* movzx */
  4247. ctxt->dst.bytes = ctxt->op_bytes;
  4248. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  4249. : (u16) ctxt->src.val;
  4250. break;
  4251. case 0xbe ... 0xbf: /* movsx */
  4252. ctxt->dst.bytes = ctxt->op_bytes;
  4253. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4254. (s16) ctxt->src.val;
  4255. break;
  4256. case 0xc0 ... 0xc1: /* xadd */
  4257. fastop(ctxt, em_add);
  4258. /* Write back the register source. */
  4259. ctxt->src.val = ctxt->dst.orig_val;
  4260. write_register_operand(&ctxt->src);
  4261. break;
  4262. case 0xc3: /* movnti */
  4263. ctxt->dst.bytes = ctxt->op_bytes;
  4264. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  4265. (u64) ctxt->src.val;
  4266. break;
  4267. default:
  4268. goto cannot_emulate;
  4269. }
  4270. if (rc != X86EMUL_CONTINUE)
  4271. goto done;
  4272. goto writeback;
  4273. cannot_emulate:
  4274. return EMULATION_FAILED;
  4275. }
  4276. void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
  4277. {
  4278. invalidate_registers(ctxt);
  4279. }
  4280. void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
  4281. {
  4282. writeback_registers(ctxt);
  4283. }