clock.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158
  1. /* linux/arch/arm/mach-s5pv210/clock.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5PV210 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/io.h>
  21. #include <mach/map.h>
  22. #include <plat/cpu-freq.h>
  23. #include <mach/regs-clock.h>
  24. #include <plat/clock.h>
  25. #include <plat/cpu.h>
  26. #include <plat/pll.h>
  27. #include <plat/s5p-clock.h>
  28. #include <plat/clock-clksrc.h>
  29. #include <plat/s5pv210.h>
  30. static unsigned long xtal;
  31. static struct clksrc_clk clk_mout_apll = {
  32. .clk = {
  33. .name = "mout_apll",
  34. },
  35. .sources = &clk_src_apll,
  36. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
  37. };
  38. static struct clksrc_clk clk_mout_epll = {
  39. .clk = {
  40. .name = "mout_epll",
  41. },
  42. .sources = &clk_src_epll,
  43. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
  44. };
  45. static struct clksrc_clk clk_mout_mpll = {
  46. .clk = {
  47. .name = "mout_mpll",
  48. },
  49. .sources = &clk_src_mpll,
  50. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
  51. };
  52. static struct clk *clkset_armclk_list[] = {
  53. [0] = &clk_mout_apll.clk,
  54. [1] = &clk_mout_mpll.clk,
  55. };
  56. static struct clksrc_sources clkset_armclk = {
  57. .sources = clkset_armclk_list,
  58. .nr_sources = ARRAY_SIZE(clkset_armclk_list),
  59. };
  60. static struct clksrc_clk clk_armclk = {
  61. .clk = {
  62. .name = "armclk",
  63. },
  64. .sources = &clkset_armclk,
  65. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 16, .size = 1 },
  66. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 0, .size = 3 },
  67. };
  68. static struct clksrc_clk clk_hclk_msys = {
  69. .clk = {
  70. .name = "hclk_msys",
  71. .parent = &clk_armclk.clk,
  72. },
  73. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 8, .size = 3 },
  74. };
  75. static struct clksrc_clk clk_pclk_msys = {
  76. .clk = {
  77. .name = "pclk_msys",
  78. .parent = &clk_hclk_msys.clk,
  79. },
  80. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 12, .size = 3 },
  81. };
  82. static struct clksrc_clk clk_sclk_a2m = {
  83. .clk = {
  84. .name = "sclk_a2m",
  85. .parent = &clk_mout_apll.clk,
  86. },
  87. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 4, .size = 3 },
  88. };
  89. static struct clk *clkset_hclk_sys_list[] = {
  90. [0] = &clk_mout_mpll.clk,
  91. [1] = &clk_sclk_a2m.clk,
  92. };
  93. static struct clksrc_sources clkset_hclk_sys = {
  94. .sources = clkset_hclk_sys_list,
  95. .nr_sources = ARRAY_SIZE(clkset_hclk_sys_list),
  96. };
  97. static struct clksrc_clk clk_hclk_dsys = {
  98. .clk = {
  99. .name = "hclk_dsys",
  100. },
  101. .sources = &clkset_hclk_sys,
  102. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 20, .size = 1 },
  103. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 16, .size = 4 },
  104. };
  105. static struct clksrc_clk clk_pclk_dsys = {
  106. .clk = {
  107. .name = "pclk_dsys",
  108. .parent = &clk_hclk_dsys.clk,
  109. },
  110. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 20, .size = 3 },
  111. };
  112. static struct clksrc_clk clk_hclk_psys = {
  113. .clk = {
  114. .name = "hclk_psys",
  115. },
  116. .sources = &clkset_hclk_sys,
  117. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 24, .size = 1 },
  118. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 24, .size = 4 },
  119. };
  120. static struct clksrc_clk clk_pclk_psys = {
  121. .clk = {
  122. .name = "pclk_psys",
  123. .parent = &clk_hclk_psys.clk,
  124. },
  125. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 28, .size = 3 },
  126. };
  127. static int s5pv210_clk_ip0_ctrl(struct clk *clk, int enable)
  128. {
  129. return s5p_gatectrl(S5P_CLKGATE_IP0, clk, enable);
  130. }
  131. static int s5pv210_clk_ip1_ctrl(struct clk *clk, int enable)
  132. {
  133. return s5p_gatectrl(S5P_CLKGATE_IP1, clk, enable);
  134. }
  135. static int s5pv210_clk_ip2_ctrl(struct clk *clk, int enable)
  136. {
  137. return s5p_gatectrl(S5P_CLKGATE_IP2, clk, enable);
  138. }
  139. static int s5pv210_clk_ip3_ctrl(struct clk *clk, int enable)
  140. {
  141. return s5p_gatectrl(S5P_CLKGATE_IP3, clk, enable);
  142. }
  143. static int s5pv210_clk_mask0_ctrl(struct clk *clk, int enable)
  144. {
  145. return s5p_gatectrl(S5P_CLK_SRC_MASK0, clk, enable);
  146. }
  147. static int s5pv210_clk_mask1_ctrl(struct clk *clk, int enable)
  148. {
  149. return s5p_gatectrl(S5P_CLK_SRC_MASK1, clk, enable);
  150. }
  151. static struct clk clk_sclk_hdmi27m = {
  152. .name = "sclk_hdmi27m",
  153. .rate = 27000000,
  154. };
  155. static struct clk clk_sclk_hdmiphy = {
  156. .name = "sclk_hdmiphy",
  157. };
  158. static struct clk clk_sclk_usbphy0 = {
  159. .name = "sclk_usbphy0",
  160. };
  161. static struct clk clk_sclk_usbphy1 = {
  162. .name = "sclk_usbphy1",
  163. };
  164. static struct clk clk_pcmcdclk0 = {
  165. .name = "pcmcdclk",
  166. };
  167. static struct clk clk_pcmcdclk1 = {
  168. .name = "pcmcdclk",
  169. };
  170. static struct clk clk_pcmcdclk2 = {
  171. .name = "pcmcdclk",
  172. };
  173. static struct clk *clkset_vpllsrc_list[] = {
  174. [0] = &clk_fin_vpll,
  175. [1] = &clk_sclk_hdmi27m,
  176. };
  177. static struct clksrc_sources clkset_vpllsrc = {
  178. .sources = clkset_vpllsrc_list,
  179. .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
  180. };
  181. static struct clksrc_clk clk_vpllsrc = {
  182. .clk = {
  183. .name = "vpll_src",
  184. .enable = s5pv210_clk_mask0_ctrl,
  185. .ctrlbit = (1 << 7),
  186. },
  187. .sources = &clkset_vpllsrc,
  188. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 28, .size = 1 },
  189. };
  190. static struct clk *clkset_sclk_vpll_list[] = {
  191. [0] = &clk_vpllsrc.clk,
  192. [1] = &clk_fout_vpll,
  193. };
  194. static struct clksrc_sources clkset_sclk_vpll = {
  195. .sources = clkset_sclk_vpll_list,
  196. .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
  197. };
  198. static struct clksrc_clk clk_sclk_vpll = {
  199. .clk = {
  200. .name = "sclk_vpll",
  201. },
  202. .sources = &clkset_sclk_vpll,
  203. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 12, .size = 1 },
  204. };
  205. static struct clk *clkset_moutdmc0src_list[] = {
  206. [0] = &clk_sclk_a2m.clk,
  207. [1] = &clk_mout_mpll.clk,
  208. [2] = NULL,
  209. [3] = NULL,
  210. };
  211. static struct clksrc_sources clkset_moutdmc0src = {
  212. .sources = clkset_moutdmc0src_list,
  213. .nr_sources = ARRAY_SIZE(clkset_moutdmc0src_list),
  214. };
  215. static struct clksrc_clk clk_mout_dmc0 = {
  216. .clk = {
  217. .name = "mout_dmc0",
  218. },
  219. .sources = &clkset_moutdmc0src,
  220. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
  221. };
  222. static struct clksrc_clk clk_sclk_dmc0 = {
  223. .clk = {
  224. .name = "sclk_dmc0",
  225. .parent = &clk_mout_dmc0.clk,
  226. },
  227. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
  228. };
  229. static unsigned long s5pv210_clk_imem_get_rate(struct clk *clk)
  230. {
  231. return clk_get_rate(clk->parent) / 2;
  232. }
  233. static struct clk_ops clk_hclk_imem_ops = {
  234. .get_rate = s5pv210_clk_imem_get_rate,
  235. };
  236. static unsigned long s5pv210_clk_fout_apll_get_rate(struct clk *clk)
  237. {
  238. return s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
  239. }
  240. static struct clk_ops clk_fout_apll_ops = {
  241. .get_rate = s5pv210_clk_fout_apll_get_rate,
  242. };
  243. static struct clk init_clocks_off[] = {
  244. {
  245. .name = "pdma",
  246. .devname = "s3c-pl330.0",
  247. .parent = &clk_hclk_psys.clk,
  248. .enable = s5pv210_clk_ip0_ctrl,
  249. .ctrlbit = (1 << 3),
  250. }, {
  251. .name = "pdma",
  252. .devname = "s3c-pl330.1",
  253. .parent = &clk_hclk_psys.clk,
  254. .enable = s5pv210_clk_ip0_ctrl,
  255. .ctrlbit = (1 << 4),
  256. }, {
  257. .name = "rot",
  258. .parent = &clk_hclk_dsys.clk,
  259. .enable = s5pv210_clk_ip0_ctrl,
  260. .ctrlbit = (1<<29),
  261. }, {
  262. .name = "fimc",
  263. .devname = "s5pv210-fimc.0",
  264. .parent = &clk_hclk_dsys.clk,
  265. .enable = s5pv210_clk_ip0_ctrl,
  266. .ctrlbit = (1 << 24),
  267. }, {
  268. .name = "fimc",
  269. .devname = "s5pv210-fimc.1",
  270. .parent = &clk_hclk_dsys.clk,
  271. .enable = s5pv210_clk_ip0_ctrl,
  272. .ctrlbit = (1 << 25),
  273. }, {
  274. .name = "fimc",
  275. .devname = "s5pv210-fimc.2",
  276. .parent = &clk_hclk_dsys.clk,
  277. .enable = s5pv210_clk_ip0_ctrl,
  278. .ctrlbit = (1 << 26),
  279. }, {
  280. .name = "otg",
  281. .parent = &clk_hclk_psys.clk,
  282. .enable = s5pv210_clk_ip1_ctrl,
  283. .ctrlbit = (1<<16),
  284. }, {
  285. .name = "usb-host",
  286. .parent = &clk_hclk_psys.clk,
  287. .enable = s5pv210_clk_ip1_ctrl,
  288. .ctrlbit = (1<<17),
  289. }, {
  290. .name = "lcd",
  291. .parent = &clk_hclk_dsys.clk,
  292. .enable = s5pv210_clk_ip1_ctrl,
  293. .ctrlbit = (1<<0),
  294. }, {
  295. .name = "cfcon",
  296. .parent = &clk_hclk_psys.clk,
  297. .enable = s5pv210_clk_ip1_ctrl,
  298. .ctrlbit = (1<<25),
  299. }, {
  300. .name = "hsmmc",
  301. .devname = "s3c-sdhci.0",
  302. .parent = &clk_hclk_psys.clk,
  303. .enable = s5pv210_clk_ip2_ctrl,
  304. .ctrlbit = (1<<16),
  305. }, {
  306. .name = "hsmmc",
  307. .devname = "s3c-sdhci.1",
  308. .parent = &clk_hclk_psys.clk,
  309. .enable = s5pv210_clk_ip2_ctrl,
  310. .ctrlbit = (1<<17),
  311. }, {
  312. .name = "hsmmc",
  313. .devname = "s3c-sdhci.2",
  314. .parent = &clk_hclk_psys.clk,
  315. .enable = s5pv210_clk_ip2_ctrl,
  316. .ctrlbit = (1<<18),
  317. }, {
  318. .name = "hsmmc",
  319. .devname = "s3c-sdhci.3",
  320. .parent = &clk_hclk_psys.clk,
  321. .enable = s5pv210_clk_ip2_ctrl,
  322. .ctrlbit = (1<<19),
  323. }, {
  324. .name = "systimer",
  325. .parent = &clk_pclk_psys.clk,
  326. .enable = s5pv210_clk_ip3_ctrl,
  327. .ctrlbit = (1<<16),
  328. }, {
  329. .name = "watchdog",
  330. .parent = &clk_pclk_psys.clk,
  331. .enable = s5pv210_clk_ip3_ctrl,
  332. .ctrlbit = (1<<22),
  333. }, {
  334. .name = "rtc",
  335. .parent = &clk_pclk_psys.clk,
  336. .enable = s5pv210_clk_ip3_ctrl,
  337. .ctrlbit = (1<<15),
  338. }, {
  339. .name = "i2c",
  340. .devname = "s3c2440-i2c.0",
  341. .parent = &clk_pclk_psys.clk,
  342. .enable = s5pv210_clk_ip3_ctrl,
  343. .ctrlbit = (1<<7),
  344. }, {
  345. .name = "i2c",
  346. .devname = "s3c2440-i2c.1",
  347. .parent = &clk_pclk_psys.clk,
  348. .enable = s5pv210_clk_ip3_ctrl,
  349. .ctrlbit = (1 << 10),
  350. }, {
  351. .name = "i2c",
  352. .devname = "s3c2440-i2c.2",
  353. .parent = &clk_pclk_psys.clk,
  354. .enable = s5pv210_clk_ip3_ctrl,
  355. .ctrlbit = (1<<9),
  356. }, {
  357. .name = "spi",
  358. .devname = "s3c64xx-spi.0",
  359. .parent = &clk_pclk_psys.clk,
  360. .enable = s5pv210_clk_ip3_ctrl,
  361. .ctrlbit = (1<<12),
  362. }, {
  363. .name = "spi",
  364. .devname = "s3c64xx-spi.1",
  365. .parent = &clk_pclk_psys.clk,
  366. .enable = s5pv210_clk_ip3_ctrl,
  367. .ctrlbit = (1<<13),
  368. }, {
  369. .name = "spi",
  370. .devname = "s3c64xx-spi.2",
  371. .parent = &clk_pclk_psys.clk,
  372. .enable = s5pv210_clk_ip3_ctrl,
  373. .ctrlbit = (1<<14),
  374. }, {
  375. .name = "timers",
  376. .parent = &clk_pclk_psys.clk,
  377. .enable = s5pv210_clk_ip3_ctrl,
  378. .ctrlbit = (1<<23),
  379. }, {
  380. .name = "adc",
  381. .parent = &clk_pclk_psys.clk,
  382. .enable = s5pv210_clk_ip3_ctrl,
  383. .ctrlbit = (1<<24),
  384. }, {
  385. .name = "keypad",
  386. .parent = &clk_pclk_psys.clk,
  387. .enable = s5pv210_clk_ip3_ctrl,
  388. .ctrlbit = (1<<21),
  389. }, {
  390. .name = "iis",
  391. .devname = "samsung-i2s.0",
  392. .parent = &clk_p,
  393. .enable = s5pv210_clk_ip3_ctrl,
  394. .ctrlbit = (1<<4),
  395. }, {
  396. .name = "iis",
  397. .devname = "samsung-i2s.1",
  398. .parent = &clk_p,
  399. .enable = s5pv210_clk_ip3_ctrl,
  400. .ctrlbit = (1 << 5),
  401. }, {
  402. .name = "iis",
  403. .devname = "samsung-i2s.2",
  404. .parent = &clk_p,
  405. .enable = s5pv210_clk_ip3_ctrl,
  406. .ctrlbit = (1 << 6),
  407. }, {
  408. .name = "spdif",
  409. .parent = &clk_p,
  410. .enable = s5pv210_clk_ip3_ctrl,
  411. .ctrlbit = (1 << 0),
  412. },
  413. };
  414. static struct clk init_clocks[] = {
  415. {
  416. .name = "hclk_imem",
  417. .parent = &clk_hclk_msys.clk,
  418. .ctrlbit = (1 << 5),
  419. .enable = s5pv210_clk_ip0_ctrl,
  420. .ops = &clk_hclk_imem_ops,
  421. }, {
  422. .name = "uart",
  423. .devname = "s5pv210-uart.0",
  424. .parent = &clk_pclk_psys.clk,
  425. .enable = s5pv210_clk_ip3_ctrl,
  426. .ctrlbit = (1 << 17),
  427. }, {
  428. .name = "uart",
  429. .devname = "s5pv210-uart.1",
  430. .parent = &clk_pclk_psys.clk,
  431. .enable = s5pv210_clk_ip3_ctrl,
  432. .ctrlbit = (1 << 18),
  433. }, {
  434. .name = "uart",
  435. .devname = "s5pv210-uart.2",
  436. .parent = &clk_pclk_psys.clk,
  437. .enable = s5pv210_clk_ip3_ctrl,
  438. .ctrlbit = (1 << 19),
  439. }, {
  440. .name = "uart",
  441. .devname = "s5pv210-uart.3",
  442. .parent = &clk_pclk_psys.clk,
  443. .enable = s5pv210_clk_ip3_ctrl,
  444. .ctrlbit = (1 << 20),
  445. }, {
  446. .name = "sromc",
  447. .parent = &clk_hclk_psys.clk,
  448. .enable = s5pv210_clk_ip1_ctrl,
  449. .ctrlbit = (1 << 26),
  450. },
  451. };
  452. static struct clk *clkset_uart_list[] = {
  453. [6] = &clk_mout_mpll.clk,
  454. [7] = &clk_mout_epll.clk,
  455. };
  456. static struct clksrc_sources clkset_uart = {
  457. .sources = clkset_uart_list,
  458. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  459. };
  460. static struct clk *clkset_group1_list[] = {
  461. [0] = &clk_sclk_a2m.clk,
  462. [1] = &clk_mout_mpll.clk,
  463. [2] = &clk_mout_epll.clk,
  464. [3] = &clk_sclk_vpll.clk,
  465. };
  466. static struct clksrc_sources clkset_group1 = {
  467. .sources = clkset_group1_list,
  468. .nr_sources = ARRAY_SIZE(clkset_group1_list),
  469. };
  470. static struct clk *clkset_sclk_onenand_list[] = {
  471. [0] = &clk_hclk_psys.clk,
  472. [1] = &clk_hclk_dsys.clk,
  473. };
  474. static struct clksrc_sources clkset_sclk_onenand = {
  475. .sources = clkset_sclk_onenand_list,
  476. .nr_sources = ARRAY_SIZE(clkset_sclk_onenand_list),
  477. };
  478. static struct clk *clkset_sclk_dac_list[] = {
  479. [0] = &clk_sclk_vpll.clk,
  480. [1] = &clk_sclk_hdmiphy,
  481. };
  482. static struct clksrc_sources clkset_sclk_dac = {
  483. .sources = clkset_sclk_dac_list,
  484. .nr_sources = ARRAY_SIZE(clkset_sclk_dac_list),
  485. };
  486. static struct clksrc_clk clk_sclk_dac = {
  487. .clk = {
  488. .name = "sclk_dac",
  489. .enable = s5pv210_clk_mask0_ctrl,
  490. .ctrlbit = (1 << 2),
  491. },
  492. .sources = &clkset_sclk_dac,
  493. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 8, .size = 1 },
  494. };
  495. static struct clksrc_clk clk_sclk_pixel = {
  496. .clk = {
  497. .name = "sclk_pixel",
  498. .parent = &clk_sclk_vpll.clk,
  499. },
  500. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 0, .size = 4},
  501. };
  502. static struct clk *clkset_sclk_hdmi_list[] = {
  503. [0] = &clk_sclk_pixel.clk,
  504. [1] = &clk_sclk_hdmiphy,
  505. };
  506. static struct clksrc_sources clkset_sclk_hdmi = {
  507. .sources = clkset_sclk_hdmi_list,
  508. .nr_sources = ARRAY_SIZE(clkset_sclk_hdmi_list),
  509. };
  510. static struct clksrc_clk clk_sclk_hdmi = {
  511. .clk = {
  512. .name = "sclk_hdmi",
  513. .enable = s5pv210_clk_mask0_ctrl,
  514. .ctrlbit = (1 << 0),
  515. },
  516. .sources = &clkset_sclk_hdmi,
  517. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 0, .size = 1 },
  518. };
  519. static struct clk *clkset_sclk_mixer_list[] = {
  520. [0] = &clk_sclk_dac.clk,
  521. [1] = &clk_sclk_hdmi.clk,
  522. };
  523. static struct clksrc_sources clkset_sclk_mixer = {
  524. .sources = clkset_sclk_mixer_list,
  525. .nr_sources = ARRAY_SIZE(clkset_sclk_mixer_list),
  526. };
  527. static struct clk *clkset_sclk_audio0_list[] = {
  528. [0] = &clk_ext_xtal_mux,
  529. [1] = &clk_pcmcdclk0,
  530. [2] = &clk_sclk_hdmi27m,
  531. [3] = &clk_sclk_usbphy0,
  532. [4] = &clk_sclk_usbphy1,
  533. [5] = &clk_sclk_hdmiphy,
  534. [6] = &clk_mout_mpll.clk,
  535. [7] = &clk_mout_epll.clk,
  536. [8] = &clk_sclk_vpll.clk,
  537. };
  538. static struct clksrc_sources clkset_sclk_audio0 = {
  539. .sources = clkset_sclk_audio0_list,
  540. .nr_sources = ARRAY_SIZE(clkset_sclk_audio0_list),
  541. };
  542. static struct clksrc_clk clk_sclk_audio0 = {
  543. .clk = {
  544. .name = "sclk_audio",
  545. .devname = "soc-audio.0",
  546. .enable = s5pv210_clk_mask0_ctrl,
  547. .ctrlbit = (1 << 24),
  548. },
  549. .sources = &clkset_sclk_audio0,
  550. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 0, .size = 4 },
  551. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 0, .size = 4 },
  552. };
  553. static struct clk *clkset_sclk_audio1_list[] = {
  554. [0] = &clk_ext_xtal_mux,
  555. [1] = &clk_pcmcdclk1,
  556. [2] = &clk_sclk_hdmi27m,
  557. [3] = &clk_sclk_usbphy0,
  558. [4] = &clk_sclk_usbphy1,
  559. [5] = &clk_sclk_hdmiphy,
  560. [6] = &clk_mout_mpll.clk,
  561. [7] = &clk_mout_epll.clk,
  562. [8] = &clk_sclk_vpll.clk,
  563. };
  564. static struct clksrc_sources clkset_sclk_audio1 = {
  565. .sources = clkset_sclk_audio1_list,
  566. .nr_sources = ARRAY_SIZE(clkset_sclk_audio1_list),
  567. };
  568. static struct clksrc_clk clk_sclk_audio1 = {
  569. .clk = {
  570. .name = "sclk_audio",
  571. .devname = "soc-audio.1",
  572. .enable = s5pv210_clk_mask0_ctrl,
  573. .ctrlbit = (1 << 25),
  574. },
  575. .sources = &clkset_sclk_audio1,
  576. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 4, .size = 4 },
  577. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 4, .size = 4 },
  578. };
  579. static struct clk *clkset_sclk_audio2_list[] = {
  580. [0] = &clk_ext_xtal_mux,
  581. [1] = &clk_pcmcdclk0,
  582. [2] = &clk_sclk_hdmi27m,
  583. [3] = &clk_sclk_usbphy0,
  584. [4] = &clk_sclk_usbphy1,
  585. [5] = &clk_sclk_hdmiphy,
  586. [6] = &clk_mout_mpll.clk,
  587. [7] = &clk_mout_epll.clk,
  588. [8] = &clk_sclk_vpll.clk,
  589. };
  590. static struct clksrc_sources clkset_sclk_audio2 = {
  591. .sources = clkset_sclk_audio2_list,
  592. .nr_sources = ARRAY_SIZE(clkset_sclk_audio2_list),
  593. };
  594. static struct clksrc_clk clk_sclk_audio2 = {
  595. .clk = {
  596. .name = "sclk_audio",
  597. .devname = "soc-audio.2",
  598. .enable = s5pv210_clk_mask0_ctrl,
  599. .ctrlbit = (1 << 26),
  600. },
  601. .sources = &clkset_sclk_audio2,
  602. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 8, .size = 4 },
  603. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 8, .size = 4 },
  604. };
  605. static struct clk *clkset_sclk_spdif_list[] = {
  606. [0] = &clk_sclk_audio0.clk,
  607. [1] = &clk_sclk_audio1.clk,
  608. [2] = &clk_sclk_audio2.clk,
  609. };
  610. static struct clksrc_sources clkset_sclk_spdif = {
  611. .sources = clkset_sclk_spdif_list,
  612. .nr_sources = ARRAY_SIZE(clkset_sclk_spdif_list),
  613. };
  614. static struct clksrc_clk clk_sclk_spdif = {
  615. .clk = {
  616. .name = "sclk_spdif",
  617. .enable = s5pv210_clk_mask0_ctrl,
  618. .ctrlbit = (1 << 27),
  619. .ops = &s5p_sclk_spdif_ops,
  620. },
  621. .sources = &clkset_sclk_spdif,
  622. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 12, .size = 2 },
  623. };
  624. static struct clk *clkset_group2_list[] = {
  625. [0] = &clk_ext_xtal_mux,
  626. [1] = &clk_xusbxti,
  627. [2] = &clk_sclk_hdmi27m,
  628. [3] = &clk_sclk_usbphy0,
  629. [4] = &clk_sclk_usbphy1,
  630. [5] = &clk_sclk_hdmiphy,
  631. [6] = &clk_mout_mpll.clk,
  632. [7] = &clk_mout_epll.clk,
  633. [8] = &clk_sclk_vpll.clk,
  634. };
  635. static struct clksrc_sources clkset_group2 = {
  636. .sources = clkset_group2_list,
  637. .nr_sources = ARRAY_SIZE(clkset_group2_list),
  638. };
  639. static struct clksrc_clk clksrcs[] = {
  640. {
  641. .clk = {
  642. .name = "sclk_dmc",
  643. },
  644. .sources = &clkset_group1,
  645. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
  646. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
  647. }, {
  648. .clk = {
  649. .name = "sclk_onenand",
  650. },
  651. .sources = &clkset_sclk_onenand,
  652. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 28, .size = 1 },
  653. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 12, .size = 3 },
  654. }, {
  655. .clk = {
  656. .name = "uclk1",
  657. .devname = "s5pv210-uart.0",
  658. .enable = s5pv210_clk_mask0_ctrl,
  659. .ctrlbit = (1 << 12),
  660. },
  661. .sources = &clkset_uart,
  662. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 16, .size = 4 },
  663. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 16, .size = 4 },
  664. }, {
  665. .clk = {
  666. .name = "uclk1",
  667. .devname = "s5pv210-uart.1",
  668. .enable = s5pv210_clk_mask0_ctrl,
  669. .ctrlbit = (1 << 13),
  670. },
  671. .sources = &clkset_uart,
  672. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 20, .size = 4 },
  673. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 20, .size = 4 },
  674. }, {
  675. .clk = {
  676. .name = "uclk1",
  677. .devname = "s5pv210-uart.2",
  678. .enable = s5pv210_clk_mask0_ctrl,
  679. .ctrlbit = (1 << 14),
  680. },
  681. .sources = &clkset_uart,
  682. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 24, .size = 4 },
  683. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 24, .size = 4 },
  684. }, {
  685. .clk = {
  686. .name = "uclk1",
  687. .devname = "s5pv210-uart.3",
  688. .enable = s5pv210_clk_mask0_ctrl,
  689. .ctrlbit = (1 << 15),
  690. },
  691. .sources = &clkset_uart,
  692. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 28, .size = 4 },
  693. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 28, .size = 4 },
  694. }, {
  695. .clk = {
  696. .name = "sclk_mixer",
  697. .enable = s5pv210_clk_mask0_ctrl,
  698. .ctrlbit = (1 << 1),
  699. },
  700. .sources = &clkset_sclk_mixer,
  701. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 4, .size = 1 },
  702. }, {
  703. .clk = {
  704. .name = "sclk_fimc",
  705. .devname = "s5pv210-fimc.0",
  706. .enable = s5pv210_clk_mask1_ctrl,
  707. .ctrlbit = (1 << 2),
  708. },
  709. .sources = &clkset_group2,
  710. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 12, .size = 4 },
  711. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 12, .size = 4 },
  712. }, {
  713. .clk = {
  714. .name = "sclk_fimc",
  715. .devname = "s5pv210-fimc.1",
  716. .enable = s5pv210_clk_mask1_ctrl,
  717. .ctrlbit = (1 << 3),
  718. },
  719. .sources = &clkset_group2,
  720. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 16, .size = 4 },
  721. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 16, .size = 4 },
  722. }, {
  723. .clk = {
  724. .name = "sclk_fimc",
  725. .devname = "s5pv210-fimc.2",
  726. .enable = s5pv210_clk_mask1_ctrl,
  727. .ctrlbit = (1 << 4),
  728. },
  729. .sources = &clkset_group2,
  730. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 20, .size = 4 },
  731. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 20, .size = 4 },
  732. }, {
  733. .clk = {
  734. .name = "sclk_cam",
  735. .devname = "s5pv210-fimc.0",
  736. .enable = s5pv210_clk_mask0_ctrl,
  737. .ctrlbit = (1 << 3),
  738. },
  739. .sources = &clkset_group2,
  740. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 12, .size = 4 },
  741. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 12, .size = 4 },
  742. }, {
  743. .clk = {
  744. .name = "sclk_cam",
  745. .devname = "s5pv210-fimc.1",
  746. .enable = s5pv210_clk_mask0_ctrl,
  747. .ctrlbit = (1 << 4),
  748. },
  749. .sources = &clkset_group2,
  750. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 16, .size = 4 },
  751. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 16, .size = 4 },
  752. }, {
  753. .clk = {
  754. .name = "sclk_fimd",
  755. .enable = s5pv210_clk_mask0_ctrl,
  756. .ctrlbit = (1 << 5),
  757. },
  758. .sources = &clkset_group2,
  759. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 20, .size = 4 },
  760. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 20, .size = 4 },
  761. }, {
  762. .clk = {
  763. .name = "sclk_mmc",
  764. .devname = "s3c-sdhci.0",
  765. .enable = s5pv210_clk_mask0_ctrl,
  766. .ctrlbit = (1 << 8),
  767. },
  768. .sources = &clkset_group2,
  769. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 0, .size = 4 },
  770. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 0, .size = 4 },
  771. }, {
  772. .clk = {
  773. .name = "sclk_mmc",
  774. .devname = "s3c-sdhci.1",
  775. .enable = s5pv210_clk_mask0_ctrl,
  776. .ctrlbit = (1 << 9),
  777. },
  778. .sources = &clkset_group2,
  779. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 4, .size = 4 },
  780. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 4, .size = 4 },
  781. }, {
  782. .clk = {
  783. .name = "sclk_mmc",
  784. .devname = "s3c-sdhci.2",
  785. .enable = s5pv210_clk_mask0_ctrl,
  786. .ctrlbit = (1 << 10),
  787. },
  788. .sources = &clkset_group2,
  789. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 8, .size = 4 },
  790. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 8, .size = 4 },
  791. }, {
  792. .clk = {
  793. .name = "sclk_mmc",
  794. .devname = "s3c-sdhci.3",
  795. .enable = s5pv210_clk_mask0_ctrl,
  796. .ctrlbit = (1 << 11),
  797. },
  798. .sources = &clkset_group2,
  799. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 12, .size = 4 },
  800. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 12, .size = 4 },
  801. }, {
  802. .clk = {
  803. .name = "sclk_mfc",
  804. .enable = s5pv210_clk_ip0_ctrl,
  805. .ctrlbit = (1 << 16),
  806. },
  807. .sources = &clkset_group1,
  808. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 4, .size = 2 },
  809. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 4, .size = 4 },
  810. }, {
  811. .clk = {
  812. .name = "sclk_g2d",
  813. .enable = s5pv210_clk_ip0_ctrl,
  814. .ctrlbit = (1 << 12),
  815. },
  816. .sources = &clkset_group1,
  817. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 8, .size = 2 },
  818. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 8, .size = 4 },
  819. }, {
  820. .clk = {
  821. .name = "sclk_g3d",
  822. .enable = s5pv210_clk_ip0_ctrl,
  823. .ctrlbit = (1 << 8),
  824. },
  825. .sources = &clkset_group1,
  826. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 0, .size = 2 },
  827. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 0, .size = 4 },
  828. }, {
  829. .clk = {
  830. .name = "sclk_csis",
  831. .enable = s5pv210_clk_mask0_ctrl,
  832. .ctrlbit = (1 << 6),
  833. },
  834. .sources = &clkset_group2,
  835. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 24, .size = 4 },
  836. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 28, .size = 4 },
  837. }, {
  838. .clk = {
  839. .name = "sclk_spi",
  840. .devname = "s3c64xx-spi.0",
  841. .enable = s5pv210_clk_mask0_ctrl,
  842. .ctrlbit = (1 << 16),
  843. },
  844. .sources = &clkset_group2,
  845. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 0, .size = 4 },
  846. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 0, .size = 4 },
  847. }, {
  848. .clk = {
  849. .name = "sclk_spi",
  850. .devname = "s3c64xx-spi.1",
  851. .enable = s5pv210_clk_mask0_ctrl,
  852. .ctrlbit = (1 << 17),
  853. },
  854. .sources = &clkset_group2,
  855. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 4, .size = 4 },
  856. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 4, .size = 4 },
  857. }, {
  858. .clk = {
  859. .name = "sclk_pwi",
  860. .enable = s5pv210_clk_mask0_ctrl,
  861. .ctrlbit = (1 << 29),
  862. },
  863. .sources = &clkset_group2,
  864. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 20, .size = 4 },
  865. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 24, .size = 4 },
  866. }, {
  867. .clk = {
  868. .name = "sclk_pwm",
  869. .enable = s5pv210_clk_mask0_ctrl,
  870. .ctrlbit = (1 << 19),
  871. },
  872. .sources = &clkset_group2,
  873. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 12, .size = 4 },
  874. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 12, .size = 4 },
  875. },
  876. };
  877. /* Clock initialisation code */
  878. static struct clksrc_clk *sysclks[] = {
  879. &clk_mout_apll,
  880. &clk_mout_epll,
  881. &clk_mout_mpll,
  882. &clk_armclk,
  883. &clk_hclk_msys,
  884. &clk_sclk_a2m,
  885. &clk_hclk_dsys,
  886. &clk_hclk_psys,
  887. &clk_pclk_msys,
  888. &clk_pclk_dsys,
  889. &clk_pclk_psys,
  890. &clk_vpllsrc,
  891. &clk_sclk_vpll,
  892. &clk_sclk_dac,
  893. &clk_sclk_pixel,
  894. &clk_sclk_hdmi,
  895. &clk_mout_dmc0,
  896. &clk_sclk_dmc0,
  897. &clk_sclk_audio0,
  898. &clk_sclk_audio1,
  899. &clk_sclk_audio2,
  900. &clk_sclk_spdif,
  901. };
  902. static u32 epll_div[][6] = {
  903. { 48000000, 0, 48, 3, 3, 0 },
  904. { 96000000, 0, 48, 3, 2, 0 },
  905. { 144000000, 1, 72, 3, 2, 0 },
  906. { 192000000, 0, 48, 3, 1, 0 },
  907. { 288000000, 1, 72, 3, 1, 0 },
  908. { 32750000, 1, 65, 3, 4, 35127 },
  909. { 32768000, 1, 65, 3, 4, 35127 },
  910. { 45158400, 0, 45, 3, 3, 10355 },
  911. { 45000000, 0, 45, 3, 3, 10355 },
  912. { 45158000, 0, 45, 3, 3, 10355 },
  913. { 49125000, 0, 49, 3, 3, 9961 },
  914. { 49152000, 0, 49, 3, 3, 9961 },
  915. { 67737600, 1, 67, 3, 3, 48366 },
  916. { 67738000, 1, 67, 3, 3, 48366 },
  917. { 73800000, 1, 73, 3, 3, 47710 },
  918. { 73728000, 1, 73, 3, 3, 47710 },
  919. { 36000000, 1, 32, 3, 4, 0 },
  920. { 60000000, 1, 60, 3, 3, 0 },
  921. { 72000000, 1, 72, 3, 3, 0 },
  922. { 80000000, 1, 80, 3, 3, 0 },
  923. { 84000000, 0, 42, 3, 2, 0 },
  924. { 50000000, 0, 50, 3, 3, 0 },
  925. };
  926. static int s5pv210_epll_set_rate(struct clk *clk, unsigned long rate)
  927. {
  928. unsigned int epll_con, epll_con_k;
  929. unsigned int i;
  930. /* Return if nothing changed */
  931. if (clk->rate == rate)
  932. return 0;
  933. epll_con = __raw_readl(S5P_EPLL_CON);
  934. epll_con_k = __raw_readl(S5P_EPLL_CON1);
  935. epll_con_k &= ~PLL46XX_KDIV_MASK;
  936. epll_con &= ~(1 << 27 |
  937. PLL46XX_MDIV_MASK << PLL46XX_MDIV_SHIFT |
  938. PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT |
  939. PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
  940. for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
  941. if (epll_div[i][0] == rate) {
  942. epll_con_k |= epll_div[i][5] << 0;
  943. epll_con |= (epll_div[i][1] << 27 |
  944. epll_div[i][2] << PLL46XX_MDIV_SHIFT |
  945. epll_div[i][3] << PLL46XX_PDIV_SHIFT |
  946. epll_div[i][4] << PLL46XX_SDIV_SHIFT);
  947. break;
  948. }
  949. }
  950. if (i == ARRAY_SIZE(epll_div)) {
  951. printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n",
  952. __func__);
  953. return -EINVAL;
  954. }
  955. __raw_writel(epll_con, S5P_EPLL_CON);
  956. __raw_writel(epll_con_k, S5P_EPLL_CON1);
  957. printk(KERN_WARNING "EPLL Rate changes from %lu to %lu\n",
  958. clk->rate, rate);
  959. clk->rate = rate;
  960. return 0;
  961. }
  962. static struct clk_ops s5pv210_epll_ops = {
  963. .set_rate = s5pv210_epll_set_rate,
  964. .get_rate = s5p_epll_get_rate,
  965. };
  966. void __init_or_cpufreq s5pv210_setup_clocks(void)
  967. {
  968. struct clk *xtal_clk;
  969. unsigned long vpllsrc;
  970. unsigned long armclk;
  971. unsigned long hclk_msys;
  972. unsigned long hclk_dsys;
  973. unsigned long hclk_psys;
  974. unsigned long pclk_msys;
  975. unsigned long pclk_dsys;
  976. unsigned long pclk_psys;
  977. unsigned long apll;
  978. unsigned long mpll;
  979. unsigned long epll;
  980. unsigned long vpll;
  981. unsigned int ptr;
  982. u32 clkdiv0, clkdiv1;
  983. /* Set functions for clk_fout_epll */
  984. clk_fout_epll.enable = s5p_epll_enable;
  985. clk_fout_epll.ops = &s5pv210_epll_ops;
  986. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  987. clkdiv0 = __raw_readl(S5P_CLK_DIV0);
  988. clkdiv1 = __raw_readl(S5P_CLK_DIV1);
  989. printk(KERN_DEBUG "%s: clkdiv0 = %08x, clkdiv1 = %08x\n",
  990. __func__, clkdiv0, clkdiv1);
  991. xtal_clk = clk_get(NULL, "xtal");
  992. BUG_ON(IS_ERR(xtal_clk));
  993. xtal = clk_get_rate(xtal_clk);
  994. clk_put(xtal_clk);
  995. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  996. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
  997. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON), pll_4502);
  998. epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON),
  999. __raw_readl(S5P_EPLL_CON1), pll_4600);
  1000. vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
  1001. vpll = s5p_get_pll45xx(vpllsrc, __raw_readl(S5P_VPLL_CON), pll_4502);
  1002. clk_fout_apll.ops = &clk_fout_apll_ops;
  1003. clk_fout_mpll.rate = mpll;
  1004. clk_fout_epll.rate = epll;
  1005. clk_fout_vpll.rate = vpll;
  1006. printk(KERN_INFO "S5PV210: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
  1007. apll, mpll, epll, vpll);
  1008. armclk = clk_get_rate(&clk_armclk.clk);
  1009. hclk_msys = clk_get_rate(&clk_hclk_msys.clk);
  1010. hclk_dsys = clk_get_rate(&clk_hclk_dsys.clk);
  1011. hclk_psys = clk_get_rate(&clk_hclk_psys.clk);
  1012. pclk_msys = clk_get_rate(&clk_pclk_msys.clk);
  1013. pclk_dsys = clk_get_rate(&clk_pclk_dsys.clk);
  1014. pclk_psys = clk_get_rate(&clk_pclk_psys.clk);
  1015. printk(KERN_INFO "S5PV210: ARMCLK=%ld, HCLKM=%ld, HCLKD=%ld\n"
  1016. "HCLKP=%ld, PCLKM=%ld, PCLKD=%ld, PCLKP=%ld\n",
  1017. armclk, hclk_msys, hclk_dsys, hclk_psys,
  1018. pclk_msys, pclk_dsys, pclk_psys);
  1019. clk_f.rate = armclk;
  1020. clk_h.rate = hclk_psys;
  1021. clk_p.rate = pclk_psys;
  1022. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  1023. s3c_set_clksrc(&clksrcs[ptr], true);
  1024. }
  1025. static struct clk *clks[] __initdata = {
  1026. &clk_sclk_hdmi27m,
  1027. &clk_sclk_hdmiphy,
  1028. &clk_sclk_usbphy0,
  1029. &clk_sclk_usbphy1,
  1030. &clk_pcmcdclk0,
  1031. &clk_pcmcdclk1,
  1032. &clk_pcmcdclk2,
  1033. };
  1034. void __init s5pv210_register_clocks(void)
  1035. {
  1036. int ptr;
  1037. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  1038. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  1039. s3c_register_clksrc(sysclks[ptr], 1);
  1040. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  1041. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  1042. s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1043. s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1044. s3c_pwmclk_init();
  1045. }