hw.c 81 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include "global.h"
  19. static const struct pci_device_id_info pciidlist[] = {
  20. {PCI_VIA_VENDOR_ID, UNICHROME_CLE266_DID, UNICHROME_CLE266},
  21. {PCI_VIA_VENDOR_ID, UNICHROME_PM800_DID, UNICHROME_PM800},
  22. {PCI_VIA_VENDOR_ID, UNICHROME_K400_DID, UNICHROME_K400},
  23. {PCI_VIA_VENDOR_ID, UNICHROME_K800_DID, UNICHROME_K800},
  24. {PCI_VIA_VENDOR_ID, UNICHROME_CN700_DID, UNICHROME_CN700},
  25. {PCI_VIA_VENDOR_ID, UNICHROME_P4M890_DID, UNICHROME_P4M890},
  26. {PCI_VIA_VENDOR_ID, UNICHROME_K8M890_DID, UNICHROME_K8M890},
  27. {PCI_VIA_VENDOR_ID, UNICHROME_CX700_DID, UNICHROME_CX700},
  28. {PCI_VIA_VENDOR_ID, UNICHROME_P4M900_DID, UNICHROME_P4M900},
  29. {PCI_VIA_VENDOR_ID, UNICHROME_CN750_DID, UNICHROME_CN750},
  30. {PCI_VIA_VENDOR_ID, UNICHROME_VX800_DID, UNICHROME_VX800},
  31. {0, 0, 0}
  32. };
  33. struct offset offset_reg = {
  34. /* IGA1 Offset Register */
  35. {IGA1_OFFSET_REG_NUM, {{CR13, 0, 7}, {CR35, 5, 7} } },
  36. /* IGA2 Offset Register */
  37. {IGA2_OFFSET_REG_NUM, {{CR66, 0, 7}, {CR67, 0, 1} } }
  38. };
  39. static struct pll_map pll_value[] = {
  40. {CLK_25_175M, CLE266_PLL_25_175M, K800_PLL_25_175M, CX700_25_175M},
  41. {CLK_29_581M, CLE266_PLL_29_581M, K800_PLL_29_581M, CX700_29_581M},
  42. {CLK_26_880M, CLE266_PLL_26_880M, K800_PLL_26_880M, CX700_26_880M},
  43. {CLK_31_490M, CLE266_PLL_31_490M, K800_PLL_31_490M, CX700_31_490M},
  44. {CLK_31_500M, CLE266_PLL_31_500M, K800_PLL_31_500M, CX700_31_500M},
  45. {CLK_31_728M, CLE266_PLL_31_728M, K800_PLL_31_728M, CX700_31_728M},
  46. {CLK_32_668M, CLE266_PLL_32_668M, K800_PLL_32_668M, CX700_32_668M},
  47. {CLK_36_000M, CLE266_PLL_36_000M, K800_PLL_36_000M, CX700_36_000M},
  48. {CLK_40_000M, CLE266_PLL_40_000M, K800_PLL_40_000M, CX700_40_000M},
  49. {CLK_41_291M, CLE266_PLL_41_291M, K800_PLL_41_291M, CX700_41_291M},
  50. {CLK_43_163M, CLE266_PLL_43_163M, K800_PLL_43_163M, CX700_43_163M},
  51. {CLK_45_250M, CLE266_PLL_45_250M, K800_PLL_45_250M, CX700_45_250M},
  52. {CLK_46_000M, CLE266_PLL_46_000M, K800_PLL_46_000M, CX700_46_000M},
  53. {CLK_46_996M, CLE266_PLL_46_996M, K800_PLL_46_996M, CX700_46_996M},
  54. {CLK_48_000M, CLE266_PLL_48_000M, K800_PLL_48_000M, CX700_48_000M},
  55. {CLK_48_875M, CLE266_PLL_48_875M, K800_PLL_48_875M, CX700_48_875M},
  56. {CLK_49_500M, CLE266_PLL_49_500M, K800_PLL_49_500M, CX700_49_500M},
  57. {CLK_52_406M, CLE266_PLL_52_406M, K800_PLL_52_406M, CX700_52_406M},
  58. {CLK_52_977M, CLE266_PLL_52_977M, K800_PLL_52_977M, CX700_52_977M},
  59. {CLK_56_250M, CLE266_PLL_56_250M, K800_PLL_56_250M, CX700_56_250M},
  60. {CLK_60_466M, CLE266_PLL_60_466M, K800_PLL_60_466M, CX700_60_466M},
  61. {CLK_61_500M, CLE266_PLL_61_500M, K800_PLL_61_500M, CX700_61_500M},
  62. {CLK_65_000M, CLE266_PLL_65_000M, K800_PLL_65_000M, CX700_65_000M},
  63. {CLK_65_178M, CLE266_PLL_65_178M, K800_PLL_65_178M, CX700_65_178M},
  64. {CLK_66_750M, CLE266_PLL_66_750M, K800_PLL_66_750M, CX700_66_750M},
  65. {CLK_68_179M, CLE266_PLL_68_179M, K800_PLL_68_179M, CX700_68_179M},
  66. {CLK_69_924M, CLE266_PLL_69_924M, K800_PLL_69_924M, CX700_69_924M},
  67. {CLK_70_159M, CLE266_PLL_70_159M, K800_PLL_70_159M, CX700_70_159M},
  68. {CLK_72_000M, CLE266_PLL_72_000M, K800_PLL_72_000M, CX700_72_000M},
  69. {CLK_78_750M, CLE266_PLL_78_750M, K800_PLL_78_750M, CX700_78_750M},
  70. {CLK_80_136M, CLE266_PLL_80_136M, K800_PLL_80_136M, CX700_80_136M},
  71. {CLK_83_375M, CLE266_PLL_83_375M, K800_PLL_83_375M, CX700_83_375M},
  72. {CLK_83_950M, CLE266_PLL_83_950M, K800_PLL_83_950M, CX700_83_950M},
  73. {CLK_84_750M, CLE266_PLL_84_750M, K800_PLL_84_750M, CX700_84_750M},
  74. {CLK_85_860M, CLE266_PLL_85_860M, K800_PLL_85_860M, CX700_85_860M},
  75. {CLK_88_750M, CLE266_PLL_88_750M, K800_PLL_88_750M, CX700_88_750M},
  76. {CLK_94_500M, CLE266_PLL_94_500M, K800_PLL_94_500M, CX700_94_500M},
  77. {CLK_97_750M, CLE266_PLL_97_750M, K800_PLL_97_750M, CX700_97_750M},
  78. {CLK_101_000M, CLE266_PLL_101_000M, K800_PLL_101_000M,
  79. CX700_101_000M},
  80. {CLK_106_500M, CLE266_PLL_106_500M, K800_PLL_106_500M,
  81. CX700_106_500M},
  82. {CLK_108_000M, CLE266_PLL_108_000M, K800_PLL_108_000M,
  83. CX700_108_000M},
  84. {CLK_113_309M, CLE266_PLL_113_309M, K800_PLL_113_309M,
  85. CX700_113_309M},
  86. {CLK_118_840M, CLE266_PLL_118_840M, K800_PLL_118_840M,
  87. CX700_118_840M},
  88. {CLK_119_000M, CLE266_PLL_119_000M, K800_PLL_119_000M,
  89. CX700_119_000M},
  90. {CLK_121_750M, CLE266_PLL_121_750M, K800_PLL_121_750M,
  91. CX700_121_750M},
  92. {CLK_125_104M, CLE266_PLL_125_104M, K800_PLL_125_104M,
  93. CX700_125_104M},
  94. {CLK_133_308M, CLE266_PLL_133_308M, K800_PLL_133_308M,
  95. CX700_133_308M},
  96. {CLK_135_000M, CLE266_PLL_135_000M, K800_PLL_135_000M,
  97. CX700_135_000M},
  98. {CLK_136_700M, CLE266_PLL_136_700M, K800_PLL_136_700M,
  99. CX700_136_700M},
  100. {CLK_138_400M, CLE266_PLL_138_400M, K800_PLL_138_400M,
  101. CX700_138_400M},
  102. {CLK_146_760M, CLE266_PLL_146_760M, K800_PLL_146_760M,
  103. CX700_146_760M},
  104. {CLK_153_920M, CLE266_PLL_153_920M, K800_PLL_153_920M,
  105. CX700_153_920M},
  106. {CLK_156_000M, CLE266_PLL_156_000M, K800_PLL_156_000M,
  107. CX700_156_000M},
  108. {CLK_157_500M, CLE266_PLL_157_500M, K800_PLL_157_500M,
  109. CX700_157_500M},
  110. {CLK_162_000M, CLE266_PLL_162_000M, K800_PLL_162_000M,
  111. CX700_162_000M},
  112. {CLK_187_000M, CLE266_PLL_187_000M, K800_PLL_187_000M,
  113. CX700_187_000M},
  114. {CLK_193_295M, CLE266_PLL_193_295M, K800_PLL_193_295M,
  115. CX700_193_295M},
  116. {CLK_202_500M, CLE266_PLL_202_500M, K800_PLL_202_500M,
  117. CX700_202_500M},
  118. {CLK_204_000M, CLE266_PLL_204_000M, K800_PLL_204_000M,
  119. CX700_204_000M},
  120. {CLK_218_500M, CLE266_PLL_218_500M, K800_PLL_218_500M,
  121. CX700_218_500M},
  122. {CLK_234_000M, CLE266_PLL_234_000M, K800_PLL_234_000M,
  123. CX700_234_000M},
  124. {CLK_267_250M, CLE266_PLL_267_250M, K800_PLL_267_250M,
  125. CX700_267_250M},
  126. {CLK_297_500M, CLE266_PLL_297_500M, K800_PLL_297_500M,
  127. CX700_297_500M},
  128. {CLK_74_481M, CLE266_PLL_74_481M, K800_PLL_74_481M, CX700_74_481M},
  129. {CLK_172_798M, CLE266_PLL_172_798M, K800_PLL_172_798M,
  130. CX700_172_798M},
  131. {CLK_122_614M, CLE266_PLL_122_614M, K800_PLL_122_614M,
  132. CX700_122_614M},
  133. {CLK_74_270M, CLE266_PLL_74_270M, K800_PLL_74_270M, CX700_74_270M},
  134. {CLK_148_500M, CLE266_PLL_148_500M, K800_PLL_148_500M,
  135. CX700_148_500M}
  136. };
  137. static struct fifo_depth_select display_fifo_depth_reg = {
  138. /* IGA1 FIFO Depth_Select */
  139. {IGA1_FIFO_DEPTH_SELECT_REG_NUM, {{SR17, 0, 7} } },
  140. /* IGA2 FIFO Depth_Select */
  141. {IGA2_FIFO_DEPTH_SELECT_REG_NUM,
  142. {{CR68, 4, 7}, {CR94, 7, 7}, {CR95, 7, 7} } }
  143. };
  144. static struct fifo_threshold_select fifo_threshold_select_reg = {
  145. /* IGA1 FIFO Threshold Select */
  146. {IGA1_FIFO_THRESHOLD_REG_NUM, {{SR16, 0, 5}, {SR16, 7, 7} } },
  147. /* IGA2 FIFO Threshold Select */
  148. {IGA2_FIFO_THRESHOLD_REG_NUM, {{CR68, 0, 3}, {CR95, 4, 6} } }
  149. };
  150. static struct fifo_high_threshold_select fifo_high_threshold_select_reg = {
  151. /* IGA1 FIFO High Threshold Select */
  152. {IGA1_FIFO_HIGH_THRESHOLD_REG_NUM, {{SR18, 0, 5}, {SR18, 7, 7} } },
  153. /* IGA2 FIFO High Threshold Select */
  154. {IGA2_FIFO_HIGH_THRESHOLD_REG_NUM, {{CR92, 0, 3}, {CR95, 0, 2} } }
  155. };
  156. static struct display_queue_expire_num display_queue_expire_num_reg = {
  157. /* IGA1 Display Queue Expire Num */
  158. {IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{SR22, 0, 4} } },
  159. /* IGA2 Display Queue Expire Num */
  160. {IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{CR94, 0, 6} } }
  161. };
  162. /* Definition Fetch Count Registers*/
  163. static struct fetch_count fetch_count_reg = {
  164. /* IGA1 Fetch Count Register */
  165. {IGA1_FETCH_COUNT_REG_NUM, {{SR1C, 0, 7}, {SR1D, 0, 1} } },
  166. /* IGA2 Fetch Count Register */
  167. {IGA2_FETCH_COUNT_REG_NUM, {{CR65, 0, 7}, {CR67, 2, 3} } }
  168. };
  169. static struct iga1_crtc_timing iga1_crtc_reg = {
  170. /* IGA1 Horizontal Total */
  171. {IGA1_HOR_TOTAL_REG_NUM, {{CR00, 0, 7}, {CR36, 3, 3} } },
  172. /* IGA1 Horizontal Addressable Video */
  173. {IGA1_HOR_ADDR_REG_NUM, {{CR01, 0, 7} } },
  174. /* IGA1 Horizontal Blank Start */
  175. {IGA1_HOR_BLANK_START_REG_NUM, {{CR02, 0, 7} } },
  176. /* IGA1 Horizontal Blank End */
  177. {IGA1_HOR_BLANK_END_REG_NUM,
  178. {{CR03, 0, 4}, {CR05, 7, 7}, {CR33, 5, 5} } },
  179. /* IGA1 Horizontal Sync Start */
  180. {IGA1_HOR_SYNC_START_REG_NUM, {{CR04, 0, 7}, {CR33, 4, 4} } },
  181. /* IGA1 Horizontal Sync End */
  182. {IGA1_HOR_SYNC_END_REG_NUM, {{CR05, 0, 4} } },
  183. /* IGA1 Vertical Total */
  184. {IGA1_VER_TOTAL_REG_NUM,
  185. {{CR06, 0, 7}, {CR07, 0, 0}, {CR07, 5, 5}, {CR35, 0, 0} } },
  186. /* IGA1 Vertical Addressable Video */
  187. {IGA1_VER_ADDR_REG_NUM,
  188. {{CR12, 0, 7}, {CR07, 1, 1}, {CR07, 6, 6}, {CR35, 2, 2} } },
  189. /* IGA1 Vertical Blank Start */
  190. {IGA1_VER_BLANK_START_REG_NUM,
  191. {{CR15, 0, 7}, {CR07, 3, 3}, {CR09, 5, 5}, {CR35, 3, 3} } },
  192. /* IGA1 Vertical Blank End */
  193. {IGA1_VER_BLANK_END_REG_NUM, {{CR16, 0, 7} } },
  194. /* IGA1 Vertical Sync Start */
  195. {IGA1_VER_SYNC_START_REG_NUM,
  196. {{CR10, 0, 7}, {CR07, 2, 2}, {CR07, 7, 7}, {CR35, 1, 1} } },
  197. /* IGA1 Vertical Sync End */
  198. {IGA1_VER_SYNC_END_REG_NUM, {{CR11, 0, 3} } }
  199. };
  200. static struct iga2_crtc_timing iga2_crtc_reg = {
  201. /* IGA2 Horizontal Total */
  202. {IGA2_HOR_TOTAL_REG_NUM, {{CR50, 0, 7}, {CR55, 0, 3} } },
  203. /* IGA2 Horizontal Addressable Video */
  204. {IGA2_HOR_ADDR_REG_NUM, {{CR51, 0, 7}, {CR55, 4, 6} } },
  205. /* IGA2 Horizontal Blank Start */
  206. {IGA2_HOR_BLANK_START_REG_NUM, {{CR52, 0, 7}, {CR54, 0, 2} } },
  207. /* IGA2 Horizontal Blank End */
  208. {IGA2_HOR_BLANK_END_REG_NUM,
  209. {{CR53, 0, 7}, {CR54, 3, 5}, {CR5D, 6, 6} } },
  210. /* IGA2 Horizontal Sync Start */
  211. {IGA2_HOR_SYNC_START_REG_NUM,
  212. {{CR56, 0, 7}, {CR54, 6, 7}, {CR5C, 7, 7}, {CR5D, 7, 7} } },
  213. /* IGA2 Horizontal Sync End */
  214. {IGA2_HOR_SYNC_END_REG_NUM, {{CR57, 0, 7}, {CR5C, 6, 6} } },
  215. /* IGA2 Vertical Total */
  216. {IGA2_VER_TOTAL_REG_NUM, {{CR58, 0, 7}, {CR5D, 0, 2} } },
  217. /* IGA2 Vertical Addressable Video */
  218. {IGA2_VER_ADDR_REG_NUM, {{CR59, 0, 7}, {CR5D, 3, 5} } },
  219. /* IGA2 Vertical Blank Start */
  220. {IGA2_VER_BLANK_START_REG_NUM, {{CR5A, 0, 7}, {CR5C, 0, 2} } },
  221. /* IGA2 Vertical Blank End */
  222. {IGA2_VER_BLANK_END_REG_NUM, {{CR5B, 0, 7}, {CR5C, 3, 5} } },
  223. /* IGA2 Vertical Sync Start */
  224. {IGA2_VER_SYNC_START_REG_NUM, {{CR5E, 0, 7}, {CR5F, 5, 7} } },
  225. /* IGA2 Vertical Sync End */
  226. {IGA2_VER_SYNC_END_REG_NUM, {{CR5F, 0, 4} } }
  227. };
  228. static struct rgbLUT palLUT_table[] = {
  229. /* {R,G,B} */
  230. /* Index 0x00~0x03 */
  231. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x2A}, {0x00, 0x2A, 0x00}, {0x00,
  232. 0x2A,
  233. 0x2A},
  234. /* Index 0x04~0x07 */
  235. {0x2A, 0x00, 0x00}, {0x2A, 0x00, 0x2A}, {0x2A, 0x15, 0x00}, {0x2A,
  236. 0x2A,
  237. 0x2A},
  238. /* Index 0x08~0x0B */
  239. {0x15, 0x15, 0x15}, {0x15, 0x15, 0x3F}, {0x15, 0x3F, 0x15}, {0x15,
  240. 0x3F,
  241. 0x3F},
  242. /* Index 0x0C~0x0F */
  243. {0x3F, 0x15, 0x15}, {0x3F, 0x15, 0x3F}, {0x3F, 0x3F, 0x15}, {0x3F,
  244. 0x3F,
  245. 0x3F},
  246. /* Index 0x10~0x13 */
  247. {0x00, 0x00, 0x00}, {0x05, 0x05, 0x05}, {0x08, 0x08, 0x08}, {0x0B,
  248. 0x0B,
  249. 0x0B},
  250. /* Index 0x14~0x17 */
  251. {0x0E, 0x0E, 0x0E}, {0x11, 0x11, 0x11}, {0x14, 0x14, 0x14}, {0x18,
  252. 0x18,
  253. 0x18},
  254. /* Index 0x18~0x1B */
  255. {0x1C, 0x1C, 0x1C}, {0x20, 0x20, 0x20}, {0x24, 0x24, 0x24}, {0x28,
  256. 0x28,
  257. 0x28},
  258. /* Index 0x1C~0x1F */
  259. {0x2D, 0x2D, 0x2D}, {0x32, 0x32, 0x32}, {0x38, 0x38, 0x38}, {0x3F,
  260. 0x3F,
  261. 0x3F},
  262. /* Index 0x20~0x23 */
  263. {0x00, 0x00, 0x3F}, {0x10, 0x00, 0x3F}, {0x1F, 0x00, 0x3F}, {0x2F,
  264. 0x00,
  265. 0x3F},
  266. /* Index 0x24~0x27 */
  267. {0x3F, 0x00, 0x3F}, {0x3F, 0x00, 0x2F}, {0x3F, 0x00, 0x1F}, {0x3F,
  268. 0x00,
  269. 0x10},
  270. /* Index 0x28~0x2B */
  271. {0x3F, 0x00, 0x00}, {0x3F, 0x10, 0x00}, {0x3F, 0x1F, 0x00}, {0x3F,
  272. 0x2F,
  273. 0x00},
  274. /* Index 0x2C~0x2F */
  275. {0x3F, 0x3F, 0x00}, {0x2F, 0x3F, 0x00}, {0x1F, 0x3F, 0x00}, {0x10,
  276. 0x3F,
  277. 0x00},
  278. /* Index 0x30~0x33 */
  279. {0x00, 0x3F, 0x00}, {0x00, 0x3F, 0x10}, {0x00, 0x3F, 0x1F}, {0x00,
  280. 0x3F,
  281. 0x2F},
  282. /* Index 0x34~0x37 */
  283. {0x00, 0x3F, 0x3F}, {0x00, 0x2F, 0x3F}, {0x00, 0x1F, 0x3F}, {0x00,
  284. 0x10,
  285. 0x3F},
  286. /* Index 0x38~0x3B */
  287. {0x1F, 0x1F, 0x3F}, {0x27, 0x1F, 0x3F}, {0x2F, 0x1F, 0x3F}, {0x37,
  288. 0x1F,
  289. 0x3F},
  290. /* Index 0x3C~0x3F */
  291. {0x3F, 0x1F, 0x3F}, {0x3F, 0x1F, 0x37}, {0x3F, 0x1F, 0x2F}, {0x3F,
  292. 0x1F,
  293. 0x27},
  294. /* Index 0x40~0x43 */
  295. {0x3F, 0x1F, 0x1F}, {0x3F, 0x27, 0x1F}, {0x3F, 0x2F, 0x1F}, {0x3F,
  296. 0x3F,
  297. 0x1F},
  298. /* Index 0x44~0x47 */
  299. {0x3F, 0x3F, 0x1F}, {0x37, 0x3F, 0x1F}, {0x2F, 0x3F, 0x1F}, {0x27,
  300. 0x3F,
  301. 0x1F},
  302. /* Index 0x48~0x4B */
  303. {0x1F, 0x3F, 0x1F}, {0x1F, 0x3F, 0x27}, {0x1F, 0x3F, 0x2F}, {0x1F,
  304. 0x3F,
  305. 0x37},
  306. /* Index 0x4C~0x4F */
  307. {0x1F, 0x3F, 0x3F}, {0x1F, 0x37, 0x3F}, {0x1F, 0x2F, 0x3F}, {0x1F,
  308. 0x27,
  309. 0x3F},
  310. /* Index 0x50~0x53 */
  311. {0x2D, 0x2D, 0x3F}, {0x31, 0x2D, 0x3F}, {0x36, 0x2D, 0x3F}, {0x3A,
  312. 0x2D,
  313. 0x3F},
  314. /* Index 0x54~0x57 */
  315. {0x3F, 0x2D, 0x3F}, {0x3F, 0x2D, 0x3A}, {0x3F, 0x2D, 0x36}, {0x3F,
  316. 0x2D,
  317. 0x31},
  318. /* Index 0x58~0x5B */
  319. {0x3F, 0x2D, 0x2D}, {0x3F, 0x31, 0x2D}, {0x3F, 0x36, 0x2D}, {0x3F,
  320. 0x3A,
  321. 0x2D},
  322. /* Index 0x5C~0x5F */
  323. {0x3F, 0x3F, 0x2D}, {0x3A, 0x3F, 0x2D}, {0x36, 0x3F, 0x2D}, {0x31,
  324. 0x3F,
  325. 0x2D},
  326. /* Index 0x60~0x63 */
  327. {0x2D, 0x3F, 0x2D}, {0x2D, 0x3F, 0x31}, {0x2D, 0x3F, 0x36}, {0x2D,
  328. 0x3F,
  329. 0x3A},
  330. /* Index 0x64~0x67 */
  331. {0x2D, 0x3F, 0x3F}, {0x2D, 0x3A, 0x3F}, {0x2D, 0x36, 0x3F}, {0x2D,
  332. 0x31,
  333. 0x3F},
  334. /* Index 0x68~0x6B */
  335. {0x00, 0x00, 0x1C}, {0x07, 0x00, 0x1C}, {0x0E, 0x00, 0x1C}, {0x15,
  336. 0x00,
  337. 0x1C},
  338. /* Index 0x6C~0x6F */
  339. {0x1C, 0x00, 0x1C}, {0x1C, 0x00, 0x15}, {0x1C, 0x00, 0x0E}, {0x1C,
  340. 0x00,
  341. 0x07},
  342. /* Index 0x70~0x73 */
  343. {0x1C, 0x00, 0x00}, {0x1C, 0x07, 0x00}, {0x1C, 0x0E, 0x00}, {0x1C,
  344. 0x15,
  345. 0x00},
  346. /* Index 0x74~0x77 */
  347. {0x1C, 0x1C, 0x00}, {0x15, 0x1C, 0x00}, {0x0E, 0x1C, 0x00}, {0x07,
  348. 0x1C,
  349. 0x00},
  350. /* Index 0x78~0x7B */
  351. {0x00, 0x1C, 0x00}, {0x00, 0x1C, 0x07}, {0x00, 0x1C, 0x0E}, {0x00,
  352. 0x1C,
  353. 0x15},
  354. /* Index 0x7C~0x7F */
  355. {0x00, 0x1C, 0x1C}, {0x00, 0x15, 0x1C}, {0x00, 0x0E, 0x1C}, {0x00,
  356. 0x07,
  357. 0x1C},
  358. /* Index 0x80~0x83 */
  359. {0x0E, 0x0E, 0x1C}, {0x11, 0x0E, 0x1C}, {0x15, 0x0E, 0x1C}, {0x18,
  360. 0x0E,
  361. 0x1C},
  362. /* Index 0x84~0x87 */
  363. {0x1C, 0x0E, 0x1C}, {0x1C, 0x0E, 0x18}, {0x1C, 0x0E, 0x15}, {0x1C,
  364. 0x0E,
  365. 0x11},
  366. /* Index 0x88~0x8B */
  367. {0x1C, 0x0E, 0x0E}, {0x1C, 0x11, 0x0E}, {0x1C, 0x15, 0x0E}, {0x1C,
  368. 0x18,
  369. 0x0E},
  370. /* Index 0x8C~0x8F */
  371. {0x1C, 0x1C, 0x0E}, {0x18, 0x1C, 0x0E}, {0x15, 0x1C, 0x0E}, {0x11,
  372. 0x1C,
  373. 0x0E},
  374. /* Index 0x90~0x93 */
  375. {0x0E, 0x1C, 0x0E}, {0x0E, 0x1C, 0x11}, {0x0E, 0x1C, 0x15}, {0x0E,
  376. 0x1C,
  377. 0x18},
  378. /* Index 0x94~0x97 */
  379. {0x0E, 0x1C, 0x1C}, {0x0E, 0x18, 0x1C}, {0x0E, 0x15, 0x1C}, {0x0E,
  380. 0x11,
  381. 0x1C},
  382. /* Index 0x98~0x9B */
  383. {0x14, 0x14, 0x1C}, {0x16, 0x14, 0x1C}, {0x18, 0x14, 0x1C}, {0x1A,
  384. 0x14,
  385. 0x1C},
  386. /* Index 0x9C~0x9F */
  387. {0x1C, 0x14, 0x1C}, {0x1C, 0x14, 0x1A}, {0x1C, 0x14, 0x18}, {0x1C,
  388. 0x14,
  389. 0x16},
  390. /* Index 0xA0~0xA3 */
  391. {0x1C, 0x14, 0x14}, {0x1C, 0x16, 0x14}, {0x1C, 0x18, 0x14}, {0x1C,
  392. 0x1A,
  393. 0x14},
  394. /* Index 0xA4~0xA7 */
  395. {0x1C, 0x1C, 0x14}, {0x1A, 0x1C, 0x14}, {0x18, 0x1C, 0x14}, {0x16,
  396. 0x1C,
  397. 0x14},
  398. /* Index 0xA8~0xAB */
  399. {0x14, 0x1C, 0x14}, {0x14, 0x1C, 0x16}, {0x14, 0x1C, 0x18}, {0x14,
  400. 0x1C,
  401. 0x1A},
  402. /* Index 0xAC~0xAF */
  403. {0x14, 0x1C, 0x1C}, {0x14, 0x1A, 0x1C}, {0x14, 0x18, 0x1C}, {0x14,
  404. 0x16,
  405. 0x1C},
  406. /* Index 0xB0~0xB3 */
  407. {0x00, 0x00, 0x10}, {0x04, 0x00, 0x10}, {0x08, 0x00, 0x10}, {0x0C,
  408. 0x00,
  409. 0x10},
  410. /* Index 0xB4~0xB7 */
  411. {0x10, 0x00, 0x10}, {0x10, 0x00, 0x0C}, {0x10, 0x00, 0x08}, {0x10,
  412. 0x00,
  413. 0x04},
  414. /* Index 0xB8~0xBB */
  415. {0x10, 0x00, 0x00}, {0x10, 0x04, 0x00}, {0x10, 0x08, 0x00}, {0x10,
  416. 0x0C,
  417. 0x00},
  418. /* Index 0xBC~0xBF */
  419. {0x10, 0x10, 0x00}, {0x0C, 0x10, 0x00}, {0x08, 0x10, 0x00}, {0x04,
  420. 0x10,
  421. 0x00},
  422. /* Index 0xC0~0xC3 */
  423. {0x00, 0x10, 0x00}, {0x00, 0x10, 0x04}, {0x00, 0x10, 0x08}, {0x00,
  424. 0x10,
  425. 0x0C},
  426. /* Index 0xC4~0xC7 */
  427. {0x00, 0x10, 0x10}, {0x00, 0x0C, 0x10}, {0x00, 0x08, 0x10}, {0x00,
  428. 0x04,
  429. 0x10},
  430. /* Index 0xC8~0xCB */
  431. {0x08, 0x08, 0x10}, {0x0A, 0x08, 0x10}, {0x0C, 0x08, 0x10}, {0x0E,
  432. 0x08,
  433. 0x10},
  434. /* Index 0xCC~0xCF */
  435. {0x10, 0x08, 0x10}, {0x10, 0x08, 0x0E}, {0x10, 0x08, 0x0C}, {0x10,
  436. 0x08,
  437. 0x0A},
  438. /* Index 0xD0~0xD3 */
  439. {0x10, 0x08, 0x08}, {0x10, 0x0A, 0x08}, {0x10, 0x0C, 0x08}, {0x10,
  440. 0x0E,
  441. 0x08},
  442. /* Index 0xD4~0xD7 */
  443. {0x10, 0x10, 0x08}, {0x0E, 0x10, 0x08}, {0x0C, 0x10, 0x08}, {0x0A,
  444. 0x10,
  445. 0x08},
  446. /* Index 0xD8~0xDB */
  447. {0x08, 0x10, 0x08}, {0x08, 0x10, 0x0A}, {0x08, 0x10, 0x0C}, {0x08,
  448. 0x10,
  449. 0x0E},
  450. /* Index 0xDC~0xDF */
  451. {0x08, 0x10, 0x10}, {0x08, 0x0E, 0x10}, {0x08, 0x0C, 0x10}, {0x08,
  452. 0x0A,
  453. 0x10},
  454. /* Index 0xE0~0xE3 */
  455. {0x0B, 0x0B, 0x10}, {0x0C, 0x0B, 0x10}, {0x0D, 0x0B, 0x10}, {0x0F,
  456. 0x0B,
  457. 0x10},
  458. /* Index 0xE4~0xE7 */
  459. {0x10, 0x0B, 0x10}, {0x10, 0x0B, 0x0F}, {0x10, 0x0B, 0x0D}, {0x10,
  460. 0x0B,
  461. 0x0C},
  462. /* Index 0xE8~0xEB */
  463. {0x10, 0x0B, 0x0B}, {0x10, 0x0C, 0x0B}, {0x10, 0x0D, 0x0B}, {0x10,
  464. 0x0F,
  465. 0x0B},
  466. /* Index 0xEC~0xEF */
  467. {0x10, 0x10, 0x0B}, {0x0F, 0x10, 0x0B}, {0x0D, 0x10, 0x0B}, {0x0C,
  468. 0x10,
  469. 0x0B},
  470. /* Index 0xF0~0xF3 */
  471. {0x0B, 0x10, 0x0B}, {0x0B, 0x10, 0x0C}, {0x0B, 0x10, 0x0D}, {0x0B,
  472. 0x10,
  473. 0x0F},
  474. /* Index 0xF4~0xF7 */
  475. {0x0B, 0x10, 0x10}, {0x0B, 0x0F, 0x10}, {0x0B, 0x0D, 0x10}, {0x0B,
  476. 0x0C,
  477. 0x10},
  478. /* Index 0xF8~0xFB */
  479. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
  480. 0x00,
  481. 0x00},
  482. /* Index 0xFC~0xFF */
  483. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
  484. 0x00,
  485. 0x00}
  486. };
  487. static void set_crt_output_path(int set_iga);
  488. static void dvi_patch_skew_dvp0(void);
  489. static void dvi_patch_skew_dvp1(void);
  490. static void dvi_patch_skew_dvp_low(void);
  491. static void set_dvi_output_path(int set_iga, int output_interface);
  492. static void set_lcd_output_path(int set_iga, int output_interface);
  493. static int search_mode_setting(int ModeInfoIndex);
  494. static void load_fix_bit_crtc_reg(void);
  495. static void init_gfx_chip_info(void);
  496. static void init_tmds_chip_info(void);
  497. static void init_lvds_chip_info(void);
  498. static void device_screen_off(void);
  499. static void device_screen_on(void);
  500. static void set_display_channel(void);
  501. static void device_off(void);
  502. static void device_on(void);
  503. static void enable_second_display_channel(void);
  504. static void disable_second_display_channel(void);
  505. static int get_fb_size_from_pci(void);
  506. void viafb_write_reg(u8 index, u16 io_port, u8 data)
  507. {
  508. outb(index, io_port);
  509. outb(data, io_port + 1);
  510. /*DEBUG_MSG(KERN_INFO "\nIndex=%2d Value=%2d", index, data); */
  511. }
  512. u8 viafb_read_reg(int io_port, u8 index)
  513. {
  514. outb(index, io_port);
  515. return inb(io_port + 1);
  516. }
  517. void viafb_lock_crt(void)
  518. {
  519. viafb_write_reg_mask(CR11, VIACR, BIT7, BIT7);
  520. }
  521. void viafb_unlock_crt(void)
  522. {
  523. viafb_write_reg_mask(CR11, VIACR, 0, BIT7);
  524. viafb_write_reg_mask(CR47, VIACR, 0, BIT0);
  525. }
  526. void viafb_write_reg_mask(u8 index, int io_port, u8 data, u8 mask)
  527. {
  528. u8 tmp;
  529. outb(index, io_port);
  530. tmp = inb(io_port + 1);
  531. outb((data & mask) | (tmp & (~mask)), io_port + 1);
  532. /*DEBUG_MSG(KERN_INFO "\nIndex=%2d Value=%2d", index, tmp); */
  533. }
  534. void write_dac_reg(u8 index, u8 r, u8 g, u8 b)
  535. {
  536. outb(index, LUT_INDEX_WRITE);
  537. outb(r, LUT_DATA);
  538. outb(g, LUT_DATA);
  539. outb(b, LUT_DATA);
  540. }
  541. /*Set IGA path for each device*/
  542. void viafb_set_iga_path(void)
  543. {
  544. if (viafb_SAMM_ON == 1) {
  545. if (viafb_CRT_ON) {
  546. if (viafb_primary_dev == CRT_Device)
  547. viaparinfo->crt_setting_info->iga_path = IGA1;
  548. else
  549. viaparinfo->crt_setting_info->iga_path = IGA2;
  550. }
  551. if (viafb_DVI_ON) {
  552. if (viafb_primary_dev == DVI_Device)
  553. viaparinfo->tmds_setting_info->iga_path = IGA1;
  554. else
  555. viaparinfo->tmds_setting_info->iga_path = IGA2;
  556. }
  557. if (viafb_LCD_ON) {
  558. if (viafb_primary_dev == LCD_Device) {
  559. if (viafb_dual_fb &&
  560. (viaparinfo->chip_info->gfx_chip_name ==
  561. UNICHROME_CLE266)) {
  562. viaparinfo->
  563. lvds_setting_info->iga_path = IGA2;
  564. viaparinfo->
  565. crt_setting_info->iga_path = IGA1;
  566. viaparinfo->
  567. tmds_setting_info->iga_path = IGA1;
  568. } else
  569. viaparinfo->
  570. lvds_setting_info->iga_path = IGA1;
  571. } else {
  572. viaparinfo->lvds_setting_info->iga_path = IGA2;
  573. }
  574. }
  575. if (viafb_LCD2_ON) {
  576. if (LCD2_Device == viafb_primary_dev)
  577. viaparinfo->lvds_setting_info2->iga_path = IGA1;
  578. else
  579. viaparinfo->lvds_setting_info2->iga_path = IGA2;
  580. }
  581. } else {
  582. viafb_SAMM_ON = 0;
  583. if (viafb_CRT_ON && viafb_LCD_ON) {
  584. viaparinfo->crt_setting_info->iga_path = IGA1;
  585. viaparinfo->lvds_setting_info->iga_path = IGA2;
  586. } else if (viafb_CRT_ON && viafb_DVI_ON) {
  587. viaparinfo->crt_setting_info->iga_path = IGA1;
  588. viaparinfo->tmds_setting_info->iga_path = IGA2;
  589. } else if (viafb_LCD_ON && viafb_DVI_ON) {
  590. viaparinfo->tmds_setting_info->iga_path = IGA1;
  591. viaparinfo->lvds_setting_info->iga_path = IGA2;
  592. } else if (viafb_LCD_ON && viafb_LCD2_ON) {
  593. viaparinfo->lvds_setting_info->iga_path = IGA2;
  594. viaparinfo->lvds_setting_info2->iga_path = IGA2;
  595. } else if (viafb_CRT_ON) {
  596. viaparinfo->crt_setting_info->iga_path = IGA1;
  597. } else if (viafb_LCD_ON) {
  598. viaparinfo->lvds_setting_info->iga_path = IGA2;
  599. } else if (viafb_DVI_ON) {
  600. viaparinfo->tmds_setting_info->iga_path = IGA1;
  601. }
  602. }
  603. }
  604. void viafb_set_start_addr(void)
  605. {
  606. unsigned long offset = 0, tmp = 0, size = 0;
  607. unsigned long length;
  608. DEBUG_MSG(KERN_INFO "viafb_set_start_addr!\n");
  609. viafb_unlock_crt();
  610. /* update starting address of IGA1 */
  611. viafb_write_reg(CR0C, VIACR, 0x00); /*initial starting address */
  612. viafb_write_reg(CR0D, VIACR, 0x00);
  613. viafb_write_reg(CR34, VIACR, 0x00);
  614. viafb_write_reg_mask(CR48, VIACR, 0x00, 0x1F);
  615. if (viafb_dual_fb) {
  616. viaparinfo->iga_path = IGA1;
  617. viaparinfo1->iga_path = IGA2;
  618. }
  619. if (viafb_SAMM_ON == 1) {
  620. if (!viafb_dual_fb) {
  621. if (viafb_second_size)
  622. size = viafb_second_size * 1024 * 1024;
  623. else
  624. size = 8 * 1024 * 1024;
  625. } else {
  626. size = viaparinfo1->memsize;
  627. }
  628. offset = viafb_second_offset;
  629. DEBUG_MSG(KERN_INFO
  630. "viafb_second_size=%lx, second start_adddress=%lx\n",
  631. size, offset);
  632. }
  633. if (viafb_SAMM_ON == 1) {
  634. offset = offset >> 3;
  635. tmp = viafb_read_reg(VIACR, 0x62) & 0x01;
  636. tmp |= (offset & 0x7F) << 1;
  637. viafb_write_reg(CR62, VIACR, tmp);
  638. viafb_write_reg(CR63, VIACR, ((offset & 0x7F80) >> 7));
  639. viafb_write_reg(CR64, VIACR, ((offset & 0x7F8000) >> 15));
  640. viafb_write_reg(CRA3, VIACR, ((offset & 0x3800000) >> 23));
  641. } else {
  642. /* update starting address */
  643. viafb_write_reg(CR62, VIACR, 0x00);
  644. viafb_write_reg(CR63, VIACR, 0x00);
  645. viafb_write_reg(CR64, VIACR, 0x00);
  646. viafb_write_reg(CRA3, VIACR, 0x00);
  647. }
  648. if (viafb_SAMM_ON == 1) {
  649. if (viafb_accel) {
  650. if (!viafb_dual_fb)
  651. length = size - viaparinfo->fbmem_used;
  652. else
  653. length = size - viaparinfo1->fbmem_used;
  654. } else
  655. length = size;
  656. offset = (unsigned long)(void *)viafb_FB_MM +
  657. viafb_second_offset;
  658. memset((void *)offset, 0, length);
  659. }
  660. viafb_lock_crt();
  661. }
  662. void viafb_set_output_path(int device, int set_iga, int output_interface)
  663. {
  664. switch (device) {
  665. case DEVICE_CRT:
  666. set_crt_output_path(set_iga);
  667. break;
  668. case DEVICE_DVI:
  669. set_dvi_output_path(set_iga, output_interface);
  670. break;
  671. case DEVICE_LCD:
  672. set_lcd_output_path(set_iga, output_interface);
  673. break;
  674. }
  675. }
  676. static void set_crt_output_path(int set_iga)
  677. {
  678. viafb_write_reg_mask(CR36, VIACR, 0x00, BIT4 + BIT5);
  679. switch (set_iga) {
  680. case IGA1:
  681. viafb_write_reg_mask(SR16, VIASR, 0x00, BIT6);
  682. break;
  683. case IGA2:
  684. case IGA1_IGA2:
  685. viafb_write_reg_mask(CR6A, VIACR, 0xC0, BIT6 + BIT7);
  686. viafb_write_reg_mask(SR16, VIASR, 0x40, BIT6);
  687. if (set_iga == IGA1_IGA2)
  688. viafb_write_reg_mask(CR6B, VIACR, 0x08, BIT3);
  689. break;
  690. }
  691. }
  692. static void dvi_patch_skew_dvp0(void)
  693. {
  694. /* Reset data driving first: */
  695. viafb_write_reg_mask(SR1B, VIASR, 0, BIT1);
  696. viafb_write_reg_mask(SR2A, VIASR, 0, BIT4);
  697. switch (viaparinfo->chip_info->gfx_chip_name) {
  698. case UNICHROME_P4M890:
  699. {
  700. if ((viaparinfo->tmds_setting_info->h_active == 1600) &&
  701. (viaparinfo->tmds_setting_info->v_active ==
  702. 1200))
  703. viafb_write_reg_mask(CR96, VIACR, 0x03,
  704. BIT0 + BIT1 + BIT2);
  705. else
  706. viafb_write_reg_mask(CR96, VIACR, 0x07,
  707. BIT0 + BIT1 + BIT2);
  708. break;
  709. }
  710. case UNICHROME_P4M900:
  711. {
  712. viafb_write_reg_mask(CR96, VIACR, 0x07,
  713. BIT0 + BIT1 + BIT2 + BIT3);
  714. viafb_write_reg_mask(SR1B, VIASR, 0x02, BIT1);
  715. viafb_write_reg_mask(SR2A, VIASR, 0x10, BIT4);
  716. break;
  717. }
  718. default:
  719. {
  720. break;
  721. }
  722. }
  723. }
  724. static void dvi_patch_skew_dvp1(void)
  725. {
  726. switch (viaparinfo->chip_info->gfx_chip_name) {
  727. case UNICHROME_CX700:
  728. {
  729. break;
  730. }
  731. default:
  732. {
  733. break;
  734. }
  735. }
  736. }
  737. static void dvi_patch_skew_dvp_low(void)
  738. {
  739. switch (viaparinfo->chip_info->gfx_chip_name) {
  740. case UNICHROME_K8M890:
  741. {
  742. viafb_write_reg_mask(CR99, VIACR, 0x03, BIT0 + BIT1);
  743. break;
  744. }
  745. case UNICHROME_P4M900:
  746. {
  747. viafb_write_reg_mask(CR99, VIACR, 0x08,
  748. BIT0 + BIT1 + BIT2 + BIT3);
  749. break;
  750. }
  751. case UNICHROME_P4M890:
  752. {
  753. viafb_write_reg_mask(CR99, VIACR, 0x0F,
  754. BIT0 + BIT1 + BIT2 + BIT3);
  755. break;
  756. }
  757. default:
  758. {
  759. break;
  760. }
  761. }
  762. }
  763. static void set_dvi_output_path(int set_iga, int output_interface)
  764. {
  765. switch (output_interface) {
  766. case INTERFACE_DVP0:
  767. viafb_write_reg_mask(CR6B, VIACR, 0x01, BIT0);
  768. if (set_iga == IGA1) {
  769. viafb_write_reg_mask(CR96, VIACR, 0x00, BIT4);
  770. viafb_write_reg_mask(CR6C, VIACR, 0x21, BIT0 +
  771. BIT5 + BIT7);
  772. } else {
  773. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  774. viafb_write_reg_mask(CR6C, VIACR, 0xA1, BIT0 +
  775. BIT5 + BIT7);
  776. }
  777. viafb_write_reg_mask(SR1E, VIASR, 0xC0, BIT7 + BIT6);
  778. dvi_patch_skew_dvp0();
  779. break;
  780. case INTERFACE_DVP1:
  781. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  782. if (set_iga == IGA1)
  783. viafb_write_reg_mask(CR93, VIACR, 0x21,
  784. BIT0 + BIT5 + BIT7);
  785. else
  786. viafb_write_reg_mask(CR93, VIACR, 0xA1,
  787. BIT0 + BIT5 + BIT7);
  788. } else {
  789. if (set_iga == IGA1)
  790. viafb_write_reg_mask(CR9B, VIACR, 0x00, BIT4);
  791. else
  792. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  793. }
  794. viafb_write_reg_mask(SR1E, VIASR, 0x30, BIT4 + BIT5);
  795. dvi_patch_skew_dvp1();
  796. break;
  797. case INTERFACE_DFP_HIGH:
  798. if (viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266) {
  799. if (set_iga == IGA1) {
  800. viafb_write_reg_mask(CR96, VIACR, 0x00, BIT4);
  801. viafb_write_reg_mask(CR97, VIACR, 0x03,
  802. BIT0 + BIT1 + BIT4);
  803. } else {
  804. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  805. viafb_write_reg_mask(CR97, VIACR, 0x13,
  806. BIT0 + BIT1 + BIT4);
  807. }
  808. }
  809. viafb_write_reg_mask(SR2A, VIASR, 0x0C, BIT2 + BIT3);
  810. break;
  811. case INTERFACE_DFP_LOW:
  812. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  813. break;
  814. if (set_iga == IGA1) {
  815. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  816. viafb_write_reg_mask(CR9B, VIACR, 0x00, BIT4);
  817. } else {
  818. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  819. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  820. }
  821. viafb_write_reg_mask(SR2A, VIASR, 0x03, BIT0 + BIT1);
  822. dvi_patch_skew_dvp_low();
  823. break;
  824. case INTERFACE_TMDS:
  825. if (set_iga == IGA1)
  826. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  827. else
  828. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  829. break;
  830. }
  831. if (set_iga == IGA2) {
  832. enable_second_display_channel();
  833. /* Disable LCD Scaling */
  834. viafb_write_reg_mask(CR79, VIACR, 0x00, BIT0);
  835. }
  836. }
  837. static void set_lcd_output_path(int set_iga, int output_interface)
  838. {
  839. DEBUG_MSG(KERN_INFO
  840. "set_lcd_output_path, iga:%d,out_interface:%d\n",
  841. set_iga, output_interface);
  842. switch (set_iga) {
  843. case IGA1:
  844. viafb_write_reg_mask(CR6B, VIACR, 0x00, BIT3);
  845. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  846. disable_second_display_channel();
  847. break;
  848. case IGA2:
  849. viafb_write_reg_mask(CR6B, VIACR, 0x00, BIT3);
  850. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  851. enable_second_display_channel();
  852. break;
  853. case IGA1_IGA2:
  854. viafb_write_reg_mask(CR6B, VIACR, 0x08, BIT3);
  855. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  856. disable_second_display_channel();
  857. break;
  858. }
  859. switch (output_interface) {
  860. case INTERFACE_DVP0:
  861. if (set_iga == IGA1) {
  862. viafb_write_reg_mask(CR96, VIACR, 0x00, BIT4);
  863. } else {
  864. viafb_write_reg(CR91, VIACR, 0x00);
  865. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  866. }
  867. break;
  868. case INTERFACE_DVP1:
  869. if (set_iga == IGA1)
  870. viafb_write_reg_mask(CR9B, VIACR, 0x00, BIT4);
  871. else {
  872. viafb_write_reg(CR91, VIACR, 0x00);
  873. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  874. }
  875. break;
  876. case INTERFACE_DFP_HIGH:
  877. if (set_iga == IGA1)
  878. viafb_write_reg_mask(CR97, VIACR, 0x00, BIT4);
  879. else {
  880. viafb_write_reg(CR91, VIACR, 0x00);
  881. viafb_write_reg_mask(CR97, VIACR, 0x10, BIT4);
  882. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  883. }
  884. break;
  885. case INTERFACE_DFP_LOW:
  886. if (set_iga == IGA1)
  887. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  888. else {
  889. viafb_write_reg(CR91, VIACR, 0x00);
  890. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  891. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  892. }
  893. break;
  894. case INTERFACE_DFP:
  895. if ((UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name)
  896. || (UNICHROME_P4M890 ==
  897. viaparinfo->chip_info->gfx_chip_name))
  898. viafb_write_reg_mask(CR97, VIACR, 0x84,
  899. BIT7 + BIT2 + BIT1 + BIT0);
  900. if (set_iga == IGA1) {
  901. viafb_write_reg_mask(CR97, VIACR, 0x00, BIT4);
  902. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  903. } else {
  904. viafb_write_reg(CR91, VIACR, 0x00);
  905. viafb_write_reg_mask(CR97, VIACR, 0x10, BIT4);
  906. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  907. }
  908. break;
  909. case INTERFACE_LVDS0:
  910. case INTERFACE_LVDS0LVDS1:
  911. if (set_iga == IGA1)
  912. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  913. else
  914. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  915. break;
  916. case INTERFACE_LVDS1:
  917. if (set_iga == IGA1)
  918. viafb_write_reg_mask(CR97, VIACR, 0x00, BIT4);
  919. else
  920. viafb_write_reg_mask(CR97, VIACR, 0x10, BIT4);
  921. break;
  922. }
  923. }
  924. /* Search Mode Index */
  925. static int search_mode_setting(int ModeInfoIndex)
  926. {
  927. int i = 0;
  928. while ((i < NUM_TOTAL_MODETABLE) &&
  929. (ModeInfoIndex != CLE266Modes[i].ModeIndex))
  930. i++;
  931. if (i >= NUM_TOTAL_MODETABLE)
  932. i = 0;
  933. return i;
  934. }
  935. struct VideoModeTable *viafb_get_modetbl_pointer(int Index)
  936. {
  937. struct VideoModeTable *TmpTbl = NULL;
  938. TmpTbl = &CLE266Modes[search_mode_setting(Index)];
  939. return TmpTbl;
  940. }
  941. struct VideoModeTable *viafb_get_cea_mode_tbl_pointer(int Index)
  942. {
  943. struct VideoModeTable *TmpTbl = NULL;
  944. int i = 0;
  945. while ((i < NUM_TOTAL_CEA_MODES) &&
  946. (Index != CEA_HDMI_Modes[i].ModeIndex))
  947. i++;
  948. if ((i < NUM_TOTAL_CEA_MODES))
  949. TmpTbl = &CEA_HDMI_Modes[i];
  950. else {
  951. /*Still use general timing if don't find CEA timing */
  952. i = 0;
  953. while ((i < NUM_TOTAL_MODETABLE) &&
  954. (Index != CLE266Modes[i].ModeIndex))
  955. i++;
  956. if (i >= NUM_TOTAL_MODETABLE)
  957. i = 0;
  958. TmpTbl = &CLE266Modes[i];
  959. }
  960. return TmpTbl;
  961. }
  962. static void load_fix_bit_crtc_reg(void)
  963. {
  964. /* always set to 1 */
  965. viafb_write_reg_mask(CR03, VIACR, 0x80, BIT7);
  966. /* line compare should set all bits = 1 (extend modes) */
  967. viafb_write_reg(CR18, VIACR, 0xff);
  968. /* line compare should set all bits = 1 (extend modes) */
  969. viafb_write_reg_mask(CR07, VIACR, 0x10, BIT4);
  970. /* line compare should set all bits = 1 (extend modes) */
  971. viafb_write_reg_mask(CR09, VIACR, 0x40, BIT6);
  972. /* line compare should set all bits = 1 (extend modes) */
  973. viafb_write_reg_mask(CR35, VIACR, 0x10, BIT4);
  974. /* line compare should set all bits = 1 (extend modes) */
  975. viafb_write_reg_mask(CR33, VIACR, 0x06, BIT0 + BIT1 + BIT2);
  976. /*viafb_write_reg_mask(CR32, VIACR, 0x01, BIT0); */
  977. /* extend mode always set to e3h */
  978. viafb_write_reg(CR17, VIACR, 0xe3);
  979. /* extend mode always set to 0h */
  980. viafb_write_reg(CR08, VIACR, 0x00);
  981. /* extend mode always set to 0h */
  982. viafb_write_reg(CR14, VIACR, 0x00);
  983. /* If K8M800, enable Prefetch Mode. */
  984. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
  985. || (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890))
  986. viafb_write_reg_mask(CR33, VIACR, 0x08, BIT3);
  987. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  988. && (viaparinfo->chip_info->gfx_chip_revision == CLE266_REVISION_AX))
  989. viafb_write_reg_mask(SR1A, VIASR, 0x02, BIT1);
  990. }
  991. void viafb_load_reg(int timing_value, int viafb_load_reg_num,
  992. struct io_register *reg,
  993. int io_type)
  994. {
  995. int reg_mask;
  996. int bit_num = 0;
  997. int data;
  998. int i, j;
  999. int shift_next_reg;
  1000. int start_index, end_index, cr_index;
  1001. u16 get_bit;
  1002. for (i = 0; i < viafb_load_reg_num; i++) {
  1003. reg_mask = 0;
  1004. data = 0;
  1005. start_index = reg[i].start_bit;
  1006. end_index = reg[i].end_bit;
  1007. cr_index = reg[i].io_addr;
  1008. shift_next_reg = bit_num;
  1009. for (j = start_index; j <= end_index; j++) {
  1010. /*if (bit_num==8) timing_value = timing_value >>8; */
  1011. reg_mask = reg_mask | (BIT0 << j);
  1012. get_bit = (timing_value & (BIT0 << bit_num));
  1013. data =
  1014. data | ((get_bit >> shift_next_reg) << start_index);
  1015. bit_num++;
  1016. }
  1017. if (io_type == VIACR)
  1018. viafb_write_reg_mask(cr_index, VIACR, data, reg_mask);
  1019. else
  1020. viafb_write_reg_mask(cr_index, VIASR, data, reg_mask);
  1021. }
  1022. }
  1023. /* Write Registers */
  1024. void viafb_write_regx(struct io_reg RegTable[], int ItemNum)
  1025. {
  1026. int i;
  1027. unsigned char RegTemp;
  1028. /*DEBUG_MSG(KERN_INFO "Table Size : %x!!\n",ItemNum ); */
  1029. for (i = 0; i < ItemNum; i++) {
  1030. outb(RegTable[i].index, RegTable[i].port);
  1031. RegTemp = inb(RegTable[i].port + 1);
  1032. RegTemp = (RegTemp & (~RegTable[i].mask)) | RegTable[i].value;
  1033. outb(RegTemp, RegTable[i].port + 1);
  1034. }
  1035. }
  1036. void viafb_load_offset_reg(int h_addr, int bpp_byte, int set_iga)
  1037. {
  1038. int reg_value;
  1039. int viafb_load_reg_num;
  1040. struct io_register *reg;
  1041. switch (set_iga) {
  1042. case IGA1_IGA2:
  1043. case IGA1:
  1044. reg_value = IGA1_OFFSET_FORMULA(h_addr, bpp_byte);
  1045. viafb_load_reg_num = offset_reg.iga1_offset_reg.reg_num;
  1046. reg = offset_reg.iga1_offset_reg.reg;
  1047. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1048. if (set_iga == IGA1)
  1049. break;
  1050. case IGA2:
  1051. reg_value = IGA2_OFFSET_FORMULA(h_addr, bpp_byte);
  1052. viafb_load_reg_num = offset_reg.iga2_offset_reg.reg_num;
  1053. reg = offset_reg.iga2_offset_reg.reg;
  1054. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1055. break;
  1056. }
  1057. }
  1058. void viafb_load_fetch_count_reg(int h_addr, int bpp_byte, int set_iga)
  1059. {
  1060. int reg_value;
  1061. int viafb_load_reg_num;
  1062. struct io_register *reg = NULL;
  1063. switch (set_iga) {
  1064. case IGA1_IGA2:
  1065. case IGA1:
  1066. reg_value = IGA1_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
  1067. viafb_load_reg_num = fetch_count_reg.
  1068. iga1_fetch_count_reg.reg_num;
  1069. reg = fetch_count_reg.iga1_fetch_count_reg.reg;
  1070. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1071. if (set_iga == IGA1)
  1072. break;
  1073. case IGA2:
  1074. reg_value = IGA2_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
  1075. viafb_load_reg_num = fetch_count_reg.
  1076. iga2_fetch_count_reg.reg_num;
  1077. reg = fetch_count_reg.iga2_fetch_count_reg.reg;
  1078. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1079. break;
  1080. }
  1081. }
  1082. void viafb_load_FIFO_reg(int set_iga, int hor_active, int ver_active)
  1083. {
  1084. int reg_value;
  1085. int viafb_load_reg_num;
  1086. struct io_register *reg = NULL;
  1087. int iga1_fifo_max_depth = 0, iga1_fifo_threshold =
  1088. 0, iga1_fifo_high_threshold = 0, iga1_display_queue_expire_num = 0;
  1089. int iga2_fifo_max_depth = 0, iga2_fifo_threshold =
  1090. 0, iga2_fifo_high_threshold = 0, iga2_display_queue_expire_num = 0;
  1091. if (set_iga == IGA1) {
  1092. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1093. iga1_fifo_max_depth = K800_IGA1_FIFO_MAX_DEPTH;
  1094. iga1_fifo_threshold = K800_IGA1_FIFO_THRESHOLD;
  1095. iga1_fifo_high_threshold =
  1096. K800_IGA1_FIFO_HIGH_THRESHOLD;
  1097. /* If resolution > 1280x1024, expire length = 64, else
  1098. expire length = 128 */
  1099. if ((hor_active > 1280) && (ver_active > 1024))
  1100. iga1_display_queue_expire_num = 16;
  1101. else
  1102. iga1_display_queue_expire_num =
  1103. K800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1104. }
  1105. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
  1106. iga1_fifo_max_depth = P880_IGA1_FIFO_MAX_DEPTH;
  1107. iga1_fifo_threshold = P880_IGA1_FIFO_THRESHOLD;
  1108. iga1_fifo_high_threshold =
  1109. P880_IGA1_FIFO_HIGH_THRESHOLD;
  1110. iga1_display_queue_expire_num =
  1111. P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1112. /* If resolution > 1280x1024, expire length = 64, else
  1113. expire length = 128 */
  1114. if ((hor_active > 1280) && (ver_active > 1024))
  1115. iga1_display_queue_expire_num = 16;
  1116. else
  1117. iga1_display_queue_expire_num =
  1118. P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1119. }
  1120. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
  1121. iga1_fifo_max_depth = CN700_IGA1_FIFO_MAX_DEPTH;
  1122. iga1_fifo_threshold = CN700_IGA1_FIFO_THRESHOLD;
  1123. iga1_fifo_high_threshold =
  1124. CN700_IGA1_FIFO_HIGH_THRESHOLD;
  1125. /* If resolution > 1280x1024, expire length = 64,
  1126. else expire length = 128 */
  1127. if ((hor_active > 1280) && (ver_active > 1024))
  1128. iga1_display_queue_expire_num = 16;
  1129. else
  1130. iga1_display_queue_expire_num =
  1131. CN700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1132. }
  1133. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1134. iga1_fifo_max_depth = CX700_IGA1_FIFO_MAX_DEPTH;
  1135. iga1_fifo_threshold = CX700_IGA1_FIFO_THRESHOLD;
  1136. iga1_fifo_high_threshold =
  1137. CX700_IGA1_FIFO_HIGH_THRESHOLD;
  1138. iga1_display_queue_expire_num =
  1139. CX700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1140. }
  1141. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
  1142. iga1_fifo_max_depth = K8M890_IGA1_FIFO_MAX_DEPTH;
  1143. iga1_fifo_threshold = K8M890_IGA1_FIFO_THRESHOLD;
  1144. iga1_fifo_high_threshold =
  1145. K8M890_IGA1_FIFO_HIGH_THRESHOLD;
  1146. iga1_display_queue_expire_num =
  1147. K8M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1148. }
  1149. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
  1150. iga1_fifo_max_depth = P4M890_IGA1_FIFO_MAX_DEPTH;
  1151. iga1_fifo_threshold = P4M890_IGA1_FIFO_THRESHOLD;
  1152. iga1_fifo_high_threshold =
  1153. P4M890_IGA1_FIFO_HIGH_THRESHOLD;
  1154. iga1_display_queue_expire_num =
  1155. P4M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1156. }
  1157. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
  1158. iga1_fifo_max_depth = P4M900_IGA1_FIFO_MAX_DEPTH;
  1159. iga1_fifo_threshold = P4M900_IGA1_FIFO_THRESHOLD;
  1160. iga1_fifo_high_threshold =
  1161. P4M900_IGA1_FIFO_HIGH_THRESHOLD;
  1162. iga1_display_queue_expire_num =
  1163. P4M900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1164. }
  1165. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
  1166. iga1_fifo_max_depth = VX800_IGA1_FIFO_MAX_DEPTH;
  1167. iga1_fifo_threshold = VX800_IGA1_FIFO_THRESHOLD;
  1168. iga1_fifo_high_threshold =
  1169. VX800_IGA1_FIFO_HIGH_THRESHOLD;
  1170. iga1_display_queue_expire_num =
  1171. VX800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1172. }
  1173. /* Set Display FIFO Depath Select */
  1174. reg_value = IGA1_FIFO_DEPTH_SELECT_FORMULA(iga1_fifo_max_depth);
  1175. viafb_load_reg_num =
  1176. display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg_num;
  1177. reg = display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg;
  1178. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1179. /* Set Display FIFO Threshold Select */
  1180. reg_value = IGA1_FIFO_THRESHOLD_FORMULA(iga1_fifo_threshold);
  1181. viafb_load_reg_num =
  1182. fifo_threshold_select_reg.
  1183. iga1_fifo_threshold_select_reg.reg_num;
  1184. reg =
  1185. fifo_threshold_select_reg.
  1186. iga1_fifo_threshold_select_reg.reg;
  1187. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1188. /* Set FIFO High Threshold Select */
  1189. reg_value =
  1190. IGA1_FIFO_HIGH_THRESHOLD_FORMULA(iga1_fifo_high_threshold);
  1191. viafb_load_reg_num =
  1192. fifo_high_threshold_select_reg.
  1193. iga1_fifo_high_threshold_select_reg.reg_num;
  1194. reg =
  1195. fifo_high_threshold_select_reg.
  1196. iga1_fifo_high_threshold_select_reg.reg;
  1197. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1198. /* Set Display Queue Expire Num */
  1199. reg_value =
  1200. IGA1_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
  1201. (iga1_display_queue_expire_num);
  1202. viafb_load_reg_num =
  1203. display_queue_expire_num_reg.
  1204. iga1_display_queue_expire_num_reg.reg_num;
  1205. reg =
  1206. display_queue_expire_num_reg.
  1207. iga1_display_queue_expire_num_reg.reg;
  1208. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1209. } else {
  1210. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1211. iga2_fifo_max_depth = K800_IGA2_FIFO_MAX_DEPTH;
  1212. iga2_fifo_threshold = K800_IGA2_FIFO_THRESHOLD;
  1213. iga2_fifo_high_threshold =
  1214. K800_IGA2_FIFO_HIGH_THRESHOLD;
  1215. /* If resolution > 1280x1024, expire length = 64,
  1216. else expire length = 128 */
  1217. if ((hor_active > 1280) && (ver_active > 1024))
  1218. iga2_display_queue_expire_num = 16;
  1219. else
  1220. iga2_display_queue_expire_num =
  1221. K800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1222. }
  1223. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
  1224. iga2_fifo_max_depth = P880_IGA2_FIFO_MAX_DEPTH;
  1225. iga2_fifo_threshold = P880_IGA2_FIFO_THRESHOLD;
  1226. iga2_fifo_high_threshold =
  1227. P880_IGA2_FIFO_HIGH_THRESHOLD;
  1228. /* If resolution > 1280x1024, expire length = 64,
  1229. else expire length = 128 */
  1230. if ((hor_active > 1280) && (ver_active > 1024))
  1231. iga2_display_queue_expire_num = 16;
  1232. else
  1233. iga2_display_queue_expire_num =
  1234. P880_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1235. }
  1236. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
  1237. iga2_fifo_max_depth = CN700_IGA2_FIFO_MAX_DEPTH;
  1238. iga2_fifo_threshold = CN700_IGA2_FIFO_THRESHOLD;
  1239. iga2_fifo_high_threshold =
  1240. CN700_IGA2_FIFO_HIGH_THRESHOLD;
  1241. /* If resolution > 1280x1024, expire length = 64,
  1242. else expire length = 128 */
  1243. if ((hor_active > 1280) && (ver_active > 1024))
  1244. iga2_display_queue_expire_num = 16;
  1245. else
  1246. iga2_display_queue_expire_num =
  1247. CN700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1248. }
  1249. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1250. iga2_fifo_max_depth = CX700_IGA2_FIFO_MAX_DEPTH;
  1251. iga2_fifo_threshold = CX700_IGA2_FIFO_THRESHOLD;
  1252. iga2_fifo_high_threshold =
  1253. CX700_IGA2_FIFO_HIGH_THRESHOLD;
  1254. iga2_display_queue_expire_num =
  1255. CX700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1256. }
  1257. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
  1258. iga2_fifo_max_depth = K8M890_IGA2_FIFO_MAX_DEPTH;
  1259. iga2_fifo_threshold = K8M890_IGA2_FIFO_THRESHOLD;
  1260. iga2_fifo_high_threshold =
  1261. K8M890_IGA2_FIFO_HIGH_THRESHOLD;
  1262. iga2_display_queue_expire_num =
  1263. K8M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1264. }
  1265. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
  1266. iga2_fifo_max_depth = P4M890_IGA2_FIFO_MAX_DEPTH;
  1267. iga2_fifo_threshold = P4M890_IGA2_FIFO_THRESHOLD;
  1268. iga2_fifo_high_threshold =
  1269. P4M890_IGA2_FIFO_HIGH_THRESHOLD;
  1270. iga2_display_queue_expire_num =
  1271. P4M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1272. }
  1273. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
  1274. iga2_fifo_max_depth = P4M900_IGA2_FIFO_MAX_DEPTH;
  1275. iga2_fifo_threshold = P4M900_IGA2_FIFO_THRESHOLD;
  1276. iga2_fifo_high_threshold =
  1277. P4M900_IGA2_FIFO_HIGH_THRESHOLD;
  1278. iga2_display_queue_expire_num =
  1279. P4M900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1280. }
  1281. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
  1282. iga2_fifo_max_depth = VX800_IGA2_FIFO_MAX_DEPTH;
  1283. iga2_fifo_threshold = VX800_IGA2_FIFO_THRESHOLD;
  1284. iga2_fifo_high_threshold =
  1285. VX800_IGA2_FIFO_HIGH_THRESHOLD;
  1286. iga2_display_queue_expire_num =
  1287. VX800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1288. }
  1289. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1290. /* Set Display FIFO Depath Select */
  1291. reg_value =
  1292. IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth)
  1293. - 1;
  1294. /* Patch LCD in IGA2 case */
  1295. viafb_load_reg_num =
  1296. display_fifo_depth_reg.
  1297. iga2_fifo_depth_select_reg.reg_num;
  1298. reg =
  1299. display_fifo_depth_reg.
  1300. iga2_fifo_depth_select_reg.reg;
  1301. viafb_load_reg(reg_value,
  1302. viafb_load_reg_num, reg, VIACR);
  1303. } else {
  1304. /* Set Display FIFO Depath Select */
  1305. reg_value =
  1306. IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth);
  1307. viafb_load_reg_num =
  1308. display_fifo_depth_reg.
  1309. iga2_fifo_depth_select_reg.reg_num;
  1310. reg =
  1311. display_fifo_depth_reg.
  1312. iga2_fifo_depth_select_reg.reg;
  1313. viafb_load_reg(reg_value,
  1314. viafb_load_reg_num, reg, VIACR);
  1315. }
  1316. /* Set Display FIFO Threshold Select */
  1317. reg_value = IGA2_FIFO_THRESHOLD_FORMULA(iga2_fifo_threshold);
  1318. viafb_load_reg_num =
  1319. fifo_threshold_select_reg.
  1320. iga2_fifo_threshold_select_reg.reg_num;
  1321. reg =
  1322. fifo_threshold_select_reg.
  1323. iga2_fifo_threshold_select_reg.reg;
  1324. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1325. /* Set FIFO High Threshold Select */
  1326. reg_value =
  1327. IGA2_FIFO_HIGH_THRESHOLD_FORMULA(iga2_fifo_high_threshold);
  1328. viafb_load_reg_num =
  1329. fifo_high_threshold_select_reg.
  1330. iga2_fifo_high_threshold_select_reg.reg_num;
  1331. reg =
  1332. fifo_high_threshold_select_reg.
  1333. iga2_fifo_high_threshold_select_reg.reg;
  1334. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1335. /* Set Display Queue Expire Num */
  1336. reg_value =
  1337. IGA2_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
  1338. (iga2_display_queue_expire_num);
  1339. viafb_load_reg_num =
  1340. display_queue_expire_num_reg.
  1341. iga2_display_queue_expire_num_reg.reg_num;
  1342. reg =
  1343. display_queue_expire_num_reg.
  1344. iga2_display_queue_expire_num_reg.reg;
  1345. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1346. }
  1347. }
  1348. u32 viafb_get_clk_value(int clk)
  1349. {
  1350. int i;
  1351. for (i = 0; i < NUM_TOTAL_PLL_TABLE; i++) {
  1352. if (clk == pll_value[i].clk) {
  1353. switch (viaparinfo->chip_info->gfx_chip_name) {
  1354. case UNICHROME_CLE266:
  1355. case UNICHROME_K400:
  1356. return pll_value[i].cle266_pll;
  1357. case UNICHROME_K800:
  1358. case UNICHROME_PM800:
  1359. case UNICHROME_CN700:
  1360. return pll_value[i].k800_pll;
  1361. case UNICHROME_CX700:
  1362. case UNICHROME_K8M890:
  1363. case UNICHROME_P4M890:
  1364. case UNICHROME_P4M900:
  1365. case UNICHROME_VX800:
  1366. return pll_value[i].cx700_pll;
  1367. }
  1368. }
  1369. }
  1370. DEBUG_MSG(KERN_INFO "Can't find match PLL value\n\n");
  1371. return 0;
  1372. }
  1373. /* Set VCLK*/
  1374. void viafb_set_vclock(u32 CLK, int set_iga)
  1375. {
  1376. unsigned char RegTemp;
  1377. /* H.W. Reset : ON */
  1378. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  1379. if ((set_iga == IGA1) || (set_iga == IGA1_IGA2)) {
  1380. /* Change D,N FOR VCLK */
  1381. switch (viaparinfo->chip_info->gfx_chip_name) {
  1382. case UNICHROME_CLE266:
  1383. case UNICHROME_K400:
  1384. viafb_write_reg(SR46, VIASR, CLK / 0x100);
  1385. viafb_write_reg(SR47, VIASR, CLK % 0x100);
  1386. break;
  1387. case UNICHROME_K800:
  1388. case UNICHROME_PM800:
  1389. case UNICHROME_CN700:
  1390. case UNICHROME_CX700:
  1391. case UNICHROME_K8M890:
  1392. case UNICHROME_P4M890:
  1393. case UNICHROME_P4M900:
  1394. case UNICHROME_VX800:
  1395. viafb_write_reg(SR44, VIASR, CLK / 0x10000);
  1396. DEBUG_MSG(KERN_INFO "\nSR44=%x", CLK / 0x10000);
  1397. viafb_write_reg(SR45, VIASR, (CLK & 0xFFFF) / 0x100);
  1398. DEBUG_MSG(KERN_INFO "\nSR45=%x",
  1399. (CLK & 0xFFFF) / 0x100);
  1400. viafb_write_reg(SR46, VIASR, CLK % 0x100);
  1401. DEBUG_MSG(KERN_INFO "\nSR46=%x", CLK % 0x100);
  1402. break;
  1403. }
  1404. }
  1405. if ((set_iga == IGA2) || (set_iga == IGA1_IGA2)) {
  1406. /* Change D,N FOR LCK */
  1407. switch (viaparinfo->chip_info->gfx_chip_name) {
  1408. case UNICHROME_CLE266:
  1409. case UNICHROME_K400:
  1410. viafb_write_reg(SR44, VIASR, CLK / 0x100);
  1411. viafb_write_reg(SR45, VIASR, CLK % 0x100);
  1412. break;
  1413. case UNICHROME_K800:
  1414. case UNICHROME_PM800:
  1415. case UNICHROME_CN700:
  1416. case UNICHROME_CX700:
  1417. case UNICHROME_K8M890:
  1418. case UNICHROME_P4M890:
  1419. case UNICHROME_P4M900:
  1420. case UNICHROME_VX800:
  1421. viafb_write_reg(SR4A, VIASR, CLK / 0x10000);
  1422. viafb_write_reg(SR4B, VIASR, (CLK & 0xFFFF) / 0x100);
  1423. viafb_write_reg(SR4C, VIASR, CLK % 0x100);
  1424. break;
  1425. }
  1426. }
  1427. /* H.W. Reset : OFF */
  1428. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  1429. /* Reset PLL */
  1430. if ((set_iga == IGA1) || (set_iga == IGA1_IGA2)) {
  1431. viafb_write_reg_mask(SR40, VIASR, 0x02, BIT1);
  1432. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT1);
  1433. }
  1434. if ((set_iga == IGA2) || (set_iga == IGA1_IGA2)) {
  1435. viafb_write_reg_mask(SR40, VIASR, 0x01, BIT0);
  1436. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT0);
  1437. }
  1438. /* Fire! */
  1439. RegTemp = inb(VIARMisc);
  1440. outb(RegTemp | (BIT2 + BIT3), VIAWMisc);
  1441. }
  1442. void viafb_load_crtc_timing(struct display_timing device_timing,
  1443. int set_iga)
  1444. {
  1445. int i;
  1446. int viafb_load_reg_num = 0;
  1447. int reg_value = 0;
  1448. struct io_register *reg = NULL;
  1449. viafb_unlock_crt();
  1450. for (i = 0; i < 12; i++) {
  1451. if (set_iga == IGA1) {
  1452. switch (i) {
  1453. case H_TOTAL_INDEX:
  1454. reg_value =
  1455. IGA1_HOR_TOTAL_FORMULA(device_timing.
  1456. hor_total);
  1457. viafb_load_reg_num =
  1458. iga1_crtc_reg.hor_total.reg_num;
  1459. reg = iga1_crtc_reg.hor_total.reg;
  1460. break;
  1461. case H_ADDR_INDEX:
  1462. reg_value =
  1463. IGA1_HOR_ADDR_FORMULA(device_timing.
  1464. hor_addr);
  1465. viafb_load_reg_num =
  1466. iga1_crtc_reg.hor_addr.reg_num;
  1467. reg = iga1_crtc_reg.hor_addr.reg;
  1468. break;
  1469. case H_BLANK_START_INDEX:
  1470. reg_value =
  1471. IGA1_HOR_BLANK_START_FORMULA
  1472. (device_timing.hor_blank_start);
  1473. viafb_load_reg_num =
  1474. iga1_crtc_reg.hor_blank_start.reg_num;
  1475. reg = iga1_crtc_reg.hor_blank_start.reg;
  1476. break;
  1477. case H_BLANK_END_INDEX:
  1478. reg_value =
  1479. IGA1_HOR_BLANK_END_FORMULA
  1480. (device_timing.hor_blank_start,
  1481. device_timing.hor_blank_end);
  1482. viafb_load_reg_num =
  1483. iga1_crtc_reg.hor_blank_end.reg_num;
  1484. reg = iga1_crtc_reg.hor_blank_end.reg;
  1485. break;
  1486. case H_SYNC_START_INDEX:
  1487. reg_value =
  1488. IGA1_HOR_SYNC_START_FORMULA
  1489. (device_timing.hor_sync_start);
  1490. viafb_load_reg_num =
  1491. iga1_crtc_reg.hor_sync_start.reg_num;
  1492. reg = iga1_crtc_reg.hor_sync_start.reg;
  1493. break;
  1494. case H_SYNC_END_INDEX:
  1495. reg_value =
  1496. IGA1_HOR_SYNC_END_FORMULA
  1497. (device_timing.hor_sync_start,
  1498. device_timing.hor_sync_end);
  1499. viafb_load_reg_num =
  1500. iga1_crtc_reg.hor_sync_end.reg_num;
  1501. reg = iga1_crtc_reg.hor_sync_end.reg;
  1502. break;
  1503. case V_TOTAL_INDEX:
  1504. reg_value =
  1505. IGA1_VER_TOTAL_FORMULA(device_timing.
  1506. ver_total);
  1507. viafb_load_reg_num =
  1508. iga1_crtc_reg.ver_total.reg_num;
  1509. reg = iga1_crtc_reg.ver_total.reg;
  1510. break;
  1511. case V_ADDR_INDEX:
  1512. reg_value =
  1513. IGA1_VER_ADDR_FORMULA(device_timing.
  1514. ver_addr);
  1515. viafb_load_reg_num =
  1516. iga1_crtc_reg.ver_addr.reg_num;
  1517. reg = iga1_crtc_reg.ver_addr.reg;
  1518. break;
  1519. case V_BLANK_START_INDEX:
  1520. reg_value =
  1521. IGA1_VER_BLANK_START_FORMULA
  1522. (device_timing.ver_blank_start);
  1523. viafb_load_reg_num =
  1524. iga1_crtc_reg.ver_blank_start.reg_num;
  1525. reg = iga1_crtc_reg.ver_blank_start.reg;
  1526. break;
  1527. case V_BLANK_END_INDEX:
  1528. reg_value =
  1529. IGA1_VER_BLANK_END_FORMULA
  1530. (device_timing.ver_blank_start,
  1531. device_timing.ver_blank_end);
  1532. viafb_load_reg_num =
  1533. iga1_crtc_reg.ver_blank_end.reg_num;
  1534. reg = iga1_crtc_reg.ver_blank_end.reg;
  1535. break;
  1536. case V_SYNC_START_INDEX:
  1537. reg_value =
  1538. IGA1_VER_SYNC_START_FORMULA
  1539. (device_timing.ver_sync_start);
  1540. viafb_load_reg_num =
  1541. iga1_crtc_reg.ver_sync_start.reg_num;
  1542. reg = iga1_crtc_reg.ver_sync_start.reg;
  1543. break;
  1544. case V_SYNC_END_INDEX:
  1545. reg_value =
  1546. IGA1_VER_SYNC_END_FORMULA
  1547. (device_timing.ver_sync_start,
  1548. device_timing.ver_sync_end);
  1549. viafb_load_reg_num =
  1550. iga1_crtc_reg.ver_sync_end.reg_num;
  1551. reg = iga1_crtc_reg.ver_sync_end.reg;
  1552. break;
  1553. }
  1554. }
  1555. if (set_iga == IGA2) {
  1556. switch (i) {
  1557. case H_TOTAL_INDEX:
  1558. reg_value =
  1559. IGA2_HOR_TOTAL_FORMULA(device_timing.
  1560. hor_total);
  1561. viafb_load_reg_num =
  1562. iga2_crtc_reg.hor_total.reg_num;
  1563. reg = iga2_crtc_reg.hor_total.reg;
  1564. break;
  1565. case H_ADDR_INDEX:
  1566. reg_value =
  1567. IGA2_HOR_ADDR_FORMULA(device_timing.
  1568. hor_addr);
  1569. viafb_load_reg_num =
  1570. iga2_crtc_reg.hor_addr.reg_num;
  1571. reg = iga2_crtc_reg.hor_addr.reg;
  1572. break;
  1573. case H_BLANK_START_INDEX:
  1574. reg_value =
  1575. IGA2_HOR_BLANK_START_FORMULA
  1576. (device_timing.hor_blank_start);
  1577. viafb_load_reg_num =
  1578. iga2_crtc_reg.hor_blank_start.reg_num;
  1579. reg = iga2_crtc_reg.hor_blank_start.reg;
  1580. break;
  1581. case H_BLANK_END_INDEX:
  1582. reg_value =
  1583. IGA2_HOR_BLANK_END_FORMULA
  1584. (device_timing.hor_blank_start,
  1585. device_timing.hor_blank_end);
  1586. viafb_load_reg_num =
  1587. iga2_crtc_reg.hor_blank_end.reg_num;
  1588. reg = iga2_crtc_reg.hor_blank_end.reg;
  1589. break;
  1590. case H_SYNC_START_INDEX:
  1591. reg_value =
  1592. IGA2_HOR_SYNC_START_FORMULA
  1593. (device_timing.hor_sync_start);
  1594. if (UNICHROME_CN700 <=
  1595. viaparinfo->chip_info->gfx_chip_name)
  1596. viafb_load_reg_num =
  1597. iga2_crtc_reg.hor_sync_start.
  1598. reg_num;
  1599. else
  1600. viafb_load_reg_num = 3;
  1601. reg = iga2_crtc_reg.hor_sync_start.reg;
  1602. break;
  1603. case H_SYNC_END_INDEX:
  1604. reg_value =
  1605. IGA2_HOR_SYNC_END_FORMULA
  1606. (device_timing.hor_sync_start,
  1607. device_timing.hor_sync_end);
  1608. viafb_load_reg_num =
  1609. iga2_crtc_reg.hor_sync_end.reg_num;
  1610. reg = iga2_crtc_reg.hor_sync_end.reg;
  1611. break;
  1612. case V_TOTAL_INDEX:
  1613. reg_value =
  1614. IGA2_VER_TOTAL_FORMULA(device_timing.
  1615. ver_total);
  1616. viafb_load_reg_num =
  1617. iga2_crtc_reg.ver_total.reg_num;
  1618. reg = iga2_crtc_reg.ver_total.reg;
  1619. break;
  1620. case V_ADDR_INDEX:
  1621. reg_value =
  1622. IGA2_VER_ADDR_FORMULA(device_timing.
  1623. ver_addr);
  1624. viafb_load_reg_num =
  1625. iga2_crtc_reg.ver_addr.reg_num;
  1626. reg = iga2_crtc_reg.ver_addr.reg;
  1627. break;
  1628. case V_BLANK_START_INDEX:
  1629. reg_value =
  1630. IGA2_VER_BLANK_START_FORMULA
  1631. (device_timing.ver_blank_start);
  1632. viafb_load_reg_num =
  1633. iga2_crtc_reg.ver_blank_start.reg_num;
  1634. reg = iga2_crtc_reg.ver_blank_start.reg;
  1635. break;
  1636. case V_BLANK_END_INDEX:
  1637. reg_value =
  1638. IGA2_VER_BLANK_END_FORMULA
  1639. (device_timing.ver_blank_start,
  1640. device_timing.ver_blank_end);
  1641. viafb_load_reg_num =
  1642. iga2_crtc_reg.ver_blank_end.reg_num;
  1643. reg = iga2_crtc_reg.ver_blank_end.reg;
  1644. break;
  1645. case V_SYNC_START_INDEX:
  1646. reg_value =
  1647. IGA2_VER_SYNC_START_FORMULA
  1648. (device_timing.ver_sync_start);
  1649. viafb_load_reg_num =
  1650. iga2_crtc_reg.ver_sync_start.reg_num;
  1651. reg = iga2_crtc_reg.ver_sync_start.reg;
  1652. break;
  1653. case V_SYNC_END_INDEX:
  1654. reg_value =
  1655. IGA2_VER_SYNC_END_FORMULA
  1656. (device_timing.ver_sync_start,
  1657. device_timing.ver_sync_end);
  1658. viafb_load_reg_num =
  1659. iga2_crtc_reg.ver_sync_end.reg_num;
  1660. reg = iga2_crtc_reg.ver_sync_end.reg;
  1661. break;
  1662. }
  1663. }
  1664. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1665. }
  1666. viafb_lock_crt();
  1667. }
  1668. void viafb_set_color_depth(int bpp_byte, int set_iga)
  1669. {
  1670. if (set_iga == IGA1) {
  1671. switch (bpp_byte) {
  1672. case MODE_8BPP:
  1673. viafb_write_reg_mask(SR15, VIASR, 0x22, 0x7E);
  1674. break;
  1675. case MODE_16BPP:
  1676. viafb_write_reg_mask(SR15, VIASR, 0xB6, 0xFE);
  1677. break;
  1678. case MODE_32BPP:
  1679. viafb_write_reg_mask(SR15, VIASR, 0xAE, 0xFE);
  1680. break;
  1681. }
  1682. } else {
  1683. switch (bpp_byte) {
  1684. case MODE_8BPP:
  1685. viafb_write_reg_mask(CR67, VIACR, 0x00, BIT6 + BIT7);
  1686. break;
  1687. case MODE_16BPP:
  1688. viafb_write_reg_mask(CR67, VIACR, 0x40, BIT6 + BIT7);
  1689. break;
  1690. case MODE_32BPP:
  1691. viafb_write_reg_mask(CR67, VIACR, 0xC0, BIT6 + BIT7);
  1692. break;
  1693. }
  1694. }
  1695. }
  1696. void viafb_fill_crtc_timing(struct crt_mode_table *crt_table,
  1697. int mode_index, int bpp_byte, int set_iga)
  1698. {
  1699. struct VideoModeTable *video_mode;
  1700. struct display_timing crt_reg;
  1701. int i;
  1702. int index = 0;
  1703. int h_addr, v_addr;
  1704. u32 pll_D_N;
  1705. video_mode = &CLE266Modes[search_mode_setting(mode_index)];
  1706. for (i = 0; i < video_mode->mode_array; i++) {
  1707. index = i;
  1708. if (crt_table[i].refresh_rate == viaparinfo->
  1709. crt_setting_info->refresh_rate)
  1710. break;
  1711. }
  1712. crt_reg = crt_table[index].crtc;
  1713. /* Mode 640x480 has border, but LCD/DFP didn't have border. */
  1714. /* So we would delete border. */
  1715. if ((viafb_LCD_ON | viafb_DVI_ON) && (mode_index == VIA_RES_640X480)
  1716. && (viaparinfo->crt_setting_info->refresh_rate == 60)) {
  1717. /* The border is 8 pixels. */
  1718. crt_reg.hor_blank_start = crt_reg.hor_blank_start - 8;
  1719. /* Blanking time should add left and right borders. */
  1720. crt_reg.hor_blank_end = crt_reg.hor_blank_end + 16;
  1721. }
  1722. h_addr = crt_reg.hor_addr;
  1723. v_addr = crt_reg.ver_addr;
  1724. /* update polarity for CRT timing */
  1725. if (crt_table[index].h_sync_polarity == NEGATIVE) {
  1726. if (crt_table[index].v_sync_polarity == NEGATIVE)
  1727. outb((inb(VIARMisc) & (~(BIT6 + BIT7))) |
  1728. (BIT6 + BIT7), VIAWMisc);
  1729. else
  1730. outb((inb(VIARMisc) & (~(BIT6 + BIT7))) | (BIT6),
  1731. VIAWMisc);
  1732. } else {
  1733. if (crt_table[index].v_sync_polarity == NEGATIVE)
  1734. outb((inb(VIARMisc) & (~(BIT6 + BIT7))) | (BIT7),
  1735. VIAWMisc);
  1736. else
  1737. outb((inb(VIARMisc) & (~(BIT6 + BIT7))), VIAWMisc);
  1738. }
  1739. if (set_iga == IGA1) {
  1740. viafb_unlock_crt();
  1741. viafb_write_reg(CR09, VIACR, 0x00); /*initial CR09=0 */
  1742. viafb_write_reg_mask(CR11, VIACR, 0x00, BIT4 + BIT5 + BIT6);
  1743. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  1744. }
  1745. switch (set_iga) {
  1746. case IGA1:
  1747. viafb_load_crtc_timing(crt_reg, IGA1);
  1748. break;
  1749. case IGA2:
  1750. viafb_load_crtc_timing(crt_reg, IGA2);
  1751. break;
  1752. }
  1753. load_fix_bit_crtc_reg();
  1754. viafb_lock_crt();
  1755. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  1756. viafb_load_offset_reg(h_addr, bpp_byte, set_iga);
  1757. viafb_load_fetch_count_reg(h_addr, bpp_byte, set_iga);
  1758. /* load FIFO */
  1759. if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
  1760. && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
  1761. viafb_load_FIFO_reg(set_iga, h_addr, v_addr);
  1762. /* load SR Register About Memory and Color part */
  1763. viafb_set_color_depth(bpp_byte, set_iga);
  1764. pll_D_N = viafb_get_clk_value(crt_table[index].clk);
  1765. DEBUG_MSG(KERN_INFO "PLL=%x", pll_D_N);
  1766. viafb_set_vclock(pll_D_N, set_iga);
  1767. }
  1768. void viafb_init_chip_info(void)
  1769. {
  1770. init_gfx_chip_info();
  1771. init_tmds_chip_info();
  1772. init_lvds_chip_info();
  1773. viaparinfo->crt_setting_info->iga_path = IGA1;
  1774. viaparinfo->crt_setting_info->refresh_rate = viafb_refresh;
  1775. /*Set IGA path for each device */
  1776. viafb_set_iga_path();
  1777. viaparinfo->lvds_setting_info->display_method = viafb_lcd_dsp_method;
  1778. viaparinfo->lvds_setting_info->get_lcd_size_method =
  1779. GET_LCD_SIZE_BY_USER_SETTING;
  1780. viaparinfo->lvds_setting_info->lcd_mode = viafb_lcd_mode;
  1781. viaparinfo->lvds_setting_info2->display_method =
  1782. viaparinfo->lvds_setting_info->display_method;
  1783. viaparinfo->lvds_setting_info2->lcd_mode =
  1784. viaparinfo->lvds_setting_info->lcd_mode;
  1785. }
  1786. void viafb_update_device_setting(int hres, int vres,
  1787. int bpp, int vmode_refresh, int flag)
  1788. {
  1789. if (flag == 0) {
  1790. viaparinfo->crt_setting_info->h_active = hres;
  1791. viaparinfo->crt_setting_info->v_active = vres;
  1792. viaparinfo->crt_setting_info->bpp = bpp;
  1793. viaparinfo->crt_setting_info->refresh_rate =
  1794. vmode_refresh;
  1795. viaparinfo->tmds_setting_info->h_active = hres;
  1796. viaparinfo->tmds_setting_info->v_active = vres;
  1797. viaparinfo->tmds_setting_info->bpp = bpp;
  1798. viaparinfo->tmds_setting_info->refresh_rate =
  1799. vmode_refresh;
  1800. viaparinfo->lvds_setting_info->h_active = hres;
  1801. viaparinfo->lvds_setting_info->v_active = vres;
  1802. viaparinfo->lvds_setting_info->bpp = bpp;
  1803. viaparinfo->lvds_setting_info->refresh_rate =
  1804. vmode_refresh;
  1805. viaparinfo->lvds_setting_info2->h_active = hres;
  1806. viaparinfo->lvds_setting_info2->v_active = vres;
  1807. viaparinfo->lvds_setting_info2->bpp = bpp;
  1808. viaparinfo->lvds_setting_info2->refresh_rate =
  1809. vmode_refresh;
  1810. } else {
  1811. if (viaparinfo->tmds_setting_info->iga_path == IGA2) {
  1812. viaparinfo->tmds_setting_info->h_active = hres;
  1813. viaparinfo->tmds_setting_info->v_active = vres;
  1814. viaparinfo->tmds_setting_info->bpp = bpp;
  1815. viaparinfo->tmds_setting_info->refresh_rate =
  1816. vmode_refresh;
  1817. }
  1818. if (viaparinfo->lvds_setting_info->iga_path == IGA2) {
  1819. viaparinfo->lvds_setting_info->h_active = hres;
  1820. viaparinfo->lvds_setting_info->v_active = vres;
  1821. viaparinfo->lvds_setting_info->bpp = bpp;
  1822. viaparinfo->lvds_setting_info->refresh_rate =
  1823. vmode_refresh;
  1824. }
  1825. if (IGA2 == viaparinfo->lvds_setting_info2->iga_path) {
  1826. viaparinfo->lvds_setting_info2->h_active = hres;
  1827. viaparinfo->lvds_setting_info2->v_active = vres;
  1828. viaparinfo->lvds_setting_info2->bpp = bpp;
  1829. viaparinfo->lvds_setting_info2->refresh_rate =
  1830. vmode_refresh;
  1831. }
  1832. }
  1833. }
  1834. static void init_gfx_chip_info(void)
  1835. {
  1836. struct pci_dev *pdev = NULL;
  1837. u32 i;
  1838. u8 tmp;
  1839. /* Indentify GFX Chip Name */
  1840. for (i = 0; pciidlist[i].vendor != 0; i++) {
  1841. pdev = pci_get_device(pciidlist[i].vendor,
  1842. pciidlist[i].device, 0);
  1843. if (pdev)
  1844. break;
  1845. }
  1846. if (!pciidlist[i].vendor)
  1847. return ;
  1848. viaparinfo->chip_info->gfx_chip_name = pciidlist[i].chip_index;
  1849. /* Check revision of CLE266 Chip */
  1850. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  1851. /* CR4F only define in CLE266.CX chip */
  1852. tmp = viafb_read_reg(VIACR, CR4F);
  1853. viafb_write_reg(CR4F, VIACR, 0x55);
  1854. if (viafb_read_reg(VIACR, CR4F) != 0x55)
  1855. viaparinfo->chip_info->gfx_chip_revision =
  1856. CLE266_REVISION_AX;
  1857. else
  1858. viaparinfo->chip_info->gfx_chip_revision =
  1859. CLE266_REVISION_CX;
  1860. /* restore orignal CR4F value */
  1861. viafb_write_reg(CR4F, VIACR, tmp);
  1862. }
  1863. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1864. tmp = viafb_read_reg(VIASR, SR43);
  1865. DEBUG_MSG(KERN_INFO "SR43:%X\n", tmp);
  1866. if (tmp & 0x02) {
  1867. viaparinfo->chip_info->gfx_chip_revision =
  1868. CX700_REVISION_700M2;
  1869. } else if (tmp & 0x40) {
  1870. viaparinfo->chip_info->gfx_chip_revision =
  1871. CX700_REVISION_700M;
  1872. } else {
  1873. viaparinfo->chip_info->gfx_chip_revision =
  1874. CX700_REVISION_700;
  1875. }
  1876. }
  1877. pci_dev_put(pdev);
  1878. }
  1879. static void init_tmds_chip_info(void)
  1880. {
  1881. viafb_tmds_trasmitter_identify();
  1882. if (INTERFACE_NONE == viaparinfo->chip_info->tmds_chip_info.
  1883. output_interface) {
  1884. switch (viaparinfo->chip_info->gfx_chip_name) {
  1885. case UNICHROME_CX700:
  1886. {
  1887. /* we should check support by hardware layout.*/
  1888. if ((viafb_display_hardware_layout ==
  1889. HW_LAYOUT_DVI_ONLY)
  1890. || (viafb_display_hardware_layout ==
  1891. HW_LAYOUT_LCD_DVI)) {
  1892. viaparinfo->chip_info->tmds_chip_info.
  1893. output_interface = INTERFACE_TMDS;
  1894. } else {
  1895. viaparinfo->chip_info->tmds_chip_info.
  1896. output_interface =
  1897. INTERFACE_NONE;
  1898. }
  1899. break;
  1900. }
  1901. case UNICHROME_K8M890:
  1902. case UNICHROME_P4M900:
  1903. case UNICHROME_P4M890:
  1904. /* TMDS on PCIE, we set DFPLOW as default. */
  1905. viaparinfo->chip_info->tmds_chip_info.output_interface =
  1906. INTERFACE_DFP_LOW;
  1907. break;
  1908. default:
  1909. {
  1910. /* set DVP1 default for DVI */
  1911. viaparinfo->chip_info->tmds_chip_info
  1912. .output_interface = INTERFACE_DVP1;
  1913. }
  1914. }
  1915. }
  1916. DEBUG_MSG(KERN_INFO "TMDS Chip = %d\n",
  1917. viaparinfo->chip_info->tmds_chip_info.tmds_chip_name);
  1918. viaparinfo->tmds_setting_info->get_dvi_size_method =
  1919. GET_DVI_SIZE_BY_VGA_BIOS;
  1920. viafb_init_dvi_size();
  1921. }
  1922. static void init_lvds_chip_info(void)
  1923. {
  1924. if (viafb_lcd_panel_id > LCD_PANEL_ID_MAXIMUM)
  1925. viaparinfo->lvds_setting_info->get_lcd_size_method =
  1926. GET_LCD_SIZE_BY_VGA_BIOS;
  1927. else
  1928. viaparinfo->lvds_setting_info->get_lcd_size_method =
  1929. GET_LCD_SIZE_BY_USER_SETTING;
  1930. viafb_lvds_trasmitter_identify();
  1931. viafb_init_lcd_size();
  1932. viafb_init_lvds_output_interface(&viaparinfo->chip_info->lvds_chip_info,
  1933. viaparinfo->lvds_setting_info);
  1934. if (viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name) {
  1935. viafb_init_lvds_output_interface(&viaparinfo->chip_info->
  1936. lvds_chip_info2, viaparinfo->lvds_setting_info2);
  1937. }
  1938. /*If CX700,two singel LCD, we need to reassign
  1939. LCD interface to different LVDS port */
  1940. if ((UNICHROME_CX700 == viaparinfo->chip_info->gfx_chip_name)
  1941. && (HW_LAYOUT_LCD1_LCD2 == viafb_display_hardware_layout)) {
  1942. if ((INTEGRATED_LVDS == viaparinfo->chip_info->lvds_chip_info.
  1943. lvds_chip_name) && (INTEGRATED_LVDS ==
  1944. viaparinfo->chip_info->
  1945. lvds_chip_info2.lvds_chip_name)) {
  1946. viaparinfo->chip_info->lvds_chip_info.output_interface =
  1947. INTERFACE_LVDS0;
  1948. viaparinfo->chip_info->lvds_chip_info2.
  1949. output_interface =
  1950. INTERFACE_LVDS1;
  1951. }
  1952. }
  1953. DEBUG_MSG(KERN_INFO "LVDS Chip = %d\n",
  1954. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  1955. DEBUG_MSG(KERN_INFO "LVDS1 output_interface = %d\n",
  1956. viaparinfo->chip_info->lvds_chip_info.output_interface);
  1957. DEBUG_MSG(KERN_INFO "LVDS2 output_interface = %d\n",
  1958. viaparinfo->chip_info->lvds_chip_info.output_interface);
  1959. }
  1960. void viafb_init_dac(int set_iga)
  1961. {
  1962. int i;
  1963. u8 tmp;
  1964. if (set_iga == IGA1) {
  1965. /* access Primary Display's LUT */
  1966. viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
  1967. /* turn off LCK */
  1968. viafb_write_reg_mask(SR1B, VIASR, 0x00, BIT7 + BIT6);
  1969. for (i = 0; i < 256; i++) {
  1970. write_dac_reg(i, palLUT_table[i].red,
  1971. palLUT_table[i].green,
  1972. palLUT_table[i].blue);
  1973. }
  1974. /* turn on LCK */
  1975. viafb_write_reg_mask(SR1B, VIASR, 0xC0, BIT7 + BIT6);
  1976. } else {
  1977. tmp = viafb_read_reg(VIACR, CR6A);
  1978. /* access Secondary Display's LUT */
  1979. viafb_write_reg_mask(CR6A, VIACR, 0x40, BIT6);
  1980. viafb_write_reg_mask(SR1A, VIASR, 0x01, BIT0);
  1981. for (i = 0; i < 256; i++) {
  1982. write_dac_reg(i, palLUT_table[i].red,
  1983. palLUT_table[i].green,
  1984. palLUT_table[i].blue);
  1985. }
  1986. /* set IGA1 DAC for default */
  1987. viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
  1988. viafb_write_reg(CR6A, VIACR, tmp);
  1989. }
  1990. }
  1991. static void device_screen_off(void)
  1992. {
  1993. /* turn off CRT screen (IGA1) */
  1994. viafb_write_reg_mask(SR01, VIASR, 0x20, BIT5);
  1995. }
  1996. static void device_screen_on(void)
  1997. {
  1998. /* turn on CRT screen (IGA1) */
  1999. viafb_write_reg_mask(SR01, VIASR, 0x00, BIT5);
  2000. }
  2001. static void set_display_channel(void)
  2002. {
  2003. /*If viafb_LCD2_ON, on cx700, internal lvds's information
  2004. is keeped on lvds_setting_info2 */
  2005. if (viafb_LCD2_ON &&
  2006. viaparinfo->lvds_setting_info2->device_lcd_dualedge) {
  2007. /* For dual channel LCD: */
  2008. /* Set to Dual LVDS channel. */
  2009. viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
  2010. } else if (viafb_LCD_ON && viafb_DVI_ON) {
  2011. /* For LCD+DFP: */
  2012. /* Set to LVDS1 + TMDS channel. */
  2013. viafb_write_reg_mask(CRD2, VIACR, 0x10, BIT4 + BIT5);
  2014. } else if (viafb_DVI_ON) {
  2015. /* Set to single TMDS channel. */
  2016. viafb_write_reg_mask(CRD2, VIACR, 0x30, BIT4 + BIT5);
  2017. } else if (viafb_LCD_ON) {
  2018. if (viaparinfo->lvds_setting_info->device_lcd_dualedge) {
  2019. /* For dual channel LCD: */
  2020. /* Set to Dual LVDS channel. */
  2021. viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
  2022. } else {
  2023. /* Set to LVDS0 + LVDS1 channel. */
  2024. viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT4 + BIT5);
  2025. }
  2026. }
  2027. }
  2028. int viafb_setmode(int vmode_index, int hor_res, int ver_res, int video_bpp,
  2029. int vmode_index1, int hor_res1, int ver_res1, int video_bpp1)
  2030. {
  2031. int i, j;
  2032. int port;
  2033. u8 value, index, mask;
  2034. struct VideoModeTable *vmode_tbl;
  2035. struct crt_mode_table *crt_timing;
  2036. struct VideoModeTable *vmode_tbl1 = NULL;
  2037. struct crt_mode_table *crt_timing1 = NULL;
  2038. DEBUG_MSG(KERN_INFO "Set Mode!!\n");
  2039. DEBUG_MSG(KERN_INFO
  2040. "vmode_index=%d hor_res=%d ver_res=%d video_bpp=%d\n",
  2041. vmode_index, hor_res, ver_res, video_bpp);
  2042. device_screen_off();
  2043. vmode_tbl = &CLE266Modes[search_mode_setting(vmode_index)];
  2044. crt_timing = vmode_tbl->crtc;
  2045. if (viafb_SAMM_ON == 1) {
  2046. vmode_tbl1 = &CLE266Modes[search_mode_setting(vmode_index1)];
  2047. crt_timing1 = vmode_tbl1->crtc;
  2048. }
  2049. inb(VIAStatus);
  2050. outb(0x00, VIAAR);
  2051. /* Write Common Setting for Video Mode */
  2052. switch (viaparinfo->chip_info->gfx_chip_name) {
  2053. case UNICHROME_CLE266:
  2054. viafb_write_regx(CLE266_ModeXregs, NUM_TOTAL_CLE266_ModeXregs);
  2055. break;
  2056. case UNICHROME_K400:
  2057. viafb_write_regx(KM400_ModeXregs, NUM_TOTAL_KM400_ModeXregs);
  2058. break;
  2059. case UNICHROME_K800:
  2060. case UNICHROME_PM800:
  2061. viafb_write_regx(CN400_ModeXregs, NUM_TOTAL_CN400_ModeXregs);
  2062. break;
  2063. case UNICHROME_CN700:
  2064. case UNICHROME_K8M890:
  2065. case UNICHROME_P4M890:
  2066. case UNICHROME_P4M900:
  2067. viafb_write_regx(CN700_ModeXregs, NUM_TOTAL_CN700_ModeXregs);
  2068. break;
  2069. case UNICHROME_CX700:
  2070. viafb_write_regx(CX700_ModeXregs, NUM_TOTAL_CX700_ModeXregs);
  2071. case UNICHROME_VX800:
  2072. viafb_write_regx(VX800_ModeXregs, NUM_TOTAL_VX800_ModeXregs);
  2073. break;
  2074. }
  2075. device_off();
  2076. /* Fill VPIT Parameters */
  2077. /* Write Misc Register */
  2078. outb(VPIT.Misc, VIAWMisc);
  2079. /* Write Sequencer */
  2080. for (i = 1; i <= StdSR; i++) {
  2081. outb(i, VIASR);
  2082. outb(VPIT.SR[i - 1], VIASR + 1);
  2083. }
  2084. viafb_set_start_addr();
  2085. viafb_set_iga_path();
  2086. /* Write CRTC */
  2087. viafb_fill_crtc_timing(crt_timing, vmode_index, video_bpp / 8, IGA1);
  2088. /* Write Graphic Controller */
  2089. for (i = 0; i < StdGR; i++) {
  2090. outb(i, VIAGR);
  2091. outb(VPIT.GR[i], VIAGR + 1);
  2092. }
  2093. /* Write Attribute Controller */
  2094. for (i = 0; i < StdAR; i++) {
  2095. inb(VIAStatus);
  2096. outb(i, VIAAR);
  2097. outb(VPIT.AR[i], VIAAR);
  2098. }
  2099. inb(VIAStatus);
  2100. outb(0x20, VIAAR);
  2101. /* Update Patch Register */
  2102. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  2103. || (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K400)) {
  2104. for (i = 0; i < NUM_TOTAL_PATCH_MODE; i++) {
  2105. if (res_patch_table[i].mode_index == vmode_index) {
  2106. for (j = 0;
  2107. j < res_patch_table[i].table_length; j++) {
  2108. index =
  2109. res_patch_table[i].
  2110. io_reg_table[j].index;
  2111. port =
  2112. res_patch_table[i].
  2113. io_reg_table[j].port;
  2114. value =
  2115. res_patch_table[i].
  2116. io_reg_table[j].value;
  2117. mask =
  2118. res_patch_table[i].
  2119. io_reg_table[j].mask;
  2120. viafb_write_reg_mask(index, port, value,
  2121. mask);
  2122. }
  2123. }
  2124. }
  2125. }
  2126. if (viafb_SAMM_ON == 1) {
  2127. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  2128. || (viaparinfo->chip_info->gfx_chip_name ==
  2129. UNICHROME_K400)) {
  2130. for (i = 0; i < NUM_TOTAL_PATCH_MODE; i++) {
  2131. if (res_patch_table[i].mode_index ==
  2132. vmode_index1) {
  2133. for (j = 0;
  2134. j <
  2135. res_patch_table[i].
  2136. table_length; j++) {
  2137. index =
  2138. res_patch_table[i].
  2139. io_reg_table[j].index;
  2140. port =
  2141. res_patch_table[i].
  2142. io_reg_table[j].port;
  2143. value =
  2144. res_patch_table[i].
  2145. io_reg_table[j].value;
  2146. mask =
  2147. res_patch_table[i].
  2148. io_reg_table[j].mask;
  2149. viafb_write_reg_mask(index,
  2150. port, value, mask);
  2151. }
  2152. }
  2153. }
  2154. }
  2155. }
  2156. /* Update Refresh Rate Setting */
  2157. /* Clear On Screen */
  2158. /* CRT set mode */
  2159. if (viafb_CRT_ON) {
  2160. if (viafb_SAMM_ON && (viaparinfo->crt_setting_info->iga_path ==
  2161. IGA2)) {
  2162. viafb_fill_crtc_timing(crt_timing1, vmode_index1,
  2163. video_bpp1 / 8,
  2164. viaparinfo->crt_setting_info->iga_path);
  2165. } else {
  2166. viafb_fill_crtc_timing(crt_timing, vmode_index,
  2167. video_bpp / 8,
  2168. viaparinfo->crt_setting_info->iga_path);
  2169. }
  2170. set_crt_output_path(viaparinfo->crt_setting_info->iga_path);
  2171. /* Patch if set_hres is not 8 alignment (1366) to viafb_setmode
  2172. to 8 alignment (1368),there is several pixels (2 pixels)
  2173. on right side of screen. */
  2174. if (hor_res % 8) {
  2175. viafb_unlock_crt();
  2176. viafb_write_reg(CR02, VIACR,
  2177. viafb_read_reg(VIACR, CR02) - 1);
  2178. viafb_lock_crt();
  2179. }
  2180. }
  2181. if (viafb_DVI_ON) {
  2182. if (viafb_SAMM_ON &&
  2183. (viaparinfo->tmds_setting_info->iga_path == IGA2)) {
  2184. viafb_dvi_set_mode(viafb_get_mode_index
  2185. (viaparinfo->tmds_setting_info->h_active,
  2186. viaparinfo->tmds_setting_info->
  2187. v_active, 1),
  2188. video_bpp1, viaparinfo->
  2189. tmds_setting_info->iga_path);
  2190. } else {
  2191. viafb_dvi_set_mode(viafb_get_mode_index
  2192. (viaparinfo->tmds_setting_info->h_active,
  2193. viaparinfo->
  2194. tmds_setting_info->v_active, 0),
  2195. video_bpp, viaparinfo->
  2196. tmds_setting_info->iga_path);
  2197. }
  2198. }
  2199. if (viafb_LCD_ON) {
  2200. if (viafb_SAMM_ON &&
  2201. (viaparinfo->lvds_setting_info->iga_path == IGA2)) {
  2202. viaparinfo->lvds_setting_info->bpp = video_bpp1;
  2203. viafb_lcd_set_mode(crt_timing1, viaparinfo->
  2204. lvds_setting_info,
  2205. &viaparinfo->chip_info->lvds_chip_info);
  2206. } else {
  2207. /* IGA1 doesn't have LCD scaling, so set it center. */
  2208. if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
  2209. viaparinfo->lvds_setting_info->display_method =
  2210. LCD_CENTERING;
  2211. }
  2212. viaparinfo->lvds_setting_info->bpp = video_bpp;
  2213. viafb_lcd_set_mode(crt_timing, viaparinfo->
  2214. lvds_setting_info,
  2215. &viaparinfo->chip_info->lvds_chip_info);
  2216. }
  2217. }
  2218. if (viafb_LCD2_ON) {
  2219. if (viafb_SAMM_ON &&
  2220. (viaparinfo->lvds_setting_info2->iga_path == IGA2)) {
  2221. viaparinfo->lvds_setting_info2->bpp = video_bpp1;
  2222. viafb_lcd_set_mode(crt_timing1, viaparinfo->
  2223. lvds_setting_info2,
  2224. &viaparinfo->chip_info->lvds_chip_info2);
  2225. } else {
  2226. /* IGA1 doesn't have LCD scaling, so set it center. */
  2227. if (viaparinfo->lvds_setting_info2->iga_path == IGA1) {
  2228. viaparinfo->lvds_setting_info2->display_method =
  2229. LCD_CENTERING;
  2230. }
  2231. viaparinfo->lvds_setting_info2->bpp = video_bpp;
  2232. viafb_lcd_set_mode(crt_timing, viaparinfo->
  2233. lvds_setting_info2,
  2234. &viaparinfo->chip_info->lvds_chip_info2);
  2235. }
  2236. }
  2237. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
  2238. && (viafb_LCD_ON || viafb_DVI_ON))
  2239. set_display_channel();
  2240. /* If set mode normally, save resolution information for hot-plug . */
  2241. if (!viafb_hotplug) {
  2242. viafb_hotplug_Xres = hor_res;
  2243. viafb_hotplug_Yres = ver_res;
  2244. viafb_hotplug_bpp = video_bpp;
  2245. viafb_hotplug_refresh = viafb_refresh;
  2246. if (viafb_DVI_ON)
  2247. viafb_DeviceStatus = DVI_Device;
  2248. else
  2249. viafb_DeviceStatus = CRT_Device;
  2250. }
  2251. device_on();
  2252. if (viafb_SAMM_ON == 1)
  2253. viafb_write_reg_mask(CR6A, VIACR, 0xC0, BIT6 + BIT7);
  2254. device_screen_on();
  2255. return 1;
  2256. }
  2257. int viafb_get_pixclock(int hres, int vres, int vmode_refresh)
  2258. {
  2259. int i;
  2260. for (i = 0; i < NUM_TOTAL_RES_MAP_REFRESH; i++) {
  2261. if ((hres == res_map_refresh_tbl[i].hres)
  2262. && (vres == res_map_refresh_tbl[i].vres)
  2263. && (vmode_refresh == res_map_refresh_tbl[i].vmode_refresh))
  2264. return res_map_refresh_tbl[i].pixclock;
  2265. }
  2266. return RES_640X480_60HZ_PIXCLOCK;
  2267. }
  2268. int viafb_get_refresh(int hres, int vres, u32 long_refresh)
  2269. {
  2270. #define REFRESH_TOLERANCE 3
  2271. int i, nearest = -1, diff = REFRESH_TOLERANCE;
  2272. for (i = 0; i < NUM_TOTAL_RES_MAP_REFRESH; i++) {
  2273. if ((hres == res_map_refresh_tbl[i].hres)
  2274. && (vres == res_map_refresh_tbl[i].vres)
  2275. && (diff > (abs(long_refresh -
  2276. res_map_refresh_tbl[i].vmode_refresh)))) {
  2277. diff = abs(long_refresh - res_map_refresh_tbl[i].
  2278. vmode_refresh);
  2279. nearest = i;
  2280. }
  2281. }
  2282. #undef REFRESH_TOLERANCE
  2283. if (nearest > 0)
  2284. return res_map_refresh_tbl[nearest].vmode_refresh;
  2285. return 60;
  2286. }
  2287. static void device_off(void)
  2288. {
  2289. viafb_crt_disable();
  2290. viafb_dvi_disable();
  2291. viafb_lcd_disable();
  2292. }
  2293. static void device_on(void)
  2294. {
  2295. if (viafb_CRT_ON == 1)
  2296. viafb_crt_enable();
  2297. if (viafb_DVI_ON == 1)
  2298. viafb_dvi_enable();
  2299. if (viafb_LCD_ON == 1)
  2300. viafb_lcd_enable();
  2301. }
  2302. void viafb_crt_disable(void)
  2303. {
  2304. viafb_write_reg_mask(CR36, VIACR, BIT5 + BIT4, BIT5 + BIT4);
  2305. }
  2306. void viafb_crt_enable(void)
  2307. {
  2308. viafb_write_reg_mask(CR36, VIACR, 0x0, BIT5 + BIT4);
  2309. }
  2310. void viafb_get_mmio_info(unsigned long *mmio_base,
  2311. unsigned long *mmio_len)
  2312. {
  2313. struct pci_dev *pdev = NULL;
  2314. u32 vendor, device;
  2315. u32 i;
  2316. for (i = 0; pciidlist[i].vendor != 0; i++)
  2317. if (viaparinfo->chip_info->gfx_chip_name ==
  2318. pciidlist[i].chip_index)
  2319. break;
  2320. if (!pciidlist[i].vendor)
  2321. return ;
  2322. vendor = pciidlist[i].vendor;
  2323. device = pciidlist[i].device;
  2324. pdev = pci_get_device(vendor, device, NULL);
  2325. if (!pdev) {
  2326. *mmio_base = 0;
  2327. *mmio_len = 0;
  2328. return ;
  2329. }
  2330. *mmio_base = pci_resource_start(pdev, 1);
  2331. *mmio_len = pci_resource_len(pdev, 1);
  2332. pci_dev_put(pdev);
  2333. }
  2334. static void enable_second_display_channel(void)
  2335. {
  2336. /* to enable second display channel. */
  2337. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
  2338. viafb_write_reg_mask(CR6A, VIACR, BIT7, BIT7);
  2339. viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
  2340. }
  2341. static void disable_second_display_channel(void)
  2342. {
  2343. /* to disable second display channel. */
  2344. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
  2345. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT7);
  2346. viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
  2347. }
  2348. void viafb_get_fb_info(unsigned int *fb_base, unsigned int *fb_len)
  2349. {
  2350. struct pci_dev *pdev = NULL;
  2351. u32 vendor, device;
  2352. u32 i;
  2353. for (i = 0; pciidlist[i].vendor != 0; i++)
  2354. if (viaparinfo->chip_info->gfx_chip_name ==
  2355. pciidlist[i].chip_index)
  2356. break;
  2357. if (!pciidlist[i].vendor)
  2358. return ;
  2359. vendor = pciidlist[i].vendor;
  2360. device = pciidlist[i].device;
  2361. pdev = pci_get_device(vendor, device, NULL);
  2362. if (!pdev) {
  2363. *fb_base = viafb_read_reg(VIASR, SR30) << 24;
  2364. *fb_len = viafb_get_memsize();
  2365. DEBUG_MSG(KERN_INFO "Get FB info from SR30!\n");
  2366. DEBUG_MSG(KERN_INFO "fb_base = %08x\n", *fb_base);
  2367. DEBUG_MSG(KERN_INFO "fb_len = %08x\n", *fb_len);
  2368. return ;
  2369. }
  2370. *fb_base = (unsigned int)pci_resource_start(pdev, 0);
  2371. *fb_len = get_fb_size_from_pci();
  2372. DEBUG_MSG(KERN_INFO "Get FB info from PCI system!\n");
  2373. DEBUG_MSG(KERN_INFO "fb_base = %08x\n", *fb_base);
  2374. DEBUG_MSG(KERN_INFO "fb_len = %08x\n", *fb_len);
  2375. pci_dev_put(pdev);
  2376. }
  2377. static int get_fb_size_from_pci(void)
  2378. {
  2379. unsigned long configid, deviceid, FBSize = 0;
  2380. int VideoMemSize;
  2381. int DeviceFound = false;
  2382. for (configid = 0x80000000; configid < 0x80010800; configid += 0x100) {
  2383. outl(configid, (unsigned long)0xCF8);
  2384. deviceid = (inl((unsigned long)0xCFC) >> 16) & 0xffff;
  2385. switch (deviceid) {
  2386. case CLE266:
  2387. case KM400:
  2388. outl(configid + 0xE0, (unsigned long)0xCF8);
  2389. FBSize = inl((unsigned long)0xCFC);
  2390. DeviceFound = true; /* Found device id */
  2391. break;
  2392. case CN400_FUNCTION3:
  2393. case CN700_FUNCTION3:
  2394. case CX700_FUNCTION3:
  2395. case KM800_FUNCTION3:
  2396. case KM890_FUNCTION3:
  2397. case P4M890_FUNCTION3:
  2398. case P4M900_FUNCTION3:
  2399. case VX800_FUNCTION3:
  2400. /*case CN750_FUNCTION3: */
  2401. outl(configid + 0xA0, (unsigned long)0xCF8);
  2402. FBSize = inl((unsigned long)0xCFC);
  2403. DeviceFound = true; /* Found device id */
  2404. break;
  2405. default:
  2406. break;
  2407. }
  2408. if (DeviceFound)
  2409. break;
  2410. }
  2411. DEBUG_MSG(KERN_INFO "Device ID = %lx\n", deviceid);
  2412. FBSize = FBSize & 0x00007000;
  2413. DEBUG_MSG(KERN_INFO "FB Size = %x\n", FBSize);
  2414. if (viaparinfo->chip_info->gfx_chip_name < UNICHROME_CX700) {
  2415. switch (FBSize) {
  2416. case 0x00004000:
  2417. VideoMemSize = (16 << 20); /*16M */
  2418. break;
  2419. case 0x00005000:
  2420. VideoMemSize = (32 << 20); /*32M */
  2421. break;
  2422. case 0x00006000:
  2423. VideoMemSize = (64 << 20); /*64M */
  2424. break;
  2425. default:
  2426. VideoMemSize = (32 << 20); /*32M */
  2427. break;
  2428. }
  2429. } else {
  2430. switch (FBSize) {
  2431. case 0x00001000:
  2432. VideoMemSize = (8 << 20); /*8M */
  2433. break;
  2434. case 0x00002000:
  2435. VideoMemSize = (16 << 20); /*16M */
  2436. break;
  2437. case 0x00003000:
  2438. VideoMemSize = (32 << 20); /*32M */
  2439. break;
  2440. case 0x00004000:
  2441. VideoMemSize = (64 << 20); /*64M */
  2442. break;
  2443. case 0x00005000:
  2444. VideoMemSize = (128 << 20); /*128M */
  2445. break;
  2446. case 0x00006000:
  2447. VideoMemSize = (256 << 20); /*256M */
  2448. break;
  2449. default:
  2450. VideoMemSize = (32 << 20); /*32M */
  2451. break;
  2452. }
  2453. }
  2454. return VideoMemSize;
  2455. }
  2456. void viafb_set_dpa_gfx(int output_interface, struct GFX_DPA_SETTING\
  2457. *p_gfx_dpa_setting)
  2458. {
  2459. switch (output_interface) {
  2460. case INTERFACE_DVP0:
  2461. {
  2462. /* DVP0 Clock Polarity and Adjust: */
  2463. viafb_write_reg_mask(CR96, VIACR,
  2464. p_gfx_dpa_setting->DVP0, 0x0F);
  2465. /* DVP0 Clock and Data Pads Driving: */
  2466. viafb_write_reg_mask(SR1E, VIASR,
  2467. p_gfx_dpa_setting->DVP0ClockDri_S, BIT2);
  2468. viafb_write_reg_mask(SR2A, VIASR,
  2469. p_gfx_dpa_setting->DVP0ClockDri_S1,
  2470. BIT4);
  2471. viafb_write_reg_mask(SR1B, VIASR,
  2472. p_gfx_dpa_setting->DVP0DataDri_S, BIT1);
  2473. viafb_write_reg_mask(SR2A, VIASR,
  2474. p_gfx_dpa_setting->DVP0DataDri_S1, BIT5);
  2475. break;
  2476. }
  2477. case INTERFACE_DVP1:
  2478. {
  2479. /* DVP1 Clock Polarity and Adjust: */
  2480. viafb_write_reg_mask(CR9B, VIACR,
  2481. p_gfx_dpa_setting->DVP1, 0x0F);
  2482. /* DVP1 Clock and Data Pads Driving: */
  2483. viafb_write_reg_mask(SR65, VIASR,
  2484. p_gfx_dpa_setting->DVP1Driving, 0x0F);
  2485. break;
  2486. }
  2487. case INTERFACE_DFP_HIGH:
  2488. {
  2489. viafb_write_reg_mask(CR97, VIACR,
  2490. p_gfx_dpa_setting->DFPHigh, 0x0F);
  2491. break;
  2492. }
  2493. case INTERFACE_DFP_LOW:
  2494. {
  2495. viafb_write_reg_mask(CR99, VIACR,
  2496. p_gfx_dpa_setting->DFPLow, 0x0F);
  2497. break;
  2498. }
  2499. case INTERFACE_DFP:
  2500. {
  2501. viafb_write_reg_mask(CR97, VIACR,
  2502. p_gfx_dpa_setting->DFPHigh, 0x0F);
  2503. viafb_write_reg_mask(CR99, VIACR,
  2504. p_gfx_dpa_setting->DFPLow, 0x0F);
  2505. break;
  2506. }
  2507. }
  2508. }
  2509. void viafb_memory_pitch_patch(struct fb_info *info)
  2510. {
  2511. if (info->var.xres != info->var.xres_virtual) {
  2512. viafb_load_offset_reg(info->var.xres_virtual,
  2513. info->var.bits_per_pixel >> 3, IGA1);
  2514. if (viafb_SAMM_ON) {
  2515. viafb_load_offset_reg(viafb_second_virtual_xres,
  2516. viafb_bpp1 >> 3,
  2517. IGA2);
  2518. } else {
  2519. viafb_load_offset_reg(info->var.xres_virtual,
  2520. info->var.bits_per_pixel >> 3, IGA2);
  2521. }
  2522. }
  2523. }
  2524. /*According var's xres, yres fill var's other timing information*/
  2525. void viafb_fill_var_timing_info(struct fb_var_screeninfo *var, int refresh,
  2526. int mode_index)
  2527. {
  2528. struct VideoModeTable *vmode_tbl = NULL;
  2529. struct crt_mode_table *crt_timing = NULL;
  2530. struct display_timing crt_reg;
  2531. int i = 0, index = 0;
  2532. vmode_tbl = &CLE266Modes[search_mode_setting(mode_index)];
  2533. crt_timing = vmode_tbl->crtc;
  2534. for (i = 0; i < vmode_tbl->mode_array; i++) {
  2535. index = i;
  2536. if (crt_timing[i].refresh_rate == refresh)
  2537. break;
  2538. }
  2539. crt_reg = crt_timing[index].crtc;
  2540. switch (var->bits_per_pixel) {
  2541. case 8:
  2542. var->red.offset = 0;
  2543. var->green.offset = 0;
  2544. var->blue.offset = 0;
  2545. var->red.length = 6;
  2546. var->green.length = 6;
  2547. var->blue.length = 6;
  2548. break;
  2549. case 16:
  2550. var->red.offset = 11;
  2551. var->green.offset = 5;
  2552. var->blue.offset = 0;
  2553. var->red.length = 5;
  2554. var->green.length = 6;
  2555. var->blue.length = 5;
  2556. break;
  2557. case 32:
  2558. var->red.offset = 16;
  2559. var->green.offset = 8;
  2560. var->blue.offset = 0;
  2561. var->red.length = 8;
  2562. var->green.length = 8;
  2563. var->blue.length = 8;
  2564. break;
  2565. default:
  2566. /* never happed, put here to keep consistent */
  2567. break;
  2568. }
  2569. var->pixclock = viafb_get_pixclock(var->xres, var->yres, refresh);
  2570. var->left_margin =
  2571. crt_reg.hor_total - (crt_reg.hor_sync_start + crt_reg.hor_sync_end);
  2572. var->right_margin = crt_reg.hor_sync_start - crt_reg.hor_addr;
  2573. var->hsync_len = crt_reg.hor_sync_end;
  2574. var->upper_margin =
  2575. crt_reg.ver_total - (crt_reg.ver_sync_start + crt_reg.ver_sync_end);
  2576. var->lower_margin = crt_reg.ver_sync_start - crt_reg.ver_addr;
  2577. var->vsync_len = crt_reg.ver_sync_end;
  2578. }