qla_dbg.c 52 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2008 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. static inline void
  10. qla2xxx_prep_dump(struct qla_hw_data *ha, struct qla2xxx_fw_dump *fw_dump)
  11. {
  12. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  13. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  14. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  15. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  16. fw_dump->vendor = htonl(ha->pdev->vendor);
  17. fw_dump->device = htonl(ha->pdev->device);
  18. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  19. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  20. }
  21. static inline void *
  22. qla2xxx_copy_queues(struct qla_hw_data *ha, void *ptr)
  23. {
  24. struct req_que *req = ha->req_q_map[0];
  25. struct rsp_que *rsp = ha->rsp_q_map[0];
  26. /* Request queue. */
  27. memcpy(ptr, req->ring, req->length *
  28. sizeof(request_t));
  29. /* Response queue. */
  30. ptr += req->length * sizeof(request_t);
  31. memcpy(ptr, rsp->ring, rsp->length *
  32. sizeof(response_t));
  33. return ptr + (rsp->length * sizeof(response_t));
  34. }
  35. static int
  36. qla24xx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
  37. uint32_t ram_dwords, void **nxt)
  38. {
  39. int rval;
  40. uint32_t cnt, stat, timer, dwords, idx;
  41. uint16_t mb0;
  42. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  43. dma_addr_t dump_dma = ha->gid_list_dma;
  44. uint32_t *dump = (uint32_t *)ha->gid_list;
  45. rval = QLA_SUCCESS;
  46. mb0 = 0;
  47. WRT_REG_WORD(&reg->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
  48. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  49. dwords = GID_LIST_SIZE / 4;
  50. for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
  51. cnt += dwords, addr += dwords) {
  52. if (cnt + dwords > ram_dwords)
  53. dwords = ram_dwords - cnt;
  54. WRT_REG_WORD(&reg->mailbox1, LSW(addr));
  55. WRT_REG_WORD(&reg->mailbox8, MSW(addr));
  56. WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
  57. WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
  58. WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
  59. WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
  60. WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
  61. WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
  62. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  63. for (timer = 6000000; timer; timer--) {
  64. /* Check for pending interrupts. */
  65. stat = RD_REG_DWORD(&reg->host_status);
  66. if (stat & HSRX_RISC_INT) {
  67. stat &= 0xff;
  68. if (stat == 0x1 || stat == 0x2 ||
  69. stat == 0x10 || stat == 0x11) {
  70. set_bit(MBX_INTERRUPT,
  71. &ha->mbx_cmd_flags);
  72. mb0 = RD_REG_WORD(&reg->mailbox0);
  73. WRT_REG_DWORD(&reg->hccr,
  74. HCCRX_CLR_RISC_INT);
  75. RD_REG_DWORD(&reg->hccr);
  76. break;
  77. }
  78. /* Clear this intr; it wasn't a mailbox intr */
  79. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  80. RD_REG_DWORD(&reg->hccr);
  81. }
  82. udelay(5);
  83. }
  84. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  85. rval = mb0 & MBS_MASK;
  86. for (idx = 0; idx < dwords; idx++)
  87. ram[cnt + idx] = swab32(dump[idx]);
  88. } else {
  89. rval = QLA_FUNCTION_FAILED;
  90. }
  91. }
  92. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  93. return rval;
  94. }
  95. static int
  96. qla24xx_dump_memory(struct qla_hw_data *ha, uint32_t *code_ram,
  97. uint32_t cram_size, void **nxt)
  98. {
  99. int rval;
  100. /* Code RAM. */
  101. rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
  102. if (rval != QLA_SUCCESS)
  103. return rval;
  104. /* External Memory. */
  105. return qla24xx_dump_ram(ha, 0x100000, *nxt,
  106. ha->fw_memory_size - 0x100000 + 1, nxt);
  107. }
  108. static uint32_t *
  109. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  110. uint32_t count, uint32_t *buf)
  111. {
  112. uint32_t __iomem *dmp_reg;
  113. WRT_REG_DWORD(&reg->iobase_addr, iobase);
  114. dmp_reg = &reg->iobase_window;
  115. while (count--)
  116. *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
  117. return buf;
  118. }
  119. static inline int
  120. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg)
  121. {
  122. int rval = QLA_SUCCESS;
  123. uint32_t cnt;
  124. if (RD_REG_DWORD(&reg->hccr) & HCCRX_RISC_PAUSE)
  125. return rval;
  126. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  127. for (cnt = 30000; (RD_REG_DWORD(&reg->hccr) & HCCRX_RISC_PAUSE) == 0 &&
  128. rval == QLA_SUCCESS; cnt--) {
  129. if (cnt)
  130. udelay(100);
  131. else
  132. rval = QLA_FUNCTION_TIMEOUT;
  133. }
  134. return rval;
  135. }
  136. static int
  137. qla24xx_soft_reset(struct qla_hw_data *ha)
  138. {
  139. int rval = QLA_SUCCESS;
  140. uint32_t cnt;
  141. uint16_t mb0, wd;
  142. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  143. /* Reset RISC. */
  144. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  145. for (cnt = 0; cnt < 30000; cnt++) {
  146. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  147. break;
  148. udelay(10);
  149. }
  150. WRT_REG_DWORD(&reg->ctrl_status,
  151. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  152. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  153. udelay(100);
  154. /* Wait for firmware to complete NVRAM accesses. */
  155. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  156. for (cnt = 10000 ; cnt && mb0; cnt--) {
  157. udelay(5);
  158. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  159. barrier();
  160. }
  161. /* Wait for soft-reset to complete. */
  162. for (cnt = 0; cnt < 30000; cnt++) {
  163. if ((RD_REG_DWORD(&reg->ctrl_status) &
  164. CSRX_ISP_SOFT_RESET) == 0)
  165. break;
  166. udelay(10);
  167. }
  168. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  169. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  170. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  171. rval == QLA_SUCCESS; cnt--) {
  172. if (cnt)
  173. udelay(100);
  174. else
  175. rval = QLA_FUNCTION_TIMEOUT;
  176. }
  177. return rval;
  178. }
  179. static int
  180. qla2xxx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint16_t *ram,
  181. uint16_t ram_words, void **nxt)
  182. {
  183. int rval;
  184. uint32_t cnt, stat, timer, words, idx;
  185. uint16_t mb0;
  186. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  187. dma_addr_t dump_dma = ha->gid_list_dma;
  188. uint16_t *dump = (uint16_t *)ha->gid_list;
  189. rval = QLA_SUCCESS;
  190. mb0 = 0;
  191. WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
  192. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  193. words = GID_LIST_SIZE / 2;
  194. for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
  195. cnt += words, addr += words) {
  196. if (cnt + words > ram_words)
  197. words = ram_words - cnt;
  198. WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
  199. WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
  200. WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
  201. WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
  202. WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
  203. WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
  204. WRT_MAILBOX_REG(ha, reg, 4, words);
  205. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  206. for (timer = 6000000; timer; timer--) {
  207. /* Check for pending interrupts. */
  208. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  209. if (stat & HSR_RISC_INT) {
  210. stat &= 0xff;
  211. if (stat == 0x1 || stat == 0x2) {
  212. set_bit(MBX_INTERRUPT,
  213. &ha->mbx_cmd_flags);
  214. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  215. /* Release mailbox registers. */
  216. WRT_REG_WORD(&reg->semaphore, 0);
  217. WRT_REG_WORD(&reg->hccr,
  218. HCCR_CLR_RISC_INT);
  219. RD_REG_WORD(&reg->hccr);
  220. break;
  221. } else if (stat == 0x10 || stat == 0x11) {
  222. set_bit(MBX_INTERRUPT,
  223. &ha->mbx_cmd_flags);
  224. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  225. WRT_REG_WORD(&reg->hccr,
  226. HCCR_CLR_RISC_INT);
  227. RD_REG_WORD(&reg->hccr);
  228. break;
  229. }
  230. /* clear this intr; it wasn't a mailbox intr */
  231. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  232. RD_REG_WORD(&reg->hccr);
  233. }
  234. udelay(5);
  235. }
  236. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  237. rval = mb0 & MBS_MASK;
  238. for (idx = 0; idx < words; idx++)
  239. ram[cnt + idx] = swab16(dump[idx]);
  240. } else {
  241. rval = QLA_FUNCTION_FAILED;
  242. }
  243. }
  244. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  245. return rval;
  246. }
  247. static inline void
  248. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  249. uint16_t *buf)
  250. {
  251. uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  252. while (count--)
  253. *buf++ = htons(RD_REG_WORD(dmp_reg++));
  254. }
  255. static inline void *
  256. qla24xx_copy_eft(struct qla_hw_data *ha, void *ptr)
  257. {
  258. if (!ha->eft)
  259. return ptr;
  260. memcpy(ptr, ha->eft, ntohl(ha->fw_dump->eft_size));
  261. return ptr + ntohl(ha->fw_dump->eft_size);
  262. }
  263. static inline void *
  264. qla25xx_copy_fce(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  265. {
  266. uint32_t cnt;
  267. uint32_t *iter_reg;
  268. struct qla2xxx_fce_chain *fcec = ptr;
  269. if (!ha->fce)
  270. return ptr;
  271. *last_chain = &fcec->type;
  272. fcec->type = __constant_htonl(DUMP_CHAIN_FCE);
  273. fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
  274. fce_calc_size(ha->fce_bufs));
  275. fcec->size = htonl(fce_calc_size(ha->fce_bufs));
  276. fcec->addr_l = htonl(LSD(ha->fce_dma));
  277. fcec->addr_h = htonl(MSD(ha->fce_dma));
  278. iter_reg = fcec->eregs;
  279. for (cnt = 0; cnt < 8; cnt++)
  280. *iter_reg++ = htonl(ha->fce_mb[cnt]);
  281. memcpy(iter_reg, ha->fce, ntohl(fcec->size));
  282. return iter_reg;
  283. }
  284. static inline void *
  285. qla25xx_copy_mq(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  286. {
  287. uint32_t cnt, que_idx;
  288. uint8_t req_cnt, rsp_cnt, que_cnt;
  289. struct qla2xxx_mq_chain *mq = ptr;
  290. struct device_reg_25xxmq __iomem *reg;
  291. if (!ha->mqenable)
  292. return ptr;
  293. mq = ptr;
  294. *last_chain = &mq->type;
  295. mq->type = __constant_htonl(DUMP_CHAIN_MQ);
  296. mq->chain_size = __constant_htonl(sizeof(struct qla2xxx_mq_chain));
  297. req_cnt = find_first_zero_bit(ha->req_qid_map, ha->max_queues);
  298. rsp_cnt = find_first_zero_bit(ha->rsp_qid_map, ha->max_queues);
  299. que_cnt = req_cnt > rsp_cnt ? req_cnt : rsp_cnt;
  300. mq->count = htonl(que_cnt);
  301. for (cnt = 0; cnt < que_cnt; cnt++) {
  302. reg = (struct device_reg_25xxmq *) ((void *)
  303. ha->mqiobase + cnt * QLA_QUE_PAGE);
  304. que_idx = cnt * 4;
  305. mq->qregs[que_idx] = htonl(RD_REG_DWORD(&reg->req_q_in));
  306. mq->qregs[que_idx+1] = htonl(RD_REG_DWORD(&reg->req_q_out));
  307. mq->qregs[que_idx+2] = htonl(RD_REG_DWORD(&reg->rsp_q_in));
  308. mq->qregs[que_idx+3] = htonl(RD_REG_DWORD(&reg->rsp_q_out));
  309. }
  310. return ptr + sizeof(struct qla2xxx_mq_chain);
  311. }
  312. /**
  313. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  314. * @ha: HA context
  315. * @hardware_locked: Called with the hardware_lock
  316. */
  317. void
  318. qla2300_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  319. {
  320. int rval;
  321. uint32_t cnt;
  322. struct qla_hw_data *ha = vha->hw;
  323. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  324. uint16_t __iomem *dmp_reg;
  325. unsigned long flags;
  326. struct qla2300_fw_dump *fw;
  327. void *nxt;
  328. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  329. flags = 0;
  330. if (!hardware_locked)
  331. spin_lock_irqsave(&ha->hardware_lock, flags);
  332. if (!ha->fw_dump) {
  333. qla_printk(KERN_WARNING, ha,
  334. "No buffer available for dump!!!\n");
  335. goto qla2300_fw_dump_failed;
  336. }
  337. if (ha->fw_dumped) {
  338. qla_printk(KERN_WARNING, ha,
  339. "Firmware has been previously dumped (%p) -- ignoring "
  340. "request...\n", ha->fw_dump);
  341. goto qla2300_fw_dump_failed;
  342. }
  343. fw = &ha->fw_dump->isp.isp23;
  344. qla2xxx_prep_dump(ha, ha->fw_dump);
  345. rval = QLA_SUCCESS;
  346. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  347. /* Pause RISC. */
  348. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  349. if (IS_QLA2300(ha)) {
  350. for (cnt = 30000;
  351. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  352. rval == QLA_SUCCESS; cnt--) {
  353. if (cnt)
  354. udelay(100);
  355. else
  356. rval = QLA_FUNCTION_TIMEOUT;
  357. }
  358. } else {
  359. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  360. udelay(10);
  361. }
  362. if (rval == QLA_SUCCESS) {
  363. dmp_reg = &reg->flash_address;
  364. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  365. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  366. dmp_reg = &reg->u.isp2300.req_q_in;
  367. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  368. fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  369. dmp_reg = &reg->u.isp2300.mailbox0;
  370. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  371. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  372. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  373. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  374. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  375. qla2xxx_read_window(reg, 48, fw->dma_reg);
  376. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  377. dmp_reg = &reg->risc_hw;
  378. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  379. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  380. WRT_REG_WORD(&reg->pcr, 0x2000);
  381. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  382. WRT_REG_WORD(&reg->pcr, 0x2200);
  383. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  384. WRT_REG_WORD(&reg->pcr, 0x2400);
  385. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  386. WRT_REG_WORD(&reg->pcr, 0x2600);
  387. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  388. WRT_REG_WORD(&reg->pcr, 0x2800);
  389. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  390. WRT_REG_WORD(&reg->pcr, 0x2A00);
  391. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  392. WRT_REG_WORD(&reg->pcr, 0x2C00);
  393. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  394. WRT_REG_WORD(&reg->pcr, 0x2E00);
  395. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  396. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  397. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  398. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  399. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  400. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  401. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  402. /* Reset RISC. */
  403. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  404. for (cnt = 0; cnt < 30000; cnt++) {
  405. if ((RD_REG_WORD(&reg->ctrl_status) &
  406. CSR_ISP_SOFT_RESET) == 0)
  407. break;
  408. udelay(10);
  409. }
  410. }
  411. if (!IS_QLA2300(ha)) {
  412. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  413. rval == QLA_SUCCESS; cnt--) {
  414. if (cnt)
  415. udelay(100);
  416. else
  417. rval = QLA_FUNCTION_TIMEOUT;
  418. }
  419. }
  420. /* Get RISC SRAM. */
  421. if (rval == QLA_SUCCESS)
  422. rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
  423. sizeof(fw->risc_ram) / 2, &nxt);
  424. /* Get stack SRAM. */
  425. if (rval == QLA_SUCCESS)
  426. rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
  427. sizeof(fw->stack_ram) / 2, &nxt);
  428. /* Get data SRAM. */
  429. if (rval == QLA_SUCCESS)
  430. rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
  431. ha->fw_memory_size - 0x11000 + 1, &nxt);
  432. if (rval == QLA_SUCCESS)
  433. qla2xxx_copy_queues(ha, nxt);
  434. if (rval != QLA_SUCCESS) {
  435. qla_printk(KERN_WARNING, ha,
  436. "Failed to dump firmware (%x)!!!\n", rval);
  437. ha->fw_dumped = 0;
  438. } else {
  439. qla_printk(KERN_INFO, ha,
  440. "Firmware dump saved to temp buffer (%ld/%p).\n",
  441. base_vha->host_no, ha->fw_dump);
  442. ha->fw_dumped = 1;
  443. }
  444. qla2300_fw_dump_failed:
  445. if (!hardware_locked)
  446. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  447. }
  448. /**
  449. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  450. * @ha: HA context
  451. * @hardware_locked: Called with the hardware_lock
  452. */
  453. void
  454. qla2100_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  455. {
  456. int rval;
  457. uint32_t cnt, timer;
  458. uint16_t risc_address;
  459. uint16_t mb0, mb2;
  460. struct qla_hw_data *ha = vha->hw;
  461. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  462. uint16_t __iomem *dmp_reg;
  463. unsigned long flags;
  464. struct qla2100_fw_dump *fw;
  465. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  466. risc_address = 0;
  467. mb0 = mb2 = 0;
  468. flags = 0;
  469. if (!hardware_locked)
  470. spin_lock_irqsave(&ha->hardware_lock, flags);
  471. if (!ha->fw_dump) {
  472. qla_printk(KERN_WARNING, ha,
  473. "No buffer available for dump!!!\n");
  474. goto qla2100_fw_dump_failed;
  475. }
  476. if (ha->fw_dumped) {
  477. qla_printk(KERN_WARNING, ha,
  478. "Firmware has been previously dumped (%p) -- ignoring "
  479. "request...\n", ha->fw_dump);
  480. goto qla2100_fw_dump_failed;
  481. }
  482. fw = &ha->fw_dump->isp.isp21;
  483. qla2xxx_prep_dump(ha, ha->fw_dump);
  484. rval = QLA_SUCCESS;
  485. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  486. /* Pause RISC. */
  487. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  488. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  489. rval == QLA_SUCCESS; cnt--) {
  490. if (cnt)
  491. udelay(100);
  492. else
  493. rval = QLA_FUNCTION_TIMEOUT;
  494. }
  495. if (rval == QLA_SUCCESS) {
  496. dmp_reg = &reg->flash_address;
  497. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  498. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  499. dmp_reg = &reg->u.isp2100.mailbox0;
  500. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  501. if (cnt == 8)
  502. dmp_reg = &reg->u_end.isp2200.mailbox8;
  503. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  504. }
  505. dmp_reg = &reg->u.isp2100.unused_2[0];
  506. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  507. fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  508. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  509. dmp_reg = &reg->risc_hw;
  510. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  511. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  512. WRT_REG_WORD(&reg->pcr, 0x2000);
  513. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  514. WRT_REG_WORD(&reg->pcr, 0x2100);
  515. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  516. WRT_REG_WORD(&reg->pcr, 0x2200);
  517. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  518. WRT_REG_WORD(&reg->pcr, 0x2300);
  519. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  520. WRT_REG_WORD(&reg->pcr, 0x2400);
  521. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  522. WRT_REG_WORD(&reg->pcr, 0x2500);
  523. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  524. WRT_REG_WORD(&reg->pcr, 0x2600);
  525. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  526. WRT_REG_WORD(&reg->pcr, 0x2700);
  527. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  528. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  529. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  530. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  531. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  532. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  533. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  534. /* Reset the ISP. */
  535. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  536. }
  537. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  538. rval == QLA_SUCCESS; cnt--) {
  539. if (cnt)
  540. udelay(100);
  541. else
  542. rval = QLA_FUNCTION_TIMEOUT;
  543. }
  544. /* Pause RISC. */
  545. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  546. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  547. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  548. for (cnt = 30000;
  549. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  550. rval == QLA_SUCCESS; cnt--) {
  551. if (cnt)
  552. udelay(100);
  553. else
  554. rval = QLA_FUNCTION_TIMEOUT;
  555. }
  556. if (rval == QLA_SUCCESS) {
  557. /* Set memory configuration and timing. */
  558. if (IS_QLA2100(ha))
  559. WRT_REG_WORD(&reg->mctr, 0xf1);
  560. else
  561. WRT_REG_WORD(&reg->mctr, 0xf2);
  562. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  563. /* Release RISC. */
  564. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  565. }
  566. }
  567. if (rval == QLA_SUCCESS) {
  568. /* Get RISC SRAM. */
  569. risc_address = 0x1000;
  570. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  571. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  572. }
  573. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  574. cnt++, risc_address++) {
  575. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  576. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  577. for (timer = 6000000; timer != 0; timer--) {
  578. /* Check for pending interrupts. */
  579. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  580. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  581. set_bit(MBX_INTERRUPT,
  582. &ha->mbx_cmd_flags);
  583. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  584. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  585. WRT_REG_WORD(&reg->semaphore, 0);
  586. WRT_REG_WORD(&reg->hccr,
  587. HCCR_CLR_RISC_INT);
  588. RD_REG_WORD(&reg->hccr);
  589. break;
  590. }
  591. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  592. RD_REG_WORD(&reg->hccr);
  593. }
  594. udelay(5);
  595. }
  596. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  597. rval = mb0 & MBS_MASK;
  598. fw->risc_ram[cnt] = htons(mb2);
  599. } else {
  600. rval = QLA_FUNCTION_FAILED;
  601. }
  602. }
  603. if (rval == QLA_SUCCESS)
  604. qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
  605. if (rval != QLA_SUCCESS) {
  606. qla_printk(KERN_WARNING, ha,
  607. "Failed to dump firmware (%x)!!!\n", rval);
  608. ha->fw_dumped = 0;
  609. } else {
  610. qla_printk(KERN_INFO, ha,
  611. "Firmware dump saved to temp buffer (%ld/%p).\n",
  612. base_vha->host_no, ha->fw_dump);
  613. ha->fw_dumped = 1;
  614. }
  615. qla2100_fw_dump_failed:
  616. if (!hardware_locked)
  617. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  618. }
  619. void
  620. qla24xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  621. {
  622. int rval;
  623. uint32_t cnt;
  624. uint32_t risc_address;
  625. struct qla_hw_data *ha = vha->hw;
  626. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  627. uint32_t __iomem *dmp_reg;
  628. uint32_t *iter_reg;
  629. uint16_t __iomem *mbx_reg;
  630. unsigned long flags;
  631. struct qla24xx_fw_dump *fw;
  632. uint32_t ext_mem_cnt;
  633. void *nxt;
  634. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  635. risc_address = ext_mem_cnt = 0;
  636. flags = 0;
  637. if (!hardware_locked)
  638. spin_lock_irqsave(&ha->hardware_lock, flags);
  639. if (!ha->fw_dump) {
  640. qla_printk(KERN_WARNING, ha,
  641. "No buffer available for dump!!!\n");
  642. goto qla24xx_fw_dump_failed;
  643. }
  644. if (ha->fw_dumped) {
  645. qla_printk(KERN_WARNING, ha,
  646. "Firmware has been previously dumped (%p) -- ignoring "
  647. "request...\n", ha->fw_dump);
  648. goto qla24xx_fw_dump_failed;
  649. }
  650. fw = &ha->fw_dump->isp.isp24;
  651. qla2xxx_prep_dump(ha, ha->fw_dump);
  652. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  653. /* Pause RISC. */
  654. rval = qla24xx_pause_risc(reg);
  655. if (rval != QLA_SUCCESS)
  656. goto qla24xx_fw_dump_failed_0;
  657. /* Host interface registers. */
  658. dmp_reg = &reg->flash_addr;
  659. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  660. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  661. /* Disable interrupts. */
  662. WRT_REG_DWORD(&reg->ictrl, 0);
  663. RD_REG_DWORD(&reg->ictrl);
  664. /* Shadow registers. */
  665. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  666. RD_REG_DWORD(&reg->iobase_addr);
  667. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  668. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  669. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  670. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  671. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  672. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  673. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  674. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  675. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  676. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  677. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  678. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  679. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  680. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  681. /* Mailbox registers. */
  682. mbx_reg = &reg->mailbox0;
  683. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  684. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  685. /* Transfer sequence registers. */
  686. iter_reg = fw->xseq_gp_reg;
  687. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  688. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  689. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  690. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  691. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  692. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  693. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  694. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  695. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  696. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  697. /* Receive sequence registers. */
  698. iter_reg = fw->rseq_gp_reg;
  699. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  700. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  701. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  702. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  703. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  704. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  705. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  706. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  707. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  708. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  709. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  710. /* Command DMA registers. */
  711. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  712. /* Queues. */
  713. iter_reg = fw->req0_dma_reg;
  714. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  715. dmp_reg = &reg->iobase_q;
  716. for (cnt = 0; cnt < 7; cnt++)
  717. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  718. iter_reg = fw->resp0_dma_reg;
  719. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  720. dmp_reg = &reg->iobase_q;
  721. for (cnt = 0; cnt < 7; cnt++)
  722. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  723. iter_reg = fw->req1_dma_reg;
  724. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  725. dmp_reg = &reg->iobase_q;
  726. for (cnt = 0; cnt < 7; cnt++)
  727. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  728. /* Transmit DMA registers. */
  729. iter_reg = fw->xmt0_dma_reg;
  730. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  731. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  732. iter_reg = fw->xmt1_dma_reg;
  733. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  734. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  735. iter_reg = fw->xmt2_dma_reg;
  736. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  737. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  738. iter_reg = fw->xmt3_dma_reg;
  739. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  740. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  741. iter_reg = fw->xmt4_dma_reg;
  742. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  743. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  744. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  745. /* Receive DMA registers. */
  746. iter_reg = fw->rcvt0_data_dma_reg;
  747. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  748. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  749. iter_reg = fw->rcvt1_data_dma_reg;
  750. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  751. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  752. /* RISC registers. */
  753. iter_reg = fw->risc_gp_reg;
  754. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  755. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  756. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  757. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  758. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  759. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  760. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  761. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  762. /* Local memory controller registers. */
  763. iter_reg = fw->lmc_reg;
  764. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  765. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  766. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  767. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  768. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  769. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  770. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  771. /* Fibre Protocol Module registers. */
  772. iter_reg = fw->fpm_hdw_reg;
  773. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  774. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  775. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  776. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  777. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  778. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  779. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  780. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  781. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  782. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  783. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  784. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  785. /* Frame Buffer registers. */
  786. iter_reg = fw->fb_hdw_reg;
  787. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  788. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  789. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  790. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  791. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  792. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  793. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  794. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  795. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  796. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  797. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  798. rval = qla24xx_soft_reset(ha);
  799. if (rval != QLA_SUCCESS)
  800. goto qla24xx_fw_dump_failed_0;
  801. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  802. &nxt);
  803. if (rval != QLA_SUCCESS)
  804. goto qla24xx_fw_dump_failed_0;
  805. nxt = qla2xxx_copy_queues(ha, nxt);
  806. qla24xx_copy_eft(ha, nxt);
  807. qla24xx_fw_dump_failed_0:
  808. if (rval != QLA_SUCCESS) {
  809. qla_printk(KERN_WARNING, ha,
  810. "Failed to dump firmware (%x)!!!\n", rval);
  811. ha->fw_dumped = 0;
  812. } else {
  813. qla_printk(KERN_INFO, ha,
  814. "Firmware dump saved to temp buffer (%ld/%p).\n",
  815. base_vha->host_no, ha->fw_dump);
  816. ha->fw_dumped = 1;
  817. }
  818. qla24xx_fw_dump_failed:
  819. if (!hardware_locked)
  820. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  821. }
  822. void
  823. qla25xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  824. {
  825. int rval;
  826. uint32_t cnt;
  827. uint32_t risc_address;
  828. struct qla_hw_data *ha = vha->hw;
  829. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  830. uint32_t __iomem *dmp_reg;
  831. uint32_t *iter_reg;
  832. uint16_t __iomem *mbx_reg;
  833. unsigned long flags;
  834. struct qla25xx_fw_dump *fw;
  835. uint32_t ext_mem_cnt;
  836. void *nxt, *nxt_chain;
  837. uint32_t *last_chain = NULL;
  838. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  839. risc_address = ext_mem_cnt = 0;
  840. flags = 0;
  841. if (!hardware_locked)
  842. spin_lock_irqsave(&ha->hardware_lock, flags);
  843. if (!ha->fw_dump) {
  844. qla_printk(KERN_WARNING, ha,
  845. "No buffer available for dump!!!\n");
  846. goto qla25xx_fw_dump_failed;
  847. }
  848. if (ha->fw_dumped) {
  849. qla_printk(KERN_WARNING, ha,
  850. "Firmware has been previously dumped (%p) -- ignoring "
  851. "request...\n", ha->fw_dump);
  852. goto qla25xx_fw_dump_failed;
  853. }
  854. fw = &ha->fw_dump->isp.isp25;
  855. qla2xxx_prep_dump(ha, ha->fw_dump);
  856. ha->fw_dump->version = __constant_htonl(2);
  857. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  858. /* Pause RISC. */
  859. rval = qla24xx_pause_risc(reg);
  860. if (rval != QLA_SUCCESS)
  861. goto qla25xx_fw_dump_failed_0;
  862. /* Host/Risc registers. */
  863. iter_reg = fw->host_risc_reg;
  864. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  865. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  866. /* PCIe registers. */
  867. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  868. RD_REG_DWORD(&reg->iobase_addr);
  869. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  870. dmp_reg = &reg->iobase_c4;
  871. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  872. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  873. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  874. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  875. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  876. RD_REG_DWORD(&reg->iobase_window);
  877. /* Host interface registers. */
  878. dmp_reg = &reg->flash_addr;
  879. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  880. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  881. /* Disable interrupts. */
  882. WRT_REG_DWORD(&reg->ictrl, 0);
  883. RD_REG_DWORD(&reg->ictrl);
  884. /* Shadow registers. */
  885. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  886. RD_REG_DWORD(&reg->iobase_addr);
  887. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  888. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  889. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  890. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  891. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  892. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  893. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  894. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  895. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  896. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  897. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  898. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  899. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  900. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  901. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  902. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  903. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  904. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  905. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  906. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  907. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  908. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  909. /* RISC I/O register. */
  910. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  911. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  912. /* Mailbox registers. */
  913. mbx_reg = &reg->mailbox0;
  914. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  915. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  916. /* Transfer sequence registers. */
  917. iter_reg = fw->xseq_gp_reg;
  918. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  919. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  920. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  921. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  922. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  923. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  924. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  925. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  926. iter_reg = fw->xseq_0_reg;
  927. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  928. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  929. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  930. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  931. /* Receive sequence registers. */
  932. iter_reg = fw->rseq_gp_reg;
  933. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  934. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  935. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  936. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  937. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  938. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  939. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  940. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  941. iter_reg = fw->rseq_0_reg;
  942. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  943. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  944. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  945. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  946. /* Auxiliary sequence registers. */
  947. iter_reg = fw->aseq_gp_reg;
  948. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  949. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  950. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  951. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  952. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  953. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  954. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  955. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  956. iter_reg = fw->aseq_0_reg;
  957. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  958. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  959. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  960. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  961. /* Command DMA registers. */
  962. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  963. /* Queues. */
  964. iter_reg = fw->req0_dma_reg;
  965. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  966. dmp_reg = &reg->iobase_q;
  967. for (cnt = 0; cnt < 7; cnt++)
  968. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  969. iter_reg = fw->resp0_dma_reg;
  970. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  971. dmp_reg = &reg->iobase_q;
  972. for (cnt = 0; cnt < 7; cnt++)
  973. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  974. iter_reg = fw->req1_dma_reg;
  975. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  976. dmp_reg = &reg->iobase_q;
  977. for (cnt = 0; cnt < 7; cnt++)
  978. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  979. /* Transmit DMA registers. */
  980. iter_reg = fw->xmt0_dma_reg;
  981. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  982. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  983. iter_reg = fw->xmt1_dma_reg;
  984. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  985. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  986. iter_reg = fw->xmt2_dma_reg;
  987. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  988. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  989. iter_reg = fw->xmt3_dma_reg;
  990. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  991. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  992. iter_reg = fw->xmt4_dma_reg;
  993. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  994. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  995. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  996. /* Receive DMA registers. */
  997. iter_reg = fw->rcvt0_data_dma_reg;
  998. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  999. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1000. iter_reg = fw->rcvt1_data_dma_reg;
  1001. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1002. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1003. /* RISC registers. */
  1004. iter_reg = fw->risc_gp_reg;
  1005. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1006. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1007. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1008. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1009. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1010. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1011. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1012. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1013. /* Local memory controller registers. */
  1014. iter_reg = fw->lmc_reg;
  1015. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1016. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1017. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1018. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1019. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1020. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1021. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1022. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1023. /* Fibre Protocol Module registers. */
  1024. iter_reg = fw->fpm_hdw_reg;
  1025. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1026. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1027. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1028. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1029. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1030. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1031. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1032. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1033. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1034. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1035. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1036. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1037. /* Frame Buffer registers. */
  1038. iter_reg = fw->fb_hdw_reg;
  1039. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1040. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1041. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1042. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1043. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1044. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1045. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1046. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1047. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1048. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1049. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1050. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1051. /* Multi queue registers */
  1052. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1053. &last_chain);
  1054. rval = qla24xx_soft_reset(ha);
  1055. if (rval != QLA_SUCCESS)
  1056. goto qla25xx_fw_dump_failed_0;
  1057. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1058. &nxt);
  1059. if (rval != QLA_SUCCESS)
  1060. goto qla25xx_fw_dump_failed_0;
  1061. nxt = qla2xxx_copy_queues(ha, nxt);
  1062. nxt = qla24xx_copy_eft(ha, nxt);
  1063. /* Chain entries -- started with MQ. */
  1064. qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1065. if (last_chain) {
  1066. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1067. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1068. }
  1069. qla25xx_fw_dump_failed_0:
  1070. if (rval != QLA_SUCCESS) {
  1071. qla_printk(KERN_WARNING, ha,
  1072. "Failed to dump firmware (%x)!!!\n", rval);
  1073. ha->fw_dumped = 0;
  1074. } else {
  1075. qla_printk(KERN_INFO, ha,
  1076. "Firmware dump saved to temp buffer (%ld/%p).\n",
  1077. base_vha->host_no, ha->fw_dump);
  1078. ha->fw_dumped = 1;
  1079. }
  1080. qla25xx_fw_dump_failed:
  1081. if (!hardware_locked)
  1082. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1083. }
  1084. void
  1085. qla81xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1086. {
  1087. int rval;
  1088. uint32_t cnt;
  1089. uint32_t risc_address;
  1090. struct qla_hw_data *ha = vha->hw;
  1091. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1092. uint32_t __iomem *dmp_reg;
  1093. uint32_t *iter_reg;
  1094. uint16_t __iomem *mbx_reg;
  1095. unsigned long flags;
  1096. struct qla81xx_fw_dump *fw;
  1097. uint32_t ext_mem_cnt;
  1098. void *nxt, *nxt_chain;
  1099. uint32_t *last_chain = NULL;
  1100. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1101. risc_address = ext_mem_cnt = 0;
  1102. flags = 0;
  1103. if (!hardware_locked)
  1104. spin_lock_irqsave(&ha->hardware_lock, flags);
  1105. if (!ha->fw_dump) {
  1106. qla_printk(KERN_WARNING, ha,
  1107. "No buffer available for dump!!!\n");
  1108. goto qla81xx_fw_dump_failed;
  1109. }
  1110. if (ha->fw_dumped) {
  1111. qla_printk(KERN_WARNING, ha,
  1112. "Firmware has been previously dumped (%p) -- ignoring "
  1113. "request...\n", ha->fw_dump);
  1114. goto qla81xx_fw_dump_failed;
  1115. }
  1116. fw = &ha->fw_dump->isp.isp81;
  1117. qla2xxx_prep_dump(ha, ha->fw_dump);
  1118. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1119. /* Pause RISC. */
  1120. rval = qla24xx_pause_risc(reg);
  1121. if (rval != QLA_SUCCESS)
  1122. goto qla81xx_fw_dump_failed_0;
  1123. /* Host/Risc registers. */
  1124. iter_reg = fw->host_risc_reg;
  1125. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1126. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1127. /* PCIe registers. */
  1128. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1129. RD_REG_DWORD(&reg->iobase_addr);
  1130. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1131. dmp_reg = &reg->iobase_c4;
  1132. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1133. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1134. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1135. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1136. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1137. RD_REG_DWORD(&reg->iobase_window);
  1138. /* Host interface registers. */
  1139. dmp_reg = &reg->flash_addr;
  1140. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1141. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1142. /* Disable interrupts. */
  1143. WRT_REG_DWORD(&reg->ictrl, 0);
  1144. RD_REG_DWORD(&reg->ictrl);
  1145. /* Shadow registers. */
  1146. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1147. RD_REG_DWORD(&reg->iobase_addr);
  1148. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1149. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1150. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1151. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1152. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1153. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1154. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1155. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1156. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1157. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1158. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1159. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1160. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1161. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1162. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1163. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1164. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1165. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1166. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1167. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1168. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1169. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1170. /* RISC I/O register. */
  1171. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1172. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1173. /* Mailbox registers. */
  1174. mbx_reg = &reg->mailbox0;
  1175. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1176. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1177. /* Transfer sequence registers. */
  1178. iter_reg = fw->xseq_gp_reg;
  1179. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1180. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1181. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1182. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1183. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1184. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1185. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1186. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1187. iter_reg = fw->xseq_0_reg;
  1188. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1189. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1190. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1191. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1192. /* Receive sequence registers. */
  1193. iter_reg = fw->rseq_gp_reg;
  1194. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1195. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1196. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1197. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1198. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1199. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1200. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1201. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1202. iter_reg = fw->rseq_0_reg;
  1203. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1204. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1205. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1206. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1207. /* Auxiliary sequence registers. */
  1208. iter_reg = fw->aseq_gp_reg;
  1209. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1210. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1211. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1212. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1213. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1214. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1215. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1216. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1217. iter_reg = fw->aseq_0_reg;
  1218. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1219. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1220. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1221. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1222. /* Command DMA registers. */
  1223. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1224. /* Queues. */
  1225. iter_reg = fw->req0_dma_reg;
  1226. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1227. dmp_reg = &reg->iobase_q;
  1228. for (cnt = 0; cnt < 7; cnt++)
  1229. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1230. iter_reg = fw->resp0_dma_reg;
  1231. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1232. dmp_reg = &reg->iobase_q;
  1233. for (cnt = 0; cnt < 7; cnt++)
  1234. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1235. iter_reg = fw->req1_dma_reg;
  1236. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1237. dmp_reg = &reg->iobase_q;
  1238. for (cnt = 0; cnt < 7; cnt++)
  1239. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1240. /* Transmit DMA registers. */
  1241. iter_reg = fw->xmt0_dma_reg;
  1242. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1243. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1244. iter_reg = fw->xmt1_dma_reg;
  1245. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1246. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1247. iter_reg = fw->xmt2_dma_reg;
  1248. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1249. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1250. iter_reg = fw->xmt3_dma_reg;
  1251. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1252. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1253. iter_reg = fw->xmt4_dma_reg;
  1254. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1255. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1256. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1257. /* Receive DMA registers. */
  1258. iter_reg = fw->rcvt0_data_dma_reg;
  1259. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1260. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1261. iter_reg = fw->rcvt1_data_dma_reg;
  1262. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1263. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1264. /* RISC registers. */
  1265. iter_reg = fw->risc_gp_reg;
  1266. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1267. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1268. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1269. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1270. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1271. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1272. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1273. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1274. /* Local memory controller registers. */
  1275. iter_reg = fw->lmc_reg;
  1276. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1277. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1278. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1279. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1280. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1281. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1282. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1283. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1284. /* Fibre Protocol Module registers. */
  1285. iter_reg = fw->fpm_hdw_reg;
  1286. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1287. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1288. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1289. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1290. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1291. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1292. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1293. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1294. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1295. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1296. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1297. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1298. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1299. qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1300. /* Frame Buffer registers. */
  1301. iter_reg = fw->fb_hdw_reg;
  1302. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1303. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1304. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1305. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1306. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1307. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1308. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1309. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1310. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1311. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1312. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1313. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1314. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1315. /* Multi queue registers */
  1316. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1317. &last_chain);
  1318. rval = qla24xx_soft_reset(ha);
  1319. if (rval != QLA_SUCCESS)
  1320. goto qla81xx_fw_dump_failed_0;
  1321. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1322. &nxt);
  1323. if (rval != QLA_SUCCESS)
  1324. goto qla81xx_fw_dump_failed_0;
  1325. nxt = qla2xxx_copy_queues(ha, nxt);
  1326. nxt = qla24xx_copy_eft(ha, nxt);
  1327. /* Chain entries -- started with MQ. */
  1328. qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1329. if (last_chain) {
  1330. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1331. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1332. }
  1333. qla81xx_fw_dump_failed_0:
  1334. if (rval != QLA_SUCCESS) {
  1335. qla_printk(KERN_WARNING, ha,
  1336. "Failed to dump firmware (%x)!!!\n", rval);
  1337. ha->fw_dumped = 0;
  1338. } else {
  1339. qla_printk(KERN_INFO, ha,
  1340. "Firmware dump saved to temp buffer (%ld/%p).\n",
  1341. base_vha->host_no, ha->fw_dump);
  1342. ha->fw_dumped = 1;
  1343. }
  1344. qla81xx_fw_dump_failed:
  1345. if (!hardware_locked)
  1346. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1347. }
  1348. /****************************************************************************/
  1349. /* Driver Debug Functions. */
  1350. /****************************************************************************/
  1351. void
  1352. qla2x00_dump_regs(scsi_qla_host_t *vha)
  1353. {
  1354. int i;
  1355. struct qla_hw_data *ha = vha->hw;
  1356. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  1357. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  1358. uint16_t __iomem *mbx_reg;
  1359. mbx_reg = IS_FWI2_CAPABLE(ha) ? &reg24->mailbox0:
  1360. MAILBOX_REG(ha, reg, 0);
  1361. printk("Mailbox registers:\n");
  1362. for (i = 0; i < 6; i++)
  1363. printk("scsi(%ld): mbox %d 0x%04x \n", vha->host_no, i,
  1364. RD_REG_WORD(mbx_reg++));
  1365. }
  1366. void
  1367. qla2x00_dump_buffer(uint8_t * b, uint32_t size)
  1368. {
  1369. uint32_t cnt;
  1370. uint8_t c;
  1371. printk(" 0 1 2 3 4 5 6 7 8 9 "
  1372. "Ah Bh Ch Dh Eh Fh\n");
  1373. printk("----------------------------------------"
  1374. "----------------------\n");
  1375. for (cnt = 0; cnt < size;) {
  1376. c = *b++;
  1377. printk("%02x",(uint32_t) c);
  1378. cnt++;
  1379. if (!(cnt % 16))
  1380. printk("\n");
  1381. else
  1382. printk(" ");
  1383. }
  1384. if (cnt % 16)
  1385. printk("\n");
  1386. }