cxgb3i_ddp.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716
  1. /*
  2. * cxgb3i_ddp.c: Chelsio S3xx iSCSI DDP Manager.
  3. *
  4. * Copyright (c) 2008 Chelsio Communications, Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation.
  9. *
  10. * Written by: Karen Xie (kxie@chelsio.com)
  11. */
  12. #include <linux/skbuff.h>
  13. #include <linux/scatterlist.h>
  14. /* from cxgb3 LLD */
  15. #include "common.h"
  16. #include "t3_cpl.h"
  17. #include "t3cdev.h"
  18. #include "cxgb3_ctl_defs.h"
  19. #include "cxgb3_offload.h"
  20. #include "firmware_exports.h"
  21. #include "cxgb3i_ddp.h"
  22. #define ddp_log_error(fmt...) printk(KERN_ERR "cxgb3i_ddp: ERR! " fmt)
  23. #define ddp_log_warn(fmt...) printk(KERN_WARNING "cxgb3i_ddp: WARN! " fmt)
  24. #define ddp_log_info(fmt...) printk(KERN_INFO "cxgb3i_ddp: " fmt)
  25. #ifdef __DEBUG_CXGB3I_DDP__
  26. #define ddp_log_debug(fmt, args...) \
  27. printk(KERN_INFO "cxgb3i_ddp: %s - " fmt, __func__ , ## args)
  28. #else
  29. #define ddp_log_debug(fmt...)
  30. #endif
  31. /*
  32. * iSCSI Direct Data Placement
  33. *
  34. * T3 h/w can directly place the iSCSI Data-In or Data-Out PDU's payload into
  35. * pre-posted final destination host-memory buffers based on the Initiator
  36. * Task Tag (ITT) in Data-In or Target Task Tag (TTT) in Data-Out PDUs.
  37. *
  38. * The host memory address is programmed into h/w in the format of pagepod
  39. * entries.
  40. * The location of the pagepod entry is encoded into ddp tag which is used or
  41. * is the base for ITT/TTT.
  42. */
  43. #define DDP_PGIDX_MAX 4
  44. #define DDP_THRESHOLD 2048
  45. static unsigned char ddp_page_order[DDP_PGIDX_MAX] = {0, 1, 2, 4};
  46. static unsigned char ddp_page_shift[DDP_PGIDX_MAX] = {12, 13, 14, 16};
  47. static unsigned char page_idx = DDP_PGIDX_MAX;
  48. /*
  49. * functions to program the pagepod in h/w
  50. */
  51. static inline void ulp_mem_io_set_hdr(struct sk_buff *skb, unsigned int addr)
  52. {
  53. struct ulp_mem_io *req = (struct ulp_mem_io *)skb->head;
  54. req->wr.wr_lo = 0;
  55. req->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_BYPASS));
  56. req->cmd_lock_addr = htonl(V_ULP_MEMIO_ADDR(addr >> 5) |
  57. V_ULPTX_CMD(ULP_MEM_WRITE));
  58. req->len = htonl(V_ULP_MEMIO_DATA_LEN(PPOD_SIZE >> 5) |
  59. V_ULPTX_NFLITS((PPOD_SIZE >> 3) + 1));
  60. }
  61. static int set_ddp_map(struct cxgb3i_ddp_info *ddp, struct pagepod_hdr *hdr,
  62. unsigned int idx, unsigned int npods,
  63. struct cxgb3i_gather_list *gl)
  64. {
  65. unsigned int pm_addr = (idx << PPOD_SIZE_SHIFT) + ddp->llimit;
  66. int i;
  67. for (i = 0; i < npods; i++, idx++, pm_addr += PPOD_SIZE) {
  68. struct sk_buff *skb = ddp->gl_skb[idx];
  69. struct pagepod *ppod;
  70. int j, pidx;
  71. /* hold on to the skb until we clear the ddp mapping */
  72. skb_get(skb);
  73. ulp_mem_io_set_hdr(skb, pm_addr);
  74. ppod = (struct pagepod *)
  75. (skb->head + sizeof(struct ulp_mem_io));
  76. memcpy(&(ppod->hdr), hdr, sizeof(struct pagepod));
  77. for (pidx = 4 * i, j = 0; j < 5; ++j, ++pidx)
  78. ppod->addr[j] = pidx < gl->nelem ?
  79. cpu_to_be64(gl->phys_addr[pidx]) : 0UL;
  80. skb->priority = CPL_PRIORITY_CONTROL;
  81. cxgb3_ofld_send(ddp->tdev, skb);
  82. }
  83. return 0;
  84. }
  85. static void clear_ddp_map(struct cxgb3i_ddp_info *ddp, unsigned int tag,
  86. unsigned int idx, unsigned int npods)
  87. {
  88. unsigned int pm_addr = (idx << PPOD_SIZE_SHIFT) + ddp->llimit;
  89. int i;
  90. for (i = 0; i < npods; i++, idx++, pm_addr += PPOD_SIZE) {
  91. struct sk_buff *skb = ddp->gl_skb[idx];
  92. if (!skb) {
  93. ddp_log_error("ddp tag 0x%x, 0x%x, %d/%u, skb NULL.\n",
  94. tag, idx, i, npods);
  95. continue;
  96. }
  97. ddp->gl_skb[idx] = NULL;
  98. memset((skb->head + sizeof(struct ulp_mem_io)), 0, PPOD_SIZE);
  99. ulp_mem_io_set_hdr(skb, pm_addr);
  100. skb->priority = CPL_PRIORITY_CONTROL;
  101. cxgb3_ofld_send(ddp->tdev, skb);
  102. }
  103. }
  104. static inline int ddp_find_unused_entries(struct cxgb3i_ddp_info *ddp,
  105. int start, int max, int count,
  106. struct cxgb3i_gather_list *gl)
  107. {
  108. unsigned int i, j;
  109. spin_lock(&ddp->map_lock);
  110. for (i = start; i <= max;) {
  111. for (j = 0; j < count; j++) {
  112. if (ddp->gl_map[i + j])
  113. break;
  114. }
  115. if (j == count) {
  116. for (j = 0; j < count; j++)
  117. ddp->gl_map[i + j] = gl;
  118. spin_unlock(&ddp->map_lock);
  119. return i;
  120. }
  121. i += j + 1;
  122. }
  123. spin_unlock(&ddp->map_lock);
  124. return -EBUSY;
  125. }
  126. static inline void ddp_unmark_entries(struct cxgb3i_ddp_info *ddp,
  127. int start, int count)
  128. {
  129. spin_lock(&ddp->map_lock);
  130. memset(&ddp->gl_map[start], 0,
  131. count * sizeof(struct cxgb3i_gather_list *));
  132. spin_unlock(&ddp->map_lock);
  133. }
  134. static inline void ddp_free_gl_skb(struct cxgb3i_ddp_info *ddp,
  135. int idx, int count)
  136. {
  137. int i;
  138. for (i = 0; i < count; i++, idx++)
  139. if (ddp->gl_skb[idx]) {
  140. kfree_skb(ddp->gl_skb[idx]);
  141. ddp->gl_skb[idx] = NULL;
  142. }
  143. }
  144. static inline int ddp_alloc_gl_skb(struct cxgb3i_ddp_info *ddp, int idx,
  145. int count, gfp_t gfp)
  146. {
  147. int i;
  148. for (i = 0; i < count; i++) {
  149. struct sk_buff *skb = alloc_skb(sizeof(struct ulp_mem_io) +
  150. PPOD_SIZE, gfp);
  151. if (skb) {
  152. ddp->gl_skb[idx + i] = skb;
  153. skb_put(skb, sizeof(struct ulp_mem_io) + PPOD_SIZE);
  154. } else {
  155. ddp_free_gl_skb(ddp, idx, i);
  156. return -ENOMEM;
  157. }
  158. }
  159. return 0;
  160. }
  161. /**
  162. * cxgb3i_ddp_find_page_index - return ddp page index for a given page size
  163. * @pgsz: page size
  164. * return the ddp page index, if no match is found return DDP_PGIDX_MAX.
  165. */
  166. int cxgb3i_ddp_find_page_index(unsigned long pgsz)
  167. {
  168. int i;
  169. for (i = 0; i < DDP_PGIDX_MAX; i++) {
  170. if (pgsz == (1UL << ddp_page_shift[i]))
  171. return i;
  172. }
  173. ddp_log_debug("ddp page size 0x%lx not supported.\n", pgsz);
  174. return DDP_PGIDX_MAX;
  175. }
  176. static inline void ddp_gl_unmap(struct pci_dev *pdev,
  177. struct cxgb3i_gather_list *gl)
  178. {
  179. int i;
  180. for (i = 0; i < gl->nelem; i++)
  181. pci_unmap_page(pdev, gl->phys_addr[i], PAGE_SIZE,
  182. PCI_DMA_FROMDEVICE);
  183. }
  184. static inline int ddp_gl_map(struct pci_dev *pdev,
  185. struct cxgb3i_gather_list *gl)
  186. {
  187. int i;
  188. for (i = 0; i < gl->nelem; i++) {
  189. gl->phys_addr[i] = pci_map_page(pdev, gl->pages[i], 0,
  190. PAGE_SIZE,
  191. PCI_DMA_FROMDEVICE);
  192. if (unlikely(pci_dma_mapping_error(pdev, gl->phys_addr[i])))
  193. goto unmap;
  194. }
  195. return i;
  196. unmap:
  197. if (i) {
  198. unsigned int nelem = gl->nelem;
  199. gl->nelem = i;
  200. ddp_gl_unmap(pdev, gl);
  201. gl->nelem = nelem;
  202. }
  203. return -ENOMEM;
  204. }
  205. /**
  206. * cxgb3i_ddp_make_gl - build ddp page buffer list
  207. * @xferlen: total buffer length
  208. * @sgl: page buffer scatter-gather list
  209. * @sgcnt: # of page buffers
  210. * @pdev: pci_dev, used for pci map
  211. * @gfp: allocation mode
  212. *
  213. * construct a ddp page buffer list from the scsi scattergather list.
  214. * coalesce buffers as much as possible, and obtain dma addresses for
  215. * each page.
  216. *
  217. * Return the cxgb3i_gather_list constructed from the page buffers if the
  218. * memory can be used for ddp. Return NULL otherwise.
  219. */
  220. struct cxgb3i_gather_list *cxgb3i_ddp_make_gl(unsigned int xferlen,
  221. struct scatterlist *sgl,
  222. unsigned int sgcnt,
  223. struct pci_dev *pdev,
  224. gfp_t gfp)
  225. {
  226. struct cxgb3i_gather_list *gl;
  227. struct scatterlist *sg = sgl;
  228. struct page *sgpage = sg_page(sg);
  229. unsigned int sglen = sg->length;
  230. unsigned int sgoffset = sg->offset;
  231. unsigned int npages = (xferlen + sgoffset + PAGE_SIZE - 1) >>
  232. PAGE_SHIFT;
  233. int i = 1, j = 0;
  234. if (xferlen < DDP_THRESHOLD) {
  235. ddp_log_debug("xfer %u < threshold %u, no ddp.\n",
  236. xferlen, DDP_THRESHOLD);
  237. return NULL;
  238. }
  239. gl = kzalloc(sizeof(struct cxgb3i_gather_list) +
  240. npages * (sizeof(dma_addr_t) + sizeof(struct page *)),
  241. gfp);
  242. if (!gl)
  243. return NULL;
  244. gl->pages = (struct page **)&gl->phys_addr[npages];
  245. gl->length = xferlen;
  246. gl->offset = sgoffset;
  247. gl->pages[0] = sgpage;
  248. sg = sg_next(sg);
  249. while (sg) {
  250. struct page *page = sg_page(sg);
  251. if (sgpage == page && sg->offset == sgoffset + sglen)
  252. sglen += sg->length;
  253. else {
  254. /* make sure the sgl is fit for ddp:
  255. * each has the same page size, and
  256. * all of the middle pages are used completely
  257. */
  258. if ((j && sgoffset) ||
  259. ((i != sgcnt - 1) &&
  260. ((sglen + sgoffset) & ~PAGE_MASK)))
  261. goto error_out;
  262. j++;
  263. if (j == gl->nelem || sg->offset)
  264. goto error_out;
  265. gl->pages[j] = page;
  266. sglen = sg->length;
  267. sgoffset = sg->offset;
  268. sgpage = page;
  269. }
  270. i++;
  271. sg = sg_next(sg);
  272. }
  273. gl->nelem = ++j;
  274. if (ddp_gl_map(pdev, gl) < 0)
  275. goto error_out;
  276. return gl;
  277. error_out:
  278. kfree(gl);
  279. return NULL;
  280. }
  281. /**
  282. * cxgb3i_ddp_release_gl - release a page buffer list
  283. * @gl: a ddp page buffer list
  284. * @pdev: pci_dev used for pci_unmap
  285. * free a ddp page buffer list resulted from cxgb3i_ddp_make_gl().
  286. */
  287. void cxgb3i_ddp_release_gl(struct cxgb3i_gather_list *gl,
  288. struct pci_dev *pdev)
  289. {
  290. ddp_gl_unmap(pdev, gl);
  291. kfree(gl);
  292. }
  293. /**
  294. * cxgb3i_ddp_tag_reserve - set up ddp for a data transfer
  295. * @tdev: t3cdev adapter
  296. * @tid: connection id
  297. * @tformat: tag format
  298. * @tagp: contains s/w tag initially, will be updated with ddp/hw tag
  299. * @gl: the page momory list
  300. * @gfp: allocation mode
  301. *
  302. * ddp setup for a given page buffer list and construct the ddp tag.
  303. * return 0 if success, < 0 otherwise.
  304. */
  305. int cxgb3i_ddp_tag_reserve(struct t3cdev *tdev, unsigned int tid,
  306. struct cxgb3i_tag_format *tformat, u32 *tagp,
  307. struct cxgb3i_gather_list *gl, gfp_t gfp)
  308. {
  309. struct cxgb3i_ddp_info *ddp = tdev->ulp_iscsi;
  310. struct pagepod_hdr hdr;
  311. unsigned int npods;
  312. int idx = -1, idx_max;
  313. int err = -ENOMEM;
  314. u32 sw_tag = *tagp;
  315. u32 tag;
  316. if (page_idx >= DDP_PGIDX_MAX || !ddp || !gl || !gl->nelem ||
  317. gl->length < DDP_THRESHOLD) {
  318. ddp_log_debug("pgidx %u, xfer %u/%u, NO ddp.\n",
  319. page_idx, gl->length, DDP_THRESHOLD);
  320. return -EINVAL;
  321. }
  322. npods = (gl->nelem + PPOD_PAGES_MAX - 1) >> PPOD_PAGES_SHIFT;
  323. idx_max = ddp->nppods - npods + 1;
  324. if (ddp->idx_last == ddp->nppods)
  325. idx = ddp_find_unused_entries(ddp, 0, idx_max, npods, gl);
  326. else {
  327. idx = ddp_find_unused_entries(ddp, ddp->idx_last + 1,
  328. idx_max, npods, gl);
  329. if (idx < 0 && ddp->idx_last >= npods)
  330. idx = ddp_find_unused_entries(ddp, 0,
  331. ddp->idx_last - npods + 1,
  332. npods, gl);
  333. }
  334. if (idx < 0) {
  335. ddp_log_debug("xferlen %u, gl %u, npods %u NO DDP.\n",
  336. gl->length, gl->nelem, npods);
  337. return idx;
  338. }
  339. err = ddp_alloc_gl_skb(ddp, idx, npods, gfp);
  340. if (err < 0)
  341. goto unmark_entries;
  342. tag = cxgb3i_ddp_tag_base(tformat, sw_tag);
  343. tag |= idx << PPOD_IDX_SHIFT;
  344. hdr.rsvd = 0;
  345. hdr.vld_tid = htonl(F_PPOD_VALID | V_PPOD_TID(tid));
  346. hdr.pgsz_tag_clr = htonl(tag & ddp->rsvd_tag_mask);
  347. hdr.maxoffset = htonl(gl->length);
  348. hdr.pgoffset = htonl(gl->offset);
  349. err = set_ddp_map(ddp, &hdr, idx, npods, gl);
  350. if (err < 0)
  351. goto free_gl_skb;
  352. ddp->idx_last = idx;
  353. ddp_log_debug("xfer %u, gl %u,%u, tid 0x%x, 0x%x -> 0x%x(%u,%u).\n",
  354. gl->length, gl->nelem, gl->offset, tid, sw_tag, tag,
  355. idx, npods);
  356. *tagp = tag;
  357. return 0;
  358. free_gl_skb:
  359. ddp_free_gl_skb(ddp, idx, npods);
  360. unmark_entries:
  361. ddp_unmark_entries(ddp, idx, npods);
  362. return err;
  363. }
  364. /**
  365. * cxgb3i_ddp_tag_release - release a ddp tag
  366. * @tdev: t3cdev adapter
  367. * @tag: ddp tag
  368. * ddp cleanup for a given ddp tag and release all the resources held
  369. */
  370. void cxgb3i_ddp_tag_release(struct t3cdev *tdev, u32 tag)
  371. {
  372. struct cxgb3i_ddp_info *ddp = tdev->ulp_iscsi;
  373. u32 idx;
  374. if (!ddp) {
  375. ddp_log_error("release ddp tag 0x%x, ddp NULL.\n", tag);
  376. return;
  377. }
  378. idx = (tag >> PPOD_IDX_SHIFT) & ddp->idx_mask;
  379. if (idx < ddp->nppods) {
  380. struct cxgb3i_gather_list *gl = ddp->gl_map[idx];
  381. unsigned int npods;
  382. if (!gl || !gl->nelem) {
  383. ddp_log_error("release 0x%x, idx 0x%x, gl 0x%p, %u.\n",
  384. tag, idx, gl, gl ? gl->nelem : 0);
  385. return;
  386. }
  387. npods = (gl->nelem + PPOD_PAGES_MAX - 1) >> PPOD_PAGES_SHIFT;
  388. ddp_log_debug("ddp tag 0x%x, release idx 0x%x, npods %u.\n",
  389. tag, idx, npods);
  390. clear_ddp_map(ddp, tag, idx, npods);
  391. ddp_unmark_entries(ddp, idx, npods);
  392. cxgb3i_ddp_release_gl(gl, ddp->pdev);
  393. } else
  394. ddp_log_error("ddp tag 0x%x, idx 0x%x > max 0x%x.\n",
  395. tag, idx, ddp->nppods);
  396. }
  397. static int setup_conn_pgidx(struct t3cdev *tdev, unsigned int tid, int pg_idx,
  398. int reply)
  399. {
  400. struct sk_buff *skb = alloc_skb(sizeof(struct cpl_set_tcb_field),
  401. GFP_KERNEL);
  402. struct cpl_set_tcb_field *req;
  403. u64 val = pg_idx < DDP_PGIDX_MAX ? pg_idx : 0;
  404. if (!skb)
  405. return -ENOMEM;
  406. /* set up ulp submode and page size */
  407. req = (struct cpl_set_tcb_field *)skb_put(skb, sizeof(*req));
  408. req->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD));
  409. OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_SET_TCB_FIELD, tid));
  410. req->reply = V_NO_REPLY(reply ? 0 : 1);
  411. req->cpu_idx = 0;
  412. req->word = htons(31);
  413. req->mask = cpu_to_be64(0xF0000000);
  414. req->val = cpu_to_be64(val << 28);
  415. skb->priority = CPL_PRIORITY_CONTROL;
  416. cxgb3_ofld_send(tdev, skb);
  417. return 0;
  418. }
  419. /**
  420. * cxgb3i_setup_conn_host_pagesize - setup the conn.'s ddp page size
  421. * @tdev: t3cdev adapter
  422. * @tid: connection id
  423. * @reply: request reply from h/w
  424. * set up the ddp page size based on the host PAGE_SIZE for a connection
  425. * identified by tid
  426. */
  427. int cxgb3i_setup_conn_host_pagesize(struct t3cdev *tdev, unsigned int tid,
  428. int reply)
  429. {
  430. return setup_conn_pgidx(tdev, tid, page_idx, reply);
  431. }
  432. /**
  433. * cxgb3i_setup_conn_pagesize - setup the conn.'s ddp page size
  434. * @tdev: t3cdev adapter
  435. * @tid: connection id
  436. * @reply: request reply from h/w
  437. * @pgsz: ddp page size
  438. * set up the ddp page size for a connection identified by tid
  439. */
  440. int cxgb3i_setup_conn_pagesize(struct t3cdev *tdev, unsigned int tid,
  441. int reply, unsigned long pgsz)
  442. {
  443. int pgidx = cxgb3i_ddp_find_page_index(pgsz);
  444. return setup_conn_pgidx(tdev, tid, pgidx, reply);
  445. }
  446. /**
  447. * cxgb3i_setup_conn_digest - setup conn. digest setting
  448. * @tdev: t3cdev adapter
  449. * @tid: connection id
  450. * @hcrc: header digest enabled
  451. * @dcrc: data digest enabled
  452. * @reply: request reply from h/w
  453. * set up the iscsi digest settings for a connection identified by tid
  454. */
  455. int cxgb3i_setup_conn_digest(struct t3cdev *tdev, unsigned int tid,
  456. int hcrc, int dcrc, int reply)
  457. {
  458. struct sk_buff *skb = alloc_skb(sizeof(struct cpl_set_tcb_field),
  459. GFP_KERNEL);
  460. struct cpl_set_tcb_field *req;
  461. u64 val = (hcrc ? 1 : 0) | (dcrc ? 2 : 0);
  462. if (!skb)
  463. return -ENOMEM;
  464. /* set up ulp submode and page size */
  465. req = (struct cpl_set_tcb_field *)skb_put(skb, sizeof(*req));
  466. req->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD));
  467. OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_SET_TCB_FIELD, tid));
  468. req->reply = V_NO_REPLY(reply ? 0 : 1);
  469. req->cpu_idx = 0;
  470. req->word = htons(31);
  471. req->mask = cpu_to_be64(0x0F000000);
  472. req->val = cpu_to_be64(val << 24);
  473. skb->priority = CPL_PRIORITY_CONTROL;
  474. cxgb3_ofld_send(tdev, skb);
  475. return 0;
  476. }
  477. /**
  478. * cxgb3i_adapter_ddp_info - read the adapter's ddp information
  479. * @tdev: t3cdev adapter
  480. * @tformat: tag format
  481. * @txsz: max tx pdu payload size, filled in by this func.
  482. * @rxsz: max rx pdu payload size, filled in by this func.
  483. * setup the tag format for a given iscsi entity
  484. */
  485. int cxgb3i_adapter_ddp_info(struct t3cdev *tdev,
  486. struct cxgb3i_tag_format *tformat,
  487. unsigned int *txsz, unsigned int *rxsz)
  488. {
  489. struct cxgb3i_ddp_info *ddp;
  490. unsigned char idx_bits;
  491. if (!tformat)
  492. return -EINVAL;
  493. if (!tdev->ulp_iscsi)
  494. return -EINVAL;
  495. ddp = (struct cxgb3i_ddp_info *)tdev->ulp_iscsi;
  496. idx_bits = 32 - tformat->sw_bits;
  497. tformat->rsvd_bits = ddp->idx_bits;
  498. tformat->rsvd_shift = PPOD_IDX_SHIFT;
  499. tformat->rsvd_mask = (1 << tformat->rsvd_bits) - 1;
  500. ddp_log_info("tag format: sw %u, rsvd %u,%u, mask 0x%x.\n",
  501. tformat->sw_bits, tformat->rsvd_bits,
  502. tformat->rsvd_shift, tformat->rsvd_mask);
  503. *txsz = min_t(unsigned int, ULP2_MAX_PDU_PAYLOAD,
  504. ddp->max_txsz - ISCSI_PDU_NONPAYLOAD_LEN);
  505. *rxsz = min_t(unsigned int, ULP2_MAX_PDU_PAYLOAD,
  506. ddp->max_rxsz - ISCSI_PDU_NONPAYLOAD_LEN);
  507. ddp_log_info("max payload size: %u/%u, %u/%u.\n",
  508. *txsz, ddp->max_txsz, *rxsz, ddp->max_rxsz);
  509. return 0;
  510. }
  511. /**
  512. * cxgb3i_ddp_cleanup - release the cxgb3 adapter's ddp resource
  513. * @tdev: t3cdev adapter
  514. * release all the resource held by the ddp pagepod manager for a given
  515. * adapter if needed
  516. */
  517. void cxgb3i_ddp_cleanup(struct t3cdev *tdev)
  518. {
  519. int i = 0;
  520. struct cxgb3i_ddp_info *ddp = (struct cxgb3i_ddp_info *)tdev->ulp_iscsi;
  521. ddp_log_info("t3dev 0x%p, release ddp 0x%p.\n", tdev, ddp);
  522. if (ddp) {
  523. tdev->ulp_iscsi = NULL;
  524. while (i < ddp->nppods) {
  525. struct cxgb3i_gather_list *gl = ddp->gl_map[i];
  526. if (gl) {
  527. int npods = (gl->nelem + PPOD_PAGES_MAX - 1)
  528. >> PPOD_PAGES_SHIFT;
  529. ddp_log_info("t3dev 0x%p, ddp %d + %d.\n",
  530. tdev, i, npods);
  531. kfree(gl);
  532. ddp_free_gl_skb(ddp, i, npods);
  533. i += npods;
  534. } else
  535. i++;
  536. }
  537. cxgb3i_free_big_mem(ddp);
  538. }
  539. }
  540. /**
  541. * ddp_init - initialize the cxgb3 adapter's ddp resource
  542. * @tdev: t3cdev adapter
  543. * initialize the ddp pagepod manager for a given adapter
  544. */
  545. static void ddp_init(struct t3cdev *tdev)
  546. {
  547. struct cxgb3i_ddp_info *ddp;
  548. struct ulp_iscsi_info uinfo;
  549. unsigned int ppmax, bits;
  550. int i, err;
  551. if (tdev->ulp_iscsi) {
  552. ddp_log_warn("t3dev 0x%p, ddp 0x%p already set up.\n",
  553. tdev, tdev->ulp_iscsi);
  554. return;
  555. }
  556. err = tdev->ctl(tdev, ULP_ISCSI_GET_PARAMS, &uinfo);
  557. if (err < 0) {
  558. ddp_log_error("%s, failed to get iscsi param err=%d.\n",
  559. tdev->name, err);
  560. return;
  561. }
  562. ppmax = (uinfo.ulimit - uinfo.llimit + 1) >> PPOD_SIZE_SHIFT;
  563. bits = __ilog2_u32(ppmax) + 1;
  564. if (bits > PPOD_IDX_MAX_SIZE)
  565. bits = PPOD_IDX_MAX_SIZE;
  566. ppmax = (1 << (bits - 1)) - 1;
  567. ddp = cxgb3i_alloc_big_mem(sizeof(struct cxgb3i_ddp_info) +
  568. ppmax *
  569. (sizeof(struct cxgb3i_gather_list *) +
  570. sizeof(struct sk_buff *)),
  571. GFP_KERNEL);
  572. if (!ddp) {
  573. ddp_log_warn("%s unable to alloc ddp 0x%d, ddp disabled.\n",
  574. tdev->name, ppmax);
  575. return;
  576. }
  577. ddp->gl_map = (struct cxgb3i_gather_list **)(ddp + 1);
  578. ddp->gl_skb = (struct sk_buff **)(((char *)ddp->gl_map) +
  579. ppmax *
  580. sizeof(struct cxgb3i_gather_list *));
  581. spin_lock_init(&ddp->map_lock);
  582. ddp->tdev = tdev;
  583. ddp->pdev = uinfo.pdev;
  584. ddp->max_txsz = min_t(unsigned int, uinfo.max_txsz, ULP2_MAX_PKT_SIZE);
  585. ddp->max_rxsz = min_t(unsigned int, uinfo.max_rxsz, ULP2_MAX_PKT_SIZE);
  586. ddp->llimit = uinfo.llimit;
  587. ddp->ulimit = uinfo.ulimit;
  588. ddp->nppods = ppmax;
  589. ddp->idx_last = ppmax;
  590. ddp->idx_bits = bits;
  591. ddp->idx_mask = (1 << bits) - 1;
  592. ddp->rsvd_tag_mask = (1 << (bits + PPOD_IDX_SHIFT)) - 1;
  593. uinfo.tagmask = ddp->idx_mask << PPOD_IDX_SHIFT;
  594. for (i = 0; i < DDP_PGIDX_MAX; i++)
  595. uinfo.pgsz_factor[i] = ddp_page_order[i];
  596. uinfo.ulimit = uinfo.llimit + (ppmax << PPOD_SIZE_SHIFT);
  597. err = tdev->ctl(tdev, ULP_ISCSI_SET_PARAMS, &uinfo);
  598. if (err < 0) {
  599. ddp_log_warn("%s unable to set iscsi param err=%d, "
  600. "ddp disabled.\n", tdev->name, err);
  601. goto free_ddp_map;
  602. }
  603. tdev->ulp_iscsi = ddp;
  604. ddp_log_info("tdev 0x%p, nppods %u, bits %u, mask 0x%x,0x%x pkt %u/%u,"
  605. " %u/%u.\n",
  606. tdev, ppmax, ddp->idx_bits, ddp->idx_mask,
  607. ddp->rsvd_tag_mask, ddp->max_txsz, uinfo.max_txsz,
  608. ddp->max_rxsz, uinfo.max_rxsz);
  609. return;
  610. free_ddp_map:
  611. cxgb3i_free_big_mem(ddp);
  612. }
  613. /**
  614. * cxgb3i_ddp_init - initialize ddp functions
  615. */
  616. void cxgb3i_ddp_init(struct t3cdev *tdev)
  617. {
  618. if (page_idx == DDP_PGIDX_MAX) {
  619. page_idx = cxgb3i_ddp_find_page_index(PAGE_SIZE);
  620. ddp_log_info("system PAGE_SIZE %lu, ddp idx %u.\n",
  621. PAGE_SIZE, page_idx);
  622. }
  623. ddp_init(tdev);
  624. }