iwl3945-base.c 146 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/init.h>
  32. #include <linux/pci.h>
  33. #include <linux/dma-mapping.h>
  34. #include <linux/delay.h>
  35. #include <linux/skbuff.h>
  36. #include <linux/netdevice.h>
  37. #include <linux/wireless.h>
  38. #include <linux/firmware.h>
  39. #include <linux/etherdevice.h>
  40. #include <linux/if_arp.h>
  41. #include <net/ieee80211_radiotap.h>
  42. #include <net/lib80211.h>
  43. #include <net/mac80211.h>
  44. #include <asm/div64.h>
  45. #define DRV_NAME "iwl3945"
  46. #include "iwl-fh.h"
  47. #include "iwl-3945-fh.h"
  48. #include "iwl-commands.h"
  49. #include "iwl-sta.h"
  50. #include "iwl-3945.h"
  51. #include "iwl-helpers.h"
  52. #include "iwl-core.h"
  53. #include "iwl-dev.h"
  54. /*
  55. * module name, copyright, version, etc.
  56. */
  57. #define DRV_DESCRIPTION \
  58. "Intel(R) PRO/Wireless 3945ABG/BG Network Connection driver for Linux"
  59. #ifdef CONFIG_IWLWIFI_DEBUG
  60. #define VD "d"
  61. #else
  62. #define VD
  63. #endif
  64. #ifdef CONFIG_IWL3945_SPECTRUM_MEASUREMENT
  65. #define VS "s"
  66. #else
  67. #define VS
  68. #endif
  69. #define IWL39_VERSION "1.2.26k" VD VS
  70. #define DRV_COPYRIGHT "Copyright(c) 2003-2009 Intel Corporation"
  71. #define DRV_AUTHOR "<ilw@linux.intel.com>"
  72. #define DRV_VERSION IWL39_VERSION
  73. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  74. MODULE_VERSION(DRV_VERSION);
  75. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  76. MODULE_LICENSE("GPL");
  77. /* module parameters */
  78. struct iwl_mod_params iwl3945_mod_params = {
  79. .num_of_queues = IWL39_MAX_NUM_QUEUES,
  80. .sw_crypto = 1,
  81. .restart_fw = 1,
  82. /* the rest are 0 by default */
  83. };
  84. /*************** STATION TABLE MANAGEMENT ****
  85. * mac80211 should be examined to determine if sta_info is duplicating
  86. * the functionality provided here
  87. */
  88. /**************************************************************/
  89. #if 0 /* temporary disable till we add real remove station */
  90. /**
  91. * iwl3945_remove_station - Remove driver's knowledge of station.
  92. *
  93. * NOTE: This does not remove station from device's station table.
  94. */
  95. static u8 iwl3945_remove_station(struct iwl_priv *priv, const u8 *addr, int is_ap)
  96. {
  97. int index = IWL_INVALID_STATION;
  98. int i;
  99. unsigned long flags;
  100. spin_lock_irqsave(&priv->sta_lock, flags);
  101. if (is_ap)
  102. index = IWL_AP_ID;
  103. else if (is_broadcast_ether_addr(addr))
  104. index = priv->hw_params.bcast_sta_id;
  105. else
  106. for (i = IWL_STA_ID; i < priv->hw_params.max_stations; i++)
  107. if (priv->stations_39[i].used &&
  108. !compare_ether_addr(priv->stations_39[i].sta.sta.addr,
  109. addr)) {
  110. index = i;
  111. break;
  112. }
  113. if (unlikely(index == IWL_INVALID_STATION))
  114. goto out;
  115. if (priv->stations_39[index].used) {
  116. priv->stations_39[index].used = 0;
  117. priv->num_stations--;
  118. }
  119. BUG_ON(priv->num_stations < 0);
  120. out:
  121. spin_unlock_irqrestore(&priv->sta_lock, flags);
  122. return 0;
  123. }
  124. #endif
  125. /**
  126. * iwl3945_clear_stations_table - Clear the driver's station table
  127. *
  128. * NOTE: This does not clear or otherwise alter the device's station table.
  129. */
  130. static void iwl3945_clear_stations_table(struct iwl_priv *priv)
  131. {
  132. unsigned long flags;
  133. spin_lock_irqsave(&priv->sta_lock, flags);
  134. priv->num_stations = 0;
  135. memset(priv->stations_39, 0, sizeof(priv->stations_39));
  136. spin_unlock_irqrestore(&priv->sta_lock, flags);
  137. }
  138. /**
  139. * iwl3945_add_station - Add station to station tables in driver and device
  140. */
  141. u8 iwl3945_add_station(struct iwl_priv *priv, const u8 *addr, int is_ap, u8 flags)
  142. {
  143. int i;
  144. int index = IWL_INVALID_STATION;
  145. struct iwl3945_station_entry *station;
  146. unsigned long flags_spin;
  147. u8 rate;
  148. spin_lock_irqsave(&priv->sta_lock, flags_spin);
  149. if (is_ap)
  150. index = IWL_AP_ID;
  151. else if (is_broadcast_ether_addr(addr))
  152. index = priv->hw_params.bcast_sta_id;
  153. else
  154. for (i = IWL_STA_ID; i < priv->hw_params.max_stations; i++) {
  155. if (!compare_ether_addr(priv->stations_39[i].sta.sta.addr,
  156. addr)) {
  157. index = i;
  158. break;
  159. }
  160. if (!priv->stations_39[i].used &&
  161. index == IWL_INVALID_STATION)
  162. index = i;
  163. }
  164. /* These two conditions has the same outcome but keep them separate
  165. since they have different meaning */
  166. if (unlikely(index == IWL_INVALID_STATION)) {
  167. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  168. return index;
  169. }
  170. if (priv->stations_39[index].used &&
  171. !compare_ether_addr(priv->stations_39[index].sta.sta.addr, addr)) {
  172. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  173. return index;
  174. }
  175. IWL_DEBUG_ASSOC(priv, "Add STA ID %d: %pM\n", index, addr);
  176. station = &priv->stations_39[index];
  177. station->used = 1;
  178. priv->num_stations++;
  179. /* Set up the REPLY_ADD_STA command to send to device */
  180. memset(&station->sta, 0, sizeof(struct iwl3945_addsta_cmd));
  181. memcpy(station->sta.sta.addr, addr, ETH_ALEN);
  182. station->sta.mode = 0;
  183. station->sta.sta.sta_id = index;
  184. station->sta.station_flags = 0;
  185. if (priv->band == IEEE80211_BAND_5GHZ)
  186. rate = IWL_RATE_6M_PLCP;
  187. else
  188. rate = IWL_RATE_1M_PLCP;
  189. /* Turn on both antennas for the station... */
  190. station->sta.rate_n_flags =
  191. iwl3945_hw_set_rate_n_flags(rate, RATE_MCS_ANT_AB_MSK);
  192. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  193. /* Add station to device's station table */
  194. iwl_send_add_sta(priv,
  195. (struct iwl_addsta_cmd *)&station->sta, flags);
  196. return index;
  197. }
  198. static int iwl3945_send_rxon_assoc(struct iwl_priv *priv)
  199. {
  200. int rc = 0;
  201. struct iwl_rx_packet *res = NULL;
  202. struct iwl3945_rxon_assoc_cmd rxon_assoc;
  203. struct iwl_host_cmd cmd = {
  204. .id = REPLY_RXON_ASSOC,
  205. .len = sizeof(rxon_assoc),
  206. .meta.flags = CMD_WANT_SKB,
  207. .data = &rxon_assoc,
  208. };
  209. const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
  210. const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
  211. if ((rxon1->flags == rxon2->flags) &&
  212. (rxon1->filter_flags == rxon2->filter_flags) &&
  213. (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
  214. (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
  215. IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
  216. return 0;
  217. }
  218. rxon_assoc.flags = priv->staging_rxon.flags;
  219. rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
  220. rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
  221. rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
  222. rxon_assoc.reserved = 0;
  223. rc = iwl_send_cmd_sync(priv, &cmd);
  224. if (rc)
  225. return rc;
  226. res = (struct iwl_rx_packet *)cmd.meta.u.skb->data;
  227. if (res->hdr.flags & IWL_CMD_FAILED_MSK) {
  228. IWL_ERR(priv, "Bad return from REPLY_RXON_ASSOC command\n");
  229. rc = -EIO;
  230. }
  231. priv->alloc_rxb_skb--;
  232. dev_kfree_skb_any(cmd.meta.u.skb);
  233. return rc;
  234. }
  235. /**
  236. * iwl3945_get_antenna_flags - Get antenna flags for RXON command
  237. * @priv: eeprom and antenna fields are used to determine antenna flags
  238. *
  239. * priv->eeprom39 is used to determine if antenna AUX/MAIN are reversed
  240. * iwl3945_mod_params.antenna specifies the antenna diversity mode:
  241. *
  242. * IWL_ANTENNA_DIVERSITY - NIC selects best antenna by itself
  243. * IWL_ANTENNA_MAIN - Force MAIN antenna
  244. * IWL_ANTENNA_AUX - Force AUX antenna
  245. */
  246. __le32 iwl3945_get_antenna_flags(const struct iwl_priv *priv)
  247. {
  248. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  249. switch (iwl3945_mod_params.antenna) {
  250. case IWL_ANTENNA_DIVERSITY:
  251. return 0;
  252. case IWL_ANTENNA_MAIN:
  253. if (eeprom->antenna_switch_type)
  254. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_B_MSK;
  255. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_A_MSK;
  256. case IWL_ANTENNA_AUX:
  257. if (eeprom->antenna_switch_type)
  258. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_A_MSK;
  259. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_B_MSK;
  260. }
  261. /* bad antenna selector value */
  262. IWL_ERR(priv, "Bad antenna selector value (0x%x)\n",
  263. iwl3945_mod_params.antenna);
  264. return 0; /* "diversity" is default if error */
  265. }
  266. /**
  267. * iwl3945_commit_rxon - commit staging_rxon to hardware
  268. *
  269. * The RXON command in staging_rxon is committed to the hardware and
  270. * the active_rxon structure is updated with the new data. This
  271. * function correctly transitions out of the RXON_ASSOC_MSK state if
  272. * a HW tune is required based on the RXON structure changes.
  273. */
  274. static int iwl3945_commit_rxon(struct iwl_priv *priv)
  275. {
  276. /* cast away the const for active_rxon in this function */
  277. struct iwl3945_rxon_cmd *active_rxon = (void *)&priv->active_rxon;
  278. struct iwl3945_rxon_cmd *staging_rxon = (void *)&priv->staging_rxon;
  279. int rc = 0;
  280. bool new_assoc =
  281. !!(priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK);
  282. if (!iwl_is_alive(priv))
  283. return -1;
  284. /* always get timestamp with Rx frame */
  285. staging_rxon->flags |= RXON_FLG_TSF2HOST_MSK;
  286. /* select antenna */
  287. staging_rxon->flags &=
  288. ~(RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_SEL_MSK);
  289. staging_rxon->flags |= iwl3945_get_antenna_flags(priv);
  290. rc = iwl_check_rxon_cmd(priv);
  291. if (rc) {
  292. IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
  293. return -EINVAL;
  294. }
  295. /* If we don't need to send a full RXON, we can use
  296. * iwl3945_rxon_assoc_cmd which is used to reconfigure filter
  297. * and other flags for the current radio configuration. */
  298. if (!iwl_full_rxon_required(priv)) {
  299. rc = iwl3945_send_rxon_assoc(priv);
  300. if (rc) {
  301. IWL_ERR(priv, "Error setting RXON_ASSOC "
  302. "configuration (%d).\n", rc);
  303. return rc;
  304. }
  305. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  306. return 0;
  307. }
  308. /* If we are currently associated and the new config requires
  309. * an RXON_ASSOC and the new config wants the associated mask enabled,
  310. * we must clear the associated from the active configuration
  311. * before we apply the new config */
  312. if (iwl_is_associated(priv) && new_assoc) {
  313. IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
  314. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  315. /*
  316. * reserved4 and 5 could have been filled by the iwlcore code.
  317. * Let's clear them before pushing to the 3945.
  318. */
  319. active_rxon->reserved4 = 0;
  320. active_rxon->reserved5 = 0;
  321. rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
  322. sizeof(struct iwl3945_rxon_cmd),
  323. &priv->active_rxon);
  324. /* If the mask clearing failed then we set
  325. * active_rxon back to what it was previously */
  326. if (rc) {
  327. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  328. IWL_ERR(priv, "Error clearing ASSOC_MSK on current "
  329. "configuration (%d).\n", rc);
  330. return rc;
  331. }
  332. }
  333. IWL_DEBUG_INFO(priv, "Sending RXON\n"
  334. "* with%s RXON_FILTER_ASSOC_MSK\n"
  335. "* channel = %d\n"
  336. "* bssid = %pM\n",
  337. (new_assoc ? "" : "out"),
  338. le16_to_cpu(staging_rxon->channel),
  339. staging_rxon->bssid_addr);
  340. /*
  341. * reserved4 and 5 could have been filled by the iwlcore code.
  342. * Let's clear them before pushing to the 3945.
  343. */
  344. staging_rxon->reserved4 = 0;
  345. staging_rxon->reserved5 = 0;
  346. iwl_set_rxon_hwcrypto(priv, !priv->hw_params.sw_crypto);
  347. /* Apply the new configuration */
  348. rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
  349. sizeof(struct iwl3945_rxon_cmd),
  350. staging_rxon);
  351. if (rc) {
  352. IWL_ERR(priv, "Error setting new configuration (%d).\n", rc);
  353. return rc;
  354. }
  355. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  356. iwl3945_clear_stations_table(priv);
  357. /* If we issue a new RXON command which required a tune then we must
  358. * send a new TXPOWER command or we won't be able to Tx any frames */
  359. rc = priv->cfg->ops->lib->send_tx_power(priv);
  360. if (rc) {
  361. IWL_ERR(priv, "Error setting Tx power (%d).\n", rc);
  362. return rc;
  363. }
  364. /* Add the broadcast address so we can send broadcast frames */
  365. if (iwl3945_add_station(priv, iwl_bcast_addr, 0, 0) ==
  366. IWL_INVALID_STATION) {
  367. IWL_ERR(priv, "Error adding BROADCAST address for transmit.\n");
  368. return -EIO;
  369. }
  370. /* If we have set the ASSOC_MSK and we are in BSS mode then
  371. * add the IWL_AP_ID to the station rate table */
  372. if (iwl_is_associated(priv) &&
  373. (priv->iw_mode == NL80211_IFTYPE_STATION))
  374. if (iwl3945_add_station(priv, priv->active_rxon.bssid_addr,
  375. 1, 0)
  376. == IWL_INVALID_STATION) {
  377. IWL_ERR(priv, "Error adding AP address for transmit\n");
  378. return -EIO;
  379. }
  380. /* Init the hardware's rate fallback order based on the band */
  381. rc = iwl3945_init_hw_rate_table(priv);
  382. if (rc) {
  383. IWL_ERR(priv, "Error setting HW rate table: %02X\n", rc);
  384. return -EIO;
  385. }
  386. return 0;
  387. }
  388. static int iwl3945_set_ccmp_dynamic_key_info(struct iwl_priv *priv,
  389. struct ieee80211_key_conf *keyconf,
  390. u8 sta_id)
  391. {
  392. unsigned long flags;
  393. __le16 key_flags = 0;
  394. int ret;
  395. key_flags |= (STA_KEY_FLG_CCMP | STA_KEY_FLG_MAP_KEY_MSK);
  396. key_flags |= cpu_to_le16(keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
  397. if (sta_id == priv->hw_params.bcast_sta_id)
  398. key_flags |= STA_KEY_MULTICAST_MSK;
  399. keyconf->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  400. keyconf->hw_key_idx = keyconf->keyidx;
  401. key_flags &= ~STA_KEY_FLG_INVALID;
  402. spin_lock_irqsave(&priv->sta_lock, flags);
  403. priv->stations_39[sta_id].keyinfo.alg = keyconf->alg;
  404. priv->stations_39[sta_id].keyinfo.keylen = keyconf->keylen;
  405. memcpy(priv->stations_39[sta_id].keyinfo.key, keyconf->key,
  406. keyconf->keylen);
  407. memcpy(priv->stations_39[sta_id].sta.key.key, keyconf->key,
  408. keyconf->keylen);
  409. if ((priv->stations_39[sta_id].sta.key.key_flags & STA_KEY_FLG_ENCRYPT_MSK)
  410. == STA_KEY_FLG_NO_ENC)
  411. priv->stations_39[sta_id].sta.key.key_offset =
  412. iwl_get_free_ucode_key_index(priv);
  413. /* else, we are overriding an existing key => no need to allocated room
  414. * in uCode. */
  415. WARN(priv->stations_39[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET,
  416. "no space for a new key");
  417. priv->stations_39[sta_id].sta.key.key_flags = key_flags;
  418. priv->stations_39[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  419. priv->stations_39[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  420. IWL_DEBUG_INFO(priv, "hwcrypto: modify ucode station key info\n");
  421. ret = iwl_send_add_sta(priv,
  422. (struct iwl_addsta_cmd *)&priv->stations_39[sta_id].sta, CMD_ASYNC);
  423. spin_unlock_irqrestore(&priv->sta_lock, flags);
  424. return ret;
  425. }
  426. static int iwl3945_set_tkip_dynamic_key_info(struct iwl_priv *priv,
  427. struct ieee80211_key_conf *keyconf,
  428. u8 sta_id)
  429. {
  430. return -EOPNOTSUPP;
  431. }
  432. static int iwl3945_set_wep_dynamic_key_info(struct iwl_priv *priv,
  433. struct ieee80211_key_conf *keyconf,
  434. u8 sta_id)
  435. {
  436. return -EOPNOTSUPP;
  437. }
  438. static int iwl3945_clear_sta_key_info(struct iwl_priv *priv, u8 sta_id)
  439. {
  440. unsigned long flags;
  441. spin_lock_irqsave(&priv->sta_lock, flags);
  442. memset(&priv->stations_39[sta_id].keyinfo, 0, sizeof(struct iwl3945_hw_key));
  443. memset(&priv->stations_39[sta_id].sta.key, 0,
  444. sizeof(struct iwl4965_keyinfo));
  445. priv->stations_39[sta_id].sta.key.key_flags = STA_KEY_FLG_NO_ENC;
  446. priv->stations_39[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  447. priv->stations_39[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  448. spin_unlock_irqrestore(&priv->sta_lock, flags);
  449. IWL_DEBUG_INFO(priv, "hwcrypto: clear ucode station key info\n");
  450. iwl_send_add_sta(priv,
  451. (struct iwl_addsta_cmd *)&priv->stations_39[sta_id].sta, 0);
  452. return 0;
  453. }
  454. static int iwl3945_set_dynamic_key(struct iwl_priv *priv,
  455. struct ieee80211_key_conf *keyconf, u8 sta_id)
  456. {
  457. int ret = 0;
  458. keyconf->hw_key_idx = HW_KEY_DYNAMIC;
  459. switch (keyconf->alg) {
  460. case ALG_CCMP:
  461. ret = iwl3945_set_ccmp_dynamic_key_info(priv, keyconf, sta_id);
  462. break;
  463. case ALG_TKIP:
  464. ret = iwl3945_set_tkip_dynamic_key_info(priv, keyconf, sta_id);
  465. break;
  466. case ALG_WEP:
  467. ret = iwl3945_set_wep_dynamic_key_info(priv, keyconf, sta_id);
  468. break;
  469. default:
  470. IWL_ERR(priv, "Unknown alg: %s alg = %d\n", __func__, keyconf->alg);
  471. ret = -EINVAL;
  472. }
  473. IWL_DEBUG_WEP(priv, "Set dynamic key: alg= %d len=%d idx=%d sta=%d ret=%d\n",
  474. keyconf->alg, keyconf->keylen, keyconf->keyidx,
  475. sta_id, ret);
  476. return ret;
  477. }
  478. static int iwl3945_remove_static_key(struct iwl_priv *priv)
  479. {
  480. int ret = -EOPNOTSUPP;
  481. return ret;
  482. }
  483. static int iwl3945_set_static_key(struct iwl_priv *priv,
  484. struct ieee80211_key_conf *key)
  485. {
  486. if (key->alg == ALG_WEP)
  487. return -EOPNOTSUPP;
  488. IWL_ERR(priv, "Static key invalid: alg %d\n", key->alg);
  489. return -EINVAL;
  490. }
  491. static void iwl3945_clear_free_frames(struct iwl_priv *priv)
  492. {
  493. struct list_head *element;
  494. IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
  495. priv->frames_count);
  496. while (!list_empty(&priv->free_frames)) {
  497. element = priv->free_frames.next;
  498. list_del(element);
  499. kfree(list_entry(element, struct iwl3945_frame, list));
  500. priv->frames_count--;
  501. }
  502. if (priv->frames_count) {
  503. IWL_WARN(priv, "%d frames still in use. Did we lose one?\n",
  504. priv->frames_count);
  505. priv->frames_count = 0;
  506. }
  507. }
  508. static struct iwl3945_frame *iwl3945_get_free_frame(struct iwl_priv *priv)
  509. {
  510. struct iwl3945_frame *frame;
  511. struct list_head *element;
  512. if (list_empty(&priv->free_frames)) {
  513. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  514. if (!frame) {
  515. IWL_ERR(priv, "Could not allocate frame!\n");
  516. return NULL;
  517. }
  518. priv->frames_count++;
  519. return frame;
  520. }
  521. element = priv->free_frames.next;
  522. list_del(element);
  523. return list_entry(element, struct iwl3945_frame, list);
  524. }
  525. static void iwl3945_free_frame(struct iwl_priv *priv, struct iwl3945_frame *frame)
  526. {
  527. memset(frame, 0, sizeof(*frame));
  528. list_add(&frame->list, &priv->free_frames);
  529. }
  530. unsigned int iwl3945_fill_beacon_frame(struct iwl_priv *priv,
  531. struct ieee80211_hdr *hdr,
  532. int left)
  533. {
  534. if (!iwl_is_associated(priv) || !priv->ibss_beacon ||
  535. ((priv->iw_mode != NL80211_IFTYPE_ADHOC) &&
  536. (priv->iw_mode != NL80211_IFTYPE_AP)))
  537. return 0;
  538. if (priv->ibss_beacon->len > left)
  539. return 0;
  540. memcpy(hdr, priv->ibss_beacon->data, priv->ibss_beacon->len);
  541. return priv->ibss_beacon->len;
  542. }
  543. static int iwl3945_send_beacon_cmd(struct iwl_priv *priv)
  544. {
  545. struct iwl3945_frame *frame;
  546. unsigned int frame_size;
  547. int rc;
  548. u8 rate;
  549. frame = iwl3945_get_free_frame(priv);
  550. if (!frame) {
  551. IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
  552. "command.\n");
  553. return -ENOMEM;
  554. }
  555. rate = iwl_rate_get_lowest_plcp(priv);
  556. frame_size = iwl3945_hw_get_beacon_cmd(priv, frame, rate);
  557. rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
  558. &frame->u.cmd[0]);
  559. iwl3945_free_frame(priv, frame);
  560. return rc;
  561. }
  562. static void iwl3945_unset_hw_params(struct iwl_priv *priv)
  563. {
  564. if (priv->shared_virt)
  565. pci_free_consistent(priv->pci_dev,
  566. sizeof(struct iwl3945_shared),
  567. priv->shared_virt,
  568. priv->shared_phys);
  569. }
  570. #define MAX_UCODE_BEACON_INTERVAL 1024
  571. #define INTEL_CONN_LISTEN_INTERVAL cpu_to_le16(0xA)
  572. static __le16 iwl3945_adjust_beacon_interval(u16 beacon_val)
  573. {
  574. u16 new_val = 0;
  575. u16 beacon_factor = 0;
  576. beacon_factor =
  577. (beacon_val + MAX_UCODE_BEACON_INTERVAL)
  578. / MAX_UCODE_BEACON_INTERVAL;
  579. new_val = beacon_val / beacon_factor;
  580. return cpu_to_le16(new_val);
  581. }
  582. static void iwl3945_setup_rxon_timing(struct iwl_priv *priv)
  583. {
  584. u64 interval_tm_unit;
  585. u64 tsf, result;
  586. unsigned long flags;
  587. struct ieee80211_conf *conf = NULL;
  588. u16 beacon_int = 0;
  589. conf = ieee80211_get_hw_conf(priv->hw);
  590. spin_lock_irqsave(&priv->lock, flags);
  591. priv->rxon_timing.timestamp = cpu_to_le64(priv->timestamp);
  592. priv->rxon_timing.listen_interval = INTEL_CONN_LISTEN_INTERVAL;
  593. tsf = priv->timestamp;
  594. beacon_int = priv->beacon_int;
  595. spin_unlock_irqrestore(&priv->lock, flags);
  596. if (priv->iw_mode == NL80211_IFTYPE_STATION) {
  597. if (beacon_int == 0) {
  598. priv->rxon_timing.beacon_interval = cpu_to_le16(100);
  599. priv->rxon_timing.beacon_init_val = cpu_to_le32(102400);
  600. } else {
  601. priv->rxon_timing.beacon_interval =
  602. cpu_to_le16(beacon_int);
  603. priv->rxon_timing.beacon_interval =
  604. iwl3945_adjust_beacon_interval(
  605. le16_to_cpu(priv->rxon_timing.beacon_interval));
  606. }
  607. priv->rxon_timing.atim_window = 0;
  608. } else {
  609. priv->rxon_timing.beacon_interval =
  610. iwl3945_adjust_beacon_interval(conf->beacon_int);
  611. /* TODO: we need to get atim_window from upper stack
  612. * for now we set to 0 */
  613. priv->rxon_timing.atim_window = 0;
  614. }
  615. interval_tm_unit =
  616. (le16_to_cpu(priv->rxon_timing.beacon_interval) * 1024);
  617. result = do_div(tsf, interval_tm_unit);
  618. priv->rxon_timing.beacon_init_val =
  619. cpu_to_le32((u32) ((u64) interval_tm_unit - result));
  620. IWL_DEBUG_ASSOC(priv,
  621. "beacon interval %d beacon timer %d beacon tim %d\n",
  622. le16_to_cpu(priv->rxon_timing.beacon_interval),
  623. le32_to_cpu(priv->rxon_timing.beacon_init_val),
  624. le16_to_cpu(priv->rxon_timing.atim_window));
  625. }
  626. static int iwl3945_set_mode(struct iwl_priv *priv, int mode)
  627. {
  628. if (mode == NL80211_IFTYPE_ADHOC) {
  629. const struct iwl_channel_info *ch_info;
  630. ch_info = iwl_get_channel_info(priv,
  631. priv->band,
  632. le16_to_cpu(priv->staging_rxon.channel));
  633. if (!ch_info || !is_channel_ibss(ch_info)) {
  634. IWL_ERR(priv, "channel %d not IBSS channel\n",
  635. le16_to_cpu(priv->staging_rxon.channel));
  636. return -EINVAL;
  637. }
  638. }
  639. iwl_connection_init_rx_config(priv, mode);
  640. iwl3945_clear_stations_table(priv);
  641. /* don't commit rxon if rf-kill is on*/
  642. if (!iwl_is_ready_rf(priv))
  643. return -EAGAIN;
  644. cancel_delayed_work(&priv->scan_check);
  645. if (iwl_scan_cancel_timeout(priv, 100)) {
  646. IWL_WARN(priv, "Aborted scan still in progress after 100ms\n");
  647. IWL_DEBUG_MAC80211(priv, "leaving - scan abort failed.\n");
  648. return -EAGAIN;
  649. }
  650. iwl3945_commit_rxon(priv);
  651. return 0;
  652. }
  653. static void iwl3945_build_tx_cmd_hwcrypto(struct iwl_priv *priv,
  654. struct ieee80211_tx_info *info,
  655. struct iwl_cmd *cmd,
  656. struct sk_buff *skb_frag,
  657. int sta_id)
  658. {
  659. struct iwl3945_tx_cmd *tx = (struct iwl3945_tx_cmd *)cmd->cmd.payload;
  660. struct iwl3945_hw_key *keyinfo =
  661. &priv->stations_39[sta_id].keyinfo;
  662. switch (keyinfo->alg) {
  663. case ALG_CCMP:
  664. tx->sec_ctl = TX_CMD_SEC_CCM;
  665. memcpy(tx->key, keyinfo->key, keyinfo->keylen);
  666. IWL_DEBUG_TX(priv, "tx_cmd with AES hwcrypto\n");
  667. break;
  668. case ALG_TKIP:
  669. break;
  670. case ALG_WEP:
  671. tx->sec_ctl = TX_CMD_SEC_WEP |
  672. (info->control.hw_key->hw_key_idx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT;
  673. if (keyinfo->keylen == 13)
  674. tx->sec_ctl |= TX_CMD_SEC_KEY128;
  675. memcpy(&tx->key[3], keyinfo->key, keyinfo->keylen);
  676. IWL_DEBUG_TX(priv, "Configuring packet for WEP encryption "
  677. "with key %d\n", info->control.hw_key->hw_key_idx);
  678. break;
  679. default:
  680. IWL_ERR(priv, "Unknown encode alg %d\n", keyinfo->alg);
  681. break;
  682. }
  683. }
  684. /*
  685. * handle build REPLY_TX command notification.
  686. */
  687. static void iwl3945_build_tx_cmd_basic(struct iwl_priv *priv,
  688. struct iwl_cmd *cmd,
  689. struct ieee80211_tx_info *info,
  690. struct ieee80211_hdr *hdr, u8 std_id)
  691. {
  692. struct iwl3945_tx_cmd *tx = (struct iwl3945_tx_cmd *)cmd->cmd.payload;
  693. __le32 tx_flags = tx->tx_flags;
  694. __le16 fc = hdr->frame_control;
  695. u8 rc_flags = info->control.rates[0].flags;
  696. tx->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  697. if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
  698. tx_flags |= TX_CMD_FLG_ACK_MSK;
  699. if (ieee80211_is_mgmt(fc))
  700. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  701. if (ieee80211_is_probe_resp(fc) &&
  702. !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
  703. tx_flags |= TX_CMD_FLG_TSF_MSK;
  704. } else {
  705. tx_flags &= (~TX_CMD_FLG_ACK_MSK);
  706. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  707. }
  708. tx->sta_id = std_id;
  709. if (ieee80211_has_morefrags(fc))
  710. tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
  711. if (ieee80211_is_data_qos(fc)) {
  712. u8 *qc = ieee80211_get_qos_ctl(hdr);
  713. tx->tid_tspec = qc[0] & 0xf;
  714. tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
  715. } else {
  716. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  717. }
  718. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  719. tx_flags |= TX_CMD_FLG_RTS_MSK;
  720. tx_flags &= ~TX_CMD_FLG_CTS_MSK;
  721. } else if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  722. tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  723. tx_flags |= TX_CMD_FLG_CTS_MSK;
  724. }
  725. if ((tx_flags & TX_CMD_FLG_RTS_MSK) || (tx_flags & TX_CMD_FLG_CTS_MSK))
  726. tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK;
  727. tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
  728. if (ieee80211_is_mgmt(fc)) {
  729. if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
  730. tx->timeout.pm_frame_timeout = cpu_to_le16(3);
  731. else
  732. tx->timeout.pm_frame_timeout = cpu_to_le16(2);
  733. } else {
  734. tx->timeout.pm_frame_timeout = 0;
  735. #ifdef CONFIG_IWLWIFI_LEDS
  736. priv->rxtxpackets += le16_to_cpu(cmd->cmd.tx.len);
  737. #endif
  738. }
  739. tx->driver_txop = 0;
  740. tx->tx_flags = tx_flags;
  741. tx->next_frame_len = 0;
  742. }
  743. /**
  744. * iwl3945_get_sta_id - Find station's index within station table
  745. */
  746. static int iwl3945_get_sta_id(struct iwl_priv *priv, struct ieee80211_hdr *hdr)
  747. {
  748. int sta_id;
  749. u16 fc = le16_to_cpu(hdr->frame_control);
  750. /* If this frame is broadcast or management, use broadcast station id */
  751. if (((fc & IEEE80211_FCTL_FTYPE) != IEEE80211_FTYPE_DATA) ||
  752. is_multicast_ether_addr(hdr->addr1))
  753. return priv->hw_params.bcast_sta_id;
  754. switch (priv->iw_mode) {
  755. /* If we are a client station in a BSS network, use the special
  756. * AP station entry (that's the only station we communicate with) */
  757. case NL80211_IFTYPE_STATION:
  758. return IWL_AP_ID;
  759. /* If we are an AP, then find the station, or use BCAST */
  760. case NL80211_IFTYPE_AP:
  761. sta_id = iwl3945_hw_find_station(priv, hdr->addr1);
  762. if (sta_id != IWL_INVALID_STATION)
  763. return sta_id;
  764. return priv->hw_params.bcast_sta_id;
  765. /* If this frame is going out to an IBSS network, find the station,
  766. * or create a new station table entry */
  767. case NL80211_IFTYPE_ADHOC: {
  768. /* Create new station table entry */
  769. sta_id = iwl3945_hw_find_station(priv, hdr->addr1);
  770. if (sta_id != IWL_INVALID_STATION)
  771. return sta_id;
  772. sta_id = iwl3945_add_station(priv, hdr->addr1, 0, CMD_ASYNC);
  773. if (sta_id != IWL_INVALID_STATION)
  774. return sta_id;
  775. IWL_DEBUG_DROP(priv, "Station %pM not in station map. "
  776. "Defaulting to broadcast...\n",
  777. hdr->addr1);
  778. iwl_print_hex_dump(priv, IWL_DL_DROP, (u8 *) hdr, sizeof(*hdr));
  779. return priv->hw_params.bcast_sta_id;
  780. }
  781. /* If we are in monitor mode, use BCAST. This is required for
  782. * packet injection. */
  783. case NL80211_IFTYPE_MONITOR:
  784. return priv->hw_params.bcast_sta_id;
  785. default:
  786. IWL_WARN(priv, "Unknown mode of operation: %d\n",
  787. priv->iw_mode);
  788. return priv->hw_params.bcast_sta_id;
  789. }
  790. }
  791. /*
  792. * start REPLY_TX command process
  793. */
  794. static int iwl3945_tx_skb(struct iwl_priv *priv, struct sk_buff *skb)
  795. {
  796. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  797. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  798. struct iwl3945_tx_cmd *tx;
  799. struct iwl_tx_queue *txq = NULL;
  800. struct iwl_queue *q = NULL;
  801. struct iwl_cmd *out_cmd = NULL;
  802. dma_addr_t phys_addr;
  803. dma_addr_t txcmd_phys;
  804. int txq_id = skb_get_queue_mapping(skb);
  805. u16 len, idx, len_org, hdr_len;
  806. u8 id;
  807. u8 unicast;
  808. u8 sta_id;
  809. u8 tid = 0;
  810. u16 seq_number = 0;
  811. __le16 fc;
  812. u8 wait_write_ptr = 0;
  813. u8 *qc = NULL;
  814. unsigned long flags;
  815. int rc;
  816. spin_lock_irqsave(&priv->lock, flags);
  817. if (iwl_is_rfkill(priv)) {
  818. IWL_DEBUG_DROP(priv, "Dropping - RF KILL\n");
  819. goto drop_unlock;
  820. }
  821. if ((ieee80211_get_tx_rate(priv->hw, info)->hw_value & 0xFF) == IWL_INVALID_RATE) {
  822. IWL_ERR(priv, "ERROR: No TX rate available.\n");
  823. goto drop_unlock;
  824. }
  825. unicast = !is_multicast_ether_addr(hdr->addr1);
  826. id = 0;
  827. fc = hdr->frame_control;
  828. #ifdef CONFIG_IWLWIFI_DEBUG
  829. if (ieee80211_is_auth(fc))
  830. IWL_DEBUG_TX(priv, "Sending AUTH frame\n");
  831. else if (ieee80211_is_assoc_req(fc))
  832. IWL_DEBUG_TX(priv, "Sending ASSOC frame\n");
  833. else if (ieee80211_is_reassoc_req(fc))
  834. IWL_DEBUG_TX(priv, "Sending REASSOC frame\n");
  835. #endif
  836. /* drop all data frame if we are not associated */
  837. if (ieee80211_is_data(fc) &&
  838. (priv->iw_mode != NL80211_IFTYPE_MONITOR) && /* packet injection */
  839. (!iwl_is_associated(priv) ||
  840. ((priv->iw_mode == NL80211_IFTYPE_STATION) && !priv->assoc_id))) {
  841. IWL_DEBUG_DROP(priv, "Dropping - !iwl_is_associated\n");
  842. goto drop_unlock;
  843. }
  844. spin_unlock_irqrestore(&priv->lock, flags);
  845. hdr_len = ieee80211_hdrlen(fc);
  846. /* Find (or create) index into station table for destination station */
  847. sta_id = iwl3945_get_sta_id(priv, hdr);
  848. if (sta_id == IWL_INVALID_STATION) {
  849. IWL_DEBUG_DROP(priv, "Dropping - INVALID STATION: %pM\n",
  850. hdr->addr1);
  851. goto drop;
  852. }
  853. IWL_DEBUG_RATE(priv, "station Id %d\n", sta_id);
  854. if (ieee80211_is_data_qos(fc)) {
  855. qc = ieee80211_get_qos_ctl(hdr);
  856. tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
  857. seq_number = priv->stations_39[sta_id].tid[tid].seq_number &
  858. IEEE80211_SCTL_SEQ;
  859. hdr->seq_ctrl = cpu_to_le16(seq_number) |
  860. (hdr->seq_ctrl &
  861. cpu_to_le16(IEEE80211_SCTL_FRAG));
  862. seq_number += 0x10;
  863. }
  864. /* Descriptor for chosen Tx queue */
  865. txq = &priv->txq[txq_id];
  866. q = &txq->q;
  867. spin_lock_irqsave(&priv->lock, flags);
  868. idx = get_cmd_index(q, q->write_ptr, 0);
  869. /* Set up driver data for this TFD */
  870. memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl_tx_info));
  871. txq->txb[q->write_ptr].skb[0] = skb;
  872. /* Init first empty entry in queue's array of Tx/cmd buffers */
  873. out_cmd = txq->cmd[idx];
  874. tx = (struct iwl3945_tx_cmd *)out_cmd->cmd.payload;
  875. memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
  876. memset(tx, 0, sizeof(*tx));
  877. /*
  878. * Set up the Tx-command (not MAC!) header.
  879. * Store the chosen Tx queue and TFD index within the sequence field;
  880. * after Tx, uCode's Tx response will return this value so driver can
  881. * locate the frame within the tx queue and do post-tx processing.
  882. */
  883. out_cmd->hdr.cmd = REPLY_TX;
  884. out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
  885. INDEX_TO_SEQ(q->write_ptr)));
  886. /* Copy MAC header from skb into command buffer */
  887. memcpy(tx->hdr, hdr, hdr_len);
  888. /*
  889. * Use the first empty entry in this queue's command buffer array
  890. * to contain the Tx command and MAC header concatenated together
  891. * (payload data will be in another buffer).
  892. * Size of this varies, due to varying MAC header length.
  893. * If end is not dword aligned, we'll have 2 extra bytes at the end
  894. * of the MAC header (device reads on dword boundaries).
  895. * We'll tell device about this padding later.
  896. */
  897. len = sizeof(struct iwl3945_tx_cmd) +
  898. sizeof(struct iwl_cmd_header) + hdr_len;
  899. len_org = len;
  900. len = (len + 3) & ~3;
  901. if (len_org != len)
  902. len_org = 1;
  903. else
  904. len_org = 0;
  905. /* Physical address of this Tx command's header (not MAC header!),
  906. * within command buffer array. */
  907. txcmd_phys = pci_map_single(priv->pci_dev,
  908. out_cmd, sizeof(struct iwl_cmd),
  909. PCI_DMA_TODEVICE);
  910. pci_unmap_addr_set(&out_cmd->meta, mapping, txcmd_phys);
  911. pci_unmap_len_set(&out_cmd->meta, len, sizeof(struct iwl_cmd));
  912. /* Add buffer containing Tx command and MAC(!) header to TFD's
  913. * first entry */
  914. txcmd_phys += offsetof(struct iwl_cmd, hdr);
  915. /* Add buffer containing Tx command and MAC(!) header to TFD's
  916. * first entry */
  917. priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
  918. txcmd_phys, len, 1, 0);
  919. if (info->control.hw_key)
  920. iwl3945_build_tx_cmd_hwcrypto(priv, info, out_cmd, skb, sta_id);
  921. /* Set up TFD's 2nd entry to point directly to remainder of skb,
  922. * if any (802.11 null frames have no payload). */
  923. len = skb->len - hdr_len;
  924. if (len) {
  925. phys_addr = pci_map_single(priv->pci_dev, skb->data + hdr_len,
  926. len, PCI_DMA_TODEVICE);
  927. priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
  928. phys_addr, len,
  929. 0, U32_PAD(len));
  930. }
  931. /* Total # bytes to be transmitted */
  932. len = (u16)skb->len;
  933. tx->len = cpu_to_le16(len);
  934. /* TODO need this for burst mode later on */
  935. iwl3945_build_tx_cmd_basic(priv, out_cmd, info, hdr, sta_id);
  936. /* set is_hcca to 0; it probably will never be implemented */
  937. iwl3945_hw_build_tx_cmd_rate(priv, out_cmd, info, hdr, sta_id, 0);
  938. tx->tx_flags &= ~TX_CMD_FLG_ANT_A_MSK;
  939. tx->tx_flags &= ~TX_CMD_FLG_ANT_B_MSK;
  940. if (!ieee80211_has_morefrags(hdr->frame_control)) {
  941. txq->need_update = 1;
  942. if (qc)
  943. priv->stations_39[sta_id].tid[tid].seq_number = seq_number;
  944. } else {
  945. wait_write_ptr = 1;
  946. txq->need_update = 0;
  947. }
  948. iwl_print_hex_dump(priv, IWL_DL_TX, tx, sizeof(*tx));
  949. iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx->hdr,
  950. ieee80211_hdrlen(fc));
  951. /* Tell device the write index *just past* this latest filled TFD */
  952. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  953. rc = iwl_txq_update_write_ptr(priv, txq);
  954. spin_unlock_irqrestore(&priv->lock, flags);
  955. if (rc)
  956. return rc;
  957. if ((iwl_queue_space(q) < q->high_mark)
  958. && priv->mac80211_registered) {
  959. if (wait_write_ptr) {
  960. spin_lock_irqsave(&priv->lock, flags);
  961. txq->need_update = 1;
  962. iwl_txq_update_write_ptr(priv, txq);
  963. spin_unlock_irqrestore(&priv->lock, flags);
  964. }
  965. iwl_stop_queue(priv, skb_get_queue_mapping(skb));
  966. }
  967. return 0;
  968. drop_unlock:
  969. spin_unlock_irqrestore(&priv->lock, flags);
  970. drop:
  971. return -1;
  972. }
  973. #ifdef CONFIG_IWL3945_SPECTRUM_MEASUREMENT
  974. #include "iwl-spectrum.h"
  975. #define BEACON_TIME_MASK_LOW 0x00FFFFFF
  976. #define BEACON_TIME_MASK_HIGH 0xFF000000
  977. #define TIME_UNIT 1024
  978. /*
  979. * extended beacon time format
  980. * time in usec will be changed into a 32-bit value in 8:24 format
  981. * the high 1 byte is the beacon counts
  982. * the lower 3 bytes is the time in usec within one beacon interval
  983. */
  984. static u32 iwl3945_usecs_to_beacons(u32 usec, u32 beacon_interval)
  985. {
  986. u32 quot;
  987. u32 rem;
  988. u32 interval = beacon_interval * 1024;
  989. if (!interval || !usec)
  990. return 0;
  991. quot = (usec / interval) & (BEACON_TIME_MASK_HIGH >> 24);
  992. rem = (usec % interval) & BEACON_TIME_MASK_LOW;
  993. return (quot << 24) + rem;
  994. }
  995. /* base is usually what we get from ucode with each received frame,
  996. * the same as HW timer counter counting down
  997. */
  998. static __le32 iwl3945_add_beacon_time(u32 base, u32 addon, u32 beacon_interval)
  999. {
  1000. u32 base_low = base & BEACON_TIME_MASK_LOW;
  1001. u32 addon_low = addon & BEACON_TIME_MASK_LOW;
  1002. u32 interval = beacon_interval * TIME_UNIT;
  1003. u32 res = (base & BEACON_TIME_MASK_HIGH) +
  1004. (addon & BEACON_TIME_MASK_HIGH);
  1005. if (base_low > addon_low)
  1006. res += base_low - addon_low;
  1007. else if (base_low < addon_low) {
  1008. res += interval + base_low - addon_low;
  1009. res += (1 << 24);
  1010. } else
  1011. res += (1 << 24);
  1012. return cpu_to_le32(res);
  1013. }
  1014. static int iwl3945_get_measurement(struct iwl_priv *priv,
  1015. struct ieee80211_measurement_params *params,
  1016. u8 type)
  1017. {
  1018. struct iwl_spectrum_cmd spectrum;
  1019. struct iwl_rx_packet *res;
  1020. struct iwl_host_cmd cmd = {
  1021. .id = REPLY_SPECTRUM_MEASUREMENT_CMD,
  1022. .data = (void *)&spectrum,
  1023. .meta.flags = CMD_WANT_SKB,
  1024. };
  1025. u32 add_time = le64_to_cpu(params->start_time);
  1026. int rc;
  1027. int spectrum_resp_status;
  1028. int duration = le16_to_cpu(params->duration);
  1029. if (iwl_is_associated(priv))
  1030. add_time =
  1031. iwl3945_usecs_to_beacons(
  1032. le64_to_cpu(params->start_time) - priv->last_tsf,
  1033. le16_to_cpu(priv->rxon_timing.beacon_interval));
  1034. memset(&spectrum, 0, sizeof(spectrum));
  1035. spectrum.channel_count = cpu_to_le16(1);
  1036. spectrum.flags =
  1037. RXON_FLG_TSF2HOST_MSK | RXON_FLG_ANT_A_MSK | RXON_FLG_DIS_DIV_MSK;
  1038. spectrum.filter_flags = MEASUREMENT_FILTER_FLAG;
  1039. cmd.len = sizeof(spectrum);
  1040. spectrum.len = cpu_to_le16(cmd.len - sizeof(spectrum.len));
  1041. if (iwl_is_associated(priv))
  1042. spectrum.start_time =
  1043. iwl3945_add_beacon_time(priv->last_beacon_time,
  1044. add_time,
  1045. le16_to_cpu(priv->rxon_timing.beacon_interval));
  1046. else
  1047. spectrum.start_time = 0;
  1048. spectrum.channels[0].duration = cpu_to_le32(duration * TIME_UNIT);
  1049. spectrum.channels[0].channel = params->channel;
  1050. spectrum.channels[0].type = type;
  1051. if (priv->active_rxon.flags & RXON_FLG_BAND_24G_MSK)
  1052. spectrum.flags |= RXON_FLG_BAND_24G_MSK |
  1053. RXON_FLG_AUTO_DETECT_MSK | RXON_FLG_TGG_PROTECT_MSK;
  1054. rc = iwl_send_cmd_sync(priv, &cmd);
  1055. if (rc)
  1056. return rc;
  1057. res = (struct iwl_rx_packet *)cmd.meta.u.skb->data;
  1058. if (res->hdr.flags & IWL_CMD_FAILED_MSK) {
  1059. IWL_ERR(priv, "Bad return from REPLY_RX_ON_ASSOC command\n");
  1060. rc = -EIO;
  1061. }
  1062. spectrum_resp_status = le16_to_cpu(res->u.spectrum.status);
  1063. switch (spectrum_resp_status) {
  1064. case 0: /* Command will be handled */
  1065. if (res->u.spectrum.id != 0xff) {
  1066. IWL_DEBUG_INFO(priv, "Replaced existing measurement: %d\n",
  1067. res->u.spectrum.id);
  1068. priv->measurement_status &= ~MEASUREMENT_READY;
  1069. }
  1070. priv->measurement_status |= MEASUREMENT_ACTIVE;
  1071. rc = 0;
  1072. break;
  1073. case 1: /* Command will not be handled */
  1074. rc = -EAGAIN;
  1075. break;
  1076. }
  1077. dev_kfree_skb_any(cmd.meta.u.skb);
  1078. return rc;
  1079. }
  1080. #endif
  1081. static void iwl3945_rx_reply_alive(struct iwl_priv *priv,
  1082. struct iwl_rx_mem_buffer *rxb)
  1083. {
  1084. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  1085. struct iwl_alive_resp *palive;
  1086. struct delayed_work *pwork;
  1087. palive = &pkt->u.alive_frame;
  1088. IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision "
  1089. "0x%01X 0x%01X\n",
  1090. palive->is_valid, palive->ver_type,
  1091. palive->ver_subtype);
  1092. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  1093. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  1094. memcpy(&priv->card_alive_init, &pkt->u.alive_frame,
  1095. sizeof(struct iwl_alive_resp));
  1096. pwork = &priv->init_alive_start;
  1097. } else {
  1098. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  1099. memcpy(&priv->card_alive, &pkt->u.alive_frame,
  1100. sizeof(struct iwl_alive_resp));
  1101. pwork = &priv->alive_start;
  1102. iwl3945_disable_events(priv);
  1103. }
  1104. /* We delay the ALIVE response by 5ms to
  1105. * give the HW RF Kill time to activate... */
  1106. if (palive->is_valid == UCODE_VALID_OK)
  1107. queue_delayed_work(priv->workqueue, pwork,
  1108. msecs_to_jiffies(5));
  1109. else
  1110. IWL_WARN(priv, "uCode did not respond OK.\n");
  1111. }
  1112. static void iwl3945_rx_reply_add_sta(struct iwl_priv *priv,
  1113. struct iwl_rx_mem_buffer *rxb)
  1114. {
  1115. #ifdef CONFIG_IWLWIFI_DEBUG
  1116. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  1117. #endif
  1118. IWL_DEBUG_RX(priv, "Received REPLY_ADD_STA: 0x%02X\n", pkt->u.status);
  1119. return;
  1120. }
  1121. static void iwl3945_bg_beacon_update(struct work_struct *work)
  1122. {
  1123. struct iwl_priv *priv =
  1124. container_of(work, struct iwl_priv, beacon_update);
  1125. struct sk_buff *beacon;
  1126. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  1127. beacon = ieee80211_beacon_get(priv->hw, priv->vif);
  1128. if (!beacon) {
  1129. IWL_ERR(priv, "update beacon failed\n");
  1130. return;
  1131. }
  1132. mutex_lock(&priv->mutex);
  1133. /* new beacon skb is allocated every time; dispose previous.*/
  1134. if (priv->ibss_beacon)
  1135. dev_kfree_skb(priv->ibss_beacon);
  1136. priv->ibss_beacon = beacon;
  1137. mutex_unlock(&priv->mutex);
  1138. iwl3945_send_beacon_cmd(priv);
  1139. }
  1140. static void iwl3945_rx_beacon_notif(struct iwl_priv *priv,
  1141. struct iwl_rx_mem_buffer *rxb)
  1142. {
  1143. #ifdef CONFIG_IWLWIFI_DEBUG
  1144. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  1145. struct iwl3945_beacon_notif *beacon = &(pkt->u.beacon_status);
  1146. u8 rate = beacon->beacon_notify_hdr.rate;
  1147. IWL_DEBUG_RX(priv, "beacon status %x retries %d iss %d "
  1148. "tsf %d %d rate %d\n",
  1149. le32_to_cpu(beacon->beacon_notify_hdr.status) & TX_STATUS_MSK,
  1150. beacon->beacon_notify_hdr.failure_frame,
  1151. le32_to_cpu(beacon->ibss_mgr_status),
  1152. le32_to_cpu(beacon->high_tsf),
  1153. le32_to_cpu(beacon->low_tsf), rate);
  1154. #endif
  1155. if ((priv->iw_mode == NL80211_IFTYPE_AP) &&
  1156. (!test_bit(STATUS_EXIT_PENDING, &priv->status)))
  1157. queue_work(priv->workqueue, &priv->beacon_update);
  1158. }
  1159. /* Handle notification from uCode that card's power state is changing
  1160. * due to software, hardware, or critical temperature RFKILL */
  1161. static void iwl3945_rx_card_state_notif(struct iwl_priv *priv,
  1162. struct iwl_rx_mem_buffer *rxb)
  1163. {
  1164. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  1165. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  1166. unsigned long status = priv->status;
  1167. IWL_DEBUG_RF_KILL(priv, "Card state received: HW:%s SW:%s\n",
  1168. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  1169. (flags & SW_CARD_DISABLED) ? "Kill" : "On");
  1170. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  1171. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  1172. if (flags & HW_CARD_DISABLED)
  1173. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1174. else
  1175. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1176. if (flags & SW_CARD_DISABLED)
  1177. set_bit(STATUS_RF_KILL_SW, &priv->status);
  1178. else
  1179. clear_bit(STATUS_RF_KILL_SW, &priv->status);
  1180. iwl_scan_cancel(priv);
  1181. if ((test_bit(STATUS_RF_KILL_HW, &status) !=
  1182. test_bit(STATUS_RF_KILL_HW, &priv->status)) ||
  1183. (test_bit(STATUS_RF_KILL_SW, &status) !=
  1184. test_bit(STATUS_RF_KILL_SW, &priv->status)))
  1185. queue_work(priv->workqueue, &priv->rf_kill);
  1186. else
  1187. wake_up_interruptible(&priv->wait_command_queue);
  1188. }
  1189. /**
  1190. * iwl3945_setup_rx_handlers - Initialize Rx handler callbacks
  1191. *
  1192. * Setup the RX handlers for each of the reply types sent from the uCode
  1193. * to the host.
  1194. *
  1195. * This function chains into the hardware specific files for them to setup
  1196. * any hardware specific handlers as well.
  1197. */
  1198. static void iwl3945_setup_rx_handlers(struct iwl_priv *priv)
  1199. {
  1200. priv->rx_handlers[REPLY_ALIVE] = iwl3945_rx_reply_alive;
  1201. priv->rx_handlers[REPLY_ADD_STA] = iwl3945_rx_reply_add_sta;
  1202. priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error;
  1203. priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa;
  1204. priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif;
  1205. priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
  1206. iwl_rx_pm_debug_statistics_notif;
  1207. priv->rx_handlers[BEACON_NOTIFICATION] = iwl3945_rx_beacon_notif;
  1208. /*
  1209. * The same handler is used for both the REPLY to a discrete
  1210. * statistics request from the host as well as for the periodic
  1211. * statistics notifications (after received beacons) from the uCode.
  1212. */
  1213. priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl3945_hw_rx_statistics;
  1214. priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl3945_hw_rx_statistics;
  1215. iwl_setup_spectrum_handlers(priv);
  1216. iwl_setup_rx_scan_handlers(priv);
  1217. priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl3945_rx_card_state_notif;
  1218. /* Set up hardware specific Rx handlers */
  1219. iwl3945_hw_rx_handler_setup(priv);
  1220. }
  1221. /************************** RX-FUNCTIONS ****************************/
  1222. /*
  1223. * Rx theory of operation
  1224. *
  1225. * The host allocates 32 DMA target addresses and passes the host address
  1226. * to the firmware at register IWL_RFDS_TABLE_LOWER + N * RFD_SIZE where N is
  1227. * 0 to 31
  1228. *
  1229. * Rx Queue Indexes
  1230. * The host/firmware share two index registers for managing the Rx buffers.
  1231. *
  1232. * The READ index maps to the first position that the firmware may be writing
  1233. * to -- the driver can read up to (but not including) this position and get
  1234. * good data.
  1235. * The READ index is managed by the firmware once the card is enabled.
  1236. *
  1237. * The WRITE index maps to the last position the driver has read from -- the
  1238. * position preceding WRITE is the last slot the firmware can place a packet.
  1239. *
  1240. * The queue is empty (no good data) if WRITE = READ - 1, and is full if
  1241. * WRITE = READ.
  1242. *
  1243. * During initialization, the host sets up the READ queue position to the first
  1244. * INDEX position, and WRITE to the last (READ - 1 wrapped)
  1245. *
  1246. * When the firmware places a packet in a buffer, it will advance the READ index
  1247. * and fire the RX interrupt. The driver can then query the READ index and
  1248. * process as many packets as possible, moving the WRITE index forward as it
  1249. * resets the Rx queue buffers with new memory.
  1250. *
  1251. * The management in the driver is as follows:
  1252. * + A list of pre-allocated SKBs is stored in iwl->rxq->rx_free. When
  1253. * iwl->rxq->free_count drops to or below RX_LOW_WATERMARK, work is scheduled
  1254. * to replenish the iwl->rxq->rx_free.
  1255. * + In iwl3945_rx_replenish (scheduled) if 'processed' != 'read' then the
  1256. * iwl->rxq is replenished and the READ INDEX is updated (updating the
  1257. * 'processed' and 'read' driver indexes as well)
  1258. * + A received packet is processed and handed to the kernel network stack,
  1259. * detached from the iwl->rxq. The driver 'processed' index is updated.
  1260. * + The Host/Firmware iwl->rxq is replenished at tasklet time from the rx_free
  1261. * list. If there are no allocated buffers in iwl->rxq->rx_free, the READ
  1262. * INDEX is not incremented and iwl->status(RX_STALLED) is set. If there
  1263. * were enough free buffers and RX_STALLED is set it is cleared.
  1264. *
  1265. *
  1266. * Driver sequence:
  1267. *
  1268. * iwl3945_rx_replenish() Replenishes rx_free list from rx_used, and calls
  1269. * iwl3945_rx_queue_restock
  1270. * iwl3945_rx_queue_restock() Moves available buffers from rx_free into Rx
  1271. * queue, updates firmware pointers, and updates
  1272. * the WRITE index. If insufficient rx_free buffers
  1273. * are available, schedules iwl3945_rx_replenish
  1274. *
  1275. * -- enable interrupts --
  1276. * ISR - iwl3945_rx() Detach iwl_rx_mem_buffers from pool up to the
  1277. * READ INDEX, detaching the SKB from the pool.
  1278. * Moves the packet buffer from queue to rx_used.
  1279. * Calls iwl3945_rx_queue_restock to refill any empty
  1280. * slots.
  1281. * ...
  1282. *
  1283. */
  1284. /**
  1285. * iwl3945_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
  1286. */
  1287. static inline __le32 iwl3945_dma_addr2rbd_ptr(struct iwl_priv *priv,
  1288. dma_addr_t dma_addr)
  1289. {
  1290. return cpu_to_le32((u32)dma_addr);
  1291. }
  1292. /**
  1293. * iwl3945_rx_queue_restock - refill RX queue from pre-allocated pool
  1294. *
  1295. * If there are slots in the RX queue that need to be restocked,
  1296. * and we have free pre-allocated buffers, fill the ranks as much
  1297. * as we can, pulling from rx_free.
  1298. *
  1299. * This moves the 'write' index forward to catch up with 'processed', and
  1300. * also updates the memory address in the firmware to reference the new
  1301. * target buffer.
  1302. */
  1303. static int iwl3945_rx_queue_restock(struct iwl_priv *priv)
  1304. {
  1305. struct iwl_rx_queue *rxq = &priv->rxq;
  1306. struct list_head *element;
  1307. struct iwl_rx_mem_buffer *rxb;
  1308. unsigned long flags;
  1309. int write, rc;
  1310. spin_lock_irqsave(&rxq->lock, flags);
  1311. write = rxq->write & ~0x7;
  1312. while ((iwl_rx_queue_space(rxq) > 0) && (rxq->free_count)) {
  1313. /* Get next free Rx buffer, remove from free list */
  1314. element = rxq->rx_free.next;
  1315. rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
  1316. list_del(element);
  1317. /* Point to Rx buffer via next RBD in circular buffer */
  1318. rxq->bd[rxq->write] = iwl3945_dma_addr2rbd_ptr(priv, rxb->real_dma_addr);
  1319. rxq->queue[rxq->write] = rxb;
  1320. rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
  1321. rxq->free_count--;
  1322. }
  1323. spin_unlock_irqrestore(&rxq->lock, flags);
  1324. /* If the pre-allocated buffer pool is dropping low, schedule to
  1325. * refill it */
  1326. if (rxq->free_count <= RX_LOW_WATERMARK)
  1327. queue_work(priv->workqueue, &priv->rx_replenish);
  1328. /* If we've added more space for the firmware to place data, tell it.
  1329. * Increment device's write pointer in multiples of 8. */
  1330. if ((write != (rxq->write & ~0x7))
  1331. || (abs(rxq->write - rxq->read) > 7)) {
  1332. spin_lock_irqsave(&rxq->lock, flags);
  1333. rxq->need_update = 1;
  1334. spin_unlock_irqrestore(&rxq->lock, flags);
  1335. rc = iwl_rx_queue_update_write_ptr(priv, rxq);
  1336. if (rc)
  1337. return rc;
  1338. }
  1339. return 0;
  1340. }
  1341. /**
  1342. * iwl3945_rx_replenish - Move all used packet from rx_used to rx_free
  1343. *
  1344. * When moving to rx_free an SKB is allocated for the slot.
  1345. *
  1346. * Also restock the Rx queue via iwl3945_rx_queue_restock.
  1347. * This is called as a scheduled work item (except for during initialization)
  1348. */
  1349. static void iwl3945_rx_allocate(struct iwl_priv *priv)
  1350. {
  1351. struct iwl_rx_queue *rxq = &priv->rxq;
  1352. struct list_head *element;
  1353. struct iwl_rx_mem_buffer *rxb;
  1354. unsigned long flags;
  1355. spin_lock_irqsave(&rxq->lock, flags);
  1356. while (!list_empty(&rxq->rx_used)) {
  1357. element = rxq->rx_used.next;
  1358. rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
  1359. /* Alloc a new receive buffer */
  1360. rxb->skb =
  1361. alloc_skb(priv->hw_params.rx_buf_size,
  1362. __GFP_NOWARN | GFP_ATOMIC);
  1363. if (!rxb->skb) {
  1364. if (net_ratelimit())
  1365. IWL_CRIT(priv, ": Can not allocate SKB buffers\n");
  1366. /* We don't reschedule replenish work here -- we will
  1367. * call the restock method and if it still needs
  1368. * more buffers it will schedule replenish */
  1369. break;
  1370. }
  1371. /* If radiotap head is required, reserve some headroom here.
  1372. * The physical head count is a variable rx_stats->phy_count.
  1373. * We reserve 4 bytes here. Plus these extra bytes, the
  1374. * headroom of the physical head should be enough for the
  1375. * radiotap head that iwl3945 supported. See iwl3945_rt.
  1376. */
  1377. skb_reserve(rxb->skb, 4);
  1378. priv->alloc_rxb_skb++;
  1379. list_del(element);
  1380. /* Get physical address of RB/SKB */
  1381. rxb->real_dma_addr = pci_map_single(priv->pci_dev,
  1382. rxb->skb->data,
  1383. priv->hw_params.rx_buf_size,
  1384. PCI_DMA_FROMDEVICE);
  1385. list_add_tail(&rxb->list, &rxq->rx_free);
  1386. rxq->free_count++;
  1387. }
  1388. spin_unlock_irqrestore(&rxq->lock, flags);
  1389. }
  1390. /*
  1391. * this should be called while priv->lock is locked
  1392. */
  1393. static void __iwl3945_rx_replenish(void *data)
  1394. {
  1395. struct iwl_priv *priv = data;
  1396. iwl3945_rx_allocate(priv);
  1397. iwl3945_rx_queue_restock(priv);
  1398. }
  1399. void iwl3945_rx_replenish(void *data)
  1400. {
  1401. struct iwl_priv *priv = data;
  1402. unsigned long flags;
  1403. iwl3945_rx_allocate(priv);
  1404. spin_lock_irqsave(&priv->lock, flags);
  1405. iwl3945_rx_queue_restock(priv);
  1406. spin_unlock_irqrestore(&priv->lock, flags);
  1407. }
  1408. /* Convert linear signal-to-noise ratio into dB */
  1409. static u8 ratio2dB[100] = {
  1410. /* 0 1 2 3 4 5 6 7 8 9 */
  1411. 0, 0, 6, 10, 12, 14, 16, 17, 18, 19, /* 00 - 09 */
  1412. 20, 21, 22, 22, 23, 23, 24, 25, 26, 26, /* 10 - 19 */
  1413. 26, 26, 26, 27, 27, 28, 28, 28, 29, 29, /* 20 - 29 */
  1414. 29, 30, 30, 30, 31, 31, 31, 31, 32, 32, /* 30 - 39 */
  1415. 32, 32, 32, 33, 33, 33, 33, 33, 34, 34, /* 40 - 49 */
  1416. 34, 34, 34, 34, 35, 35, 35, 35, 35, 35, /* 50 - 59 */
  1417. 36, 36, 36, 36, 36, 36, 36, 37, 37, 37, /* 60 - 69 */
  1418. 37, 37, 37, 37, 37, 38, 38, 38, 38, 38, /* 70 - 79 */
  1419. 38, 38, 38, 38, 38, 39, 39, 39, 39, 39, /* 80 - 89 */
  1420. 39, 39, 39, 39, 39, 40, 40, 40, 40, 40 /* 90 - 99 */
  1421. };
  1422. /* Calculates a relative dB value from a ratio of linear
  1423. * (i.e. not dB) signal levels.
  1424. * Conversion assumes that levels are voltages (20*log), not powers (10*log). */
  1425. int iwl3945_calc_db_from_ratio(int sig_ratio)
  1426. {
  1427. /* 1000:1 or higher just report as 60 dB */
  1428. if (sig_ratio >= 1000)
  1429. return 60;
  1430. /* 100:1 or higher, divide by 10 and use table,
  1431. * add 20 dB to make up for divide by 10 */
  1432. if (sig_ratio >= 100)
  1433. return 20 + (int)ratio2dB[sig_ratio/10];
  1434. /* We shouldn't see this */
  1435. if (sig_ratio < 1)
  1436. return 0;
  1437. /* Use table for ratios 1:1 - 99:1 */
  1438. return (int)ratio2dB[sig_ratio];
  1439. }
  1440. #define PERFECT_RSSI (-20) /* dBm */
  1441. #define WORST_RSSI (-95) /* dBm */
  1442. #define RSSI_RANGE (PERFECT_RSSI - WORST_RSSI)
  1443. /* Calculate an indication of rx signal quality (a percentage, not dBm!).
  1444. * See http://www.ces.clemson.edu/linux/signal_quality.shtml for info
  1445. * about formulas used below. */
  1446. int iwl3945_calc_sig_qual(int rssi_dbm, int noise_dbm)
  1447. {
  1448. int sig_qual;
  1449. int degradation = PERFECT_RSSI - rssi_dbm;
  1450. /* If we get a noise measurement, use signal-to-noise ratio (SNR)
  1451. * as indicator; formula is (signal dbm - noise dbm).
  1452. * SNR at or above 40 is a great signal (100%).
  1453. * Below that, scale to fit SNR of 0 - 40 dB within 0 - 100% indicator.
  1454. * Weakest usable signal is usually 10 - 15 dB SNR. */
  1455. if (noise_dbm) {
  1456. if (rssi_dbm - noise_dbm >= 40)
  1457. return 100;
  1458. else if (rssi_dbm < noise_dbm)
  1459. return 0;
  1460. sig_qual = ((rssi_dbm - noise_dbm) * 5) / 2;
  1461. /* Else use just the signal level.
  1462. * This formula is a least squares fit of data points collected and
  1463. * compared with a reference system that had a percentage (%) display
  1464. * for signal quality. */
  1465. } else
  1466. sig_qual = (100 * (RSSI_RANGE * RSSI_RANGE) - degradation *
  1467. (15 * RSSI_RANGE + 62 * degradation)) /
  1468. (RSSI_RANGE * RSSI_RANGE);
  1469. if (sig_qual > 100)
  1470. sig_qual = 100;
  1471. else if (sig_qual < 1)
  1472. sig_qual = 0;
  1473. return sig_qual;
  1474. }
  1475. /**
  1476. * iwl3945_rx_handle - Main entry function for receiving responses from uCode
  1477. *
  1478. * Uses the priv->rx_handlers callback function array to invoke
  1479. * the appropriate handlers, including command responses,
  1480. * frame-received notifications, and other notifications.
  1481. */
  1482. static void iwl3945_rx_handle(struct iwl_priv *priv)
  1483. {
  1484. struct iwl_rx_mem_buffer *rxb;
  1485. struct iwl_rx_packet *pkt;
  1486. struct iwl_rx_queue *rxq = &priv->rxq;
  1487. u32 r, i;
  1488. int reclaim;
  1489. unsigned long flags;
  1490. u8 fill_rx = 0;
  1491. u32 count = 8;
  1492. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  1493. * buffer that the driver may process (last buffer filled by ucode). */
  1494. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  1495. i = rxq->read;
  1496. if (iwl_rx_queue_space(rxq) > (RX_QUEUE_SIZE / 2))
  1497. fill_rx = 1;
  1498. /* Rx interrupt, but nothing sent from uCode */
  1499. if (i == r)
  1500. IWL_DEBUG(priv, IWL_DL_RX | IWL_DL_ISR, "r = %d, i = %d\n", r, i);
  1501. while (i != r) {
  1502. rxb = rxq->queue[i];
  1503. /* If an RXB doesn't have a Rx queue slot associated with it,
  1504. * then a bug has been introduced in the queue refilling
  1505. * routines -- catch it here */
  1506. BUG_ON(rxb == NULL);
  1507. rxq->queue[i] = NULL;
  1508. pci_dma_sync_single_for_cpu(priv->pci_dev, rxb->real_dma_addr,
  1509. priv->hw_params.rx_buf_size,
  1510. PCI_DMA_FROMDEVICE);
  1511. pkt = (struct iwl_rx_packet *)rxb->skb->data;
  1512. /* Reclaim a command buffer only if this packet is a response
  1513. * to a (driver-originated) command.
  1514. * If the packet (e.g. Rx frame) originated from uCode,
  1515. * there is no command buffer to reclaim.
  1516. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  1517. * but apparently a few don't get set; catch them here. */
  1518. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  1519. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  1520. (pkt->hdr.cmd != REPLY_TX);
  1521. /* Based on type of command response or notification,
  1522. * handle those that need handling via function in
  1523. * rx_handlers table. See iwl3945_setup_rx_handlers() */
  1524. if (priv->rx_handlers[pkt->hdr.cmd]) {
  1525. IWL_DEBUG(priv, IWL_DL_HCMD | IWL_DL_RX | IWL_DL_ISR,
  1526. "r = %d, i = %d, %s, 0x%02x\n", r, i,
  1527. get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  1528. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  1529. } else {
  1530. /* No handling needed */
  1531. IWL_DEBUG(priv, IWL_DL_HCMD | IWL_DL_RX | IWL_DL_ISR,
  1532. "r %d i %d No handler needed for %s, 0x%02x\n",
  1533. r, i, get_cmd_string(pkt->hdr.cmd),
  1534. pkt->hdr.cmd);
  1535. }
  1536. if (reclaim) {
  1537. /* Invoke any callbacks, transfer the skb to caller, and
  1538. * fire off the (possibly) blocking iwl_send_cmd()
  1539. * as we reclaim the driver command queue */
  1540. if (rxb && rxb->skb)
  1541. iwl_tx_cmd_complete(priv, rxb);
  1542. else
  1543. IWL_WARN(priv, "Claim null rxb?\n");
  1544. }
  1545. /* For now we just don't re-use anything. We can tweak this
  1546. * later to try and re-use notification packets and SKBs that
  1547. * fail to Rx correctly */
  1548. if (rxb->skb != NULL) {
  1549. priv->alloc_rxb_skb--;
  1550. dev_kfree_skb_any(rxb->skb);
  1551. rxb->skb = NULL;
  1552. }
  1553. pci_unmap_single(priv->pci_dev, rxb->real_dma_addr,
  1554. priv->hw_params.rx_buf_size,
  1555. PCI_DMA_FROMDEVICE);
  1556. spin_lock_irqsave(&rxq->lock, flags);
  1557. list_add_tail(&rxb->list, &priv->rxq.rx_used);
  1558. spin_unlock_irqrestore(&rxq->lock, flags);
  1559. i = (i + 1) & RX_QUEUE_MASK;
  1560. /* If there are a lot of unused frames,
  1561. * restock the Rx queue so ucode won't assert. */
  1562. if (fill_rx) {
  1563. count++;
  1564. if (count >= 8) {
  1565. priv->rxq.read = i;
  1566. __iwl3945_rx_replenish(priv);
  1567. count = 0;
  1568. }
  1569. }
  1570. }
  1571. /* Backtrack one entry */
  1572. priv->rxq.read = i;
  1573. iwl3945_rx_queue_restock(priv);
  1574. }
  1575. /* call this function to flush any scheduled tasklet */
  1576. static inline void iwl_synchronize_irq(struct iwl_priv *priv)
  1577. {
  1578. /* wait to make sure we flush pending tasklet*/
  1579. synchronize_irq(priv->pci_dev->irq);
  1580. tasklet_kill(&priv->irq_tasklet);
  1581. }
  1582. static const char *desc_lookup(int i)
  1583. {
  1584. switch (i) {
  1585. case 1:
  1586. return "FAIL";
  1587. case 2:
  1588. return "BAD_PARAM";
  1589. case 3:
  1590. return "BAD_CHECKSUM";
  1591. case 4:
  1592. return "NMI_INTERRUPT";
  1593. case 5:
  1594. return "SYSASSERT";
  1595. case 6:
  1596. return "FATAL_ERROR";
  1597. }
  1598. return "UNKNOWN";
  1599. }
  1600. #define ERROR_START_OFFSET (1 * sizeof(u32))
  1601. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  1602. static void iwl3945_dump_nic_error_log(struct iwl_priv *priv)
  1603. {
  1604. u32 i;
  1605. u32 desc, time, count, base, data1;
  1606. u32 blink1, blink2, ilink1, ilink2;
  1607. int rc;
  1608. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  1609. if (!iwl3945_hw_valid_rtc_data_addr(base)) {
  1610. IWL_ERR(priv, "Not valid error log pointer 0x%08X\n", base);
  1611. return;
  1612. }
  1613. rc = iwl_grab_nic_access(priv);
  1614. if (rc) {
  1615. IWL_WARN(priv, "Can not read from adapter at this time.\n");
  1616. return;
  1617. }
  1618. count = iwl_read_targ_mem(priv, base);
  1619. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  1620. IWL_ERR(priv, "Start IWL Error Log Dump:\n");
  1621. IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
  1622. priv->status, count);
  1623. }
  1624. IWL_ERR(priv, "Desc Time asrtPC blink2 "
  1625. "ilink1 nmiPC Line\n");
  1626. for (i = ERROR_START_OFFSET;
  1627. i < (count * ERROR_ELEM_SIZE) + ERROR_START_OFFSET;
  1628. i += ERROR_ELEM_SIZE) {
  1629. desc = iwl_read_targ_mem(priv, base + i);
  1630. time =
  1631. iwl_read_targ_mem(priv, base + i + 1 * sizeof(u32));
  1632. blink1 =
  1633. iwl_read_targ_mem(priv, base + i + 2 * sizeof(u32));
  1634. blink2 =
  1635. iwl_read_targ_mem(priv, base + i + 3 * sizeof(u32));
  1636. ilink1 =
  1637. iwl_read_targ_mem(priv, base + i + 4 * sizeof(u32));
  1638. ilink2 =
  1639. iwl_read_targ_mem(priv, base + i + 5 * sizeof(u32));
  1640. data1 =
  1641. iwl_read_targ_mem(priv, base + i + 6 * sizeof(u32));
  1642. IWL_ERR(priv,
  1643. "%-13s (#%d) %010u 0x%05X 0x%05X 0x%05X 0x%05X %u\n\n",
  1644. desc_lookup(desc), desc, time, blink1, blink2,
  1645. ilink1, ilink2, data1);
  1646. }
  1647. iwl_release_nic_access(priv);
  1648. }
  1649. #define EVENT_START_OFFSET (6 * sizeof(u32))
  1650. /**
  1651. * iwl3945_print_event_log - Dump error event log to syslog
  1652. *
  1653. * NOTE: Must be called with iwl_grab_nic_access() already obtained!
  1654. */
  1655. static void iwl3945_print_event_log(struct iwl_priv *priv, u32 start_idx,
  1656. u32 num_events, u32 mode)
  1657. {
  1658. u32 i;
  1659. u32 base; /* SRAM byte address of event log header */
  1660. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  1661. u32 ptr; /* SRAM byte address of log data */
  1662. u32 ev, time, data; /* event log data */
  1663. if (num_events == 0)
  1664. return;
  1665. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1666. if (mode == 0)
  1667. event_size = 2 * sizeof(u32);
  1668. else
  1669. event_size = 3 * sizeof(u32);
  1670. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  1671. /* "time" is actually "data" for mode 0 (no timestamp).
  1672. * place event id # at far right for easier visual parsing. */
  1673. for (i = 0; i < num_events; i++) {
  1674. ev = iwl_read_targ_mem(priv, ptr);
  1675. ptr += sizeof(u32);
  1676. time = iwl_read_targ_mem(priv, ptr);
  1677. ptr += sizeof(u32);
  1678. if (mode == 0) {
  1679. /* data, ev */
  1680. IWL_ERR(priv, "0x%08x\t%04u\n", time, ev);
  1681. } else {
  1682. data = iwl_read_targ_mem(priv, ptr);
  1683. ptr += sizeof(u32);
  1684. IWL_ERR(priv, "%010u\t0x%08x\t%04u\n", time, data, ev);
  1685. }
  1686. }
  1687. }
  1688. static void iwl3945_dump_nic_event_log(struct iwl_priv *priv)
  1689. {
  1690. int rc;
  1691. u32 base; /* SRAM byte address of event log header */
  1692. u32 capacity; /* event log capacity in # entries */
  1693. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  1694. u32 num_wraps; /* # times uCode wrapped to top of log */
  1695. u32 next_entry; /* index of next entry to be written by uCode */
  1696. u32 size; /* # entries that we'll print */
  1697. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1698. if (!iwl3945_hw_valid_rtc_data_addr(base)) {
  1699. IWL_ERR(priv, "Invalid event log pointer 0x%08X\n", base);
  1700. return;
  1701. }
  1702. rc = iwl_grab_nic_access(priv);
  1703. if (rc) {
  1704. IWL_WARN(priv, "Can not read from adapter at this time.\n");
  1705. return;
  1706. }
  1707. /* event log header */
  1708. capacity = iwl_read_targ_mem(priv, base);
  1709. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  1710. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  1711. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  1712. size = num_wraps ? capacity : next_entry;
  1713. /* bail out if nothing in log */
  1714. if (size == 0) {
  1715. IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
  1716. iwl_release_nic_access(priv);
  1717. return;
  1718. }
  1719. IWL_ERR(priv, "Start IWL Event Log Dump: display count %d, wraps %d\n",
  1720. size, num_wraps);
  1721. /* if uCode has wrapped back to top of log, start at the oldest entry,
  1722. * i.e the next one that uCode would fill. */
  1723. if (num_wraps)
  1724. iwl3945_print_event_log(priv, next_entry,
  1725. capacity - next_entry, mode);
  1726. /* (then/else) start at top of log */
  1727. iwl3945_print_event_log(priv, 0, next_entry, mode);
  1728. iwl_release_nic_access(priv);
  1729. }
  1730. static void iwl3945_error_recovery(struct iwl_priv *priv)
  1731. {
  1732. unsigned long flags;
  1733. memcpy(&priv->staging_rxon, &priv->recovery_rxon,
  1734. sizeof(priv->staging_rxon));
  1735. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1736. iwl3945_commit_rxon(priv);
  1737. iwl3945_add_station(priv, priv->bssid, 1, 0);
  1738. spin_lock_irqsave(&priv->lock, flags);
  1739. priv->assoc_id = le16_to_cpu(priv->staging_rxon.assoc_id);
  1740. priv->error_recovering = 0;
  1741. spin_unlock_irqrestore(&priv->lock, flags);
  1742. }
  1743. static void iwl3945_irq_tasklet(struct iwl_priv *priv)
  1744. {
  1745. u32 inta, handled = 0;
  1746. u32 inta_fh;
  1747. unsigned long flags;
  1748. #ifdef CONFIG_IWLWIFI_DEBUG
  1749. u32 inta_mask;
  1750. #endif
  1751. spin_lock_irqsave(&priv->lock, flags);
  1752. /* Ack/clear/reset pending uCode interrupts.
  1753. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  1754. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  1755. inta = iwl_read32(priv, CSR_INT);
  1756. iwl_write32(priv, CSR_INT, inta);
  1757. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  1758. * Any new interrupts that happen after this, either while we're
  1759. * in this tasklet, or later, will show up in next ISR/tasklet. */
  1760. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1761. iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh);
  1762. #ifdef CONFIG_IWLWIFI_DEBUG
  1763. if (priv->debug_level & IWL_DL_ISR) {
  1764. /* just for debug */
  1765. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1766. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  1767. inta, inta_mask, inta_fh);
  1768. }
  1769. #endif
  1770. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  1771. * atomic, make sure that inta covers all the interrupts that
  1772. * we've discovered, even if FH interrupt came in just after
  1773. * reading CSR_INT. */
  1774. if (inta_fh & CSR39_FH_INT_RX_MASK)
  1775. inta |= CSR_INT_BIT_FH_RX;
  1776. if (inta_fh & CSR39_FH_INT_TX_MASK)
  1777. inta |= CSR_INT_BIT_FH_TX;
  1778. /* Now service all interrupt bits discovered above. */
  1779. if (inta & CSR_INT_BIT_HW_ERR) {
  1780. IWL_ERR(priv, "Microcode HW error detected. Restarting.\n");
  1781. /* Tell the device to stop sending interrupts */
  1782. iwl_disable_interrupts(priv);
  1783. iwl_irq_handle_error(priv);
  1784. handled |= CSR_INT_BIT_HW_ERR;
  1785. spin_unlock_irqrestore(&priv->lock, flags);
  1786. return;
  1787. }
  1788. #ifdef CONFIG_IWLWIFI_DEBUG
  1789. if (priv->debug_level & (IWL_DL_ISR)) {
  1790. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  1791. if (inta & CSR_INT_BIT_SCD)
  1792. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  1793. "the frame/frames.\n");
  1794. /* Alive notification via Rx interrupt will do the real work */
  1795. if (inta & CSR_INT_BIT_ALIVE)
  1796. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  1797. }
  1798. #endif
  1799. /* Safely ignore these bits for debug checks below */
  1800. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  1801. /* Error detected by uCode */
  1802. if (inta & CSR_INT_BIT_SW_ERR) {
  1803. IWL_ERR(priv, "Microcode SW error detected. "
  1804. "Restarting 0x%X.\n", inta);
  1805. iwl_irq_handle_error(priv);
  1806. handled |= CSR_INT_BIT_SW_ERR;
  1807. }
  1808. /* uCode wakes up after power-down sleep */
  1809. if (inta & CSR_INT_BIT_WAKEUP) {
  1810. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1811. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1812. iwl_txq_update_write_ptr(priv, &priv->txq[0]);
  1813. iwl_txq_update_write_ptr(priv, &priv->txq[1]);
  1814. iwl_txq_update_write_ptr(priv, &priv->txq[2]);
  1815. iwl_txq_update_write_ptr(priv, &priv->txq[3]);
  1816. iwl_txq_update_write_ptr(priv, &priv->txq[4]);
  1817. iwl_txq_update_write_ptr(priv, &priv->txq[5]);
  1818. handled |= CSR_INT_BIT_WAKEUP;
  1819. }
  1820. /* All uCode command responses, including Tx command responses,
  1821. * Rx "responses" (frame-received notification), and other
  1822. * notifications from uCode come through here*/
  1823. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1824. iwl3945_rx_handle(priv);
  1825. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1826. }
  1827. if (inta & CSR_INT_BIT_FH_TX) {
  1828. IWL_DEBUG_ISR(priv, "Tx interrupt\n");
  1829. iwl_write32(priv, CSR_FH_INT_STATUS, (1 << 6));
  1830. if (!iwl_grab_nic_access(priv)) {
  1831. iwl_write_direct32(priv, FH39_TCSR_CREDIT
  1832. (FH39_SRVC_CHNL), 0x0);
  1833. iwl_release_nic_access(priv);
  1834. }
  1835. handled |= CSR_INT_BIT_FH_TX;
  1836. }
  1837. if (inta & ~handled)
  1838. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1839. if (inta & ~CSR_INI_SET_MASK) {
  1840. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1841. inta & ~CSR_INI_SET_MASK);
  1842. IWL_WARN(priv, " with FH_INT = 0x%08x\n", inta_fh);
  1843. }
  1844. /* Re-enable all interrupts */
  1845. /* only Re-enable if disabled by irq */
  1846. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1847. iwl_enable_interrupts(priv);
  1848. #ifdef CONFIG_IWLWIFI_DEBUG
  1849. if (priv->debug_level & (IWL_DL_ISR)) {
  1850. inta = iwl_read32(priv, CSR_INT);
  1851. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1852. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1853. IWL_DEBUG_ISR(priv, "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  1854. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  1855. }
  1856. #endif
  1857. spin_unlock_irqrestore(&priv->lock, flags);
  1858. }
  1859. static int iwl3945_get_channels_for_scan(struct iwl_priv *priv,
  1860. enum ieee80211_band band,
  1861. u8 is_active, u8 n_probes,
  1862. struct iwl3945_scan_channel *scan_ch)
  1863. {
  1864. const struct ieee80211_channel *channels = NULL;
  1865. const struct ieee80211_supported_band *sband;
  1866. const struct iwl_channel_info *ch_info;
  1867. u16 passive_dwell = 0;
  1868. u16 active_dwell = 0;
  1869. int added, i;
  1870. sband = iwl_get_hw_mode(priv, band);
  1871. if (!sband)
  1872. return 0;
  1873. channels = sband->channels;
  1874. active_dwell = iwl_get_active_dwell_time(priv, band, n_probes);
  1875. passive_dwell = iwl_get_passive_dwell_time(priv, band);
  1876. if (passive_dwell <= active_dwell)
  1877. passive_dwell = active_dwell + 1;
  1878. for (i = 0, added = 0; i < sband->n_channels; i++) {
  1879. if (channels[i].flags & IEEE80211_CHAN_DISABLED)
  1880. continue;
  1881. scan_ch->channel = channels[i].hw_value;
  1882. ch_info = iwl_get_channel_info(priv, band, scan_ch->channel);
  1883. if (!is_channel_valid(ch_info)) {
  1884. IWL_DEBUG_SCAN(priv, "Channel %d is INVALID for this band.\n",
  1885. scan_ch->channel);
  1886. continue;
  1887. }
  1888. scan_ch->active_dwell = cpu_to_le16(active_dwell);
  1889. scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
  1890. /* If passive , set up for auto-switch
  1891. * and use long active_dwell time.
  1892. */
  1893. if (!is_active || is_channel_passive(ch_info) ||
  1894. (channels[i].flags & IEEE80211_CHAN_PASSIVE_SCAN)) {
  1895. scan_ch->type = 0; /* passive */
  1896. if (IWL_UCODE_API(priv->ucode_ver) == 1)
  1897. scan_ch->active_dwell = cpu_to_le16(passive_dwell - 1);
  1898. } else {
  1899. scan_ch->type = 1; /* active */
  1900. }
  1901. /* Set direct probe bits. These may be used both for active
  1902. * scan channels (probes gets sent right away),
  1903. * or for passive channels (probes get se sent only after
  1904. * hearing clear Rx packet).*/
  1905. if (IWL_UCODE_API(priv->ucode_ver) >= 2) {
  1906. if (n_probes)
  1907. scan_ch->type |= IWL39_SCAN_PROBE_MASK(n_probes);
  1908. } else {
  1909. /* uCode v1 does not allow setting direct probe bits on
  1910. * passive channel. */
  1911. if ((scan_ch->type & 1) && n_probes)
  1912. scan_ch->type |= IWL39_SCAN_PROBE_MASK(n_probes);
  1913. }
  1914. /* Set txpower levels to defaults */
  1915. scan_ch->tpc.dsp_atten = 110;
  1916. /* scan_pwr_info->tpc.dsp_atten; */
  1917. /*scan_pwr_info->tpc.tx_gain; */
  1918. if (band == IEEE80211_BAND_5GHZ)
  1919. scan_ch->tpc.tx_gain = ((1 << 5) | (3 << 3)) | 3;
  1920. else {
  1921. scan_ch->tpc.tx_gain = ((1 << 5) | (5 << 3));
  1922. /* NOTE: if we were doing 6Mb OFDM for scans we'd use
  1923. * power level:
  1924. * scan_ch->tpc.tx_gain = ((1 << 5) | (2 << 3)) | 3;
  1925. */
  1926. }
  1927. IWL_DEBUG_SCAN(priv, "Scanning %d [%s %d]\n",
  1928. scan_ch->channel,
  1929. (scan_ch->type & 1) ? "ACTIVE" : "PASSIVE",
  1930. (scan_ch->type & 1) ?
  1931. active_dwell : passive_dwell);
  1932. scan_ch++;
  1933. added++;
  1934. }
  1935. IWL_DEBUG_SCAN(priv, "total channels to scan %d \n", added);
  1936. return added;
  1937. }
  1938. static void iwl3945_init_hw_rates(struct iwl_priv *priv,
  1939. struct ieee80211_rate *rates)
  1940. {
  1941. int i;
  1942. for (i = 0; i < IWL_RATE_COUNT; i++) {
  1943. rates[i].bitrate = iwl3945_rates[i].ieee * 5;
  1944. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  1945. rates[i].hw_value_short = i;
  1946. rates[i].flags = 0;
  1947. if ((i > IWL39_LAST_OFDM_RATE) || (i < IWL_FIRST_OFDM_RATE)) {
  1948. /*
  1949. * If CCK != 1M then set short preamble rate flag.
  1950. */
  1951. rates[i].flags |= (iwl3945_rates[i].plcp == 10) ?
  1952. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  1953. }
  1954. }
  1955. }
  1956. /******************************************************************************
  1957. *
  1958. * uCode download functions
  1959. *
  1960. ******************************************************************************/
  1961. static void iwl3945_dealloc_ucode_pci(struct iwl_priv *priv)
  1962. {
  1963. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
  1964. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
  1965. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1966. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
  1967. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1968. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1969. }
  1970. /**
  1971. * iwl3945_verify_inst_full - verify runtime uCode image in card vs. host,
  1972. * looking at all data.
  1973. */
  1974. static int iwl3945_verify_inst_full(struct iwl_priv *priv, __le32 *image, u32 len)
  1975. {
  1976. u32 val;
  1977. u32 save_len = len;
  1978. int rc = 0;
  1979. u32 errcnt;
  1980. IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len);
  1981. rc = iwl_grab_nic_access(priv);
  1982. if (rc)
  1983. return rc;
  1984. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  1985. IWL39_RTC_INST_LOWER_BOUND);
  1986. errcnt = 0;
  1987. for (; len > 0; len -= sizeof(u32), image++) {
  1988. /* read data comes through single port, auto-incr addr */
  1989. /* NOTE: Use the debugless read so we don't flood kernel log
  1990. * if IWL_DL_IO is set */
  1991. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1992. if (val != le32_to_cpu(*image)) {
  1993. IWL_ERR(priv, "uCode INST section is invalid at "
  1994. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  1995. save_len - len, val, le32_to_cpu(*image));
  1996. rc = -EIO;
  1997. errcnt++;
  1998. if (errcnt >= 20)
  1999. break;
  2000. }
  2001. }
  2002. iwl_release_nic_access(priv);
  2003. if (!errcnt)
  2004. IWL_DEBUG_INFO(priv,
  2005. "ucode image in INSTRUCTION memory is good\n");
  2006. return rc;
  2007. }
  2008. /**
  2009. * iwl3945_verify_inst_sparse - verify runtime uCode image in card vs. host,
  2010. * using sample data 100 bytes apart. If these sample points are good,
  2011. * it's a pretty good bet that everything between them is good, too.
  2012. */
  2013. static int iwl3945_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
  2014. {
  2015. u32 val;
  2016. int rc = 0;
  2017. u32 errcnt = 0;
  2018. u32 i;
  2019. IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len);
  2020. rc = iwl_grab_nic_access(priv);
  2021. if (rc)
  2022. return rc;
  2023. for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
  2024. /* read data comes through single port, auto-incr addr */
  2025. /* NOTE: Use the debugless read so we don't flood kernel log
  2026. * if IWL_DL_IO is set */
  2027. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  2028. i + IWL39_RTC_INST_LOWER_BOUND);
  2029. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2030. if (val != le32_to_cpu(*image)) {
  2031. #if 0 /* Enable this if you want to see details */
  2032. IWL_ERR(priv, "uCode INST section is invalid at "
  2033. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  2034. i, val, *image);
  2035. #endif
  2036. rc = -EIO;
  2037. errcnt++;
  2038. if (errcnt >= 3)
  2039. break;
  2040. }
  2041. }
  2042. iwl_release_nic_access(priv);
  2043. return rc;
  2044. }
  2045. /**
  2046. * iwl3945_verify_ucode - determine which instruction image is in SRAM,
  2047. * and verify its contents
  2048. */
  2049. static int iwl3945_verify_ucode(struct iwl_priv *priv)
  2050. {
  2051. __le32 *image;
  2052. u32 len;
  2053. int rc = 0;
  2054. /* Try bootstrap */
  2055. image = (__le32 *)priv->ucode_boot.v_addr;
  2056. len = priv->ucode_boot.len;
  2057. rc = iwl3945_verify_inst_sparse(priv, image, len);
  2058. if (rc == 0) {
  2059. IWL_DEBUG_INFO(priv, "Bootstrap uCode is good in inst SRAM\n");
  2060. return 0;
  2061. }
  2062. /* Try initialize */
  2063. image = (__le32 *)priv->ucode_init.v_addr;
  2064. len = priv->ucode_init.len;
  2065. rc = iwl3945_verify_inst_sparse(priv, image, len);
  2066. if (rc == 0) {
  2067. IWL_DEBUG_INFO(priv, "Initialize uCode is good in inst SRAM\n");
  2068. return 0;
  2069. }
  2070. /* Try runtime/protocol */
  2071. image = (__le32 *)priv->ucode_code.v_addr;
  2072. len = priv->ucode_code.len;
  2073. rc = iwl3945_verify_inst_sparse(priv, image, len);
  2074. if (rc == 0) {
  2075. IWL_DEBUG_INFO(priv, "Runtime uCode is good in inst SRAM\n");
  2076. return 0;
  2077. }
  2078. IWL_ERR(priv, "NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
  2079. /* Since nothing seems to match, show first several data entries in
  2080. * instruction SRAM, so maybe visual inspection will give a clue.
  2081. * Selection of bootstrap image (vs. other images) is arbitrary. */
  2082. image = (__le32 *)priv->ucode_boot.v_addr;
  2083. len = priv->ucode_boot.len;
  2084. rc = iwl3945_verify_inst_full(priv, image, len);
  2085. return rc;
  2086. }
  2087. static void iwl3945_nic_start(struct iwl_priv *priv)
  2088. {
  2089. /* Remove all resets to allow NIC to operate */
  2090. iwl_write32(priv, CSR_RESET, 0);
  2091. }
  2092. /**
  2093. * iwl3945_read_ucode - Read uCode images from disk file.
  2094. *
  2095. * Copy into buffers for card to fetch via bus-mastering
  2096. */
  2097. static int iwl3945_read_ucode(struct iwl_priv *priv)
  2098. {
  2099. struct iwl_ucode *ucode;
  2100. int ret = -EINVAL, index;
  2101. const struct firmware *ucode_raw;
  2102. /* firmware file name contains uCode/driver compatibility version */
  2103. const char *name_pre = priv->cfg->fw_name_pre;
  2104. const unsigned int api_max = priv->cfg->ucode_api_max;
  2105. const unsigned int api_min = priv->cfg->ucode_api_min;
  2106. char buf[25];
  2107. u8 *src;
  2108. size_t len;
  2109. u32 api_ver, inst_size, data_size, init_size, init_data_size, boot_size;
  2110. /* Ask kernel firmware_class module to get the boot firmware off disk.
  2111. * request_firmware() is synchronous, file is in memory on return. */
  2112. for (index = api_max; index >= api_min; index--) {
  2113. sprintf(buf, "%s%u%s", name_pre, index, ".ucode");
  2114. ret = request_firmware(&ucode_raw, buf, &priv->pci_dev->dev);
  2115. if (ret < 0) {
  2116. IWL_ERR(priv, "%s firmware file req failed: %d\n",
  2117. buf, ret);
  2118. if (ret == -ENOENT)
  2119. continue;
  2120. else
  2121. goto error;
  2122. } else {
  2123. if (index < api_max)
  2124. IWL_ERR(priv, "Loaded firmware %s, "
  2125. "which is deprecated. "
  2126. " Please use API v%u instead.\n",
  2127. buf, api_max);
  2128. IWL_DEBUG_INFO(priv, "Got firmware '%s' file "
  2129. "(%zd bytes) from disk\n",
  2130. buf, ucode_raw->size);
  2131. break;
  2132. }
  2133. }
  2134. if (ret < 0)
  2135. goto error;
  2136. /* Make sure that we got at least our header! */
  2137. if (ucode_raw->size < sizeof(*ucode)) {
  2138. IWL_ERR(priv, "File size way too small!\n");
  2139. ret = -EINVAL;
  2140. goto err_release;
  2141. }
  2142. /* Data from ucode file: header followed by uCode images */
  2143. ucode = (void *)ucode_raw->data;
  2144. priv->ucode_ver = le32_to_cpu(ucode->ver);
  2145. api_ver = IWL_UCODE_API(priv->ucode_ver);
  2146. inst_size = le32_to_cpu(ucode->inst_size);
  2147. data_size = le32_to_cpu(ucode->data_size);
  2148. init_size = le32_to_cpu(ucode->init_size);
  2149. init_data_size = le32_to_cpu(ucode->init_data_size);
  2150. boot_size = le32_to_cpu(ucode->boot_size);
  2151. /* api_ver should match the api version forming part of the
  2152. * firmware filename ... but we don't check for that and only rely
  2153. * on the API version read from firmware header from here on forward */
  2154. if (api_ver < api_min || api_ver > api_max) {
  2155. IWL_ERR(priv, "Driver unable to support your firmware API. "
  2156. "Driver supports v%u, firmware is v%u.\n",
  2157. api_max, api_ver);
  2158. priv->ucode_ver = 0;
  2159. ret = -EINVAL;
  2160. goto err_release;
  2161. }
  2162. if (api_ver != api_max)
  2163. IWL_ERR(priv, "Firmware has old API version. Expected %u, "
  2164. "got %u. New firmware can be obtained "
  2165. "from http://www.intellinuxwireless.org.\n",
  2166. api_max, api_ver);
  2167. IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u\n",
  2168. IWL_UCODE_MAJOR(priv->ucode_ver),
  2169. IWL_UCODE_MINOR(priv->ucode_ver),
  2170. IWL_UCODE_API(priv->ucode_ver),
  2171. IWL_UCODE_SERIAL(priv->ucode_ver));
  2172. IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
  2173. priv->ucode_ver);
  2174. IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %u\n",
  2175. inst_size);
  2176. IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %u\n",
  2177. data_size);
  2178. IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %u\n",
  2179. init_size);
  2180. IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %u\n",
  2181. init_data_size);
  2182. IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %u\n",
  2183. boot_size);
  2184. /* Verify size of file vs. image size info in file's header */
  2185. if (ucode_raw->size < sizeof(*ucode) +
  2186. inst_size + data_size + init_size +
  2187. init_data_size + boot_size) {
  2188. IWL_DEBUG_INFO(priv, "uCode file size %zd too small\n",
  2189. ucode_raw->size);
  2190. ret = -EINVAL;
  2191. goto err_release;
  2192. }
  2193. /* Verify that uCode images will fit in card's SRAM */
  2194. if (inst_size > IWL39_MAX_INST_SIZE) {
  2195. IWL_DEBUG_INFO(priv, "uCode instr len %d too large to fit in\n",
  2196. inst_size);
  2197. ret = -EINVAL;
  2198. goto err_release;
  2199. }
  2200. if (data_size > IWL39_MAX_DATA_SIZE) {
  2201. IWL_DEBUG_INFO(priv, "uCode data len %d too large to fit in\n",
  2202. data_size);
  2203. ret = -EINVAL;
  2204. goto err_release;
  2205. }
  2206. if (init_size > IWL39_MAX_INST_SIZE) {
  2207. IWL_DEBUG_INFO(priv,
  2208. "uCode init instr len %d too large to fit in\n",
  2209. init_size);
  2210. ret = -EINVAL;
  2211. goto err_release;
  2212. }
  2213. if (init_data_size > IWL39_MAX_DATA_SIZE) {
  2214. IWL_DEBUG_INFO(priv,
  2215. "uCode init data len %d too large to fit in\n",
  2216. init_data_size);
  2217. ret = -EINVAL;
  2218. goto err_release;
  2219. }
  2220. if (boot_size > IWL39_MAX_BSM_SIZE) {
  2221. IWL_DEBUG_INFO(priv,
  2222. "uCode boot instr len %d too large to fit in\n",
  2223. boot_size);
  2224. ret = -EINVAL;
  2225. goto err_release;
  2226. }
  2227. /* Allocate ucode buffers for card's bus-master loading ... */
  2228. /* Runtime instructions and 2 copies of data:
  2229. * 1) unmodified from disk
  2230. * 2) backup cache for save/restore during power-downs */
  2231. priv->ucode_code.len = inst_size;
  2232. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
  2233. priv->ucode_data.len = data_size;
  2234. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
  2235. priv->ucode_data_backup.len = data_size;
  2236. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  2237. if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
  2238. !priv->ucode_data_backup.v_addr)
  2239. goto err_pci_alloc;
  2240. /* Initialization instructions and data */
  2241. if (init_size && init_data_size) {
  2242. priv->ucode_init.len = init_size;
  2243. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
  2244. priv->ucode_init_data.len = init_data_size;
  2245. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  2246. if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
  2247. goto err_pci_alloc;
  2248. }
  2249. /* Bootstrap (instructions only, no data) */
  2250. if (boot_size) {
  2251. priv->ucode_boot.len = boot_size;
  2252. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
  2253. if (!priv->ucode_boot.v_addr)
  2254. goto err_pci_alloc;
  2255. }
  2256. /* Copy images into buffers for card's bus-master reads ... */
  2257. /* Runtime instructions (first block of data in file) */
  2258. src = &ucode->data[0];
  2259. len = priv->ucode_code.len;
  2260. IWL_DEBUG_INFO(priv,
  2261. "Copying (but not loading) uCode instr len %zd\n", len);
  2262. memcpy(priv->ucode_code.v_addr, src, len);
  2263. IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  2264. priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
  2265. /* Runtime data (2nd block)
  2266. * NOTE: Copy into backup buffer will be done in iwl3945_up() */
  2267. src = &ucode->data[inst_size];
  2268. len = priv->ucode_data.len;
  2269. IWL_DEBUG_INFO(priv,
  2270. "Copying (but not loading) uCode data len %zd\n", len);
  2271. memcpy(priv->ucode_data.v_addr, src, len);
  2272. memcpy(priv->ucode_data_backup.v_addr, src, len);
  2273. /* Initialization instructions (3rd block) */
  2274. if (init_size) {
  2275. src = &ucode->data[inst_size + data_size];
  2276. len = priv->ucode_init.len;
  2277. IWL_DEBUG_INFO(priv,
  2278. "Copying (but not loading) init instr len %zd\n", len);
  2279. memcpy(priv->ucode_init.v_addr, src, len);
  2280. }
  2281. /* Initialization data (4th block) */
  2282. if (init_data_size) {
  2283. src = &ucode->data[inst_size + data_size + init_size];
  2284. len = priv->ucode_init_data.len;
  2285. IWL_DEBUG_INFO(priv,
  2286. "Copying (but not loading) init data len %zd\n", len);
  2287. memcpy(priv->ucode_init_data.v_addr, src, len);
  2288. }
  2289. /* Bootstrap instructions (5th block) */
  2290. src = &ucode->data[inst_size + data_size + init_size + init_data_size];
  2291. len = priv->ucode_boot.len;
  2292. IWL_DEBUG_INFO(priv,
  2293. "Copying (but not loading) boot instr len %zd\n", len);
  2294. memcpy(priv->ucode_boot.v_addr, src, len);
  2295. /* We have our copies now, allow OS release its copies */
  2296. release_firmware(ucode_raw);
  2297. return 0;
  2298. err_pci_alloc:
  2299. IWL_ERR(priv, "failed to allocate pci memory\n");
  2300. ret = -ENOMEM;
  2301. iwl3945_dealloc_ucode_pci(priv);
  2302. err_release:
  2303. release_firmware(ucode_raw);
  2304. error:
  2305. return ret;
  2306. }
  2307. /**
  2308. * iwl3945_set_ucode_ptrs - Set uCode address location
  2309. *
  2310. * Tell initialization uCode where to find runtime uCode.
  2311. *
  2312. * BSM registers initially contain pointers to initialization uCode.
  2313. * We need to replace them to load runtime uCode inst and data,
  2314. * and to save runtime data when powering down.
  2315. */
  2316. static int iwl3945_set_ucode_ptrs(struct iwl_priv *priv)
  2317. {
  2318. dma_addr_t pinst;
  2319. dma_addr_t pdata;
  2320. int rc = 0;
  2321. unsigned long flags;
  2322. /* bits 31:0 for 3945 */
  2323. pinst = priv->ucode_code.p_addr;
  2324. pdata = priv->ucode_data_backup.p_addr;
  2325. spin_lock_irqsave(&priv->lock, flags);
  2326. rc = iwl_grab_nic_access(priv);
  2327. if (rc) {
  2328. spin_unlock_irqrestore(&priv->lock, flags);
  2329. return rc;
  2330. }
  2331. /* Tell bootstrap uCode where to find image to load */
  2332. iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
  2333. iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  2334. iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG,
  2335. priv->ucode_data.len);
  2336. /* Inst byte count must be last to set up, bit 31 signals uCode
  2337. * that all new ptr/size info is in place */
  2338. iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG,
  2339. priv->ucode_code.len | BSM_DRAM_INST_LOAD);
  2340. iwl_release_nic_access(priv);
  2341. spin_unlock_irqrestore(&priv->lock, flags);
  2342. IWL_DEBUG_INFO(priv, "Runtime uCode pointers are set.\n");
  2343. return rc;
  2344. }
  2345. /**
  2346. * iwl3945_init_alive_start - Called after REPLY_ALIVE notification received
  2347. *
  2348. * Called after REPLY_ALIVE notification received from "initialize" uCode.
  2349. *
  2350. * Tell "initialize" uCode to go ahead and load the runtime uCode.
  2351. */
  2352. static void iwl3945_init_alive_start(struct iwl_priv *priv)
  2353. {
  2354. /* Check alive response for "valid" sign from uCode */
  2355. if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
  2356. /* We had an error bringing up the hardware, so take it
  2357. * all the way back down so we can try again */
  2358. IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n");
  2359. goto restart;
  2360. }
  2361. /* Bootstrap uCode has loaded initialize uCode ... verify inst image.
  2362. * This is a paranoid check, because we would not have gotten the
  2363. * "initialize" alive if code weren't properly loaded. */
  2364. if (iwl3945_verify_ucode(priv)) {
  2365. /* Runtime instruction load was bad;
  2366. * take it all the way back down so we can try again */
  2367. IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n");
  2368. goto restart;
  2369. }
  2370. /* Send pointers to protocol/runtime uCode image ... init code will
  2371. * load and launch runtime uCode, which will send us another "Alive"
  2372. * notification. */
  2373. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  2374. if (iwl3945_set_ucode_ptrs(priv)) {
  2375. /* Runtime instruction load won't happen;
  2376. * take it all the way back down so we can try again */
  2377. IWL_DEBUG_INFO(priv, "Couldn't set up uCode pointers.\n");
  2378. goto restart;
  2379. }
  2380. return;
  2381. restart:
  2382. queue_work(priv->workqueue, &priv->restart);
  2383. }
  2384. /* temporary */
  2385. static int iwl3945_mac_beacon_update(struct ieee80211_hw *hw,
  2386. struct sk_buff *skb);
  2387. /**
  2388. * iwl3945_alive_start - called after REPLY_ALIVE notification received
  2389. * from protocol/runtime uCode (initialization uCode's
  2390. * Alive gets handled by iwl3945_init_alive_start()).
  2391. */
  2392. static void iwl3945_alive_start(struct iwl_priv *priv)
  2393. {
  2394. int rc = 0;
  2395. int thermal_spin = 0;
  2396. u32 rfkill;
  2397. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  2398. if (priv->card_alive.is_valid != UCODE_VALID_OK) {
  2399. /* We had an error bringing up the hardware, so take it
  2400. * all the way back down so we can try again */
  2401. IWL_DEBUG_INFO(priv, "Alive failed.\n");
  2402. goto restart;
  2403. }
  2404. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  2405. * This is a paranoid check, because we would not have gotten the
  2406. * "runtime" alive if code weren't properly loaded. */
  2407. if (iwl3945_verify_ucode(priv)) {
  2408. /* Runtime instruction load was bad;
  2409. * take it all the way back down so we can try again */
  2410. IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
  2411. goto restart;
  2412. }
  2413. iwl3945_clear_stations_table(priv);
  2414. rc = iwl_grab_nic_access(priv);
  2415. if (rc) {
  2416. IWL_WARN(priv, "Can not read RFKILL status from adapter\n");
  2417. return;
  2418. }
  2419. rfkill = iwl_read_prph(priv, APMG_RFKILL_REG);
  2420. IWL_DEBUG_INFO(priv, "RFKILL status: 0x%x\n", rfkill);
  2421. iwl_release_nic_access(priv);
  2422. if (rfkill & 0x1) {
  2423. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2424. /* if RFKILL is not on, then wait for thermal
  2425. * sensor in adapter to kick in */
  2426. while (iwl3945_hw_get_temperature(priv) == 0) {
  2427. thermal_spin++;
  2428. udelay(10);
  2429. }
  2430. if (thermal_spin)
  2431. IWL_DEBUG_INFO(priv, "Thermal calibration took %dus\n",
  2432. thermal_spin * 10);
  2433. } else
  2434. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2435. /* After the ALIVE response, we can send commands to 3945 uCode */
  2436. set_bit(STATUS_ALIVE, &priv->status);
  2437. /* Clear out the uCode error bit if it is set */
  2438. clear_bit(STATUS_FW_ERROR, &priv->status);
  2439. if (iwl_is_rfkill(priv))
  2440. return;
  2441. ieee80211_wake_queues(priv->hw);
  2442. priv->active_rate = priv->rates_mask;
  2443. priv->active_rate_basic = priv->rates_mask & IWL_BASIC_RATES_MASK;
  2444. iwl_power_update_mode(priv, false);
  2445. if (iwl_is_associated(priv)) {
  2446. struct iwl3945_rxon_cmd *active_rxon =
  2447. (struct iwl3945_rxon_cmd *)(&priv->active_rxon);
  2448. memcpy(&priv->staging_rxon, &priv->active_rxon,
  2449. sizeof(priv->staging_rxon));
  2450. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2451. } else {
  2452. /* Initialize our rx_config data */
  2453. iwl_connection_init_rx_config(priv, priv->iw_mode);
  2454. }
  2455. /* Configure Bluetooth device coexistence support */
  2456. iwl_send_bt_config(priv);
  2457. /* Configure the adapter for unassociated operation */
  2458. iwl3945_commit_rxon(priv);
  2459. iwl3945_reg_txpower_periodic(priv);
  2460. iwl3945_led_register(priv);
  2461. IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
  2462. set_bit(STATUS_READY, &priv->status);
  2463. wake_up_interruptible(&priv->wait_command_queue);
  2464. if (priv->error_recovering)
  2465. iwl3945_error_recovery(priv);
  2466. /* reassociate for ADHOC mode */
  2467. if (priv->vif && (priv->iw_mode == NL80211_IFTYPE_ADHOC)) {
  2468. struct sk_buff *beacon = ieee80211_beacon_get(priv->hw,
  2469. priv->vif);
  2470. if (beacon)
  2471. iwl3945_mac_beacon_update(priv->hw, beacon);
  2472. }
  2473. return;
  2474. restart:
  2475. queue_work(priv->workqueue, &priv->restart);
  2476. }
  2477. static void iwl3945_cancel_deferred_work(struct iwl_priv *priv);
  2478. static void __iwl3945_down(struct iwl_priv *priv)
  2479. {
  2480. unsigned long flags;
  2481. int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
  2482. struct ieee80211_conf *conf = NULL;
  2483. IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
  2484. conf = ieee80211_get_hw_conf(priv->hw);
  2485. if (!exit_pending)
  2486. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2487. iwl3945_led_unregister(priv);
  2488. iwl3945_clear_stations_table(priv);
  2489. /* Unblock any waiting calls */
  2490. wake_up_interruptible_all(&priv->wait_command_queue);
  2491. /* Wipe out the EXIT_PENDING status bit if we are not actually
  2492. * exiting the module */
  2493. if (!exit_pending)
  2494. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2495. /* stop and reset the on-board processor */
  2496. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  2497. /* tell the device to stop sending interrupts */
  2498. spin_lock_irqsave(&priv->lock, flags);
  2499. iwl_disable_interrupts(priv);
  2500. spin_unlock_irqrestore(&priv->lock, flags);
  2501. iwl_synchronize_irq(priv);
  2502. if (priv->mac80211_registered)
  2503. ieee80211_stop_queues(priv->hw);
  2504. /* If we have not previously called iwl3945_init() then
  2505. * clear all bits but the RF Kill and SUSPEND bits and return */
  2506. if (!iwl_is_init(priv)) {
  2507. priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2508. STATUS_RF_KILL_HW |
  2509. test_bit(STATUS_RF_KILL_SW, &priv->status) <<
  2510. STATUS_RF_KILL_SW |
  2511. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2512. STATUS_GEO_CONFIGURED |
  2513. test_bit(STATUS_IN_SUSPEND, &priv->status) <<
  2514. STATUS_IN_SUSPEND |
  2515. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2516. STATUS_EXIT_PENDING;
  2517. goto exit;
  2518. }
  2519. /* ...otherwise clear out all the status bits but the RF Kill and
  2520. * SUSPEND bits and continue taking the NIC down. */
  2521. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2522. STATUS_RF_KILL_HW |
  2523. test_bit(STATUS_RF_KILL_SW, &priv->status) <<
  2524. STATUS_RF_KILL_SW |
  2525. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2526. STATUS_GEO_CONFIGURED |
  2527. test_bit(STATUS_IN_SUSPEND, &priv->status) <<
  2528. STATUS_IN_SUSPEND |
  2529. test_bit(STATUS_FW_ERROR, &priv->status) <<
  2530. STATUS_FW_ERROR |
  2531. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2532. STATUS_EXIT_PENDING;
  2533. priv->cfg->ops->lib->apm_ops.reset(priv);
  2534. spin_lock_irqsave(&priv->lock, flags);
  2535. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  2536. spin_unlock_irqrestore(&priv->lock, flags);
  2537. iwl3945_hw_txq_ctx_stop(priv);
  2538. iwl3945_hw_rxq_stop(priv);
  2539. spin_lock_irqsave(&priv->lock, flags);
  2540. if (!iwl_grab_nic_access(priv)) {
  2541. iwl_write_prph(priv, APMG_CLK_DIS_REG,
  2542. APMG_CLK_VAL_DMA_CLK_RQT);
  2543. iwl_release_nic_access(priv);
  2544. }
  2545. spin_unlock_irqrestore(&priv->lock, flags);
  2546. udelay(5);
  2547. if (exit_pending || test_bit(STATUS_IN_SUSPEND, &priv->status))
  2548. priv->cfg->ops->lib->apm_ops.stop(priv);
  2549. else
  2550. priv->cfg->ops->lib->apm_ops.reset(priv);
  2551. exit:
  2552. memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
  2553. if (priv->ibss_beacon)
  2554. dev_kfree_skb(priv->ibss_beacon);
  2555. priv->ibss_beacon = NULL;
  2556. /* clear out any free frames */
  2557. iwl3945_clear_free_frames(priv);
  2558. }
  2559. static void iwl3945_down(struct iwl_priv *priv)
  2560. {
  2561. mutex_lock(&priv->mutex);
  2562. __iwl3945_down(priv);
  2563. mutex_unlock(&priv->mutex);
  2564. iwl3945_cancel_deferred_work(priv);
  2565. }
  2566. #define MAX_HW_RESTARTS 5
  2567. static int __iwl3945_up(struct iwl_priv *priv)
  2568. {
  2569. int rc, i;
  2570. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2571. IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
  2572. return -EIO;
  2573. }
  2574. if (test_bit(STATUS_RF_KILL_SW, &priv->status)) {
  2575. IWL_WARN(priv, "Radio disabled by SW RF kill (module "
  2576. "parameter)\n");
  2577. return -ENODEV;
  2578. }
  2579. if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
  2580. IWL_ERR(priv, "ucode not available for device bring up\n");
  2581. return -EIO;
  2582. }
  2583. /* If platform's RF_KILL switch is NOT set to KILL */
  2584. if (iwl_read32(priv, CSR_GP_CNTRL) &
  2585. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  2586. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2587. else {
  2588. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2589. if (!test_bit(STATUS_IN_SUSPEND, &priv->status)) {
  2590. IWL_WARN(priv, "Radio disabled by HW RF Kill switch\n");
  2591. return -ENODEV;
  2592. }
  2593. }
  2594. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2595. rc = iwl3945_hw_nic_init(priv);
  2596. if (rc) {
  2597. IWL_ERR(priv, "Unable to int nic\n");
  2598. return rc;
  2599. }
  2600. /* make sure rfkill handshake bits are cleared */
  2601. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2602. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2603. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  2604. /* clear (again), then enable host interrupts */
  2605. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2606. iwl_enable_interrupts(priv);
  2607. /* really make sure rfkill handshake bits are cleared */
  2608. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2609. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2610. /* Copy original ucode data image from disk into backup cache.
  2611. * This will be used to initialize the on-board processor's
  2612. * data SRAM for a clean start when the runtime program first loads. */
  2613. memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
  2614. priv->ucode_data.len);
  2615. /* We return success when we resume from suspend and rf_kill is on. */
  2616. if (test_bit(STATUS_RF_KILL_HW, &priv->status))
  2617. return 0;
  2618. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  2619. iwl3945_clear_stations_table(priv);
  2620. /* load bootstrap state machine,
  2621. * load bootstrap program into processor's memory,
  2622. * prepare to load the "initialize" uCode */
  2623. priv->cfg->ops->lib->load_ucode(priv);
  2624. if (rc) {
  2625. IWL_ERR(priv,
  2626. "Unable to set up bootstrap uCode: %d\n", rc);
  2627. continue;
  2628. }
  2629. /* start card; "initialize" will load runtime ucode */
  2630. iwl3945_nic_start(priv);
  2631. IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
  2632. return 0;
  2633. }
  2634. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2635. __iwl3945_down(priv);
  2636. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2637. /* tried to restart and config the device for as long as our
  2638. * patience could withstand */
  2639. IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
  2640. return -EIO;
  2641. }
  2642. /*****************************************************************************
  2643. *
  2644. * Workqueue callbacks
  2645. *
  2646. *****************************************************************************/
  2647. static void iwl3945_bg_init_alive_start(struct work_struct *data)
  2648. {
  2649. struct iwl_priv *priv =
  2650. container_of(data, struct iwl_priv, init_alive_start.work);
  2651. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2652. return;
  2653. mutex_lock(&priv->mutex);
  2654. iwl3945_init_alive_start(priv);
  2655. mutex_unlock(&priv->mutex);
  2656. }
  2657. static void iwl3945_bg_alive_start(struct work_struct *data)
  2658. {
  2659. struct iwl_priv *priv =
  2660. container_of(data, struct iwl_priv, alive_start.work);
  2661. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2662. return;
  2663. mutex_lock(&priv->mutex);
  2664. iwl3945_alive_start(priv);
  2665. mutex_unlock(&priv->mutex);
  2666. }
  2667. static void iwl3945_rfkill_poll(struct work_struct *data)
  2668. {
  2669. struct iwl_priv *priv =
  2670. container_of(data, struct iwl_priv, rfkill_poll.work);
  2671. unsigned long status = priv->status;
  2672. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  2673. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2674. else
  2675. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2676. if (test_bit(STATUS_RF_KILL_HW, &status) != test_bit(STATUS_RF_KILL_HW, &priv->status))
  2677. queue_work(priv->workqueue, &priv->rf_kill);
  2678. queue_delayed_work(priv->workqueue, &priv->rfkill_poll,
  2679. round_jiffies_relative(2 * HZ));
  2680. }
  2681. #define IWL_SCAN_CHECK_WATCHDOG (7 * HZ)
  2682. static void iwl3945_bg_request_scan(struct work_struct *data)
  2683. {
  2684. struct iwl_priv *priv =
  2685. container_of(data, struct iwl_priv, request_scan);
  2686. struct iwl_host_cmd cmd = {
  2687. .id = REPLY_SCAN_CMD,
  2688. .len = sizeof(struct iwl3945_scan_cmd),
  2689. .meta.flags = CMD_SIZE_HUGE,
  2690. };
  2691. int rc = 0;
  2692. struct iwl3945_scan_cmd *scan;
  2693. struct ieee80211_conf *conf = NULL;
  2694. u8 n_probes = 2;
  2695. enum ieee80211_band band;
  2696. DECLARE_SSID_BUF(ssid);
  2697. conf = ieee80211_get_hw_conf(priv->hw);
  2698. mutex_lock(&priv->mutex);
  2699. if (!iwl_is_ready(priv)) {
  2700. IWL_WARN(priv, "request scan called when driver not ready.\n");
  2701. goto done;
  2702. }
  2703. /* Make sure the scan wasn't canceled before this queued work
  2704. * was given the chance to run... */
  2705. if (!test_bit(STATUS_SCANNING, &priv->status))
  2706. goto done;
  2707. /* This should never be called or scheduled if there is currently
  2708. * a scan active in the hardware. */
  2709. if (test_bit(STATUS_SCAN_HW, &priv->status)) {
  2710. IWL_DEBUG_INFO(priv, "Multiple concurrent scan requests "
  2711. "Ignoring second request.\n");
  2712. rc = -EIO;
  2713. goto done;
  2714. }
  2715. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2716. IWL_DEBUG_SCAN(priv, "Aborting scan due to device shutdown\n");
  2717. goto done;
  2718. }
  2719. if (test_bit(STATUS_SCAN_ABORTING, &priv->status)) {
  2720. IWL_DEBUG_HC(priv,
  2721. "Scan request while abort pending. Queuing.\n");
  2722. goto done;
  2723. }
  2724. if (iwl_is_rfkill(priv)) {
  2725. IWL_DEBUG_HC(priv, "Aborting scan due to RF Kill activation\n");
  2726. goto done;
  2727. }
  2728. if (!test_bit(STATUS_READY, &priv->status)) {
  2729. IWL_DEBUG_HC(priv,
  2730. "Scan request while uninitialized. Queuing.\n");
  2731. goto done;
  2732. }
  2733. if (!priv->scan_bands) {
  2734. IWL_DEBUG_HC(priv, "Aborting scan due to no requested bands\n");
  2735. goto done;
  2736. }
  2737. if (!priv->scan) {
  2738. priv->scan = kmalloc(sizeof(struct iwl3945_scan_cmd) +
  2739. IWL_MAX_SCAN_SIZE, GFP_KERNEL);
  2740. if (!priv->scan) {
  2741. rc = -ENOMEM;
  2742. goto done;
  2743. }
  2744. }
  2745. scan = priv->scan;
  2746. memset(scan, 0, sizeof(struct iwl3945_scan_cmd) + IWL_MAX_SCAN_SIZE);
  2747. scan->quiet_plcp_th = IWL_PLCP_QUIET_THRESH;
  2748. scan->quiet_time = IWL_ACTIVE_QUIET_TIME;
  2749. if (iwl_is_associated(priv)) {
  2750. u16 interval = 0;
  2751. u32 extra;
  2752. u32 suspend_time = 100;
  2753. u32 scan_suspend_time = 100;
  2754. unsigned long flags;
  2755. IWL_DEBUG_INFO(priv, "Scanning while associated...\n");
  2756. spin_lock_irqsave(&priv->lock, flags);
  2757. interval = priv->beacon_int;
  2758. spin_unlock_irqrestore(&priv->lock, flags);
  2759. scan->suspend_time = 0;
  2760. scan->max_out_time = cpu_to_le32(200 * 1024);
  2761. if (!interval)
  2762. interval = suspend_time;
  2763. /*
  2764. * suspend time format:
  2765. * 0-19: beacon interval in usec (time before exec.)
  2766. * 20-23: 0
  2767. * 24-31: number of beacons (suspend between channels)
  2768. */
  2769. extra = (suspend_time / interval) << 24;
  2770. scan_suspend_time = 0xFF0FFFFF &
  2771. (extra | ((suspend_time % interval) * 1024));
  2772. scan->suspend_time = cpu_to_le32(scan_suspend_time);
  2773. IWL_DEBUG_SCAN(priv, "suspend_time 0x%X beacon interval %d\n",
  2774. scan_suspend_time, interval);
  2775. }
  2776. /* We should add the ability for user to lock to PASSIVE ONLY */
  2777. if (priv->one_direct_scan) {
  2778. IWL_DEBUG_SCAN(priv, "Kicking off one direct scan for '%s'\n",
  2779. print_ssid(ssid, priv->direct_ssid,
  2780. priv->direct_ssid_len));
  2781. scan->direct_scan[0].id = WLAN_EID_SSID;
  2782. scan->direct_scan[0].len = priv->direct_ssid_len;
  2783. memcpy(scan->direct_scan[0].ssid,
  2784. priv->direct_ssid, priv->direct_ssid_len);
  2785. n_probes++;
  2786. } else
  2787. IWL_DEBUG_SCAN(priv, "Kicking off one indirect scan.\n");
  2788. /* We don't build a direct scan probe request; the uCode will do
  2789. * that based on the direct_mask added to each channel entry */
  2790. scan->tx_cmd.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK;
  2791. scan->tx_cmd.sta_id = priv->hw_params.bcast_sta_id;
  2792. scan->tx_cmd.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  2793. /* flags + rate selection */
  2794. if (priv->scan_bands & BIT(IEEE80211_BAND_2GHZ)) {
  2795. scan->flags = RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK;
  2796. scan->tx_cmd.rate = IWL_RATE_1M_PLCP;
  2797. scan->good_CRC_th = 0;
  2798. band = IEEE80211_BAND_2GHZ;
  2799. } else if (priv->scan_bands & BIT(IEEE80211_BAND_5GHZ)) {
  2800. scan->tx_cmd.rate = IWL_RATE_6M_PLCP;
  2801. scan->good_CRC_th = IWL_GOOD_CRC_TH;
  2802. band = IEEE80211_BAND_5GHZ;
  2803. } else {
  2804. IWL_WARN(priv, "Invalid scan band count\n");
  2805. goto done;
  2806. }
  2807. scan->tx_cmd.len = cpu_to_le16(
  2808. iwl_fill_probe_req(priv, band,
  2809. (struct ieee80211_mgmt *)scan->data,
  2810. IWL_MAX_SCAN_SIZE - sizeof(*scan)));
  2811. /* select Rx antennas */
  2812. scan->flags |= iwl3945_get_antenna_flags(priv);
  2813. if (priv->iw_mode == NL80211_IFTYPE_MONITOR)
  2814. scan->filter_flags = RXON_FILTER_PROMISC_MSK;
  2815. scan->channel_count =
  2816. iwl3945_get_channels_for_scan(priv, band, 1, /* active */
  2817. n_probes,
  2818. (void *)&scan->data[le16_to_cpu(scan->tx_cmd.len)]);
  2819. if (scan->channel_count == 0) {
  2820. IWL_DEBUG_SCAN(priv, "channel count %d\n", scan->channel_count);
  2821. goto done;
  2822. }
  2823. cmd.len += le16_to_cpu(scan->tx_cmd.len) +
  2824. scan->channel_count * sizeof(struct iwl3945_scan_channel);
  2825. cmd.data = scan;
  2826. scan->len = cpu_to_le16(cmd.len);
  2827. set_bit(STATUS_SCAN_HW, &priv->status);
  2828. rc = iwl_send_cmd_sync(priv, &cmd);
  2829. if (rc)
  2830. goto done;
  2831. queue_delayed_work(priv->workqueue, &priv->scan_check,
  2832. IWL_SCAN_CHECK_WATCHDOG);
  2833. mutex_unlock(&priv->mutex);
  2834. return;
  2835. done:
  2836. /* can not perform scan make sure we clear scanning
  2837. * bits from status so next scan request can be performed.
  2838. * if we dont clear scanning status bit here all next scan
  2839. * will fail
  2840. */
  2841. clear_bit(STATUS_SCAN_HW, &priv->status);
  2842. clear_bit(STATUS_SCANNING, &priv->status);
  2843. /* inform mac80211 scan aborted */
  2844. queue_work(priv->workqueue, &priv->scan_completed);
  2845. mutex_unlock(&priv->mutex);
  2846. }
  2847. static void iwl3945_bg_up(struct work_struct *data)
  2848. {
  2849. struct iwl_priv *priv = container_of(data, struct iwl_priv, up);
  2850. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2851. return;
  2852. mutex_lock(&priv->mutex);
  2853. __iwl3945_up(priv);
  2854. mutex_unlock(&priv->mutex);
  2855. iwl_rfkill_set_hw_state(priv);
  2856. }
  2857. static void iwl3945_bg_restart(struct work_struct *data)
  2858. {
  2859. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  2860. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2861. return;
  2862. iwl3945_down(priv);
  2863. queue_work(priv->workqueue, &priv->up);
  2864. }
  2865. static void iwl3945_bg_rx_replenish(struct work_struct *data)
  2866. {
  2867. struct iwl_priv *priv =
  2868. container_of(data, struct iwl_priv, rx_replenish);
  2869. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2870. return;
  2871. mutex_lock(&priv->mutex);
  2872. iwl3945_rx_replenish(priv);
  2873. mutex_unlock(&priv->mutex);
  2874. }
  2875. #define IWL_DELAY_NEXT_SCAN (HZ*2)
  2876. static void iwl3945_post_associate(struct iwl_priv *priv)
  2877. {
  2878. int rc = 0;
  2879. struct ieee80211_conf *conf = NULL;
  2880. if (priv->iw_mode == NL80211_IFTYPE_AP) {
  2881. IWL_ERR(priv, "%s Should not be called in AP mode\n", __func__);
  2882. return;
  2883. }
  2884. IWL_DEBUG_ASSOC(priv, "Associated as %d to: %pM\n",
  2885. priv->assoc_id, priv->active_rxon.bssid_addr);
  2886. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2887. return;
  2888. if (!priv->vif || !priv->is_open)
  2889. return;
  2890. iwl_scan_cancel_timeout(priv, 200);
  2891. conf = ieee80211_get_hw_conf(priv->hw);
  2892. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2893. iwl3945_commit_rxon(priv);
  2894. memset(&priv->rxon_timing, 0, sizeof(struct iwl_rxon_time_cmd));
  2895. iwl3945_setup_rxon_timing(priv);
  2896. rc = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
  2897. sizeof(priv->rxon_timing), &priv->rxon_timing);
  2898. if (rc)
  2899. IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
  2900. "Attempting to continue.\n");
  2901. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2902. priv->staging_rxon.assoc_id = cpu_to_le16(priv->assoc_id);
  2903. IWL_DEBUG_ASSOC(priv, "assoc id %d beacon interval %d\n",
  2904. priv->assoc_id, priv->beacon_int);
  2905. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_PREAMBLE)
  2906. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  2907. else
  2908. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2909. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  2910. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_SLOT_TIME)
  2911. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  2912. else
  2913. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  2914. if (priv->iw_mode == NL80211_IFTYPE_ADHOC)
  2915. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  2916. }
  2917. iwl3945_commit_rxon(priv);
  2918. switch (priv->iw_mode) {
  2919. case NL80211_IFTYPE_STATION:
  2920. iwl3945_rate_scale_init(priv->hw, IWL_AP_ID);
  2921. break;
  2922. case NL80211_IFTYPE_ADHOC:
  2923. priv->assoc_id = 1;
  2924. iwl3945_add_station(priv, priv->bssid, 0, 0);
  2925. iwl3945_sync_sta(priv, IWL_STA_ID,
  2926. (priv->band == IEEE80211_BAND_5GHZ) ?
  2927. IWL_RATE_6M_PLCP : IWL_RATE_1M_PLCP,
  2928. CMD_ASYNC);
  2929. iwl3945_rate_scale_init(priv->hw, IWL_STA_ID);
  2930. iwl3945_send_beacon_cmd(priv);
  2931. break;
  2932. default:
  2933. IWL_ERR(priv, "%s Should not be called in %d mode\n",
  2934. __func__, priv->iw_mode);
  2935. break;
  2936. }
  2937. iwl_activate_qos(priv, 0);
  2938. /* we have just associated, don't start scan too early */
  2939. priv->next_scan_jiffies = jiffies + IWL_DELAY_NEXT_SCAN;
  2940. }
  2941. static int iwl3945_mac_config(struct ieee80211_hw *hw, u32 changed);
  2942. /*****************************************************************************
  2943. *
  2944. * mac80211 entry point functions
  2945. *
  2946. *****************************************************************************/
  2947. #define UCODE_READY_TIMEOUT (2 * HZ)
  2948. static int iwl3945_mac_start(struct ieee80211_hw *hw)
  2949. {
  2950. struct iwl_priv *priv = hw->priv;
  2951. int ret;
  2952. IWL_DEBUG_MAC80211(priv, "enter\n");
  2953. /* we should be verifying the device is ready to be opened */
  2954. mutex_lock(&priv->mutex);
  2955. memset(&priv->staging_rxon, 0, sizeof(priv->staging_rxon));
  2956. /* fetch ucode file from disk, alloc and copy to bus-master buffers ...
  2957. * ucode filename and max sizes are card-specific. */
  2958. if (!priv->ucode_code.len) {
  2959. ret = iwl3945_read_ucode(priv);
  2960. if (ret) {
  2961. IWL_ERR(priv, "Could not read microcode: %d\n", ret);
  2962. mutex_unlock(&priv->mutex);
  2963. goto out_release_irq;
  2964. }
  2965. }
  2966. ret = __iwl3945_up(priv);
  2967. mutex_unlock(&priv->mutex);
  2968. iwl_rfkill_set_hw_state(priv);
  2969. if (ret)
  2970. goto out_release_irq;
  2971. IWL_DEBUG_INFO(priv, "Start UP work.\n");
  2972. if (test_bit(STATUS_IN_SUSPEND, &priv->status))
  2973. return 0;
  2974. /* Wait for START_ALIVE from ucode. Otherwise callbacks from
  2975. * mac80211 will not be run successfully. */
  2976. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  2977. test_bit(STATUS_READY, &priv->status),
  2978. UCODE_READY_TIMEOUT);
  2979. if (!ret) {
  2980. if (!test_bit(STATUS_READY, &priv->status)) {
  2981. IWL_ERR(priv,
  2982. "Wait for START_ALIVE timeout after %dms.\n",
  2983. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  2984. ret = -ETIMEDOUT;
  2985. goto out_release_irq;
  2986. }
  2987. }
  2988. /* ucode is running and will send rfkill notifications,
  2989. * no need to poll the killswitch state anymore */
  2990. cancel_delayed_work(&priv->rfkill_poll);
  2991. priv->is_open = 1;
  2992. IWL_DEBUG_MAC80211(priv, "leave\n");
  2993. return 0;
  2994. out_release_irq:
  2995. priv->is_open = 0;
  2996. IWL_DEBUG_MAC80211(priv, "leave - failed\n");
  2997. return ret;
  2998. }
  2999. static void iwl3945_mac_stop(struct ieee80211_hw *hw)
  3000. {
  3001. struct iwl_priv *priv = hw->priv;
  3002. IWL_DEBUG_MAC80211(priv, "enter\n");
  3003. if (!priv->is_open) {
  3004. IWL_DEBUG_MAC80211(priv, "leave - skip\n");
  3005. return;
  3006. }
  3007. priv->is_open = 0;
  3008. if (iwl_is_ready_rf(priv)) {
  3009. /* stop mac, cancel any scan request and clear
  3010. * RXON_FILTER_ASSOC_MSK BIT
  3011. */
  3012. mutex_lock(&priv->mutex);
  3013. iwl_scan_cancel_timeout(priv, 100);
  3014. mutex_unlock(&priv->mutex);
  3015. }
  3016. iwl3945_down(priv);
  3017. flush_workqueue(priv->workqueue);
  3018. /* start polling the killswitch state again */
  3019. queue_delayed_work(priv->workqueue, &priv->rfkill_poll,
  3020. round_jiffies_relative(2 * HZ));
  3021. IWL_DEBUG_MAC80211(priv, "leave\n");
  3022. }
  3023. static int iwl3945_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  3024. {
  3025. struct iwl_priv *priv = hw->priv;
  3026. IWL_DEBUG_MAC80211(priv, "enter\n");
  3027. IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  3028. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  3029. if (iwl3945_tx_skb(priv, skb))
  3030. dev_kfree_skb_any(skb);
  3031. IWL_DEBUG_MAC80211(priv, "leave\n");
  3032. return NETDEV_TX_OK;
  3033. }
  3034. static int iwl3945_mac_add_interface(struct ieee80211_hw *hw,
  3035. struct ieee80211_if_init_conf *conf)
  3036. {
  3037. struct iwl_priv *priv = hw->priv;
  3038. unsigned long flags;
  3039. IWL_DEBUG_MAC80211(priv, "enter: type %d\n", conf->type);
  3040. if (priv->vif) {
  3041. IWL_DEBUG_MAC80211(priv, "leave - vif != NULL\n");
  3042. return -EOPNOTSUPP;
  3043. }
  3044. spin_lock_irqsave(&priv->lock, flags);
  3045. priv->vif = conf->vif;
  3046. priv->iw_mode = conf->type;
  3047. spin_unlock_irqrestore(&priv->lock, flags);
  3048. mutex_lock(&priv->mutex);
  3049. if (conf->mac_addr) {
  3050. IWL_DEBUG_MAC80211(priv, "Set: %pM\n", conf->mac_addr);
  3051. memcpy(priv->mac_addr, conf->mac_addr, ETH_ALEN);
  3052. }
  3053. if (iwl_is_ready(priv))
  3054. iwl3945_set_mode(priv, conf->type);
  3055. mutex_unlock(&priv->mutex);
  3056. IWL_DEBUG_MAC80211(priv, "leave\n");
  3057. return 0;
  3058. }
  3059. /**
  3060. * iwl3945_mac_config - mac80211 config callback
  3061. *
  3062. * We ignore conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME since it seems to
  3063. * be set inappropriately and the driver currently sets the hardware up to
  3064. * use it whenever needed.
  3065. */
  3066. static int iwl3945_mac_config(struct ieee80211_hw *hw, u32 changed)
  3067. {
  3068. struct iwl_priv *priv = hw->priv;
  3069. const struct iwl_channel_info *ch_info;
  3070. struct ieee80211_conf *conf = &hw->conf;
  3071. unsigned long flags;
  3072. int ret = 0;
  3073. mutex_lock(&priv->mutex);
  3074. IWL_DEBUG_MAC80211(priv, "enter to channel %d\n",
  3075. conf->channel->hw_value);
  3076. if (!iwl_is_ready(priv)) {
  3077. IWL_DEBUG_MAC80211(priv, "leave - not ready\n");
  3078. ret = -EIO;
  3079. goto out;
  3080. }
  3081. if (unlikely(!iwl3945_mod_params.disable_hw_scan &&
  3082. test_bit(STATUS_SCANNING, &priv->status))) {
  3083. IWL_DEBUG_MAC80211(priv, "leave - scanning\n");
  3084. set_bit(STATUS_CONF_PENDING, &priv->status);
  3085. mutex_unlock(&priv->mutex);
  3086. return 0;
  3087. }
  3088. spin_lock_irqsave(&priv->lock, flags);
  3089. ch_info = iwl_get_channel_info(priv, conf->channel->band,
  3090. conf->channel->hw_value);
  3091. if (!is_channel_valid(ch_info)) {
  3092. IWL_DEBUG_SCAN(priv,
  3093. "Channel %d [%d] is INVALID for this band.\n",
  3094. conf->channel->hw_value, conf->channel->band);
  3095. IWL_DEBUG_MAC80211(priv, "leave - invalid channel\n");
  3096. spin_unlock_irqrestore(&priv->lock, flags);
  3097. ret = -EINVAL;
  3098. goto out;
  3099. }
  3100. iwl_set_rxon_channel(priv, conf->channel);
  3101. iwl_set_flags_for_band(priv, conf->channel->band);
  3102. /* The list of supported rates and rate mask can be different
  3103. * for each phymode; since the phymode may have changed, reset
  3104. * the rate mask to what mac80211 lists */
  3105. iwl_set_rate(priv);
  3106. spin_unlock_irqrestore(&priv->lock, flags);
  3107. #ifdef IEEE80211_CONF_CHANNEL_SWITCH
  3108. if (conf->flags & IEEE80211_CONF_CHANNEL_SWITCH) {
  3109. iwl3945_hw_channel_switch(priv, conf->channel);
  3110. goto out;
  3111. }
  3112. #endif
  3113. if (changed & IEEE80211_CONF_CHANGE_RADIO_ENABLED) {
  3114. if (conf->radio_enabled &&
  3115. iwl_radio_kill_sw_enable_radio(priv)) {
  3116. IWL_DEBUG_MAC80211(priv, "leave - RF-KILL - "
  3117. "waiting for uCode\n");
  3118. goto out;
  3119. }
  3120. if (!conf->radio_enabled) {
  3121. iwl_radio_kill_sw_disable_radio(priv);
  3122. IWL_DEBUG_MAC80211(priv, "leave - radio disabled\n");
  3123. goto out;
  3124. }
  3125. }
  3126. if (iwl_is_rfkill(priv)) {
  3127. IWL_DEBUG_MAC80211(priv, "leave - RF kill\n");
  3128. ret = -EIO;
  3129. goto out;
  3130. }
  3131. iwl_set_rate(priv);
  3132. if (memcmp(&priv->active_rxon,
  3133. &priv->staging_rxon, sizeof(priv->staging_rxon)))
  3134. iwl3945_commit_rxon(priv);
  3135. else
  3136. IWL_DEBUG_INFO(priv, "Not re-sending same RXON configuration\n");
  3137. IWL_DEBUG_MAC80211(priv, "leave\n");
  3138. out:
  3139. clear_bit(STATUS_CONF_PENDING, &priv->status);
  3140. mutex_unlock(&priv->mutex);
  3141. return ret;
  3142. }
  3143. static void iwl3945_config_ap(struct iwl_priv *priv)
  3144. {
  3145. int rc = 0;
  3146. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  3147. return;
  3148. /* The following should be done only at AP bring up */
  3149. if (!(iwl_is_associated(priv))) {
  3150. /* RXON - unassoc (to set timing command) */
  3151. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  3152. iwl3945_commit_rxon(priv);
  3153. /* RXON Timing */
  3154. memset(&priv->rxon_timing, 0, sizeof(struct iwl_rxon_time_cmd));
  3155. iwl3945_setup_rxon_timing(priv);
  3156. rc = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
  3157. sizeof(priv->rxon_timing),
  3158. &priv->rxon_timing);
  3159. if (rc)
  3160. IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
  3161. "Attempting to continue.\n");
  3162. /* FIXME: what should be the assoc_id for AP? */
  3163. priv->staging_rxon.assoc_id = cpu_to_le16(priv->assoc_id);
  3164. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_PREAMBLE)
  3165. priv->staging_rxon.flags |=
  3166. RXON_FLG_SHORT_PREAMBLE_MSK;
  3167. else
  3168. priv->staging_rxon.flags &=
  3169. ~RXON_FLG_SHORT_PREAMBLE_MSK;
  3170. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  3171. if (priv->assoc_capability &
  3172. WLAN_CAPABILITY_SHORT_SLOT_TIME)
  3173. priv->staging_rxon.flags |=
  3174. RXON_FLG_SHORT_SLOT_MSK;
  3175. else
  3176. priv->staging_rxon.flags &=
  3177. ~RXON_FLG_SHORT_SLOT_MSK;
  3178. if (priv->iw_mode == NL80211_IFTYPE_ADHOC)
  3179. priv->staging_rxon.flags &=
  3180. ~RXON_FLG_SHORT_SLOT_MSK;
  3181. }
  3182. /* restore RXON assoc */
  3183. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  3184. iwl3945_commit_rxon(priv);
  3185. iwl3945_add_station(priv, iwl_bcast_addr, 0, 0);
  3186. }
  3187. iwl3945_send_beacon_cmd(priv);
  3188. /* FIXME - we need to add code here to detect a totally new
  3189. * configuration, reset the AP, unassoc, rxon timing, assoc,
  3190. * clear sta table, add BCAST sta... */
  3191. }
  3192. static int iwl3945_mac_config_interface(struct ieee80211_hw *hw,
  3193. struct ieee80211_vif *vif,
  3194. struct ieee80211_if_conf *conf)
  3195. {
  3196. struct iwl_priv *priv = hw->priv;
  3197. int rc;
  3198. if (conf == NULL)
  3199. return -EIO;
  3200. if (priv->vif != vif) {
  3201. IWL_DEBUG_MAC80211(priv, "leave - priv->vif != vif\n");
  3202. return 0;
  3203. }
  3204. /* handle this temporarily here */
  3205. if (priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  3206. conf->changed & IEEE80211_IFCC_BEACON) {
  3207. struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
  3208. if (!beacon)
  3209. return -ENOMEM;
  3210. mutex_lock(&priv->mutex);
  3211. rc = iwl3945_mac_beacon_update(hw, beacon);
  3212. mutex_unlock(&priv->mutex);
  3213. if (rc)
  3214. return rc;
  3215. }
  3216. if (!iwl_is_alive(priv))
  3217. return -EAGAIN;
  3218. mutex_lock(&priv->mutex);
  3219. if (conf->bssid)
  3220. IWL_DEBUG_MAC80211(priv, "bssid: %pM\n", conf->bssid);
  3221. /*
  3222. * very dubious code was here; the probe filtering flag is never set:
  3223. *
  3224. if (unlikely(test_bit(STATUS_SCANNING, &priv->status)) &&
  3225. !(priv->hw->flags & IEEE80211_HW_NO_PROBE_FILTERING)) {
  3226. */
  3227. if (priv->iw_mode == NL80211_IFTYPE_AP) {
  3228. if (!conf->bssid) {
  3229. conf->bssid = priv->mac_addr;
  3230. memcpy(priv->bssid, priv->mac_addr, ETH_ALEN);
  3231. IWL_DEBUG_MAC80211(priv, "bssid was set to: %pM\n",
  3232. conf->bssid);
  3233. }
  3234. if (priv->ibss_beacon)
  3235. dev_kfree_skb(priv->ibss_beacon);
  3236. priv->ibss_beacon = ieee80211_beacon_get(hw, vif);
  3237. }
  3238. if (iwl_is_rfkill(priv))
  3239. goto done;
  3240. if (conf->bssid && !is_zero_ether_addr(conf->bssid) &&
  3241. !is_multicast_ether_addr(conf->bssid)) {
  3242. /* If there is currently a HW scan going on in the background
  3243. * then we need to cancel it else the RXON below will fail. */
  3244. if (iwl_scan_cancel_timeout(priv, 100)) {
  3245. IWL_WARN(priv, "Aborted scan still in progress "
  3246. "after 100ms\n");
  3247. IWL_DEBUG_MAC80211(priv, "leaving:scan abort failed\n");
  3248. mutex_unlock(&priv->mutex);
  3249. return -EAGAIN;
  3250. }
  3251. memcpy(priv->staging_rxon.bssid_addr, conf->bssid, ETH_ALEN);
  3252. /* TODO: Audit driver for usage of these members and see
  3253. * if mac80211 deprecates them (priv->bssid looks like it
  3254. * shouldn't be there, but I haven't scanned the IBSS code
  3255. * to verify) - jpk */
  3256. memcpy(priv->bssid, conf->bssid, ETH_ALEN);
  3257. if (priv->iw_mode == NL80211_IFTYPE_AP)
  3258. iwl3945_config_ap(priv);
  3259. else {
  3260. rc = iwl3945_commit_rxon(priv);
  3261. if ((priv->iw_mode == NL80211_IFTYPE_STATION) && rc)
  3262. iwl3945_add_station(priv,
  3263. priv->active_rxon.bssid_addr, 1, 0);
  3264. }
  3265. } else {
  3266. iwl_scan_cancel_timeout(priv, 100);
  3267. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  3268. iwl3945_commit_rxon(priv);
  3269. }
  3270. done:
  3271. IWL_DEBUG_MAC80211(priv, "leave\n");
  3272. mutex_unlock(&priv->mutex);
  3273. return 0;
  3274. }
  3275. static void iwl3945_mac_remove_interface(struct ieee80211_hw *hw,
  3276. struct ieee80211_if_init_conf *conf)
  3277. {
  3278. struct iwl_priv *priv = hw->priv;
  3279. IWL_DEBUG_MAC80211(priv, "enter\n");
  3280. mutex_lock(&priv->mutex);
  3281. if (iwl_is_ready_rf(priv)) {
  3282. iwl_scan_cancel_timeout(priv, 100);
  3283. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  3284. iwl3945_commit_rxon(priv);
  3285. }
  3286. if (priv->vif == conf->vif) {
  3287. priv->vif = NULL;
  3288. memset(priv->bssid, 0, ETH_ALEN);
  3289. }
  3290. mutex_unlock(&priv->mutex);
  3291. IWL_DEBUG_MAC80211(priv, "leave\n");
  3292. }
  3293. #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  3294. static void iwl3945_bss_info_changed(struct ieee80211_hw *hw,
  3295. struct ieee80211_vif *vif,
  3296. struct ieee80211_bss_conf *bss_conf,
  3297. u32 changes)
  3298. {
  3299. struct iwl_priv *priv = hw->priv;
  3300. IWL_DEBUG_MAC80211(priv, "changes = 0x%X\n", changes);
  3301. if (changes & BSS_CHANGED_ERP_PREAMBLE) {
  3302. IWL_DEBUG_MAC80211(priv, "ERP_PREAMBLE %d\n",
  3303. bss_conf->use_short_preamble);
  3304. if (bss_conf->use_short_preamble)
  3305. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  3306. else
  3307. priv->staging_rxon.flags &=
  3308. ~RXON_FLG_SHORT_PREAMBLE_MSK;
  3309. }
  3310. if (changes & BSS_CHANGED_ERP_CTS_PROT) {
  3311. IWL_DEBUG_MAC80211(priv, "ERP_CTS %d\n",
  3312. bss_conf->use_cts_prot);
  3313. if (bss_conf->use_cts_prot && (priv->band != IEEE80211_BAND_5GHZ))
  3314. priv->staging_rxon.flags |= RXON_FLG_TGG_PROTECT_MSK;
  3315. else
  3316. priv->staging_rxon.flags &= ~RXON_FLG_TGG_PROTECT_MSK;
  3317. }
  3318. if (changes & BSS_CHANGED_ASSOC) {
  3319. IWL_DEBUG_MAC80211(priv, "ASSOC %d\n", bss_conf->assoc);
  3320. /* This should never happen as this function should
  3321. * never be called from interrupt context. */
  3322. if (WARN_ON_ONCE(in_interrupt()))
  3323. return;
  3324. if (bss_conf->assoc) {
  3325. priv->assoc_id = bss_conf->aid;
  3326. priv->beacon_int = bss_conf->beacon_int;
  3327. priv->timestamp = bss_conf->timestamp;
  3328. priv->assoc_capability = bss_conf->assoc_capability;
  3329. priv->power_data.dtim_period = bss_conf->dtim_period;
  3330. priv->next_scan_jiffies = jiffies +
  3331. IWL_DELAY_NEXT_SCAN_AFTER_ASSOC;
  3332. mutex_lock(&priv->mutex);
  3333. iwl3945_post_associate(priv);
  3334. mutex_unlock(&priv->mutex);
  3335. } else {
  3336. priv->assoc_id = 0;
  3337. IWL_DEBUG_MAC80211(priv,
  3338. "DISASSOC %d\n", bss_conf->assoc);
  3339. }
  3340. } else if (changes && iwl_is_associated(priv) && priv->assoc_id) {
  3341. IWL_DEBUG_MAC80211(priv,
  3342. "Associated Changes %d\n", changes);
  3343. iwl3945_send_rxon_assoc(priv);
  3344. }
  3345. }
  3346. static int iwl3945_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  3347. struct ieee80211_vif *vif,
  3348. struct ieee80211_sta *sta,
  3349. struct ieee80211_key_conf *key)
  3350. {
  3351. struct iwl_priv *priv = hw->priv;
  3352. const u8 *addr;
  3353. int ret = 0;
  3354. u8 sta_id = IWL_INVALID_STATION;
  3355. u8 static_key;
  3356. IWL_DEBUG_MAC80211(priv, "enter\n");
  3357. if (iwl3945_mod_params.sw_crypto) {
  3358. IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
  3359. return -EOPNOTSUPP;
  3360. }
  3361. addr = sta ? sta->addr : iwl_bcast_addr;
  3362. static_key = !iwl_is_associated(priv);
  3363. if (!static_key) {
  3364. sta_id = iwl3945_hw_find_station(priv, addr);
  3365. if (sta_id == IWL_INVALID_STATION) {
  3366. IWL_DEBUG_MAC80211(priv, "leave - %pMnot in station map.\n",
  3367. addr);
  3368. return -EINVAL;
  3369. }
  3370. }
  3371. mutex_lock(&priv->mutex);
  3372. iwl_scan_cancel_timeout(priv, 100);
  3373. mutex_unlock(&priv->mutex);
  3374. switch (cmd) {
  3375. case SET_KEY:
  3376. if (static_key)
  3377. ret = iwl3945_set_static_key(priv, key);
  3378. else
  3379. ret = iwl3945_set_dynamic_key(priv, key, sta_id);
  3380. IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
  3381. break;
  3382. case DISABLE_KEY:
  3383. if (static_key)
  3384. ret = iwl3945_remove_static_key(priv);
  3385. else
  3386. ret = iwl3945_clear_sta_key_info(priv, sta_id);
  3387. IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
  3388. break;
  3389. default:
  3390. ret = -EINVAL;
  3391. }
  3392. IWL_DEBUG_MAC80211(priv, "leave\n");
  3393. return ret;
  3394. }
  3395. static int iwl3945_mac_conf_tx(struct ieee80211_hw *hw, u16 queue,
  3396. const struct ieee80211_tx_queue_params *params)
  3397. {
  3398. struct iwl_priv *priv = hw->priv;
  3399. unsigned long flags;
  3400. int q;
  3401. IWL_DEBUG_MAC80211(priv, "enter\n");
  3402. if (!iwl_is_ready_rf(priv)) {
  3403. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  3404. return -EIO;
  3405. }
  3406. if (queue >= AC_NUM) {
  3407. IWL_DEBUG_MAC80211(priv, "leave - queue >= AC_NUM %d\n", queue);
  3408. return 0;
  3409. }
  3410. q = AC_NUM - 1 - queue;
  3411. spin_lock_irqsave(&priv->lock, flags);
  3412. priv->qos_data.def_qos_parm.ac[q].cw_min = cpu_to_le16(params->cw_min);
  3413. priv->qos_data.def_qos_parm.ac[q].cw_max = cpu_to_le16(params->cw_max);
  3414. priv->qos_data.def_qos_parm.ac[q].aifsn = params->aifs;
  3415. priv->qos_data.def_qos_parm.ac[q].edca_txop =
  3416. cpu_to_le16((params->txop * 32));
  3417. priv->qos_data.def_qos_parm.ac[q].reserved1 = 0;
  3418. priv->qos_data.qos_active = 1;
  3419. spin_unlock_irqrestore(&priv->lock, flags);
  3420. mutex_lock(&priv->mutex);
  3421. if (priv->iw_mode == NL80211_IFTYPE_AP)
  3422. iwl_activate_qos(priv, 1);
  3423. else if (priv->assoc_id && iwl_is_associated(priv))
  3424. iwl_activate_qos(priv, 0);
  3425. mutex_unlock(&priv->mutex);
  3426. IWL_DEBUG_MAC80211(priv, "leave\n");
  3427. return 0;
  3428. }
  3429. static int iwl3945_mac_get_tx_stats(struct ieee80211_hw *hw,
  3430. struct ieee80211_tx_queue_stats *stats)
  3431. {
  3432. struct iwl_priv *priv = hw->priv;
  3433. int i, avail;
  3434. struct iwl_tx_queue *txq;
  3435. struct iwl_queue *q;
  3436. unsigned long flags;
  3437. IWL_DEBUG_MAC80211(priv, "enter\n");
  3438. if (!iwl_is_ready_rf(priv)) {
  3439. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  3440. return -EIO;
  3441. }
  3442. spin_lock_irqsave(&priv->lock, flags);
  3443. for (i = 0; i < AC_NUM; i++) {
  3444. txq = &priv->txq[i];
  3445. q = &txq->q;
  3446. avail = iwl_queue_space(q);
  3447. stats[i].len = q->n_window - avail;
  3448. stats[i].limit = q->n_window - q->high_mark;
  3449. stats[i].count = q->n_window;
  3450. }
  3451. spin_unlock_irqrestore(&priv->lock, flags);
  3452. IWL_DEBUG_MAC80211(priv, "leave\n");
  3453. return 0;
  3454. }
  3455. static void iwl3945_mac_reset_tsf(struct ieee80211_hw *hw)
  3456. {
  3457. struct iwl_priv *priv = hw->priv;
  3458. unsigned long flags;
  3459. mutex_lock(&priv->mutex);
  3460. IWL_DEBUG_MAC80211(priv, "enter\n");
  3461. iwl_reset_qos(priv);
  3462. spin_lock_irqsave(&priv->lock, flags);
  3463. priv->assoc_id = 0;
  3464. priv->assoc_capability = 0;
  3465. /* new association get rid of ibss beacon skb */
  3466. if (priv->ibss_beacon)
  3467. dev_kfree_skb(priv->ibss_beacon);
  3468. priv->ibss_beacon = NULL;
  3469. priv->beacon_int = priv->hw->conf.beacon_int;
  3470. priv->timestamp = 0;
  3471. if ((priv->iw_mode == NL80211_IFTYPE_STATION))
  3472. priv->beacon_int = 0;
  3473. spin_unlock_irqrestore(&priv->lock, flags);
  3474. if (!iwl_is_ready_rf(priv)) {
  3475. IWL_DEBUG_MAC80211(priv, "leave - not ready\n");
  3476. mutex_unlock(&priv->mutex);
  3477. return;
  3478. }
  3479. /* we are restarting association process
  3480. * clear RXON_FILTER_ASSOC_MSK bit
  3481. */
  3482. if (priv->iw_mode != NL80211_IFTYPE_AP) {
  3483. iwl_scan_cancel_timeout(priv, 100);
  3484. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  3485. iwl3945_commit_rxon(priv);
  3486. }
  3487. /* Per mac80211.h: This is only used in IBSS mode... */
  3488. if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
  3489. IWL_DEBUG_MAC80211(priv, "leave - not in IBSS\n");
  3490. mutex_unlock(&priv->mutex);
  3491. return;
  3492. }
  3493. iwl_set_rate(priv);
  3494. mutex_unlock(&priv->mutex);
  3495. IWL_DEBUG_MAC80211(priv, "leave\n");
  3496. }
  3497. static int iwl3945_mac_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb)
  3498. {
  3499. struct iwl_priv *priv = hw->priv;
  3500. unsigned long flags;
  3501. __le64 timestamp;
  3502. IWL_DEBUG_MAC80211(priv, "enter\n");
  3503. if (!iwl_is_ready_rf(priv)) {
  3504. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  3505. return -EIO;
  3506. }
  3507. if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
  3508. IWL_DEBUG_MAC80211(priv, "leave - not IBSS\n");
  3509. return -EIO;
  3510. }
  3511. spin_lock_irqsave(&priv->lock, flags);
  3512. if (priv->ibss_beacon)
  3513. dev_kfree_skb(priv->ibss_beacon);
  3514. priv->ibss_beacon = skb;
  3515. priv->assoc_id = 0;
  3516. timestamp = ((struct ieee80211_mgmt *)skb->data)->u.beacon.timestamp;
  3517. priv->timestamp = le64_to_cpu(timestamp);
  3518. IWL_DEBUG_MAC80211(priv, "leave\n");
  3519. spin_unlock_irqrestore(&priv->lock, flags);
  3520. iwl_reset_qos(priv);
  3521. iwl3945_post_associate(priv);
  3522. return 0;
  3523. }
  3524. /*****************************************************************************
  3525. *
  3526. * sysfs attributes
  3527. *
  3528. *****************************************************************************/
  3529. #ifdef CONFIG_IWLWIFI_DEBUG
  3530. /*
  3531. * The following adds a new attribute to the sysfs representation
  3532. * of this device driver (i.e. a new file in /sys/bus/pci/drivers/iwl/)
  3533. * used for controlling the debug level.
  3534. *
  3535. * See the level definitions in iwl for details.
  3536. */
  3537. static ssize_t show_debug_level(struct device *d,
  3538. struct device_attribute *attr, char *buf)
  3539. {
  3540. struct iwl_priv *priv = d->driver_data;
  3541. return sprintf(buf, "0x%08X\n", priv->debug_level);
  3542. }
  3543. static ssize_t store_debug_level(struct device *d,
  3544. struct device_attribute *attr,
  3545. const char *buf, size_t count)
  3546. {
  3547. struct iwl_priv *priv = d->driver_data;
  3548. unsigned long val;
  3549. int ret;
  3550. ret = strict_strtoul(buf, 0, &val);
  3551. if (ret)
  3552. IWL_INFO(priv, "%s is not in hex or decimal form.\n", buf);
  3553. else
  3554. priv->debug_level = val;
  3555. return strnlen(buf, count);
  3556. }
  3557. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  3558. show_debug_level, store_debug_level);
  3559. #endif /* CONFIG_IWLWIFI_DEBUG */
  3560. static ssize_t show_temperature(struct device *d,
  3561. struct device_attribute *attr, char *buf)
  3562. {
  3563. struct iwl_priv *priv = (struct iwl_priv *)d->driver_data;
  3564. if (!iwl_is_alive(priv))
  3565. return -EAGAIN;
  3566. return sprintf(buf, "%d\n", iwl3945_hw_get_temperature(priv));
  3567. }
  3568. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  3569. static ssize_t show_tx_power(struct device *d,
  3570. struct device_attribute *attr, char *buf)
  3571. {
  3572. struct iwl_priv *priv = (struct iwl_priv *)d->driver_data;
  3573. return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
  3574. }
  3575. static ssize_t store_tx_power(struct device *d,
  3576. struct device_attribute *attr,
  3577. const char *buf, size_t count)
  3578. {
  3579. struct iwl_priv *priv = (struct iwl_priv *)d->driver_data;
  3580. char *p = (char *)buf;
  3581. u32 val;
  3582. val = simple_strtoul(p, &p, 10);
  3583. if (p == buf)
  3584. IWL_INFO(priv, ": %s is not in decimal form.\n", buf);
  3585. else
  3586. iwl3945_hw_reg_set_txpower(priv, val);
  3587. return count;
  3588. }
  3589. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  3590. static ssize_t show_flags(struct device *d,
  3591. struct device_attribute *attr, char *buf)
  3592. {
  3593. struct iwl_priv *priv = (struct iwl_priv *)d->driver_data;
  3594. return sprintf(buf, "0x%04X\n", priv->active_rxon.flags);
  3595. }
  3596. static ssize_t store_flags(struct device *d,
  3597. struct device_attribute *attr,
  3598. const char *buf, size_t count)
  3599. {
  3600. struct iwl_priv *priv = (struct iwl_priv *)d->driver_data;
  3601. u32 flags = simple_strtoul(buf, NULL, 0);
  3602. mutex_lock(&priv->mutex);
  3603. if (le32_to_cpu(priv->staging_rxon.flags) != flags) {
  3604. /* Cancel any currently running scans... */
  3605. if (iwl_scan_cancel_timeout(priv, 100))
  3606. IWL_WARN(priv, "Could not cancel scan.\n");
  3607. else {
  3608. IWL_DEBUG_INFO(priv, "Committing rxon.flags = 0x%04X\n",
  3609. flags);
  3610. priv->staging_rxon.flags = cpu_to_le32(flags);
  3611. iwl3945_commit_rxon(priv);
  3612. }
  3613. }
  3614. mutex_unlock(&priv->mutex);
  3615. return count;
  3616. }
  3617. static DEVICE_ATTR(flags, S_IWUSR | S_IRUGO, show_flags, store_flags);
  3618. static ssize_t show_filter_flags(struct device *d,
  3619. struct device_attribute *attr, char *buf)
  3620. {
  3621. struct iwl_priv *priv = (struct iwl_priv *)d->driver_data;
  3622. return sprintf(buf, "0x%04X\n",
  3623. le32_to_cpu(priv->active_rxon.filter_flags));
  3624. }
  3625. static ssize_t store_filter_flags(struct device *d,
  3626. struct device_attribute *attr,
  3627. const char *buf, size_t count)
  3628. {
  3629. struct iwl_priv *priv = (struct iwl_priv *)d->driver_data;
  3630. u32 filter_flags = simple_strtoul(buf, NULL, 0);
  3631. mutex_lock(&priv->mutex);
  3632. if (le32_to_cpu(priv->staging_rxon.filter_flags) != filter_flags) {
  3633. /* Cancel any currently running scans... */
  3634. if (iwl_scan_cancel_timeout(priv, 100))
  3635. IWL_WARN(priv, "Could not cancel scan.\n");
  3636. else {
  3637. IWL_DEBUG_INFO(priv, "Committing rxon.filter_flags = "
  3638. "0x%04X\n", filter_flags);
  3639. priv->staging_rxon.filter_flags =
  3640. cpu_to_le32(filter_flags);
  3641. iwl3945_commit_rxon(priv);
  3642. }
  3643. }
  3644. mutex_unlock(&priv->mutex);
  3645. return count;
  3646. }
  3647. static DEVICE_ATTR(filter_flags, S_IWUSR | S_IRUGO, show_filter_flags,
  3648. store_filter_flags);
  3649. #ifdef CONFIG_IWL3945_SPECTRUM_MEASUREMENT
  3650. static ssize_t show_measurement(struct device *d,
  3651. struct device_attribute *attr, char *buf)
  3652. {
  3653. struct iwl_priv *priv = dev_get_drvdata(d);
  3654. struct iwl_spectrum_notification measure_report;
  3655. u32 size = sizeof(measure_report), len = 0, ofs = 0;
  3656. u8 *data = (u8 *)&measure_report;
  3657. unsigned long flags;
  3658. spin_lock_irqsave(&priv->lock, flags);
  3659. if (!(priv->measurement_status & MEASUREMENT_READY)) {
  3660. spin_unlock_irqrestore(&priv->lock, flags);
  3661. return 0;
  3662. }
  3663. memcpy(&measure_report, &priv->measure_report, size);
  3664. priv->measurement_status = 0;
  3665. spin_unlock_irqrestore(&priv->lock, flags);
  3666. while (size && (PAGE_SIZE - len)) {
  3667. hex_dump_to_buffer(data + ofs, size, 16, 1, buf + len,
  3668. PAGE_SIZE - len, 1);
  3669. len = strlen(buf);
  3670. if (PAGE_SIZE - len)
  3671. buf[len++] = '\n';
  3672. ofs += 16;
  3673. size -= min(size, 16U);
  3674. }
  3675. return len;
  3676. }
  3677. static ssize_t store_measurement(struct device *d,
  3678. struct device_attribute *attr,
  3679. const char *buf, size_t count)
  3680. {
  3681. struct iwl_priv *priv = dev_get_drvdata(d);
  3682. struct ieee80211_measurement_params params = {
  3683. .channel = le16_to_cpu(priv->active_rxon.channel),
  3684. .start_time = cpu_to_le64(priv->last_tsf),
  3685. .duration = cpu_to_le16(1),
  3686. };
  3687. u8 type = IWL_MEASURE_BASIC;
  3688. u8 buffer[32];
  3689. u8 channel;
  3690. if (count) {
  3691. char *p = buffer;
  3692. strncpy(buffer, buf, min(sizeof(buffer), count));
  3693. channel = simple_strtoul(p, NULL, 0);
  3694. if (channel)
  3695. params.channel = channel;
  3696. p = buffer;
  3697. while (*p && *p != ' ')
  3698. p++;
  3699. if (*p)
  3700. type = simple_strtoul(p + 1, NULL, 0);
  3701. }
  3702. IWL_DEBUG_INFO(priv, "Invoking measurement of type %d on "
  3703. "channel %d (for '%s')\n", type, params.channel, buf);
  3704. iwl3945_get_measurement(priv, &params, type);
  3705. return count;
  3706. }
  3707. static DEVICE_ATTR(measurement, S_IRUSR | S_IWUSR,
  3708. show_measurement, store_measurement);
  3709. #endif /* CONFIG_IWL3945_SPECTRUM_MEASUREMENT */
  3710. static ssize_t store_retry_rate(struct device *d,
  3711. struct device_attribute *attr,
  3712. const char *buf, size_t count)
  3713. {
  3714. struct iwl_priv *priv = dev_get_drvdata(d);
  3715. priv->retry_rate = simple_strtoul(buf, NULL, 0);
  3716. if (priv->retry_rate <= 0)
  3717. priv->retry_rate = 1;
  3718. return count;
  3719. }
  3720. static ssize_t show_retry_rate(struct device *d,
  3721. struct device_attribute *attr, char *buf)
  3722. {
  3723. struct iwl_priv *priv = dev_get_drvdata(d);
  3724. return sprintf(buf, "%d", priv->retry_rate);
  3725. }
  3726. static DEVICE_ATTR(retry_rate, S_IWUSR | S_IRUSR, show_retry_rate,
  3727. store_retry_rate);
  3728. static ssize_t store_power_level(struct device *d,
  3729. struct device_attribute *attr,
  3730. const char *buf, size_t count)
  3731. {
  3732. struct iwl_priv *priv = dev_get_drvdata(d);
  3733. int ret;
  3734. unsigned long mode;
  3735. mutex_lock(&priv->mutex);
  3736. ret = strict_strtoul(buf, 10, &mode);
  3737. if (ret)
  3738. goto out;
  3739. ret = iwl_power_set_user_mode(priv, mode);
  3740. if (ret) {
  3741. IWL_DEBUG_MAC80211(priv, "failed setting power mode.\n");
  3742. goto out;
  3743. }
  3744. ret = count;
  3745. out:
  3746. mutex_unlock(&priv->mutex);
  3747. return ret;
  3748. }
  3749. static ssize_t show_power_level(struct device *d,
  3750. struct device_attribute *attr, char *buf)
  3751. {
  3752. struct iwl_priv *priv = dev_get_drvdata(d);
  3753. int mode = priv->power_data.user_power_setting;
  3754. int system = priv->power_data.system_power_setting;
  3755. int level = priv->power_data.power_mode;
  3756. char *p = buf;
  3757. switch (system) {
  3758. case IWL_POWER_SYS_AUTO:
  3759. p += sprintf(p, "SYSTEM:auto");
  3760. break;
  3761. case IWL_POWER_SYS_AC:
  3762. p += sprintf(p, "SYSTEM:ac");
  3763. break;
  3764. case IWL_POWER_SYS_BATTERY:
  3765. p += sprintf(p, "SYSTEM:battery");
  3766. break;
  3767. }
  3768. p += sprintf(p, "\tMODE:%s", (mode < IWL_POWER_AUTO) ?
  3769. "fixed" : "auto");
  3770. p += sprintf(p, "\tINDEX:%d", level);
  3771. p += sprintf(p, "\n");
  3772. return p - buf + 1;
  3773. }
  3774. static DEVICE_ATTR(power_level, S_IWUSR | S_IRUSR,
  3775. show_power_level, store_power_level);
  3776. #define MAX_WX_STRING 80
  3777. /* Values are in microsecond */
  3778. static const s32 timeout_duration[] = {
  3779. 350000,
  3780. 250000,
  3781. 75000,
  3782. 37000,
  3783. 25000,
  3784. };
  3785. static const s32 period_duration[] = {
  3786. 400000,
  3787. 700000,
  3788. 1000000,
  3789. 1000000,
  3790. 1000000
  3791. };
  3792. static ssize_t show_channels(struct device *d,
  3793. struct device_attribute *attr, char *buf)
  3794. {
  3795. /* all this shit doesn't belong into sysfs anyway */
  3796. return 0;
  3797. }
  3798. static DEVICE_ATTR(channels, S_IRUSR, show_channels, NULL);
  3799. static ssize_t show_statistics(struct device *d,
  3800. struct device_attribute *attr, char *buf)
  3801. {
  3802. struct iwl_priv *priv = dev_get_drvdata(d);
  3803. u32 size = sizeof(struct iwl3945_notif_statistics);
  3804. u32 len = 0, ofs = 0;
  3805. u8 *data = (u8 *)&priv->statistics_39;
  3806. int rc = 0;
  3807. if (!iwl_is_alive(priv))
  3808. return -EAGAIN;
  3809. mutex_lock(&priv->mutex);
  3810. rc = iwl_send_statistics_request(priv, 0);
  3811. mutex_unlock(&priv->mutex);
  3812. if (rc) {
  3813. len = sprintf(buf,
  3814. "Error sending statistics request: 0x%08X\n", rc);
  3815. return len;
  3816. }
  3817. while (size && (PAGE_SIZE - len)) {
  3818. hex_dump_to_buffer(data + ofs, size, 16, 1, buf + len,
  3819. PAGE_SIZE - len, 1);
  3820. len = strlen(buf);
  3821. if (PAGE_SIZE - len)
  3822. buf[len++] = '\n';
  3823. ofs += 16;
  3824. size -= min(size, 16U);
  3825. }
  3826. return len;
  3827. }
  3828. static DEVICE_ATTR(statistics, S_IRUGO, show_statistics, NULL);
  3829. static ssize_t show_antenna(struct device *d,
  3830. struct device_attribute *attr, char *buf)
  3831. {
  3832. struct iwl_priv *priv = dev_get_drvdata(d);
  3833. if (!iwl_is_alive(priv))
  3834. return -EAGAIN;
  3835. return sprintf(buf, "%d\n", iwl3945_mod_params.antenna);
  3836. }
  3837. static ssize_t store_antenna(struct device *d,
  3838. struct device_attribute *attr,
  3839. const char *buf, size_t count)
  3840. {
  3841. struct iwl_priv *priv __maybe_unused = dev_get_drvdata(d);
  3842. int ant;
  3843. if (count == 0)
  3844. return 0;
  3845. if (sscanf(buf, "%1i", &ant) != 1) {
  3846. IWL_DEBUG_INFO(priv, "not in hex or decimal form.\n");
  3847. return count;
  3848. }
  3849. if ((ant >= 0) && (ant <= 2)) {
  3850. IWL_DEBUG_INFO(priv, "Setting antenna select to %d.\n", ant);
  3851. iwl3945_mod_params.antenna = (enum iwl3945_antenna)ant;
  3852. } else
  3853. IWL_DEBUG_INFO(priv, "Bad antenna select value %d.\n", ant);
  3854. return count;
  3855. }
  3856. static DEVICE_ATTR(antenna, S_IWUSR | S_IRUGO, show_antenna, store_antenna);
  3857. static ssize_t show_status(struct device *d,
  3858. struct device_attribute *attr, char *buf)
  3859. {
  3860. struct iwl_priv *priv = (struct iwl_priv *)d->driver_data;
  3861. if (!iwl_is_alive(priv))
  3862. return -EAGAIN;
  3863. return sprintf(buf, "0x%08x\n", (int)priv->status);
  3864. }
  3865. static DEVICE_ATTR(status, S_IRUGO, show_status, NULL);
  3866. static ssize_t dump_error_log(struct device *d,
  3867. struct device_attribute *attr,
  3868. const char *buf, size_t count)
  3869. {
  3870. char *p = (char *)buf;
  3871. if (p[0] == '1')
  3872. iwl3945_dump_nic_error_log((struct iwl_priv *)d->driver_data);
  3873. return strnlen(buf, count);
  3874. }
  3875. static DEVICE_ATTR(dump_errors, S_IWUSR, NULL, dump_error_log);
  3876. static ssize_t dump_event_log(struct device *d,
  3877. struct device_attribute *attr,
  3878. const char *buf, size_t count)
  3879. {
  3880. char *p = (char *)buf;
  3881. if (p[0] == '1')
  3882. iwl3945_dump_nic_event_log((struct iwl_priv *)d->driver_data);
  3883. return strnlen(buf, count);
  3884. }
  3885. static DEVICE_ATTR(dump_events, S_IWUSR, NULL, dump_event_log);
  3886. /*****************************************************************************
  3887. *
  3888. * driver setup and tear down
  3889. *
  3890. *****************************************************************************/
  3891. static void iwl3945_setup_deferred_work(struct iwl_priv *priv)
  3892. {
  3893. priv->workqueue = create_singlethread_workqueue(DRV_NAME);
  3894. init_waitqueue_head(&priv->wait_command_queue);
  3895. INIT_WORK(&priv->up, iwl3945_bg_up);
  3896. INIT_WORK(&priv->restart, iwl3945_bg_restart);
  3897. INIT_WORK(&priv->rx_replenish, iwl3945_bg_rx_replenish);
  3898. INIT_WORK(&priv->rf_kill, iwl_bg_rf_kill);
  3899. INIT_WORK(&priv->beacon_update, iwl3945_bg_beacon_update);
  3900. INIT_DELAYED_WORK(&priv->init_alive_start, iwl3945_bg_init_alive_start);
  3901. INIT_DELAYED_WORK(&priv->alive_start, iwl3945_bg_alive_start);
  3902. INIT_DELAYED_WORK(&priv->rfkill_poll, iwl3945_rfkill_poll);
  3903. INIT_WORK(&priv->scan_completed, iwl_bg_scan_completed);
  3904. INIT_WORK(&priv->request_scan, iwl3945_bg_request_scan);
  3905. INIT_WORK(&priv->abort_scan, iwl_bg_abort_scan);
  3906. INIT_DELAYED_WORK(&priv->scan_check, iwl_bg_scan_check);
  3907. iwl3945_hw_setup_deferred_work(priv);
  3908. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3909. iwl3945_irq_tasklet, (unsigned long)priv);
  3910. }
  3911. static void iwl3945_cancel_deferred_work(struct iwl_priv *priv)
  3912. {
  3913. iwl3945_hw_cancel_deferred_work(priv);
  3914. cancel_delayed_work_sync(&priv->init_alive_start);
  3915. cancel_delayed_work(&priv->scan_check);
  3916. cancel_delayed_work(&priv->alive_start);
  3917. cancel_work_sync(&priv->beacon_update);
  3918. }
  3919. static struct attribute *iwl3945_sysfs_entries[] = {
  3920. &dev_attr_antenna.attr,
  3921. &dev_attr_channels.attr,
  3922. &dev_attr_dump_errors.attr,
  3923. &dev_attr_dump_events.attr,
  3924. &dev_attr_flags.attr,
  3925. &dev_attr_filter_flags.attr,
  3926. #ifdef CONFIG_IWL3945_SPECTRUM_MEASUREMENT
  3927. &dev_attr_measurement.attr,
  3928. #endif
  3929. &dev_attr_power_level.attr,
  3930. &dev_attr_retry_rate.attr,
  3931. &dev_attr_statistics.attr,
  3932. &dev_attr_status.attr,
  3933. &dev_attr_temperature.attr,
  3934. &dev_attr_tx_power.attr,
  3935. #ifdef CONFIG_IWLWIFI_DEBUG
  3936. &dev_attr_debug_level.attr,
  3937. #endif
  3938. NULL
  3939. };
  3940. static struct attribute_group iwl3945_attribute_group = {
  3941. .name = NULL, /* put in device directory */
  3942. .attrs = iwl3945_sysfs_entries,
  3943. };
  3944. static struct ieee80211_ops iwl3945_hw_ops = {
  3945. .tx = iwl3945_mac_tx,
  3946. .start = iwl3945_mac_start,
  3947. .stop = iwl3945_mac_stop,
  3948. .add_interface = iwl3945_mac_add_interface,
  3949. .remove_interface = iwl3945_mac_remove_interface,
  3950. .config = iwl3945_mac_config,
  3951. .config_interface = iwl3945_mac_config_interface,
  3952. .configure_filter = iwl_configure_filter,
  3953. .set_key = iwl3945_mac_set_key,
  3954. .get_tx_stats = iwl3945_mac_get_tx_stats,
  3955. .conf_tx = iwl3945_mac_conf_tx,
  3956. .reset_tsf = iwl3945_mac_reset_tsf,
  3957. .bss_info_changed = iwl3945_bss_info_changed,
  3958. .hw_scan = iwl_mac_hw_scan
  3959. };
  3960. static int iwl3945_init_drv(struct iwl_priv *priv)
  3961. {
  3962. int ret;
  3963. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  3964. priv->retry_rate = 1;
  3965. priv->ibss_beacon = NULL;
  3966. spin_lock_init(&priv->lock);
  3967. spin_lock_init(&priv->power_data.lock);
  3968. spin_lock_init(&priv->sta_lock);
  3969. spin_lock_init(&priv->hcmd_lock);
  3970. INIT_LIST_HEAD(&priv->free_frames);
  3971. mutex_init(&priv->mutex);
  3972. /* Clear the driver's (not device's) station table */
  3973. iwl3945_clear_stations_table(priv);
  3974. priv->data_retry_limit = -1;
  3975. priv->ieee_channels = NULL;
  3976. priv->ieee_rates = NULL;
  3977. priv->band = IEEE80211_BAND_2GHZ;
  3978. priv->iw_mode = NL80211_IFTYPE_STATION;
  3979. iwl_reset_qos(priv);
  3980. priv->qos_data.qos_active = 0;
  3981. priv->qos_data.qos_cap.val = 0;
  3982. priv->rates_mask = IWL_RATES_MASK;
  3983. /* If power management is turned on, default to CAM mode */
  3984. priv->power_mode = IWL_POWER_MODE_CAM;
  3985. priv->tx_power_user_lmt = IWL_DEFAULT_TX_POWER;
  3986. if (eeprom->version < EEPROM_3945_EEPROM_VERSION) {
  3987. IWL_WARN(priv, "Unsupported EEPROM version: 0x%04X\n",
  3988. eeprom->version);
  3989. ret = -EINVAL;
  3990. goto err;
  3991. }
  3992. ret = iwl_init_channel_map(priv);
  3993. if (ret) {
  3994. IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
  3995. goto err;
  3996. }
  3997. /* Set up txpower settings in driver for all channels */
  3998. if (iwl3945_txpower_set_from_eeprom(priv)) {
  3999. ret = -EIO;
  4000. goto err_free_channel_map;
  4001. }
  4002. ret = iwlcore_init_geos(priv);
  4003. if (ret) {
  4004. IWL_ERR(priv, "initializing geos failed: %d\n", ret);
  4005. goto err_free_channel_map;
  4006. }
  4007. iwl3945_init_hw_rates(priv, priv->ieee_rates);
  4008. return 0;
  4009. err_free_channel_map:
  4010. iwl_free_channel_map(priv);
  4011. err:
  4012. return ret;
  4013. }
  4014. static int iwl3945_setup_mac(struct iwl_priv *priv)
  4015. {
  4016. int ret;
  4017. struct ieee80211_hw *hw = priv->hw;
  4018. hw->rate_control_algorithm = "iwl-3945-rs";
  4019. hw->sta_data_size = sizeof(struct iwl3945_sta_priv);
  4020. /* Tell mac80211 our characteristics */
  4021. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  4022. IEEE80211_HW_NOISE_DBM |
  4023. IEEE80211_HW_SPECTRUM_MGMT;
  4024. hw->wiphy->interface_modes =
  4025. BIT(NL80211_IFTYPE_STATION) |
  4026. BIT(NL80211_IFTYPE_ADHOC);
  4027. hw->wiphy->custom_regulatory = true;
  4028. /* Default value; 4 EDCA QOS priorities */
  4029. hw->queues = 4;
  4030. hw->conf.beacon_int = 100;
  4031. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  4032. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  4033. &priv->bands[IEEE80211_BAND_2GHZ];
  4034. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  4035. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  4036. &priv->bands[IEEE80211_BAND_5GHZ];
  4037. ret = ieee80211_register_hw(priv->hw);
  4038. if (ret) {
  4039. IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
  4040. return ret;
  4041. }
  4042. priv->mac80211_registered = 1;
  4043. return 0;
  4044. }
  4045. static int iwl3945_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  4046. {
  4047. int err = 0;
  4048. struct iwl_priv *priv;
  4049. struct ieee80211_hw *hw;
  4050. struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
  4051. struct iwl3945_eeprom *eeprom;
  4052. unsigned long flags;
  4053. /***********************
  4054. * 1. Allocating HW data
  4055. * ********************/
  4056. /* mac80211 allocates memory for this device instance, including
  4057. * space for this driver's private structure */
  4058. hw = iwl_alloc_all(cfg, &iwl3945_hw_ops);
  4059. if (hw == NULL) {
  4060. printk(KERN_ERR DRV_NAME "Can not allocate network device\n");
  4061. err = -ENOMEM;
  4062. goto out;
  4063. }
  4064. priv = hw->priv;
  4065. SET_IEEE80211_DEV(hw, &pdev->dev);
  4066. if ((iwl3945_mod_params.num_of_queues > IWL39_MAX_NUM_QUEUES) ||
  4067. (iwl3945_mod_params.num_of_queues < IWL_MIN_NUM_QUEUES)) {
  4068. IWL_ERR(priv,
  4069. "invalid queues_num, should be between %d and %d\n",
  4070. IWL_MIN_NUM_QUEUES, IWL39_MAX_NUM_QUEUES);
  4071. err = -EINVAL;
  4072. goto out_ieee80211_free_hw;
  4073. }
  4074. /*
  4075. * Disabling hardware scan means that mac80211 will perform scans
  4076. * "the hard way", rather than using device's scan.
  4077. */
  4078. if (iwl3945_mod_params.disable_hw_scan) {
  4079. IWL_DEBUG_INFO(priv, "Disabling hw_scan\n");
  4080. iwl3945_hw_ops.hw_scan = NULL;
  4081. }
  4082. IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
  4083. priv->cfg = cfg;
  4084. priv->pci_dev = pdev;
  4085. #ifdef CONFIG_IWLWIFI_DEBUG
  4086. priv->debug_level = iwl3945_mod_params.debug;
  4087. atomic_set(&priv->restrict_refcnt, 0);
  4088. #endif
  4089. /***************************
  4090. * 2. Initializing PCI bus
  4091. * *************************/
  4092. if (pci_enable_device(pdev)) {
  4093. err = -ENODEV;
  4094. goto out_ieee80211_free_hw;
  4095. }
  4096. pci_set_master(pdev);
  4097. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  4098. if (!err)
  4099. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  4100. if (err) {
  4101. IWL_WARN(priv, "No suitable DMA available.\n");
  4102. goto out_pci_disable_device;
  4103. }
  4104. pci_set_drvdata(pdev, priv);
  4105. err = pci_request_regions(pdev, DRV_NAME);
  4106. if (err)
  4107. goto out_pci_disable_device;
  4108. /***********************
  4109. * 3. Read REV Register
  4110. * ********************/
  4111. priv->hw_base = pci_iomap(pdev, 0, 0);
  4112. if (!priv->hw_base) {
  4113. err = -ENODEV;
  4114. goto out_pci_release_regions;
  4115. }
  4116. IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
  4117. (unsigned long long) pci_resource_len(pdev, 0));
  4118. IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
  4119. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  4120. * PCI Tx retries from interfering with C3 CPU state */
  4121. pci_write_config_byte(pdev, 0x41, 0x00);
  4122. /* amp init */
  4123. err = priv->cfg->ops->lib->apm_ops.init(priv);
  4124. if (err < 0) {
  4125. IWL_DEBUG_INFO(priv, "Failed to init the card\n");
  4126. goto out_iounmap;
  4127. }
  4128. /***********************
  4129. * 4. Read EEPROM
  4130. * ********************/
  4131. /* Read the EEPROM */
  4132. err = iwl_eeprom_init(priv);
  4133. if (err) {
  4134. IWL_ERR(priv, "Unable to init EEPROM\n");
  4135. goto out_iounmap;
  4136. }
  4137. /* MAC Address location in EEPROM same for 3945/4965 */
  4138. eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  4139. memcpy(priv->mac_addr, eeprom->mac_address, ETH_ALEN);
  4140. IWL_DEBUG_INFO(priv, "MAC address: %pM\n", priv->mac_addr);
  4141. SET_IEEE80211_PERM_ADDR(priv->hw, priv->mac_addr);
  4142. /***********************
  4143. * 5. Setup HW Constants
  4144. * ********************/
  4145. /* Device-specific setup */
  4146. if (iwl3945_hw_set_hw_params(priv)) {
  4147. IWL_ERR(priv, "failed to set hw settings\n");
  4148. goto out_eeprom_free;
  4149. }
  4150. /***********************
  4151. * 6. Setup priv
  4152. * ********************/
  4153. err = iwl3945_init_drv(priv);
  4154. if (err) {
  4155. IWL_ERR(priv, "initializing driver failed\n");
  4156. goto out_unset_hw_params;
  4157. }
  4158. IWL_INFO(priv, "Detected Intel Wireless WiFi Link %s\n",
  4159. priv->cfg->name);
  4160. /***********************************
  4161. * 7. Initialize Module Parameters
  4162. * **********************************/
  4163. /* Initialize module parameter values here */
  4164. /* Disable radio (SW RF KILL) via parameter when loading driver */
  4165. if (iwl3945_mod_params.disable) {
  4166. set_bit(STATUS_RF_KILL_SW, &priv->status);
  4167. IWL_DEBUG_INFO(priv, "Radio disabled.\n");
  4168. }
  4169. /***********************
  4170. * 8. Setup Services
  4171. * ********************/
  4172. spin_lock_irqsave(&priv->lock, flags);
  4173. iwl_disable_interrupts(priv);
  4174. spin_unlock_irqrestore(&priv->lock, flags);
  4175. pci_enable_msi(priv->pci_dev);
  4176. err = request_irq(priv->pci_dev->irq, iwl_isr, IRQF_SHARED,
  4177. DRV_NAME, priv);
  4178. if (err) {
  4179. IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
  4180. goto out_disable_msi;
  4181. }
  4182. err = sysfs_create_group(&pdev->dev.kobj, &iwl3945_attribute_group);
  4183. if (err) {
  4184. IWL_ERR(priv, "failed to create sysfs device attributes\n");
  4185. goto out_release_irq;
  4186. }
  4187. iwl_set_rxon_channel(priv,
  4188. &priv->bands[IEEE80211_BAND_2GHZ].channels[5]);
  4189. iwl3945_setup_deferred_work(priv);
  4190. iwl3945_setup_rx_handlers(priv);
  4191. /*********************************
  4192. * 9. Setup and Register mac80211
  4193. * *******************************/
  4194. iwl_enable_interrupts(priv);
  4195. err = iwl3945_setup_mac(priv);
  4196. if (err)
  4197. goto out_remove_sysfs;
  4198. err = iwl_rfkill_init(priv);
  4199. if (err)
  4200. IWL_ERR(priv, "Unable to initialize RFKILL system. "
  4201. "Ignoring error: %d\n", err);
  4202. else
  4203. iwl_rfkill_set_hw_state(priv);
  4204. /* Start monitoring the killswitch */
  4205. queue_delayed_work(priv->workqueue, &priv->rfkill_poll,
  4206. 2 * HZ);
  4207. return 0;
  4208. out_remove_sysfs:
  4209. destroy_workqueue(priv->workqueue);
  4210. priv->workqueue = NULL;
  4211. sysfs_remove_group(&pdev->dev.kobj, &iwl3945_attribute_group);
  4212. out_release_irq:
  4213. free_irq(priv->pci_dev->irq, priv);
  4214. out_disable_msi:
  4215. pci_disable_msi(priv->pci_dev);
  4216. iwlcore_free_geos(priv);
  4217. iwl_free_channel_map(priv);
  4218. out_unset_hw_params:
  4219. iwl3945_unset_hw_params(priv);
  4220. out_eeprom_free:
  4221. iwl_eeprom_free(priv);
  4222. out_iounmap:
  4223. pci_iounmap(pdev, priv->hw_base);
  4224. out_pci_release_regions:
  4225. pci_release_regions(pdev);
  4226. out_pci_disable_device:
  4227. pci_set_drvdata(pdev, NULL);
  4228. pci_disable_device(pdev);
  4229. out_ieee80211_free_hw:
  4230. ieee80211_free_hw(priv->hw);
  4231. out:
  4232. return err;
  4233. }
  4234. static void __devexit iwl3945_pci_remove(struct pci_dev *pdev)
  4235. {
  4236. struct iwl_priv *priv = pci_get_drvdata(pdev);
  4237. unsigned long flags;
  4238. if (!priv)
  4239. return;
  4240. IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
  4241. set_bit(STATUS_EXIT_PENDING, &priv->status);
  4242. if (priv->mac80211_registered) {
  4243. ieee80211_unregister_hw(priv->hw);
  4244. priv->mac80211_registered = 0;
  4245. } else {
  4246. iwl3945_down(priv);
  4247. }
  4248. /* make sure we flush any pending irq or
  4249. * tasklet for the driver
  4250. */
  4251. spin_lock_irqsave(&priv->lock, flags);
  4252. iwl_disable_interrupts(priv);
  4253. spin_unlock_irqrestore(&priv->lock, flags);
  4254. iwl_synchronize_irq(priv);
  4255. sysfs_remove_group(&pdev->dev.kobj, &iwl3945_attribute_group);
  4256. iwl_rfkill_unregister(priv);
  4257. cancel_delayed_work(&priv->rfkill_poll);
  4258. iwl3945_dealloc_ucode_pci(priv);
  4259. if (priv->rxq.bd)
  4260. iwl_rx_queue_free(priv, &priv->rxq);
  4261. iwl3945_hw_txq_ctx_free(priv);
  4262. iwl3945_unset_hw_params(priv);
  4263. iwl3945_clear_stations_table(priv);
  4264. /*netif_stop_queue(dev); */
  4265. flush_workqueue(priv->workqueue);
  4266. /* ieee80211_unregister_hw calls iwl3945_mac_stop, which flushes
  4267. * priv->workqueue... so we can't take down the workqueue
  4268. * until now... */
  4269. destroy_workqueue(priv->workqueue);
  4270. priv->workqueue = NULL;
  4271. free_irq(pdev->irq, priv);
  4272. pci_disable_msi(pdev);
  4273. pci_iounmap(pdev, priv->hw_base);
  4274. pci_release_regions(pdev);
  4275. pci_disable_device(pdev);
  4276. pci_set_drvdata(pdev, NULL);
  4277. iwl_free_channel_map(priv);
  4278. iwlcore_free_geos(priv);
  4279. kfree(priv->scan);
  4280. if (priv->ibss_beacon)
  4281. dev_kfree_skb(priv->ibss_beacon);
  4282. ieee80211_free_hw(priv->hw);
  4283. }
  4284. #ifdef CONFIG_PM
  4285. static int iwl3945_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  4286. {
  4287. struct iwl_priv *priv = pci_get_drvdata(pdev);
  4288. if (priv->is_open) {
  4289. set_bit(STATUS_IN_SUSPEND, &priv->status);
  4290. iwl3945_mac_stop(priv->hw);
  4291. priv->is_open = 1;
  4292. }
  4293. pci_save_state(pdev);
  4294. pci_disable_device(pdev);
  4295. pci_set_power_state(pdev, PCI_D3hot);
  4296. return 0;
  4297. }
  4298. static int iwl3945_pci_resume(struct pci_dev *pdev)
  4299. {
  4300. struct iwl_priv *priv = pci_get_drvdata(pdev);
  4301. int ret;
  4302. pci_set_power_state(pdev, PCI_D0);
  4303. ret = pci_enable_device(pdev);
  4304. if (ret)
  4305. return ret;
  4306. pci_restore_state(pdev);
  4307. if (priv->is_open)
  4308. iwl3945_mac_start(priv->hw);
  4309. clear_bit(STATUS_IN_SUSPEND, &priv->status);
  4310. return 0;
  4311. }
  4312. #endif /* CONFIG_PM */
  4313. /*****************************************************************************
  4314. *
  4315. * driver and module entry point
  4316. *
  4317. *****************************************************************************/
  4318. static struct pci_driver iwl3945_driver = {
  4319. .name = DRV_NAME,
  4320. .id_table = iwl3945_hw_card_ids,
  4321. .probe = iwl3945_pci_probe,
  4322. .remove = __devexit_p(iwl3945_pci_remove),
  4323. #ifdef CONFIG_PM
  4324. .suspend = iwl3945_pci_suspend,
  4325. .resume = iwl3945_pci_resume,
  4326. #endif
  4327. };
  4328. static int __init iwl3945_init(void)
  4329. {
  4330. int ret;
  4331. printk(KERN_INFO DRV_NAME ": " DRV_DESCRIPTION ", " DRV_VERSION "\n");
  4332. printk(KERN_INFO DRV_NAME ": " DRV_COPYRIGHT "\n");
  4333. ret = iwl3945_rate_control_register();
  4334. if (ret) {
  4335. printk(KERN_ERR DRV_NAME
  4336. "Unable to register rate control algorithm: %d\n", ret);
  4337. return ret;
  4338. }
  4339. ret = pci_register_driver(&iwl3945_driver);
  4340. if (ret) {
  4341. printk(KERN_ERR DRV_NAME "Unable to initialize PCI module\n");
  4342. goto error_register;
  4343. }
  4344. return ret;
  4345. error_register:
  4346. iwl3945_rate_control_unregister();
  4347. return ret;
  4348. }
  4349. static void __exit iwl3945_exit(void)
  4350. {
  4351. pci_unregister_driver(&iwl3945_driver);
  4352. iwl3945_rate_control_unregister();
  4353. }
  4354. MODULE_FIRMWARE(IWL3945_MODULE_FIRMWARE(IWL3945_UCODE_API_MAX));
  4355. module_param_named(antenna, iwl3945_mod_params.antenna, int, 0444);
  4356. MODULE_PARM_DESC(antenna, "select antenna (1=Main, 2=Aux, default 0 [both])");
  4357. module_param_named(disable, iwl3945_mod_params.disable, int, 0444);
  4358. MODULE_PARM_DESC(disable, "manually disable the radio (default 0 [radio on])");
  4359. module_param_named(swcrypto, iwl3945_mod_params.sw_crypto, int, 0444);
  4360. MODULE_PARM_DESC(swcrypto,
  4361. "using software crypto (default 1 [software])\n");
  4362. module_param_named(debug, iwl3945_mod_params.debug, uint, 0444);
  4363. MODULE_PARM_DESC(debug, "debug output mask");
  4364. module_param_named(disable_hw_scan, iwl3945_mod_params.disable_hw_scan, int, 0444);
  4365. MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
  4366. module_param_named(queues_num, iwl3945_mod_params.num_of_queues, int, 0444);
  4367. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  4368. module_param_named(fw_restart3945, iwl3945_mod_params.restart_fw, int, 0444);
  4369. MODULE_PARM_DESC(fw_restart3945, "restart firmware in case of error");
  4370. module_exit(iwl3945_exit);
  4371. module_init(iwl3945_init);