dma.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628
  1. /*
  2. Broadcom B43 wireless driver
  3. DMA ringbuffer and descriptor allocation/management
  4. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  5. Some code in this file is derived from the b44.c driver
  6. Copyright (C) 2002 David S. Miller
  7. Copyright (C) Pekka Pietikainen
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include "b43.h"
  22. #include "dma.h"
  23. #include "main.h"
  24. #include "debugfs.h"
  25. #include "xmit.h"
  26. #include <linux/dma-mapping.h>
  27. #include <linux/pci.h>
  28. #include <linux/delay.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/etherdevice.h>
  31. #include <asm/div64.h>
  32. /* Required number of TX DMA slots per TX frame.
  33. * This currently is 2, because we put the header and the ieee80211 frame
  34. * into separate slots. */
  35. #define TX_SLOTS_PER_FRAME 2
  36. /* 32bit DMA ops. */
  37. static
  38. struct b43_dmadesc_generic *op32_idx2desc(struct b43_dmaring *ring,
  39. int slot,
  40. struct b43_dmadesc_meta **meta)
  41. {
  42. struct b43_dmadesc32 *desc;
  43. *meta = &(ring->meta[slot]);
  44. desc = ring->descbase;
  45. desc = &(desc[slot]);
  46. return (struct b43_dmadesc_generic *)desc;
  47. }
  48. static void op32_fill_descriptor(struct b43_dmaring *ring,
  49. struct b43_dmadesc_generic *desc,
  50. dma_addr_t dmaaddr, u16 bufsize,
  51. int start, int end, int irq)
  52. {
  53. struct b43_dmadesc32 *descbase = ring->descbase;
  54. int slot;
  55. u32 ctl;
  56. u32 addr;
  57. u32 addrext;
  58. slot = (int)(&(desc->dma32) - descbase);
  59. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  60. addr = (u32) (dmaaddr & ~SSB_DMA_TRANSLATION_MASK);
  61. addrext = (u32) (dmaaddr & SSB_DMA_TRANSLATION_MASK)
  62. >> SSB_DMA_TRANSLATION_SHIFT;
  63. addr |= ssb_dma_translation(ring->dev->dev);
  64. ctl = bufsize & B43_DMA32_DCTL_BYTECNT;
  65. if (slot == ring->nr_slots - 1)
  66. ctl |= B43_DMA32_DCTL_DTABLEEND;
  67. if (start)
  68. ctl |= B43_DMA32_DCTL_FRAMESTART;
  69. if (end)
  70. ctl |= B43_DMA32_DCTL_FRAMEEND;
  71. if (irq)
  72. ctl |= B43_DMA32_DCTL_IRQ;
  73. ctl |= (addrext << B43_DMA32_DCTL_ADDREXT_SHIFT)
  74. & B43_DMA32_DCTL_ADDREXT_MASK;
  75. desc->dma32.control = cpu_to_le32(ctl);
  76. desc->dma32.address = cpu_to_le32(addr);
  77. }
  78. static void op32_poke_tx(struct b43_dmaring *ring, int slot)
  79. {
  80. b43_dma_write(ring, B43_DMA32_TXINDEX,
  81. (u32) (slot * sizeof(struct b43_dmadesc32)));
  82. }
  83. static void op32_tx_suspend(struct b43_dmaring *ring)
  84. {
  85. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  86. | B43_DMA32_TXSUSPEND);
  87. }
  88. static void op32_tx_resume(struct b43_dmaring *ring)
  89. {
  90. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  91. & ~B43_DMA32_TXSUSPEND);
  92. }
  93. static int op32_get_current_rxslot(struct b43_dmaring *ring)
  94. {
  95. u32 val;
  96. val = b43_dma_read(ring, B43_DMA32_RXSTATUS);
  97. val &= B43_DMA32_RXDPTR;
  98. return (val / sizeof(struct b43_dmadesc32));
  99. }
  100. static void op32_set_current_rxslot(struct b43_dmaring *ring, int slot)
  101. {
  102. b43_dma_write(ring, B43_DMA32_RXINDEX,
  103. (u32) (slot * sizeof(struct b43_dmadesc32)));
  104. }
  105. static const struct b43_dma_ops dma32_ops = {
  106. .idx2desc = op32_idx2desc,
  107. .fill_descriptor = op32_fill_descriptor,
  108. .poke_tx = op32_poke_tx,
  109. .tx_suspend = op32_tx_suspend,
  110. .tx_resume = op32_tx_resume,
  111. .get_current_rxslot = op32_get_current_rxslot,
  112. .set_current_rxslot = op32_set_current_rxslot,
  113. };
  114. /* 64bit DMA ops. */
  115. static
  116. struct b43_dmadesc_generic *op64_idx2desc(struct b43_dmaring *ring,
  117. int slot,
  118. struct b43_dmadesc_meta **meta)
  119. {
  120. struct b43_dmadesc64 *desc;
  121. *meta = &(ring->meta[slot]);
  122. desc = ring->descbase;
  123. desc = &(desc[slot]);
  124. return (struct b43_dmadesc_generic *)desc;
  125. }
  126. static void op64_fill_descriptor(struct b43_dmaring *ring,
  127. struct b43_dmadesc_generic *desc,
  128. dma_addr_t dmaaddr, u16 bufsize,
  129. int start, int end, int irq)
  130. {
  131. struct b43_dmadesc64 *descbase = ring->descbase;
  132. int slot;
  133. u32 ctl0 = 0, ctl1 = 0;
  134. u32 addrlo, addrhi;
  135. u32 addrext;
  136. slot = (int)(&(desc->dma64) - descbase);
  137. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  138. addrlo = (u32) (dmaaddr & 0xFFFFFFFF);
  139. addrhi = (((u64) dmaaddr >> 32) & ~SSB_DMA_TRANSLATION_MASK);
  140. addrext = (((u64) dmaaddr >> 32) & SSB_DMA_TRANSLATION_MASK)
  141. >> SSB_DMA_TRANSLATION_SHIFT;
  142. addrhi |= (ssb_dma_translation(ring->dev->dev) << 1);
  143. if (slot == ring->nr_slots - 1)
  144. ctl0 |= B43_DMA64_DCTL0_DTABLEEND;
  145. if (start)
  146. ctl0 |= B43_DMA64_DCTL0_FRAMESTART;
  147. if (end)
  148. ctl0 |= B43_DMA64_DCTL0_FRAMEEND;
  149. if (irq)
  150. ctl0 |= B43_DMA64_DCTL0_IRQ;
  151. ctl1 |= bufsize & B43_DMA64_DCTL1_BYTECNT;
  152. ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT)
  153. & B43_DMA64_DCTL1_ADDREXT_MASK;
  154. desc->dma64.control0 = cpu_to_le32(ctl0);
  155. desc->dma64.control1 = cpu_to_le32(ctl1);
  156. desc->dma64.address_low = cpu_to_le32(addrlo);
  157. desc->dma64.address_high = cpu_to_le32(addrhi);
  158. }
  159. static void op64_poke_tx(struct b43_dmaring *ring, int slot)
  160. {
  161. b43_dma_write(ring, B43_DMA64_TXINDEX,
  162. (u32) (slot * sizeof(struct b43_dmadesc64)));
  163. }
  164. static void op64_tx_suspend(struct b43_dmaring *ring)
  165. {
  166. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  167. | B43_DMA64_TXSUSPEND);
  168. }
  169. static void op64_tx_resume(struct b43_dmaring *ring)
  170. {
  171. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  172. & ~B43_DMA64_TXSUSPEND);
  173. }
  174. static int op64_get_current_rxslot(struct b43_dmaring *ring)
  175. {
  176. u32 val;
  177. val = b43_dma_read(ring, B43_DMA64_RXSTATUS);
  178. val &= B43_DMA64_RXSTATDPTR;
  179. return (val / sizeof(struct b43_dmadesc64));
  180. }
  181. static void op64_set_current_rxslot(struct b43_dmaring *ring, int slot)
  182. {
  183. b43_dma_write(ring, B43_DMA64_RXINDEX,
  184. (u32) (slot * sizeof(struct b43_dmadesc64)));
  185. }
  186. static const struct b43_dma_ops dma64_ops = {
  187. .idx2desc = op64_idx2desc,
  188. .fill_descriptor = op64_fill_descriptor,
  189. .poke_tx = op64_poke_tx,
  190. .tx_suspend = op64_tx_suspend,
  191. .tx_resume = op64_tx_resume,
  192. .get_current_rxslot = op64_get_current_rxslot,
  193. .set_current_rxslot = op64_set_current_rxslot,
  194. };
  195. static inline int free_slots(struct b43_dmaring *ring)
  196. {
  197. return (ring->nr_slots - ring->used_slots);
  198. }
  199. static inline int next_slot(struct b43_dmaring *ring, int slot)
  200. {
  201. B43_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
  202. if (slot == ring->nr_slots - 1)
  203. return 0;
  204. return slot + 1;
  205. }
  206. static inline int prev_slot(struct b43_dmaring *ring, int slot)
  207. {
  208. B43_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
  209. if (slot == 0)
  210. return ring->nr_slots - 1;
  211. return slot - 1;
  212. }
  213. #ifdef CONFIG_B43_DEBUG
  214. static void update_max_used_slots(struct b43_dmaring *ring,
  215. int current_used_slots)
  216. {
  217. if (current_used_slots <= ring->max_used_slots)
  218. return;
  219. ring->max_used_slots = current_used_slots;
  220. if (b43_debug(ring->dev, B43_DBG_DMAVERBOSE)) {
  221. b43dbg(ring->dev->wl,
  222. "max_used_slots increased to %d on %s ring %d\n",
  223. ring->max_used_slots,
  224. ring->tx ? "TX" : "RX", ring->index);
  225. }
  226. }
  227. #else
  228. static inline
  229. void update_max_used_slots(struct b43_dmaring *ring, int current_used_slots)
  230. {
  231. }
  232. #endif /* DEBUG */
  233. /* Request a slot for usage. */
  234. static inline int request_slot(struct b43_dmaring *ring)
  235. {
  236. int slot;
  237. B43_WARN_ON(!ring->tx);
  238. B43_WARN_ON(ring->stopped);
  239. B43_WARN_ON(free_slots(ring) == 0);
  240. slot = next_slot(ring, ring->current_slot);
  241. ring->current_slot = slot;
  242. ring->used_slots++;
  243. update_max_used_slots(ring, ring->used_slots);
  244. return slot;
  245. }
  246. static u16 b43_dmacontroller_base(enum b43_dmatype type, int controller_idx)
  247. {
  248. static const u16 map64[] = {
  249. B43_MMIO_DMA64_BASE0,
  250. B43_MMIO_DMA64_BASE1,
  251. B43_MMIO_DMA64_BASE2,
  252. B43_MMIO_DMA64_BASE3,
  253. B43_MMIO_DMA64_BASE4,
  254. B43_MMIO_DMA64_BASE5,
  255. };
  256. static const u16 map32[] = {
  257. B43_MMIO_DMA32_BASE0,
  258. B43_MMIO_DMA32_BASE1,
  259. B43_MMIO_DMA32_BASE2,
  260. B43_MMIO_DMA32_BASE3,
  261. B43_MMIO_DMA32_BASE4,
  262. B43_MMIO_DMA32_BASE5,
  263. };
  264. if (type == B43_DMA_64BIT) {
  265. B43_WARN_ON(!(controller_idx >= 0 &&
  266. controller_idx < ARRAY_SIZE(map64)));
  267. return map64[controller_idx];
  268. }
  269. B43_WARN_ON(!(controller_idx >= 0 &&
  270. controller_idx < ARRAY_SIZE(map32)));
  271. return map32[controller_idx];
  272. }
  273. static inline
  274. dma_addr_t map_descbuffer(struct b43_dmaring *ring,
  275. unsigned char *buf, size_t len, int tx)
  276. {
  277. dma_addr_t dmaaddr;
  278. if (tx) {
  279. dmaaddr = ssb_dma_map_single(ring->dev->dev,
  280. buf, len, DMA_TO_DEVICE);
  281. } else {
  282. dmaaddr = ssb_dma_map_single(ring->dev->dev,
  283. buf, len, DMA_FROM_DEVICE);
  284. }
  285. return dmaaddr;
  286. }
  287. static inline
  288. void unmap_descbuffer(struct b43_dmaring *ring,
  289. dma_addr_t addr, size_t len, int tx)
  290. {
  291. if (tx) {
  292. ssb_dma_unmap_single(ring->dev->dev,
  293. addr, len, DMA_TO_DEVICE);
  294. } else {
  295. ssb_dma_unmap_single(ring->dev->dev,
  296. addr, len, DMA_FROM_DEVICE);
  297. }
  298. }
  299. static inline
  300. void sync_descbuffer_for_cpu(struct b43_dmaring *ring,
  301. dma_addr_t addr, size_t len)
  302. {
  303. B43_WARN_ON(ring->tx);
  304. ssb_dma_sync_single_for_cpu(ring->dev->dev,
  305. addr, len, DMA_FROM_DEVICE);
  306. }
  307. static inline
  308. void sync_descbuffer_for_device(struct b43_dmaring *ring,
  309. dma_addr_t addr, size_t len)
  310. {
  311. B43_WARN_ON(ring->tx);
  312. ssb_dma_sync_single_for_device(ring->dev->dev,
  313. addr, len, DMA_FROM_DEVICE);
  314. }
  315. static inline
  316. void free_descriptor_buffer(struct b43_dmaring *ring,
  317. struct b43_dmadesc_meta *meta)
  318. {
  319. if (meta->skb) {
  320. dev_kfree_skb_any(meta->skb);
  321. meta->skb = NULL;
  322. }
  323. }
  324. static int alloc_ringmemory(struct b43_dmaring *ring)
  325. {
  326. gfp_t flags = GFP_KERNEL;
  327. /* The specs call for 4K buffers for 30- and 32-bit DMA with 4K
  328. * alignment and 8K buffers for 64-bit DMA with 8K alignment. Testing
  329. * has shown that 4K is sufficient for the latter as long as the buffer
  330. * does not cross an 8K boundary.
  331. *
  332. * For unknown reasons - possibly a hardware error - the BCM4311 rev
  333. * 02, which uses 64-bit DMA, needs the ring buffer in very low memory,
  334. * which accounts for the GFP_DMA flag below.
  335. *
  336. * The flags here must match the flags in free_ringmemory below!
  337. */
  338. if (ring->type == B43_DMA_64BIT)
  339. flags |= GFP_DMA;
  340. ring->descbase = ssb_dma_alloc_consistent(ring->dev->dev,
  341. B43_DMA_RINGMEMSIZE,
  342. &(ring->dmabase), flags);
  343. if (!ring->descbase) {
  344. b43err(ring->dev->wl, "DMA ringmemory allocation failed\n");
  345. return -ENOMEM;
  346. }
  347. memset(ring->descbase, 0, B43_DMA_RINGMEMSIZE);
  348. return 0;
  349. }
  350. static void free_ringmemory(struct b43_dmaring *ring)
  351. {
  352. gfp_t flags = GFP_KERNEL;
  353. if (ring->type == B43_DMA_64BIT)
  354. flags |= GFP_DMA;
  355. ssb_dma_free_consistent(ring->dev->dev, B43_DMA_RINGMEMSIZE,
  356. ring->descbase, ring->dmabase, flags);
  357. }
  358. /* Reset the RX DMA channel */
  359. static int b43_dmacontroller_rx_reset(struct b43_wldev *dev, u16 mmio_base,
  360. enum b43_dmatype type)
  361. {
  362. int i;
  363. u32 value;
  364. u16 offset;
  365. might_sleep();
  366. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXCTL : B43_DMA32_RXCTL;
  367. b43_write32(dev, mmio_base + offset, 0);
  368. for (i = 0; i < 10; i++) {
  369. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXSTATUS :
  370. B43_DMA32_RXSTATUS;
  371. value = b43_read32(dev, mmio_base + offset);
  372. if (type == B43_DMA_64BIT) {
  373. value &= B43_DMA64_RXSTAT;
  374. if (value == B43_DMA64_RXSTAT_DISABLED) {
  375. i = -1;
  376. break;
  377. }
  378. } else {
  379. value &= B43_DMA32_RXSTATE;
  380. if (value == B43_DMA32_RXSTAT_DISABLED) {
  381. i = -1;
  382. break;
  383. }
  384. }
  385. msleep(1);
  386. }
  387. if (i != -1) {
  388. b43err(dev->wl, "DMA RX reset timed out\n");
  389. return -ENODEV;
  390. }
  391. return 0;
  392. }
  393. /* Reset the TX DMA channel */
  394. static int b43_dmacontroller_tx_reset(struct b43_wldev *dev, u16 mmio_base,
  395. enum b43_dmatype type)
  396. {
  397. int i;
  398. u32 value;
  399. u16 offset;
  400. might_sleep();
  401. for (i = 0; i < 10; i++) {
  402. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  403. B43_DMA32_TXSTATUS;
  404. value = b43_read32(dev, mmio_base + offset);
  405. if (type == B43_DMA_64BIT) {
  406. value &= B43_DMA64_TXSTAT;
  407. if (value == B43_DMA64_TXSTAT_DISABLED ||
  408. value == B43_DMA64_TXSTAT_IDLEWAIT ||
  409. value == B43_DMA64_TXSTAT_STOPPED)
  410. break;
  411. } else {
  412. value &= B43_DMA32_TXSTATE;
  413. if (value == B43_DMA32_TXSTAT_DISABLED ||
  414. value == B43_DMA32_TXSTAT_IDLEWAIT ||
  415. value == B43_DMA32_TXSTAT_STOPPED)
  416. break;
  417. }
  418. msleep(1);
  419. }
  420. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXCTL : B43_DMA32_TXCTL;
  421. b43_write32(dev, mmio_base + offset, 0);
  422. for (i = 0; i < 10; i++) {
  423. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  424. B43_DMA32_TXSTATUS;
  425. value = b43_read32(dev, mmio_base + offset);
  426. if (type == B43_DMA_64BIT) {
  427. value &= B43_DMA64_TXSTAT;
  428. if (value == B43_DMA64_TXSTAT_DISABLED) {
  429. i = -1;
  430. break;
  431. }
  432. } else {
  433. value &= B43_DMA32_TXSTATE;
  434. if (value == B43_DMA32_TXSTAT_DISABLED) {
  435. i = -1;
  436. break;
  437. }
  438. }
  439. msleep(1);
  440. }
  441. if (i != -1) {
  442. b43err(dev->wl, "DMA TX reset timed out\n");
  443. return -ENODEV;
  444. }
  445. /* ensure the reset is completed. */
  446. msleep(1);
  447. return 0;
  448. }
  449. /* Check if a DMA mapping address is invalid. */
  450. static bool b43_dma_mapping_error(struct b43_dmaring *ring,
  451. dma_addr_t addr,
  452. size_t buffersize, bool dma_to_device)
  453. {
  454. if (unlikely(ssb_dma_mapping_error(ring->dev->dev, addr)))
  455. return 1;
  456. switch (ring->type) {
  457. case B43_DMA_30BIT:
  458. if ((u64)addr + buffersize > (1ULL << 30))
  459. goto address_error;
  460. break;
  461. case B43_DMA_32BIT:
  462. if ((u64)addr + buffersize > (1ULL << 32))
  463. goto address_error;
  464. break;
  465. case B43_DMA_64BIT:
  466. /* Currently we can't have addresses beyond
  467. * 64bit in the kernel. */
  468. break;
  469. }
  470. /* The address is OK. */
  471. return 0;
  472. address_error:
  473. /* We can't support this address. Unmap it again. */
  474. unmap_descbuffer(ring, addr, buffersize, dma_to_device);
  475. return 1;
  476. }
  477. static int setup_rx_descbuffer(struct b43_dmaring *ring,
  478. struct b43_dmadesc_generic *desc,
  479. struct b43_dmadesc_meta *meta, gfp_t gfp_flags)
  480. {
  481. struct b43_rxhdr_fw4 *rxhdr;
  482. dma_addr_t dmaaddr;
  483. struct sk_buff *skb;
  484. B43_WARN_ON(ring->tx);
  485. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  486. if (unlikely(!skb))
  487. return -ENOMEM;
  488. dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0);
  489. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  490. /* ugh. try to realloc in zone_dma */
  491. gfp_flags |= GFP_DMA;
  492. dev_kfree_skb_any(skb);
  493. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  494. if (unlikely(!skb))
  495. return -ENOMEM;
  496. dmaaddr = map_descbuffer(ring, skb->data,
  497. ring->rx_buffersize, 0);
  498. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  499. b43err(ring->dev->wl, "RX DMA buffer allocation failed\n");
  500. dev_kfree_skb_any(skb);
  501. return -EIO;
  502. }
  503. }
  504. meta->skb = skb;
  505. meta->dmaaddr = dmaaddr;
  506. ring->ops->fill_descriptor(ring, desc, dmaaddr,
  507. ring->rx_buffersize, 0, 0, 0);
  508. rxhdr = (struct b43_rxhdr_fw4 *)(skb->data);
  509. rxhdr->frame_len = 0;
  510. return 0;
  511. }
  512. /* Allocate the initial descbuffers.
  513. * This is used for an RX ring only.
  514. */
  515. static int alloc_initial_descbuffers(struct b43_dmaring *ring)
  516. {
  517. int i, err = -ENOMEM;
  518. struct b43_dmadesc_generic *desc;
  519. struct b43_dmadesc_meta *meta;
  520. for (i = 0; i < ring->nr_slots; i++) {
  521. desc = ring->ops->idx2desc(ring, i, &meta);
  522. err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
  523. if (err) {
  524. b43err(ring->dev->wl,
  525. "Failed to allocate initial descbuffers\n");
  526. goto err_unwind;
  527. }
  528. }
  529. mb();
  530. ring->used_slots = ring->nr_slots;
  531. err = 0;
  532. out:
  533. return err;
  534. err_unwind:
  535. for (i--; i >= 0; i--) {
  536. desc = ring->ops->idx2desc(ring, i, &meta);
  537. unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
  538. dev_kfree_skb(meta->skb);
  539. }
  540. goto out;
  541. }
  542. /* Do initial setup of the DMA controller.
  543. * Reset the controller, write the ring busaddress
  544. * and switch the "enable" bit on.
  545. */
  546. static int dmacontroller_setup(struct b43_dmaring *ring)
  547. {
  548. int err = 0;
  549. u32 value;
  550. u32 addrext;
  551. u32 trans = ssb_dma_translation(ring->dev->dev);
  552. if (ring->tx) {
  553. if (ring->type == B43_DMA_64BIT) {
  554. u64 ringbase = (u64) (ring->dmabase);
  555. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  556. >> SSB_DMA_TRANSLATION_SHIFT;
  557. value = B43_DMA64_TXENABLE;
  558. value |= (addrext << B43_DMA64_TXADDREXT_SHIFT)
  559. & B43_DMA64_TXADDREXT_MASK;
  560. b43_dma_write(ring, B43_DMA64_TXCTL, value);
  561. b43_dma_write(ring, B43_DMA64_TXRINGLO,
  562. (ringbase & 0xFFFFFFFF));
  563. b43_dma_write(ring, B43_DMA64_TXRINGHI,
  564. ((ringbase >> 32) &
  565. ~SSB_DMA_TRANSLATION_MASK)
  566. | (trans << 1));
  567. } else {
  568. u32 ringbase = (u32) (ring->dmabase);
  569. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  570. >> SSB_DMA_TRANSLATION_SHIFT;
  571. value = B43_DMA32_TXENABLE;
  572. value |= (addrext << B43_DMA32_TXADDREXT_SHIFT)
  573. & B43_DMA32_TXADDREXT_MASK;
  574. b43_dma_write(ring, B43_DMA32_TXCTL, value);
  575. b43_dma_write(ring, B43_DMA32_TXRING,
  576. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  577. | trans);
  578. }
  579. } else {
  580. err = alloc_initial_descbuffers(ring);
  581. if (err)
  582. goto out;
  583. if (ring->type == B43_DMA_64BIT) {
  584. u64 ringbase = (u64) (ring->dmabase);
  585. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  586. >> SSB_DMA_TRANSLATION_SHIFT;
  587. value = (ring->frameoffset << B43_DMA64_RXFROFF_SHIFT);
  588. value |= B43_DMA64_RXENABLE;
  589. value |= (addrext << B43_DMA64_RXADDREXT_SHIFT)
  590. & B43_DMA64_RXADDREXT_MASK;
  591. b43_dma_write(ring, B43_DMA64_RXCTL, value);
  592. b43_dma_write(ring, B43_DMA64_RXRINGLO,
  593. (ringbase & 0xFFFFFFFF));
  594. b43_dma_write(ring, B43_DMA64_RXRINGHI,
  595. ((ringbase >> 32) &
  596. ~SSB_DMA_TRANSLATION_MASK)
  597. | (trans << 1));
  598. b43_dma_write(ring, B43_DMA64_RXINDEX, ring->nr_slots *
  599. sizeof(struct b43_dmadesc64));
  600. } else {
  601. u32 ringbase = (u32) (ring->dmabase);
  602. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  603. >> SSB_DMA_TRANSLATION_SHIFT;
  604. value = (ring->frameoffset << B43_DMA32_RXFROFF_SHIFT);
  605. value |= B43_DMA32_RXENABLE;
  606. value |= (addrext << B43_DMA32_RXADDREXT_SHIFT)
  607. & B43_DMA32_RXADDREXT_MASK;
  608. b43_dma_write(ring, B43_DMA32_RXCTL, value);
  609. b43_dma_write(ring, B43_DMA32_RXRING,
  610. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  611. | trans);
  612. b43_dma_write(ring, B43_DMA32_RXINDEX, ring->nr_slots *
  613. sizeof(struct b43_dmadesc32));
  614. }
  615. }
  616. out:
  617. return err;
  618. }
  619. /* Shutdown the DMA controller. */
  620. static void dmacontroller_cleanup(struct b43_dmaring *ring)
  621. {
  622. if (ring->tx) {
  623. b43_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
  624. ring->type);
  625. if (ring->type == B43_DMA_64BIT) {
  626. b43_dma_write(ring, B43_DMA64_TXRINGLO, 0);
  627. b43_dma_write(ring, B43_DMA64_TXRINGHI, 0);
  628. } else
  629. b43_dma_write(ring, B43_DMA32_TXRING, 0);
  630. } else {
  631. b43_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
  632. ring->type);
  633. if (ring->type == B43_DMA_64BIT) {
  634. b43_dma_write(ring, B43_DMA64_RXRINGLO, 0);
  635. b43_dma_write(ring, B43_DMA64_RXRINGHI, 0);
  636. } else
  637. b43_dma_write(ring, B43_DMA32_RXRING, 0);
  638. }
  639. }
  640. static void free_all_descbuffers(struct b43_dmaring *ring)
  641. {
  642. struct b43_dmadesc_generic *desc;
  643. struct b43_dmadesc_meta *meta;
  644. int i;
  645. if (!ring->used_slots)
  646. return;
  647. for (i = 0; i < ring->nr_slots; i++) {
  648. desc = ring->ops->idx2desc(ring, i, &meta);
  649. if (!meta->skb) {
  650. B43_WARN_ON(!ring->tx);
  651. continue;
  652. }
  653. if (ring->tx) {
  654. unmap_descbuffer(ring, meta->dmaaddr,
  655. meta->skb->len, 1);
  656. } else {
  657. unmap_descbuffer(ring, meta->dmaaddr,
  658. ring->rx_buffersize, 0);
  659. }
  660. free_descriptor_buffer(ring, meta);
  661. }
  662. }
  663. static u64 supported_dma_mask(struct b43_wldev *dev)
  664. {
  665. u32 tmp;
  666. u16 mmio_base;
  667. tmp = b43_read32(dev, SSB_TMSHIGH);
  668. if (tmp & SSB_TMSHIGH_DMA64)
  669. return DMA_BIT_MASK(64);
  670. mmio_base = b43_dmacontroller_base(0, 0);
  671. b43_write32(dev, mmio_base + B43_DMA32_TXCTL, B43_DMA32_TXADDREXT_MASK);
  672. tmp = b43_read32(dev, mmio_base + B43_DMA32_TXCTL);
  673. if (tmp & B43_DMA32_TXADDREXT_MASK)
  674. return DMA_BIT_MASK(32);
  675. return DMA_BIT_MASK(30);
  676. }
  677. static enum b43_dmatype dma_mask_to_engine_type(u64 dmamask)
  678. {
  679. if (dmamask == DMA_BIT_MASK(30))
  680. return B43_DMA_30BIT;
  681. if (dmamask == DMA_BIT_MASK(32))
  682. return B43_DMA_32BIT;
  683. if (dmamask == DMA_BIT_MASK(64))
  684. return B43_DMA_64BIT;
  685. B43_WARN_ON(1);
  686. return B43_DMA_30BIT;
  687. }
  688. /* Main initialization function. */
  689. static
  690. struct b43_dmaring *b43_setup_dmaring(struct b43_wldev *dev,
  691. int controller_index,
  692. int for_tx,
  693. enum b43_dmatype type)
  694. {
  695. struct b43_dmaring *ring;
  696. int err;
  697. dma_addr_t dma_test;
  698. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  699. if (!ring)
  700. goto out;
  701. ring->nr_slots = B43_RXRING_SLOTS;
  702. if (for_tx)
  703. ring->nr_slots = B43_TXRING_SLOTS;
  704. ring->meta = kcalloc(ring->nr_slots, sizeof(struct b43_dmadesc_meta),
  705. GFP_KERNEL);
  706. if (!ring->meta)
  707. goto err_kfree_ring;
  708. ring->type = type;
  709. ring->dev = dev;
  710. ring->mmio_base = b43_dmacontroller_base(type, controller_index);
  711. ring->index = controller_index;
  712. if (type == B43_DMA_64BIT)
  713. ring->ops = &dma64_ops;
  714. else
  715. ring->ops = &dma32_ops;
  716. if (for_tx) {
  717. ring->tx = 1;
  718. ring->current_slot = -1;
  719. } else {
  720. if (ring->index == 0) {
  721. ring->rx_buffersize = B43_DMA0_RX_BUFFERSIZE;
  722. ring->frameoffset = B43_DMA0_RX_FRAMEOFFSET;
  723. } else
  724. B43_WARN_ON(1);
  725. }
  726. spin_lock_init(&ring->lock);
  727. #ifdef CONFIG_B43_DEBUG
  728. ring->last_injected_overflow = jiffies;
  729. #endif
  730. if (for_tx) {
  731. /* Assumption: B43_TXRING_SLOTS can be divided by TX_SLOTS_PER_FRAME */
  732. BUILD_BUG_ON(B43_TXRING_SLOTS % TX_SLOTS_PER_FRAME != 0);
  733. ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME,
  734. b43_txhdr_size(dev),
  735. GFP_KERNEL);
  736. if (!ring->txhdr_cache)
  737. goto err_kfree_meta;
  738. /* test for ability to dma to txhdr_cache */
  739. dma_test = ssb_dma_map_single(dev->dev,
  740. ring->txhdr_cache,
  741. b43_txhdr_size(dev),
  742. DMA_TO_DEVICE);
  743. if (b43_dma_mapping_error(ring, dma_test,
  744. b43_txhdr_size(dev), 1)) {
  745. /* ugh realloc */
  746. kfree(ring->txhdr_cache);
  747. ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME,
  748. b43_txhdr_size(dev),
  749. GFP_KERNEL | GFP_DMA);
  750. if (!ring->txhdr_cache)
  751. goto err_kfree_meta;
  752. dma_test = ssb_dma_map_single(dev->dev,
  753. ring->txhdr_cache,
  754. b43_txhdr_size(dev),
  755. DMA_TO_DEVICE);
  756. if (b43_dma_mapping_error(ring, dma_test,
  757. b43_txhdr_size(dev), 1)) {
  758. b43err(dev->wl,
  759. "TXHDR DMA allocation failed\n");
  760. goto err_kfree_txhdr_cache;
  761. }
  762. }
  763. ssb_dma_unmap_single(dev->dev,
  764. dma_test, b43_txhdr_size(dev),
  765. DMA_TO_DEVICE);
  766. }
  767. err = alloc_ringmemory(ring);
  768. if (err)
  769. goto err_kfree_txhdr_cache;
  770. err = dmacontroller_setup(ring);
  771. if (err)
  772. goto err_free_ringmemory;
  773. out:
  774. return ring;
  775. err_free_ringmemory:
  776. free_ringmemory(ring);
  777. err_kfree_txhdr_cache:
  778. kfree(ring->txhdr_cache);
  779. err_kfree_meta:
  780. kfree(ring->meta);
  781. err_kfree_ring:
  782. kfree(ring);
  783. ring = NULL;
  784. goto out;
  785. }
  786. #define divide(a, b) ({ \
  787. typeof(a) __a = a; \
  788. do_div(__a, b); \
  789. __a; \
  790. })
  791. #define modulo(a, b) ({ \
  792. typeof(a) __a = a; \
  793. do_div(__a, b); \
  794. })
  795. /* Main cleanup function. */
  796. static void b43_destroy_dmaring(struct b43_dmaring *ring,
  797. const char *ringname)
  798. {
  799. if (!ring)
  800. return;
  801. #ifdef CONFIG_B43_DEBUG
  802. {
  803. /* Print some statistics. */
  804. u64 failed_packets = ring->nr_failed_tx_packets;
  805. u64 succeed_packets = ring->nr_succeed_tx_packets;
  806. u64 nr_packets = failed_packets + succeed_packets;
  807. u64 permille_failed = 0, average_tries = 0;
  808. if (nr_packets)
  809. permille_failed = divide(failed_packets * 1000, nr_packets);
  810. if (nr_packets)
  811. average_tries = divide(ring->nr_total_packet_tries * 100, nr_packets);
  812. b43dbg(ring->dev->wl, "DMA-%u %s: "
  813. "Used slots %d/%d, Failed frames %llu/%llu = %llu.%01llu%%, "
  814. "Average tries %llu.%02llu\n",
  815. (unsigned int)(ring->type), ringname,
  816. ring->max_used_slots,
  817. ring->nr_slots,
  818. (unsigned long long)failed_packets,
  819. (unsigned long long)nr_packets,
  820. (unsigned long long)divide(permille_failed, 10),
  821. (unsigned long long)modulo(permille_failed, 10),
  822. (unsigned long long)divide(average_tries, 100),
  823. (unsigned long long)modulo(average_tries, 100));
  824. }
  825. #endif /* DEBUG */
  826. /* Device IRQs are disabled prior entering this function,
  827. * so no need to take care of concurrency with rx handler stuff.
  828. */
  829. dmacontroller_cleanup(ring);
  830. free_all_descbuffers(ring);
  831. free_ringmemory(ring);
  832. kfree(ring->txhdr_cache);
  833. kfree(ring->meta);
  834. kfree(ring);
  835. }
  836. #define destroy_ring(dma, ring) do { \
  837. b43_destroy_dmaring((dma)->ring, __stringify(ring)); \
  838. (dma)->ring = NULL; \
  839. } while (0)
  840. void b43_dma_free(struct b43_wldev *dev)
  841. {
  842. struct b43_dma *dma;
  843. if (b43_using_pio_transfers(dev))
  844. return;
  845. dma = &dev->dma;
  846. destroy_ring(dma, rx_ring);
  847. destroy_ring(dma, tx_ring_AC_BK);
  848. destroy_ring(dma, tx_ring_AC_BE);
  849. destroy_ring(dma, tx_ring_AC_VI);
  850. destroy_ring(dma, tx_ring_AC_VO);
  851. destroy_ring(dma, tx_ring_mcast);
  852. }
  853. static int b43_dma_set_mask(struct b43_wldev *dev, u64 mask)
  854. {
  855. u64 orig_mask = mask;
  856. bool fallback = 0;
  857. int err;
  858. /* Try to set the DMA mask. If it fails, try falling back to a
  859. * lower mask, as we can always also support a lower one. */
  860. while (1) {
  861. err = ssb_dma_set_mask(dev->dev, mask);
  862. if (!err)
  863. break;
  864. if (mask == DMA_BIT_MASK(64)) {
  865. mask = DMA_BIT_MASK(32);
  866. fallback = 1;
  867. continue;
  868. }
  869. if (mask == DMA_BIT_MASK(32)) {
  870. mask = DMA_BIT_MASK(30);
  871. fallback = 1;
  872. continue;
  873. }
  874. b43err(dev->wl, "The machine/kernel does not support "
  875. "the required %u-bit DMA mask\n",
  876. (unsigned int)dma_mask_to_engine_type(orig_mask));
  877. return -EOPNOTSUPP;
  878. }
  879. if (fallback) {
  880. b43info(dev->wl, "DMA mask fallback from %u-bit to %u-bit\n",
  881. (unsigned int)dma_mask_to_engine_type(orig_mask),
  882. (unsigned int)dma_mask_to_engine_type(mask));
  883. }
  884. return 0;
  885. }
  886. int b43_dma_init(struct b43_wldev *dev)
  887. {
  888. struct b43_dma *dma = &dev->dma;
  889. int err;
  890. u64 dmamask;
  891. enum b43_dmatype type;
  892. dmamask = supported_dma_mask(dev);
  893. type = dma_mask_to_engine_type(dmamask);
  894. err = b43_dma_set_mask(dev, dmamask);
  895. if (err)
  896. return err;
  897. err = -ENOMEM;
  898. /* setup TX DMA channels. */
  899. dma->tx_ring_AC_BK = b43_setup_dmaring(dev, 0, 1, type);
  900. if (!dma->tx_ring_AC_BK)
  901. goto out;
  902. dma->tx_ring_AC_BE = b43_setup_dmaring(dev, 1, 1, type);
  903. if (!dma->tx_ring_AC_BE)
  904. goto err_destroy_bk;
  905. dma->tx_ring_AC_VI = b43_setup_dmaring(dev, 2, 1, type);
  906. if (!dma->tx_ring_AC_VI)
  907. goto err_destroy_be;
  908. dma->tx_ring_AC_VO = b43_setup_dmaring(dev, 3, 1, type);
  909. if (!dma->tx_ring_AC_VO)
  910. goto err_destroy_vi;
  911. dma->tx_ring_mcast = b43_setup_dmaring(dev, 4, 1, type);
  912. if (!dma->tx_ring_mcast)
  913. goto err_destroy_vo;
  914. /* setup RX DMA channel. */
  915. dma->rx_ring = b43_setup_dmaring(dev, 0, 0, type);
  916. if (!dma->rx_ring)
  917. goto err_destroy_mcast;
  918. /* No support for the TX status DMA ring. */
  919. B43_WARN_ON(dev->dev->id.revision < 5);
  920. b43dbg(dev->wl, "%u-bit DMA initialized\n",
  921. (unsigned int)type);
  922. err = 0;
  923. out:
  924. return err;
  925. err_destroy_mcast:
  926. destroy_ring(dma, tx_ring_mcast);
  927. err_destroy_vo:
  928. destroy_ring(dma, tx_ring_AC_VO);
  929. err_destroy_vi:
  930. destroy_ring(dma, tx_ring_AC_VI);
  931. err_destroy_be:
  932. destroy_ring(dma, tx_ring_AC_BE);
  933. err_destroy_bk:
  934. destroy_ring(dma, tx_ring_AC_BK);
  935. return err;
  936. }
  937. /* Generate a cookie for the TX header. */
  938. static u16 generate_cookie(struct b43_dmaring *ring, int slot)
  939. {
  940. u16 cookie;
  941. /* Use the upper 4 bits of the cookie as
  942. * DMA controller ID and store the slot number
  943. * in the lower 12 bits.
  944. * Note that the cookie must never be 0, as this
  945. * is a special value used in RX path.
  946. * It can also not be 0xFFFF because that is special
  947. * for multicast frames.
  948. */
  949. cookie = (((u16)ring->index + 1) << 12);
  950. B43_WARN_ON(slot & ~0x0FFF);
  951. cookie |= (u16)slot;
  952. return cookie;
  953. }
  954. /* Inspect a cookie and find out to which controller/slot it belongs. */
  955. static
  956. struct b43_dmaring *parse_cookie(struct b43_wldev *dev, u16 cookie, int *slot)
  957. {
  958. struct b43_dma *dma = &dev->dma;
  959. struct b43_dmaring *ring = NULL;
  960. switch (cookie & 0xF000) {
  961. case 0x1000:
  962. ring = dma->tx_ring_AC_BK;
  963. break;
  964. case 0x2000:
  965. ring = dma->tx_ring_AC_BE;
  966. break;
  967. case 0x3000:
  968. ring = dma->tx_ring_AC_VI;
  969. break;
  970. case 0x4000:
  971. ring = dma->tx_ring_AC_VO;
  972. break;
  973. case 0x5000:
  974. ring = dma->tx_ring_mcast;
  975. break;
  976. default:
  977. B43_WARN_ON(1);
  978. }
  979. *slot = (cookie & 0x0FFF);
  980. B43_WARN_ON(!(ring && *slot >= 0 && *slot < ring->nr_slots));
  981. return ring;
  982. }
  983. static int dma_tx_fragment(struct b43_dmaring *ring,
  984. struct sk_buff *skb)
  985. {
  986. const struct b43_dma_ops *ops = ring->ops;
  987. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  988. u8 *header;
  989. int slot, old_top_slot, old_used_slots;
  990. int err;
  991. struct b43_dmadesc_generic *desc;
  992. struct b43_dmadesc_meta *meta;
  993. struct b43_dmadesc_meta *meta_hdr;
  994. struct sk_buff *bounce_skb;
  995. u16 cookie;
  996. size_t hdrsize = b43_txhdr_size(ring->dev);
  997. /* Important note: If the number of used DMA slots per TX frame
  998. * is changed here, the TX_SLOTS_PER_FRAME definition at the top of
  999. * the file has to be updated, too!
  1000. */
  1001. old_top_slot = ring->current_slot;
  1002. old_used_slots = ring->used_slots;
  1003. /* Get a slot for the header. */
  1004. slot = request_slot(ring);
  1005. desc = ops->idx2desc(ring, slot, &meta_hdr);
  1006. memset(meta_hdr, 0, sizeof(*meta_hdr));
  1007. header = &(ring->txhdr_cache[(slot / TX_SLOTS_PER_FRAME) * hdrsize]);
  1008. cookie = generate_cookie(ring, slot);
  1009. err = b43_generate_txhdr(ring->dev, header,
  1010. skb->data, skb->len, info, cookie);
  1011. if (unlikely(err)) {
  1012. ring->current_slot = old_top_slot;
  1013. ring->used_slots = old_used_slots;
  1014. return err;
  1015. }
  1016. meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
  1017. hdrsize, 1);
  1018. if (b43_dma_mapping_error(ring, meta_hdr->dmaaddr, hdrsize, 1)) {
  1019. ring->current_slot = old_top_slot;
  1020. ring->used_slots = old_used_slots;
  1021. return -EIO;
  1022. }
  1023. ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr,
  1024. hdrsize, 1, 0, 0);
  1025. /* Get a slot for the payload. */
  1026. slot = request_slot(ring);
  1027. desc = ops->idx2desc(ring, slot, &meta);
  1028. memset(meta, 0, sizeof(*meta));
  1029. meta->skb = skb;
  1030. meta->is_last_fragment = 1;
  1031. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1032. /* create a bounce buffer in zone_dma on mapping failure. */
  1033. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1034. bounce_skb = __dev_alloc_skb(skb->len, GFP_ATOMIC | GFP_DMA);
  1035. if (!bounce_skb) {
  1036. ring->current_slot = old_top_slot;
  1037. ring->used_slots = old_used_slots;
  1038. err = -ENOMEM;
  1039. goto out_unmap_hdr;
  1040. }
  1041. memcpy(skb_put(bounce_skb, skb->len), skb->data, skb->len);
  1042. dev_kfree_skb_any(skb);
  1043. skb = bounce_skb;
  1044. meta->skb = skb;
  1045. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1046. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1047. ring->current_slot = old_top_slot;
  1048. ring->used_slots = old_used_slots;
  1049. err = -EIO;
  1050. goto out_free_bounce;
  1051. }
  1052. }
  1053. ops->fill_descriptor(ring, desc, meta->dmaaddr, skb->len, 0, 1, 1);
  1054. if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
  1055. /* Tell the firmware about the cookie of the last
  1056. * mcast frame, so it can clear the more-data bit in it. */
  1057. b43_shm_write16(ring->dev, B43_SHM_SHARED,
  1058. B43_SHM_SH_MCASTCOOKIE, cookie);
  1059. }
  1060. /* Now transfer the whole frame. */
  1061. wmb();
  1062. ops->poke_tx(ring, next_slot(ring, slot));
  1063. return 0;
  1064. out_free_bounce:
  1065. dev_kfree_skb_any(skb);
  1066. out_unmap_hdr:
  1067. unmap_descbuffer(ring, meta_hdr->dmaaddr,
  1068. hdrsize, 1);
  1069. return err;
  1070. }
  1071. static inline int should_inject_overflow(struct b43_dmaring *ring)
  1072. {
  1073. #ifdef CONFIG_B43_DEBUG
  1074. if (unlikely(b43_debug(ring->dev, B43_DBG_DMAOVERFLOW))) {
  1075. /* Check if we should inject another ringbuffer overflow
  1076. * to test handling of this situation in the stack. */
  1077. unsigned long next_overflow;
  1078. next_overflow = ring->last_injected_overflow + HZ;
  1079. if (time_after(jiffies, next_overflow)) {
  1080. ring->last_injected_overflow = jiffies;
  1081. b43dbg(ring->dev->wl,
  1082. "Injecting TX ring overflow on "
  1083. "DMA controller %d\n", ring->index);
  1084. return 1;
  1085. }
  1086. }
  1087. #endif /* CONFIG_B43_DEBUG */
  1088. return 0;
  1089. }
  1090. /* Static mapping of mac80211's queues (priorities) to b43 DMA rings. */
  1091. static struct b43_dmaring *select_ring_by_priority(struct b43_wldev *dev,
  1092. u8 queue_prio)
  1093. {
  1094. struct b43_dmaring *ring;
  1095. if (b43_modparam_qos) {
  1096. /* 0 = highest priority */
  1097. switch (queue_prio) {
  1098. default:
  1099. B43_WARN_ON(1);
  1100. /* fallthrough */
  1101. case 0:
  1102. ring = dev->dma.tx_ring_AC_VO;
  1103. break;
  1104. case 1:
  1105. ring = dev->dma.tx_ring_AC_VI;
  1106. break;
  1107. case 2:
  1108. ring = dev->dma.tx_ring_AC_BE;
  1109. break;
  1110. case 3:
  1111. ring = dev->dma.tx_ring_AC_BK;
  1112. break;
  1113. }
  1114. } else
  1115. ring = dev->dma.tx_ring_AC_BE;
  1116. return ring;
  1117. }
  1118. int b43_dma_tx(struct b43_wldev *dev, struct sk_buff *skb)
  1119. {
  1120. struct b43_dmaring *ring;
  1121. struct ieee80211_hdr *hdr;
  1122. int err = 0;
  1123. unsigned long flags;
  1124. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1125. hdr = (struct ieee80211_hdr *)skb->data;
  1126. if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
  1127. /* The multicast ring will be sent after the DTIM */
  1128. ring = dev->dma.tx_ring_mcast;
  1129. /* Set the more-data bit. Ucode will clear it on
  1130. * the last frame for us. */
  1131. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_MOREDATA);
  1132. } else {
  1133. /* Decide by priority where to put this frame. */
  1134. ring = select_ring_by_priority(
  1135. dev, skb_get_queue_mapping(skb));
  1136. }
  1137. spin_lock_irqsave(&ring->lock, flags);
  1138. B43_WARN_ON(!ring->tx);
  1139. /* Check if the queue was stopped in mac80211,
  1140. * but we got called nevertheless.
  1141. * That would be a mac80211 bug. */
  1142. B43_WARN_ON(ring->stopped);
  1143. if (unlikely(free_slots(ring) < TX_SLOTS_PER_FRAME)) {
  1144. b43warn(dev->wl, "DMA queue overflow\n");
  1145. err = -ENOSPC;
  1146. goto out_unlock;
  1147. }
  1148. /* Assign the queue number to the ring (if not already done before)
  1149. * so TX status handling can use it. The queue to ring mapping is
  1150. * static, so we don't need to store it per frame. */
  1151. ring->queue_prio = skb_get_queue_mapping(skb);
  1152. err = dma_tx_fragment(ring, skb);
  1153. if (unlikely(err == -ENOKEY)) {
  1154. /* Drop this packet, as we don't have the encryption key
  1155. * anymore and must not transmit it unencrypted. */
  1156. dev_kfree_skb_any(skb);
  1157. err = 0;
  1158. goto out_unlock;
  1159. }
  1160. if (unlikely(err)) {
  1161. b43err(dev->wl, "DMA tx mapping failure\n");
  1162. goto out_unlock;
  1163. }
  1164. ring->nr_tx_packets++;
  1165. if ((free_slots(ring) < TX_SLOTS_PER_FRAME) ||
  1166. should_inject_overflow(ring)) {
  1167. /* This TX ring is full. */
  1168. ieee80211_stop_queue(dev->wl->hw, skb_get_queue_mapping(skb));
  1169. ring->stopped = 1;
  1170. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1171. b43dbg(dev->wl, "Stopped TX ring %d\n", ring->index);
  1172. }
  1173. }
  1174. out_unlock:
  1175. spin_unlock_irqrestore(&ring->lock, flags);
  1176. return err;
  1177. }
  1178. /* Called with IRQs disabled. */
  1179. void b43_dma_handle_txstatus(struct b43_wldev *dev,
  1180. const struct b43_txstatus *status)
  1181. {
  1182. const struct b43_dma_ops *ops;
  1183. struct b43_dmaring *ring;
  1184. struct b43_dmadesc_generic *desc;
  1185. struct b43_dmadesc_meta *meta;
  1186. int slot;
  1187. bool frame_succeed;
  1188. ring = parse_cookie(dev, status->cookie, &slot);
  1189. if (unlikely(!ring))
  1190. return;
  1191. spin_lock(&ring->lock); /* IRQs are already disabled. */
  1192. B43_WARN_ON(!ring->tx);
  1193. ops = ring->ops;
  1194. while (1) {
  1195. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  1196. desc = ops->idx2desc(ring, slot, &meta);
  1197. if (meta->skb)
  1198. unmap_descbuffer(ring, meta->dmaaddr, meta->skb->len,
  1199. 1);
  1200. else
  1201. unmap_descbuffer(ring, meta->dmaaddr,
  1202. b43_txhdr_size(dev), 1);
  1203. if (meta->is_last_fragment) {
  1204. struct ieee80211_tx_info *info;
  1205. BUG_ON(!meta->skb);
  1206. info = IEEE80211_SKB_CB(meta->skb);
  1207. /*
  1208. * Call back to inform the ieee80211 subsystem about
  1209. * the status of the transmission.
  1210. */
  1211. frame_succeed = b43_fill_txstatus_report(dev, info, status);
  1212. #ifdef CONFIG_B43_DEBUG
  1213. if (frame_succeed)
  1214. ring->nr_succeed_tx_packets++;
  1215. else
  1216. ring->nr_failed_tx_packets++;
  1217. ring->nr_total_packet_tries += status->frame_count;
  1218. #endif /* DEBUG */
  1219. ieee80211_tx_status_irqsafe(dev->wl->hw, meta->skb);
  1220. /* skb is freed by ieee80211_tx_status_irqsafe() */
  1221. meta->skb = NULL;
  1222. } else {
  1223. /* No need to call free_descriptor_buffer here, as
  1224. * this is only the txhdr, which is not allocated.
  1225. */
  1226. B43_WARN_ON(meta->skb);
  1227. }
  1228. /* Everything unmapped and free'd. So it's not used anymore. */
  1229. ring->used_slots--;
  1230. if (meta->is_last_fragment)
  1231. break;
  1232. slot = next_slot(ring, slot);
  1233. }
  1234. if (ring->stopped) {
  1235. B43_WARN_ON(free_slots(ring) < TX_SLOTS_PER_FRAME);
  1236. ieee80211_wake_queue(dev->wl->hw, ring->queue_prio);
  1237. ring->stopped = 0;
  1238. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1239. b43dbg(dev->wl, "Woke up TX ring %d\n", ring->index);
  1240. }
  1241. }
  1242. spin_unlock(&ring->lock);
  1243. }
  1244. void b43_dma_get_tx_stats(struct b43_wldev *dev,
  1245. struct ieee80211_tx_queue_stats *stats)
  1246. {
  1247. const int nr_queues = dev->wl->hw->queues;
  1248. struct b43_dmaring *ring;
  1249. unsigned long flags;
  1250. int i;
  1251. for (i = 0; i < nr_queues; i++) {
  1252. ring = select_ring_by_priority(dev, i);
  1253. spin_lock_irqsave(&ring->lock, flags);
  1254. stats[i].len = ring->used_slots / TX_SLOTS_PER_FRAME;
  1255. stats[i].limit = ring->nr_slots / TX_SLOTS_PER_FRAME;
  1256. stats[i].count = ring->nr_tx_packets;
  1257. spin_unlock_irqrestore(&ring->lock, flags);
  1258. }
  1259. }
  1260. static void dma_rx(struct b43_dmaring *ring, int *slot)
  1261. {
  1262. const struct b43_dma_ops *ops = ring->ops;
  1263. struct b43_dmadesc_generic *desc;
  1264. struct b43_dmadesc_meta *meta;
  1265. struct b43_rxhdr_fw4 *rxhdr;
  1266. struct sk_buff *skb;
  1267. u16 len;
  1268. int err;
  1269. dma_addr_t dmaaddr;
  1270. desc = ops->idx2desc(ring, *slot, &meta);
  1271. sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
  1272. skb = meta->skb;
  1273. rxhdr = (struct b43_rxhdr_fw4 *)skb->data;
  1274. len = le16_to_cpu(rxhdr->frame_len);
  1275. if (len == 0) {
  1276. int i = 0;
  1277. do {
  1278. udelay(2);
  1279. barrier();
  1280. len = le16_to_cpu(rxhdr->frame_len);
  1281. } while (len == 0 && i++ < 5);
  1282. if (unlikely(len == 0)) {
  1283. /* recycle the descriptor buffer. */
  1284. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1285. ring->rx_buffersize);
  1286. goto drop;
  1287. }
  1288. }
  1289. if (unlikely(len > ring->rx_buffersize)) {
  1290. /* The data did not fit into one descriptor buffer
  1291. * and is split over multiple buffers.
  1292. * This should never happen, as we try to allocate buffers
  1293. * big enough. So simply ignore this packet.
  1294. */
  1295. int cnt = 0;
  1296. s32 tmp = len;
  1297. while (1) {
  1298. desc = ops->idx2desc(ring, *slot, &meta);
  1299. /* recycle the descriptor buffer. */
  1300. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1301. ring->rx_buffersize);
  1302. *slot = next_slot(ring, *slot);
  1303. cnt++;
  1304. tmp -= ring->rx_buffersize;
  1305. if (tmp <= 0)
  1306. break;
  1307. }
  1308. b43err(ring->dev->wl, "DMA RX buffer too small "
  1309. "(len: %u, buffer: %u, nr-dropped: %d)\n",
  1310. len, ring->rx_buffersize, cnt);
  1311. goto drop;
  1312. }
  1313. dmaaddr = meta->dmaaddr;
  1314. err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
  1315. if (unlikely(err)) {
  1316. b43dbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer() failed\n");
  1317. sync_descbuffer_for_device(ring, dmaaddr, ring->rx_buffersize);
  1318. goto drop;
  1319. }
  1320. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  1321. skb_put(skb, len + ring->frameoffset);
  1322. skb_pull(skb, ring->frameoffset);
  1323. b43_rx(ring->dev, skb, rxhdr);
  1324. drop:
  1325. return;
  1326. }
  1327. void b43_dma_rx(struct b43_dmaring *ring)
  1328. {
  1329. const struct b43_dma_ops *ops = ring->ops;
  1330. int slot, current_slot;
  1331. int used_slots = 0;
  1332. B43_WARN_ON(ring->tx);
  1333. current_slot = ops->get_current_rxslot(ring);
  1334. B43_WARN_ON(!(current_slot >= 0 && current_slot < ring->nr_slots));
  1335. slot = ring->current_slot;
  1336. for (; slot != current_slot; slot = next_slot(ring, slot)) {
  1337. dma_rx(ring, &slot);
  1338. update_max_used_slots(ring, ++used_slots);
  1339. }
  1340. ops->set_current_rxslot(ring, slot);
  1341. ring->current_slot = slot;
  1342. }
  1343. static void b43_dma_tx_suspend_ring(struct b43_dmaring *ring)
  1344. {
  1345. unsigned long flags;
  1346. spin_lock_irqsave(&ring->lock, flags);
  1347. B43_WARN_ON(!ring->tx);
  1348. ring->ops->tx_suspend(ring);
  1349. spin_unlock_irqrestore(&ring->lock, flags);
  1350. }
  1351. static void b43_dma_tx_resume_ring(struct b43_dmaring *ring)
  1352. {
  1353. unsigned long flags;
  1354. spin_lock_irqsave(&ring->lock, flags);
  1355. B43_WARN_ON(!ring->tx);
  1356. ring->ops->tx_resume(ring);
  1357. spin_unlock_irqrestore(&ring->lock, flags);
  1358. }
  1359. void b43_dma_tx_suspend(struct b43_wldev *dev)
  1360. {
  1361. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  1362. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BK);
  1363. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BE);
  1364. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VI);
  1365. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VO);
  1366. b43_dma_tx_suspend_ring(dev->dma.tx_ring_mcast);
  1367. }
  1368. void b43_dma_tx_resume(struct b43_wldev *dev)
  1369. {
  1370. b43_dma_tx_resume_ring(dev->dma.tx_ring_mcast);
  1371. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VO);
  1372. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VI);
  1373. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BE);
  1374. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BK);
  1375. b43_power_saving_ctl_bits(dev, 0);
  1376. }
  1377. #ifdef CONFIG_B43_PIO
  1378. static void direct_fifo_rx(struct b43_wldev *dev, enum b43_dmatype type,
  1379. u16 mmio_base, bool enable)
  1380. {
  1381. u32 ctl;
  1382. if (type == B43_DMA_64BIT) {
  1383. ctl = b43_read32(dev, mmio_base + B43_DMA64_RXCTL);
  1384. ctl &= ~B43_DMA64_RXDIRECTFIFO;
  1385. if (enable)
  1386. ctl |= B43_DMA64_RXDIRECTFIFO;
  1387. b43_write32(dev, mmio_base + B43_DMA64_RXCTL, ctl);
  1388. } else {
  1389. ctl = b43_read32(dev, mmio_base + B43_DMA32_RXCTL);
  1390. ctl &= ~B43_DMA32_RXDIRECTFIFO;
  1391. if (enable)
  1392. ctl |= B43_DMA32_RXDIRECTFIFO;
  1393. b43_write32(dev, mmio_base + B43_DMA32_RXCTL, ctl);
  1394. }
  1395. }
  1396. /* Enable/Disable Direct FIFO Receive Mode (PIO) on a RX engine.
  1397. * This is called from PIO code, so DMA structures are not available. */
  1398. void b43_dma_direct_fifo_rx(struct b43_wldev *dev,
  1399. unsigned int engine_index, bool enable)
  1400. {
  1401. enum b43_dmatype type;
  1402. u16 mmio_base;
  1403. type = dma_mask_to_engine_type(supported_dma_mask(dev));
  1404. mmio_base = b43_dmacontroller_base(type, engine_index);
  1405. direct_fifo_rx(dev, type, mmio_base, enable);
  1406. }
  1407. #endif /* CONFIG_B43_PIO */