tg3.c 360 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2009 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.98"
  63. #define DRV_MODULE_RELDATE "February 25, 2009"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  100. #define TG3_TX_RING_SIZE 512
  101. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  102. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RING_SIZE)
  104. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_JUMBO_RING_SIZE)
  106. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  107. TG3_RX_RCB_RING_SIZE(tp))
  108. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  109. TG3_TX_RING_SIZE)
  110. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  111. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  112. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  113. /* minimum number of free TX descriptors required to wake up TX process */
  114. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  115. #define TG3_RAW_IP_ALIGN 2
  116. /* number of ETHTOOL_GSTATS u64's */
  117. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  118. #define TG3_NUM_TEST 6
  119. #define FIRMWARE_TG3 "tigon/tg3.bin"
  120. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  121. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  122. static char version[] __devinitdata =
  123. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  124. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  125. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  126. MODULE_LICENSE("GPL");
  127. MODULE_VERSION(DRV_MODULE_VERSION);
  128. MODULE_FIRMWARE(FIRMWARE_TG3);
  129. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  130. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  131. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  132. module_param(tg3_debug, int, 0);
  133. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  134. static struct pci_device_id tg3_pci_tbl[] = {
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5785)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57720)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  207. {}
  208. };
  209. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  210. static const struct {
  211. const char string[ETH_GSTRING_LEN];
  212. } ethtool_stats_keys[TG3_NUM_STATS] = {
  213. { "rx_octets" },
  214. { "rx_fragments" },
  215. { "rx_ucast_packets" },
  216. { "rx_mcast_packets" },
  217. { "rx_bcast_packets" },
  218. { "rx_fcs_errors" },
  219. { "rx_align_errors" },
  220. { "rx_xon_pause_rcvd" },
  221. { "rx_xoff_pause_rcvd" },
  222. { "rx_mac_ctrl_rcvd" },
  223. { "rx_xoff_entered" },
  224. { "rx_frame_too_long_errors" },
  225. { "rx_jabbers" },
  226. { "rx_undersize_packets" },
  227. { "rx_in_length_errors" },
  228. { "rx_out_length_errors" },
  229. { "rx_64_or_less_octet_packets" },
  230. { "rx_65_to_127_octet_packets" },
  231. { "rx_128_to_255_octet_packets" },
  232. { "rx_256_to_511_octet_packets" },
  233. { "rx_512_to_1023_octet_packets" },
  234. { "rx_1024_to_1522_octet_packets" },
  235. { "rx_1523_to_2047_octet_packets" },
  236. { "rx_2048_to_4095_octet_packets" },
  237. { "rx_4096_to_8191_octet_packets" },
  238. { "rx_8192_to_9022_octet_packets" },
  239. { "tx_octets" },
  240. { "tx_collisions" },
  241. { "tx_xon_sent" },
  242. { "tx_xoff_sent" },
  243. { "tx_flow_control" },
  244. { "tx_mac_errors" },
  245. { "tx_single_collisions" },
  246. { "tx_mult_collisions" },
  247. { "tx_deferred" },
  248. { "tx_excessive_collisions" },
  249. { "tx_late_collisions" },
  250. { "tx_collide_2times" },
  251. { "tx_collide_3times" },
  252. { "tx_collide_4times" },
  253. { "tx_collide_5times" },
  254. { "tx_collide_6times" },
  255. { "tx_collide_7times" },
  256. { "tx_collide_8times" },
  257. { "tx_collide_9times" },
  258. { "tx_collide_10times" },
  259. { "tx_collide_11times" },
  260. { "tx_collide_12times" },
  261. { "tx_collide_13times" },
  262. { "tx_collide_14times" },
  263. { "tx_collide_15times" },
  264. { "tx_ucast_packets" },
  265. { "tx_mcast_packets" },
  266. { "tx_bcast_packets" },
  267. { "tx_carrier_sense_errors" },
  268. { "tx_discards" },
  269. { "tx_errors" },
  270. { "dma_writeq_full" },
  271. { "dma_write_prioq_full" },
  272. { "rxbds_empty" },
  273. { "rx_discards" },
  274. { "rx_errors" },
  275. { "rx_threshold_hit" },
  276. { "dma_readq_full" },
  277. { "dma_read_prioq_full" },
  278. { "tx_comp_queue_full" },
  279. { "ring_set_send_prod_index" },
  280. { "ring_status_update" },
  281. { "nic_irqs" },
  282. { "nic_avoided_irqs" },
  283. { "nic_tx_threshold_hit" }
  284. };
  285. static const struct {
  286. const char string[ETH_GSTRING_LEN];
  287. } ethtool_test_keys[TG3_NUM_TEST] = {
  288. { "nvram test (online) " },
  289. { "link test (online) " },
  290. { "register test (offline)" },
  291. { "memory test (offline)" },
  292. { "loopback test (offline)" },
  293. { "interrupt test (offline)" },
  294. };
  295. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  296. {
  297. writel(val, tp->regs + off);
  298. }
  299. static u32 tg3_read32(struct tg3 *tp, u32 off)
  300. {
  301. return (readl(tp->regs + off));
  302. }
  303. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  304. {
  305. writel(val, tp->aperegs + off);
  306. }
  307. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  308. {
  309. return (readl(tp->aperegs + off));
  310. }
  311. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  312. {
  313. unsigned long flags;
  314. spin_lock_irqsave(&tp->indirect_lock, flags);
  315. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  316. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  317. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  318. }
  319. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  320. {
  321. writel(val, tp->regs + off);
  322. readl(tp->regs + off);
  323. }
  324. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  325. {
  326. unsigned long flags;
  327. u32 val;
  328. spin_lock_irqsave(&tp->indirect_lock, flags);
  329. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  330. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  331. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  332. return val;
  333. }
  334. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  335. {
  336. unsigned long flags;
  337. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  338. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  339. TG3_64BIT_REG_LOW, val);
  340. return;
  341. }
  342. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  343. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  344. TG3_64BIT_REG_LOW, val);
  345. return;
  346. }
  347. spin_lock_irqsave(&tp->indirect_lock, flags);
  348. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  349. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  350. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  351. /* In indirect mode when disabling interrupts, we also need
  352. * to clear the interrupt bit in the GRC local ctrl register.
  353. */
  354. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  355. (val == 0x1)) {
  356. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  357. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  358. }
  359. }
  360. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  361. {
  362. unsigned long flags;
  363. u32 val;
  364. spin_lock_irqsave(&tp->indirect_lock, flags);
  365. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  366. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  367. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  368. return val;
  369. }
  370. /* usec_wait specifies the wait time in usec when writing to certain registers
  371. * where it is unsafe to read back the register without some delay.
  372. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  373. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  374. */
  375. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  376. {
  377. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  378. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  379. /* Non-posted methods */
  380. tp->write32(tp, off, val);
  381. else {
  382. /* Posted method */
  383. tg3_write32(tp, off, val);
  384. if (usec_wait)
  385. udelay(usec_wait);
  386. tp->read32(tp, off);
  387. }
  388. /* Wait again after the read for the posted method to guarantee that
  389. * the wait time is met.
  390. */
  391. if (usec_wait)
  392. udelay(usec_wait);
  393. }
  394. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  395. {
  396. tp->write32_mbox(tp, off, val);
  397. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  398. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  399. tp->read32_mbox(tp, off);
  400. }
  401. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  402. {
  403. void __iomem *mbox = tp->regs + off;
  404. writel(val, mbox);
  405. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  406. writel(val, mbox);
  407. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  408. readl(mbox);
  409. }
  410. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  411. {
  412. return (readl(tp->regs + off + GRCMBOX_BASE));
  413. }
  414. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  415. {
  416. writel(val, tp->regs + off + GRCMBOX_BASE);
  417. }
  418. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  419. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  420. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  421. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  422. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  423. #define tw32(reg,val) tp->write32(tp, reg, val)
  424. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  425. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  426. #define tr32(reg) tp->read32(tp, reg)
  427. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  428. {
  429. unsigned long flags;
  430. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  431. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  432. return;
  433. spin_lock_irqsave(&tp->indirect_lock, flags);
  434. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  435. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  436. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  437. /* Always leave this as zero. */
  438. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  439. } else {
  440. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  441. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  442. /* Always leave this as zero. */
  443. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  444. }
  445. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  446. }
  447. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  448. {
  449. unsigned long flags;
  450. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  451. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  452. *val = 0;
  453. return;
  454. }
  455. spin_lock_irqsave(&tp->indirect_lock, flags);
  456. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  457. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  458. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  459. /* Always leave this as zero. */
  460. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  461. } else {
  462. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  463. *val = tr32(TG3PCI_MEM_WIN_DATA);
  464. /* Always leave this as zero. */
  465. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  466. }
  467. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  468. }
  469. static void tg3_ape_lock_init(struct tg3 *tp)
  470. {
  471. int i;
  472. /* Make sure the driver hasn't any stale locks. */
  473. for (i = 0; i < 8; i++)
  474. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  475. APE_LOCK_GRANT_DRIVER);
  476. }
  477. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  478. {
  479. int i, off;
  480. int ret = 0;
  481. u32 status;
  482. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  483. return 0;
  484. switch (locknum) {
  485. case TG3_APE_LOCK_GRC:
  486. case TG3_APE_LOCK_MEM:
  487. break;
  488. default:
  489. return -EINVAL;
  490. }
  491. off = 4 * locknum;
  492. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  493. /* Wait for up to 1 millisecond to acquire lock. */
  494. for (i = 0; i < 100; i++) {
  495. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  496. if (status == APE_LOCK_GRANT_DRIVER)
  497. break;
  498. udelay(10);
  499. }
  500. if (status != APE_LOCK_GRANT_DRIVER) {
  501. /* Revoke the lock request. */
  502. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  503. APE_LOCK_GRANT_DRIVER);
  504. ret = -EBUSY;
  505. }
  506. return ret;
  507. }
  508. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  509. {
  510. int off;
  511. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  512. return;
  513. switch (locknum) {
  514. case TG3_APE_LOCK_GRC:
  515. case TG3_APE_LOCK_MEM:
  516. break;
  517. default:
  518. return;
  519. }
  520. off = 4 * locknum;
  521. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  522. }
  523. static void tg3_disable_ints(struct tg3 *tp)
  524. {
  525. tw32(TG3PCI_MISC_HOST_CTRL,
  526. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  527. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  528. }
  529. static inline void tg3_cond_int(struct tg3 *tp)
  530. {
  531. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  532. (tp->hw_status->status & SD_STATUS_UPDATED))
  533. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  534. else
  535. tw32(HOSTCC_MODE, tp->coalesce_mode |
  536. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  537. }
  538. static void tg3_enable_ints(struct tg3 *tp)
  539. {
  540. tp->irq_sync = 0;
  541. wmb();
  542. tw32(TG3PCI_MISC_HOST_CTRL,
  543. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  544. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  545. (tp->last_tag << 24));
  546. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  547. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  548. (tp->last_tag << 24));
  549. tg3_cond_int(tp);
  550. }
  551. static inline unsigned int tg3_has_work(struct tg3 *tp)
  552. {
  553. struct tg3_hw_status *sblk = tp->hw_status;
  554. unsigned int work_exists = 0;
  555. /* check for phy events */
  556. if (!(tp->tg3_flags &
  557. (TG3_FLAG_USE_LINKCHG_REG |
  558. TG3_FLAG_POLL_SERDES))) {
  559. if (sblk->status & SD_STATUS_LINK_CHG)
  560. work_exists = 1;
  561. }
  562. /* check for RX/TX work to do */
  563. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  564. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  565. work_exists = 1;
  566. return work_exists;
  567. }
  568. /* tg3_restart_ints
  569. * similar to tg3_enable_ints, but it accurately determines whether there
  570. * is new work pending and can return without flushing the PIO write
  571. * which reenables interrupts
  572. */
  573. static void tg3_restart_ints(struct tg3 *tp)
  574. {
  575. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  576. tp->last_tag << 24);
  577. mmiowb();
  578. /* When doing tagged status, this work check is unnecessary.
  579. * The last_tag we write above tells the chip which piece of
  580. * work we've completed.
  581. */
  582. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  583. tg3_has_work(tp))
  584. tw32(HOSTCC_MODE, tp->coalesce_mode |
  585. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  586. }
  587. static inline void tg3_netif_stop(struct tg3 *tp)
  588. {
  589. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  590. napi_disable(&tp->napi);
  591. netif_tx_disable(tp->dev);
  592. }
  593. static inline void tg3_netif_start(struct tg3 *tp)
  594. {
  595. netif_wake_queue(tp->dev);
  596. /* NOTE: unconditional netif_wake_queue is only appropriate
  597. * so long as all callers are assured to have free tx slots
  598. * (such as after tg3_init_hw)
  599. */
  600. napi_enable(&tp->napi);
  601. tp->hw_status->status |= SD_STATUS_UPDATED;
  602. tg3_enable_ints(tp);
  603. }
  604. static void tg3_switch_clocks(struct tg3 *tp)
  605. {
  606. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  607. u32 orig_clock_ctrl;
  608. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  609. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  610. return;
  611. orig_clock_ctrl = clock_ctrl;
  612. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  613. CLOCK_CTRL_CLKRUN_OENABLE |
  614. 0x1f);
  615. tp->pci_clock_ctrl = clock_ctrl;
  616. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  617. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  618. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  619. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  620. }
  621. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  622. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  623. clock_ctrl |
  624. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  625. 40);
  626. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  627. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  628. 40);
  629. }
  630. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  631. }
  632. #define PHY_BUSY_LOOPS 5000
  633. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  634. {
  635. u32 frame_val;
  636. unsigned int loops;
  637. int ret;
  638. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  639. tw32_f(MAC_MI_MODE,
  640. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  641. udelay(80);
  642. }
  643. *val = 0x0;
  644. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  645. MI_COM_PHY_ADDR_MASK);
  646. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  647. MI_COM_REG_ADDR_MASK);
  648. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  649. tw32_f(MAC_MI_COM, frame_val);
  650. loops = PHY_BUSY_LOOPS;
  651. while (loops != 0) {
  652. udelay(10);
  653. frame_val = tr32(MAC_MI_COM);
  654. if ((frame_val & MI_COM_BUSY) == 0) {
  655. udelay(5);
  656. frame_val = tr32(MAC_MI_COM);
  657. break;
  658. }
  659. loops -= 1;
  660. }
  661. ret = -EBUSY;
  662. if (loops != 0) {
  663. *val = frame_val & MI_COM_DATA_MASK;
  664. ret = 0;
  665. }
  666. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  667. tw32_f(MAC_MI_MODE, tp->mi_mode);
  668. udelay(80);
  669. }
  670. return ret;
  671. }
  672. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  673. {
  674. u32 frame_val;
  675. unsigned int loops;
  676. int ret;
  677. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  678. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  679. return 0;
  680. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  681. tw32_f(MAC_MI_MODE,
  682. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  683. udelay(80);
  684. }
  685. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  686. MI_COM_PHY_ADDR_MASK);
  687. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  688. MI_COM_REG_ADDR_MASK);
  689. frame_val |= (val & MI_COM_DATA_MASK);
  690. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  691. tw32_f(MAC_MI_COM, frame_val);
  692. loops = PHY_BUSY_LOOPS;
  693. while (loops != 0) {
  694. udelay(10);
  695. frame_val = tr32(MAC_MI_COM);
  696. if ((frame_val & MI_COM_BUSY) == 0) {
  697. udelay(5);
  698. frame_val = tr32(MAC_MI_COM);
  699. break;
  700. }
  701. loops -= 1;
  702. }
  703. ret = -EBUSY;
  704. if (loops != 0)
  705. ret = 0;
  706. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  707. tw32_f(MAC_MI_MODE, tp->mi_mode);
  708. udelay(80);
  709. }
  710. return ret;
  711. }
  712. static int tg3_bmcr_reset(struct tg3 *tp)
  713. {
  714. u32 phy_control;
  715. int limit, err;
  716. /* OK, reset it, and poll the BMCR_RESET bit until it
  717. * clears or we time out.
  718. */
  719. phy_control = BMCR_RESET;
  720. err = tg3_writephy(tp, MII_BMCR, phy_control);
  721. if (err != 0)
  722. return -EBUSY;
  723. limit = 5000;
  724. while (limit--) {
  725. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  726. if (err != 0)
  727. return -EBUSY;
  728. if ((phy_control & BMCR_RESET) == 0) {
  729. udelay(40);
  730. break;
  731. }
  732. udelay(10);
  733. }
  734. if (limit < 0)
  735. return -EBUSY;
  736. return 0;
  737. }
  738. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  739. {
  740. struct tg3 *tp = bp->priv;
  741. u32 val;
  742. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  743. return -EAGAIN;
  744. if (tg3_readphy(tp, reg, &val))
  745. return -EIO;
  746. return val;
  747. }
  748. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  749. {
  750. struct tg3 *tp = bp->priv;
  751. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  752. return -EAGAIN;
  753. if (tg3_writephy(tp, reg, val))
  754. return -EIO;
  755. return 0;
  756. }
  757. static int tg3_mdio_reset(struct mii_bus *bp)
  758. {
  759. return 0;
  760. }
  761. static void tg3_mdio_config_5785(struct tg3 *tp)
  762. {
  763. u32 val;
  764. struct phy_device *phydev;
  765. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  766. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  767. case TG3_PHY_ID_BCM50610:
  768. val = MAC_PHYCFG2_50610_LED_MODES;
  769. break;
  770. case TG3_PHY_ID_BCMAC131:
  771. val = MAC_PHYCFG2_AC131_LED_MODES;
  772. break;
  773. case TG3_PHY_ID_RTL8211C:
  774. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  775. break;
  776. case TG3_PHY_ID_RTL8201E:
  777. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  778. break;
  779. default:
  780. return;
  781. }
  782. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  783. tw32(MAC_PHYCFG2, val);
  784. val = tr32(MAC_PHYCFG1);
  785. val &= ~MAC_PHYCFG1_RGMII_INT;
  786. tw32(MAC_PHYCFG1, val);
  787. return;
  788. }
  789. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  790. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  791. MAC_PHYCFG2_FMODE_MASK_MASK |
  792. MAC_PHYCFG2_GMODE_MASK_MASK |
  793. MAC_PHYCFG2_ACT_MASK_MASK |
  794. MAC_PHYCFG2_QUAL_MASK_MASK |
  795. MAC_PHYCFG2_INBAND_ENABLE;
  796. tw32(MAC_PHYCFG2, val);
  797. val = tr32(MAC_PHYCFG1) & ~(MAC_PHYCFG1_RGMII_EXT_RX_DEC |
  798. MAC_PHYCFG1_RGMII_SND_STAT_EN);
  799. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE) {
  800. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  801. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  802. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  803. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  804. }
  805. tw32(MAC_PHYCFG1, val | MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV);
  806. val = tr32(MAC_EXT_RGMII_MODE);
  807. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  808. MAC_RGMII_MODE_RX_QUALITY |
  809. MAC_RGMII_MODE_RX_ACTIVITY |
  810. MAC_RGMII_MODE_RX_ENG_DET |
  811. MAC_RGMII_MODE_TX_ENABLE |
  812. MAC_RGMII_MODE_TX_LOWPWR |
  813. MAC_RGMII_MODE_TX_RESET);
  814. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  815. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  816. val |= MAC_RGMII_MODE_RX_INT_B |
  817. MAC_RGMII_MODE_RX_QUALITY |
  818. MAC_RGMII_MODE_RX_ACTIVITY |
  819. MAC_RGMII_MODE_RX_ENG_DET;
  820. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  821. val |= MAC_RGMII_MODE_TX_ENABLE |
  822. MAC_RGMII_MODE_TX_LOWPWR |
  823. MAC_RGMII_MODE_TX_RESET;
  824. }
  825. tw32(MAC_EXT_RGMII_MODE, val);
  826. }
  827. static void tg3_mdio_start(struct tg3 *tp)
  828. {
  829. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  830. mutex_lock(&tp->mdio_bus->mdio_lock);
  831. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  832. mutex_unlock(&tp->mdio_bus->mdio_lock);
  833. }
  834. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  835. tw32_f(MAC_MI_MODE, tp->mi_mode);
  836. udelay(80);
  837. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  838. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  839. tg3_mdio_config_5785(tp);
  840. }
  841. static void tg3_mdio_stop(struct tg3 *tp)
  842. {
  843. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  844. mutex_lock(&tp->mdio_bus->mdio_lock);
  845. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
  846. mutex_unlock(&tp->mdio_bus->mdio_lock);
  847. }
  848. }
  849. static int tg3_mdio_init(struct tg3 *tp)
  850. {
  851. int i;
  852. u32 reg;
  853. struct phy_device *phydev;
  854. tg3_mdio_start(tp);
  855. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  856. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  857. return 0;
  858. tp->mdio_bus = mdiobus_alloc();
  859. if (tp->mdio_bus == NULL)
  860. return -ENOMEM;
  861. tp->mdio_bus->name = "tg3 mdio bus";
  862. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  863. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  864. tp->mdio_bus->priv = tp;
  865. tp->mdio_bus->parent = &tp->pdev->dev;
  866. tp->mdio_bus->read = &tg3_mdio_read;
  867. tp->mdio_bus->write = &tg3_mdio_write;
  868. tp->mdio_bus->reset = &tg3_mdio_reset;
  869. tp->mdio_bus->phy_mask = ~(1 << PHY_ADDR);
  870. tp->mdio_bus->irq = &tp->mdio_irq[0];
  871. for (i = 0; i < PHY_MAX_ADDR; i++)
  872. tp->mdio_bus->irq[i] = PHY_POLL;
  873. /* The bus registration will look for all the PHYs on the mdio bus.
  874. * Unfortunately, it does not ensure the PHY is powered up before
  875. * accessing the PHY ID registers. A chip reset is the
  876. * quickest way to bring the device back to an operational state..
  877. */
  878. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  879. tg3_bmcr_reset(tp);
  880. i = mdiobus_register(tp->mdio_bus);
  881. if (i) {
  882. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  883. tp->dev->name, i);
  884. mdiobus_free(tp->mdio_bus);
  885. return i;
  886. }
  887. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  888. if (!phydev || !phydev->drv) {
  889. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  890. mdiobus_unregister(tp->mdio_bus);
  891. mdiobus_free(tp->mdio_bus);
  892. return -ENODEV;
  893. }
  894. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  895. case TG3_PHY_ID_BCM57780:
  896. phydev->interface = PHY_INTERFACE_MODE_GMII;
  897. break;
  898. case TG3_PHY_ID_BCM50610:
  899. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  900. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  901. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  902. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  903. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  904. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  905. /* fallthru */
  906. case TG3_PHY_ID_RTL8211C:
  907. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  908. break;
  909. case TG3_PHY_ID_RTL8201E:
  910. case TG3_PHY_ID_BCMAC131:
  911. phydev->interface = PHY_INTERFACE_MODE_MII;
  912. break;
  913. }
  914. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  915. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  916. tg3_mdio_config_5785(tp);
  917. return 0;
  918. }
  919. static void tg3_mdio_fini(struct tg3 *tp)
  920. {
  921. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  922. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  923. mdiobus_unregister(tp->mdio_bus);
  924. mdiobus_free(tp->mdio_bus);
  925. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  926. }
  927. }
  928. /* tp->lock is held. */
  929. static inline void tg3_generate_fw_event(struct tg3 *tp)
  930. {
  931. u32 val;
  932. val = tr32(GRC_RX_CPU_EVENT);
  933. val |= GRC_RX_CPU_DRIVER_EVENT;
  934. tw32_f(GRC_RX_CPU_EVENT, val);
  935. tp->last_event_jiffies = jiffies;
  936. }
  937. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  938. /* tp->lock is held. */
  939. static void tg3_wait_for_event_ack(struct tg3 *tp)
  940. {
  941. int i;
  942. unsigned int delay_cnt;
  943. long time_remain;
  944. /* If enough time has passed, no wait is necessary. */
  945. time_remain = (long)(tp->last_event_jiffies + 1 +
  946. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  947. (long)jiffies;
  948. if (time_remain < 0)
  949. return;
  950. /* Check if we can shorten the wait time. */
  951. delay_cnt = jiffies_to_usecs(time_remain);
  952. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  953. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  954. delay_cnt = (delay_cnt >> 3) + 1;
  955. for (i = 0; i < delay_cnt; i++) {
  956. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  957. break;
  958. udelay(8);
  959. }
  960. }
  961. /* tp->lock is held. */
  962. static void tg3_ump_link_report(struct tg3 *tp)
  963. {
  964. u32 reg;
  965. u32 val;
  966. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  967. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  968. return;
  969. tg3_wait_for_event_ack(tp);
  970. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  971. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  972. val = 0;
  973. if (!tg3_readphy(tp, MII_BMCR, &reg))
  974. val = reg << 16;
  975. if (!tg3_readphy(tp, MII_BMSR, &reg))
  976. val |= (reg & 0xffff);
  977. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  978. val = 0;
  979. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  980. val = reg << 16;
  981. if (!tg3_readphy(tp, MII_LPA, &reg))
  982. val |= (reg & 0xffff);
  983. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  984. val = 0;
  985. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  986. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  987. val = reg << 16;
  988. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  989. val |= (reg & 0xffff);
  990. }
  991. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  992. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  993. val = reg << 16;
  994. else
  995. val = 0;
  996. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  997. tg3_generate_fw_event(tp);
  998. }
  999. static void tg3_link_report(struct tg3 *tp)
  1000. {
  1001. if (!netif_carrier_ok(tp->dev)) {
  1002. if (netif_msg_link(tp))
  1003. printk(KERN_INFO PFX "%s: Link is down.\n",
  1004. tp->dev->name);
  1005. tg3_ump_link_report(tp);
  1006. } else if (netif_msg_link(tp)) {
  1007. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1008. tp->dev->name,
  1009. (tp->link_config.active_speed == SPEED_1000 ?
  1010. 1000 :
  1011. (tp->link_config.active_speed == SPEED_100 ?
  1012. 100 : 10)),
  1013. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1014. "full" : "half"));
  1015. printk(KERN_INFO PFX
  1016. "%s: Flow control is %s for TX and %s for RX.\n",
  1017. tp->dev->name,
  1018. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1019. "on" : "off",
  1020. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1021. "on" : "off");
  1022. tg3_ump_link_report(tp);
  1023. }
  1024. }
  1025. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1026. {
  1027. u16 miireg;
  1028. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1029. miireg = ADVERTISE_PAUSE_CAP;
  1030. else if (flow_ctrl & FLOW_CTRL_TX)
  1031. miireg = ADVERTISE_PAUSE_ASYM;
  1032. else if (flow_ctrl & FLOW_CTRL_RX)
  1033. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1034. else
  1035. miireg = 0;
  1036. return miireg;
  1037. }
  1038. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1039. {
  1040. u16 miireg;
  1041. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1042. miireg = ADVERTISE_1000XPAUSE;
  1043. else if (flow_ctrl & FLOW_CTRL_TX)
  1044. miireg = ADVERTISE_1000XPSE_ASYM;
  1045. else if (flow_ctrl & FLOW_CTRL_RX)
  1046. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1047. else
  1048. miireg = 0;
  1049. return miireg;
  1050. }
  1051. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1052. {
  1053. u8 cap = 0;
  1054. if (lcladv & ADVERTISE_1000XPAUSE) {
  1055. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1056. if (rmtadv & LPA_1000XPAUSE)
  1057. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1058. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1059. cap = FLOW_CTRL_RX;
  1060. } else {
  1061. if (rmtadv & LPA_1000XPAUSE)
  1062. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1063. }
  1064. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1065. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1066. cap = FLOW_CTRL_TX;
  1067. }
  1068. return cap;
  1069. }
  1070. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1071. {
  1072. u8 autoneg;
  1073. u8 flowctrl = 0;
  1074. u32 old_rx_mode = tp->rx_mode;
  1075. u32 old_tx_mode = tp->tx_mode;
  1076. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1077. autoneg = tp->mdio_bus->phy_map[PHY_ADDR]->autoneg;
  1078. else
  1079. autoneg = tp->link_config.autoneg;
  1080. if (autoneg == AUTONEG_ENABLE &&
  1081. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1082. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1083. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1084. else
  1085. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1086. } else
  1087. flowctrl = tp->link_config.flowctrl;
  1088. tp->link_config.active_flowctrl = flowctrl;
  1089. if (flowctrl & FLOW_CTRL_RX)
  1090. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1091. else
  1092. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1093. if (old_rx_mode != tp->rx_mode)
  1094. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1095. if (flowctrl & FLOW_CTRL_TX)
  1096. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1097. else
  1098. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1099. if (old_tx_mode != tp->tx_mode)
  1100. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1101. }
  1102. static void tg3_adjust_link(struct net_device *dev)
  1103. {
  1104. u8 oldflowctrl, linkmesg = 0;
  1105. u32 mac_mode, lcl_adv, rmt_adv;
  1106. struct tg3 *tp = netdev_priv(dev);
  1107. struct phy_device *phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1108. spin_lock(&tp->lock);
  1109. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1110. MAC_MODE_HALF_DUPLEX);
  1111. oldflowctrl = tp->link_config.active_flowctrl;
  1112. if (phydev->link) {
  1113. lcl_adv = 0;
  1114. rmt_adv = 0;
  1115. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1116. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1117. else
  1118. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1119. if (phydev->duplex == DUPLEX_HALF)
  1120. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1121. else {
  1122. lcl_adv = tg3_advert_flowctrl_1000T(
  1123. tp->link_config.flowctrl);
  1124. if (phydev->pause)
  1125. rmt_adv = LPA_PAUSE_CAP;
  1126. if (phydev->asym_pause)
  1127. rmt_adv |= LPA_PAUSE_ASYM;
  1128. }
  1129. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1130. } else
  1131. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1132. if (mac_mode != tp->mac_mode) {
  1133. tp->mac_mode = mac_mode;
  1134. tw32_f(MAC_MODE, tp->mac_mode);
  1135. udelay(40);
  1136. }
  1137. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1138. if (phydev->speed == SPEED_10)
  1139. tw32(MAC_MI_STAT,
  1140. MAC_MI_STAT_10MBPS_MODE |
  1141. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1142. else
  1143. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1144. }
  1145. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1146. tw32(MAC_TX_LENGTHS,
  1147. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1148. (6 << TX_LENGTHS_IPG_SHIFT) |
  1149. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1150. else
  1151. tw32(MAC_TX_LENGTHS,
  1152. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1153. (6 << TX_LENGTHS_IPG_SHIFT) |
  1154. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1155. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1156. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1157. phydev->speed != tp->link_config.active_speed ||
  1158. phydev->duplex != tp->link_config.active_duplex ||
  1159. oldflowctrl != tp->link_config.active_flowctrl)
  1160. linkmesg = 1;
  1161. tp->link_config.active_speed = phydev->speed;
  1162. tp->link_config.active_duplex = phydev->duplex;
  1163. spin_unlock(&tp->lock);
  1164. if (linkmesg)
  1165. tg3_link_report(tp);
  1166. }
  1167. static int tg3_phy_init(struct tg3 *tp)
  1168. {
  1169. struct phy_device *phydev;
  1170. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1171. return 0;
  1172. /* Bring the PHY back to a known state. */
  1173. tg3_bmcr_reset(tp);
  1174. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1175. /* Attach the MAC to the PHY. */
  1176. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1177. phydev->dev_flags, phydev->interface);
  1178. if (IS_ERR(phydev)) {
  1179. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1180. return PTR_ERR(phydev);
  1181. }
  1182. /* Mask with MAC supported features. */
  1183. switch (phydev->interface) {
  1184. case PHY_INTERFACE_MODE_GMII:
  1185. case PHY_INTERFACE_MODE_RGMII:
  1186. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1187. phydev->supported &= (PHY_GBIT_FEATURES |
  1188. SUPPORTED_Pause |
  1189. SUPPORTED_Asym_Pause);
  1190. break;
  1191. }
  1192. /* fallthru */
  1193. case PHY_INTERFACE_MODE_MII:
  1194. phydev->supported &= (PHY_BASIC_FEATURES |
  1195. SUPPORTED_Pause |
  1196. SUPPORTED_Asym_Pause);
  1197. break;
  1198. default:
  1199. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1200. return -EINVAL;
  1201. }
  1202. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1203. phydev->advertising = phydev->supported;
  1204. return 0;
  1205. }
  1206. static void tg3_phy_start(struct tg3 *tp)
  1207. {
  1208. struct phy_device *phydev;
  1209. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1210. return;
  1211. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1212. if (tp->link_config.phy_is_low_power) {
  1213. tp->link_config.phy_is_low_power = 0;
  1214. phydev->speed = tp->link_config.orig_speed;
  1215. phydev->duplex = tp->link_config.orig_duplex;
  1216. phydev->autoneg = tp->link_config.orig_autoneg;
  1217. phydev->advertising = tp->link_config.orig_advertising;
  1218. }
  1219. phy_start(phydev);
  1220. phy_start_aneg(phydev);
  1221. }
  1222. static void tg3_phy_stop(struct tg3 *tp)
  1223. {
  1224. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1225. return;
  1226. phy_stop(tp->mdio_bus->phy_map[PHY_ADDR]);
  1227. }
  1228. static void tg3_phy_fini(struct tg3 *tp)
  1229. {
  1230. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1231. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1232. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1233. }
  1234. }
  1235. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1236. {
  1237. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1238. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1239. }
  1240. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1241. {
  1242. u32 reg;
  1243. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1244. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  1245. return;
  1246. reg = MII_TG3_MISC_SHDW_WREN |
  1247. MII_TG3_MISC_SHDW_SCR5_SEL |
  1248. MII_TG3_MISC_SHDW_SCR5_LPED |
  1249. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1250. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1251. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1252. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1253. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1254. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1255. reg = MII_TG3_MISC_SHDW_WREN |
  1256. MII_TG3_MISC_SHDW_APD_SEL |
  1257. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1258. if (enable)
  1259. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1260. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1261. }
  1262. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1263. {
  1264. u32 phy;
  1265. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1266. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1267. return;
  1268. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1269. u32 ephy;
  1270. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &ephy)) {
  1271. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  1272. ephy | MII_TG3_EPHY_SHADOW_EN);
  1273. if (!tg3_readphy(tp, MII_TG3_EPHYTST_MISCCTRL, &phy)) {
  1274. if (enable)
  1275. phy |= MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1276. else
  1277. phy &= ~MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1278. tg3_writephy(tp, MII_TG3_EPHYTST_MISCCTRL, phy);
  1279. }
  1280. tg3_writephy(tp, MII_TG3_EPHY_TEST, ephy);
  1281. }
  1282. } else {
  1283. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1284. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1285. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1286. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1287. if (enable)
  1288. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1289. else
  1290. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1291. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1292. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1293. }
  1294. }
  1295. }
  1296. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1297. {
  1298. u32 val;
  1299. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1300. return;
  1301. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1302. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1303. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1304. (val | (1 << 15) | (1 << 4)));
  1305. }
  1306. static void tg3_phy_apply_otp(struct tg3 *tp)
  1307. {
  1308. u32 otp, phy;
  1309. if (!tp->phy_otp)
  1310. return;
  1311. otp = tp->phy_otp;
  1312. /* Enable SM_DSP clock and tx 6dB coding. */
  1313. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1314. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1315. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1316. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1317. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1318. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1319. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1320. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1321. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1322. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1323. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1324. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1325. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1326. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1327. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1328. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1329. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1330. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1331. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1332. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1333. /* Turn off SM_DSP clock. */
  1334. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1335. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1336. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1337. }
  1338. static int tg3_wait_macro_done(struct tg3 *tp)
  1339. {
  1340. int limit = 100;
  1341. while (limit--) {
  1342. u32 tmp32;
  1343. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1344. if ((tmp32 & 0x1000) == 0)
  1345. break;
  1346. }
  1347. }
  1348. if (limit < 0)
  1349. return -EBUSY;
  1350. return 0;
  1351. }
  1352. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1353. {
  1354. static const u32 test_pat[4][6] = {
  1355. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1356. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1357. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1358. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1359. };
  1360. int chan;
  1361. for (chan = 0; chan < 4; chan++) {
  1362. int i;
  1363. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1364. (chan * 0x2000) | 0x0200);
  1365. tg3_writephy(tp, 0x16, 0x0002);
  1366. for (i = 0; i < 6; i++)
  1367. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1368. test_pat[chan][i]);
  1369. tg3_writephy(tp, 0x16, 0x0202);
  1370. if (tg3_wait_macro_done(tp)) {
  1371. *resetp = 1;
  1372. return -EBUSY;
  1373. }
  1374. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1375. (chan * 0x2000) | 0x0200);
  1376. tg3_writephy(tp, 0x16, 0x0082);
  1377. if (tg3_wait_macro_done(tp)) {
  1378. *resetp = 1;
  1379. return -EBUSY;
  1380. }
  1381. tg3_writephy(tp, 0x16, 0x0802);
  1382. if (tg3_wait_macro_done(tp)) {
  1383. *resetp = 1;
  1384. return -EBUSY;
  1385. }
  1386. for (i = 0; i < 6; i += 2) {
  1387. u32 low, high;
  1388. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1389. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1390. tg3_wait_macro_done(tp)) {
  1391. *resetp = 1;
  1392. return -EBUSY;
  1393. }
  1394. low &= 0x7fff;
  1395. high &= 0x000f;
  1396. if (low != test_pat[chan][i] ||
  1397. high != test_pat[chan][i+1]) {
  1398. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1399. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1400. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1401. return -EBUSY;
  1402. }
  1403. }
  1404. }
  1405. return 0;
  1406. }
  1407. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1408. {
  1409. int chan;
  1410. for (chan = 0; chan < 4; chan++) {
  1411. int i;
  1412. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1413. (chan * 0x2000) | 0x0200);
  1414. tg3_writephy(tp, 0x16, 0x0002);
  1415. for (i = 0; i < 6; i++)
  1416. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1417. tg3_writephy(tp, 0x16, 0x0202);
  1418. if (tg3_wait_macro_done(tp))
  1419. return -EBUSY;
  1420. }
  1421. return 0;
  1422. }
  1423. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1424. {
  1425. u32 reg32, phy9_orig;
  1426. int retries, do_phy_reset, err;
  1427. retries = 10;
  1428. do_phy_reset = 1;
  1429. do {
  1430. if (do_phy_reset) {
  1431. err = tg3_bmcr_reset(tp);
  1432. if (err)
  1433. return err;
  1434. do_phy_reset = 0;
  1435. }
  1436. /* Disable transmitter and interrupt. */
  1437. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1438. continue;
  1439. reg32 |= 0x3000;
  1440. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1441. /* Set full-duplex, 1000 mbps. */
  1442. tg3_writephy(tp, MII_BMCR,
  1443. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1444. /* Set to master mode. */
  1445. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1446. continue;
  1447. tg3_writephy(tp, MII_TG3_CTRL,
  1448. (MII_TG3_CTRL_AS_MASTER |
  1449. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1450. /* Enable SM_DSP_CLOCK and 6dB. */
  1451. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1452. /* Block the PHY control access. */
  1453. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1454. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1455. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1456. if (!err)
  1457. break;
  1458. } while (--retries);
  1459. err = tg3_phy_reset_chanpat(tp);
  1460. if (err)
  1461. return err;
  1462. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1463. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1464. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1465. tg3_writephy(tp, 0x16, 0x0000);
  1466. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1467. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1468. /* Set Extended packet length bit for jumbo frames */
  1469. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1470. }
  1471. else {
  1472. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1473. }
  1474. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1475. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1476. reg32 &= ~0x3000;
  1477. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1478. } else if (!err)
  1479. err = -EBUSY;
  1480. return err;
  1481. }
  1482. /* This will reset the tigon3 PHY if there is no valid
  1483. * link unless the FORCE argument is non-zero.
  1484. */
  1485. static int tg3_phy_reset(struct tg3 *tp)
  1486. {
  1487. u32 cpmuctrl;
  1488. u32 phy_status;
  1489. int err;
  1490. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1491. u32 val;
  1492. val = tr32(GRC_MISC_CFG);
  1493. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1494. udelay(40);
  1495. }
  1496. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1497. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1498. if (err != 0)
  1499. return -EBUSY;
  1500. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1501. netif_carrier_off(tp->dev);
  1502. tg3_link_report(tp);
  1503. }
  1504. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1505. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1506. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1507. err = tg3_phy_reset_5703_4_5(tp);
  1508. if (err)
  1509. return err;
  1510. goto out;
  1511. }
  1512. cpmuctrl = 0;
  1513. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1514. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1515. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1516. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1517. tw32(TG3_CPMU_CTRL,
  1518. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1519. }
  1520. err = tg3_bmcr_reset(tp);
  1521. if (err)
  1522. return err;
  1523. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1524. u32 phy;
  1525. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1526. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1527. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1528. }
  1529. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1530. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1531. u32 val;
  1532. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1533. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1534. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1535. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1536. udelay(40);
  1537. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1538. }
  1539. }
  1540. tg3_phy_apply_otp(tp);
  1541. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1542. tg3_phy_toggle_apd(tp, true);
  1543. else
  1544. tg3_phy_toggle_apd(tp, false);
  1545. out:
  1546. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1547. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1548. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1549. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1550. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1551. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1552. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1553. }
  1554. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1555. tg3_writephy(tp, 0x1c, 0x8d68);
  1556. tg3_writephy(tp, 0x1c, 0x8d68);
  1557. }
  1558. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1559. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1560. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1561. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1562. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1563. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1564. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1565. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1566. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1567. }
  1568. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1569. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1570. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1571. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1572. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1573. tg3_writephy(tp, MII_TG3_TEST1,
  1574. MII_TG3_TEST1_TRIM_EN | 0x4);
  1575. } else
  1576. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1577. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1578. }
  1579. /* Set Extended packet length bit (bit 14) on all chips that */
  1580. /* support jumbo frames */
  1581. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1582. /* Cannot do read-modify-write on 5401 */
  1583. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1584. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1585. u32 phy_reg;
  1586. /* Set bit 14 with read-modify-write to preserve other bits */
  1587. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1588. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1589. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1590. }
  1591. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1592. * jumbo frames transmission.
  1593. */
  1594. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1595. u32 phy_reg;
  1596. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1597. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1598. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1599. }
  1600. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1601. /* adjust output voltage */
  1602. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
  1603. }
  1604. tg3_phy_toggle_automdix(tp, 1);
  1605. tg3_phy_set_wirespeed(tp);
  1606. return 0;
  1607. }
  1608. static void tg3_frob_aux_power(struct tg3 *tp)
  1609. {
  1610. struct tg3 *tp_peer = tp;
  1611. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1612. return;
  1613. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1614. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1615. struct net_device *dev_peer;
  1616. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1617. /* remove_one() may have been run on the peer. */
  1618. if (!dev_peer)
  1619. tp_peer = tp;
  1620. else
  1621. tp_peer = netdev_priv(dev_peer);
  1622. }
  1623. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1624. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1625. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1626. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1627. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1628. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1629. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1630. (GRC_LCLCTRL_GPIO_OE0 |
  1631. GRC_LCLCTRL_GPIO_OE1 |
  1632. GRC_LCLCTRL_GPIO_OE2 |
  1633. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1634. GRC_LCLCTRL_GPIO_OUTPUT1),
  1635. 100);
  1636. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761) {
  1637. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1638. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1639. GRC_LCLCTRL_GPIO_OE1 |
  1640. GRC_LCLCTRL_GPIO_OE2 |
  1641. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1642. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1643. tp->grc_local_ctrl;
  1644. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1645. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1646. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1647. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1648. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1649. } else {
  1650. u32 no_gpio2;
  1651. u32 grc_local_ctrl = 0;
  1652. if (tp_peer != tp &&
  1653. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1654. return;
  1655. /* Workaround to prevent overdrawing Amps. */
  1656. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1657. ASIC_REV_5714) {
  1658. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1659. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1660. grc_local_ctrl, 100);
  1661. }
  1662. /* On 5753 and variants, GPIO2 cannot be used. */
  1663. no_gpio2 = tp->nic_sram_data_cfg &
  1664. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1665. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1666. GRC_LCLCTRL_GPIO_OE1 |
  1667. GRC_LCLCTRL_GPIO_OE2 |
  1668. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1669. GRC_LCLCTRL_GPIO_OUTPUT2;
  1670. if (no_gpio2) {
  1671. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1672. GRC_LCLCTRL_GPIO_OUTPUT2);
  1673. }
  1674. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1675. grc_local_ctrl, 100);
  1676. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1677. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1678. grc_local_ctrl, 100);
  1679. if (!no_gpio2) {
  1680. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1681. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1682. grc_local_ctrl, 100);
  1683. }
  1684. }
  1685. } else {
  1686. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1687. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1688. if (tp_peer != tp &&
  1689. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1690. return;
  1691. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1692. (GRC_LCLCTRL_GPIO_OE1 |
  1693. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1694. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1695. GRC_LCLCTRL_GPIO_OE1, 100);
  1696. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1697. (GRC_LCLCTRL_GPIO_OE1 |
  1698. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1699. }
  1700. }
  1701. }
  1702. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1703. {
  1704. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1705. return 1;
  1706. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1707. if (speed != SPEED_10)
  1708. return 1;
  1709. } else if (speed == SPEED_10)
  1710. return 1;
  1711. return 0;
  1712. }
  1713. static int tg3_setup_phy(struct tg3 *, int);
  1714. #define RESET_KIND_SHUTDOWN 0
  1715. #define RESET_KIND_INIT 1
  1716. #define RESET_KIND_SUSPEND 2
  1717. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1718. static int tg3_halt_cpu(struct tg3 *, u32);
  1719. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1720. {
  1721. u32 val;
  1722. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1723. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1724. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1725. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1726. sg_dig_ctrl |=
  1727. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1728. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1729. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1730. }
  1731. return;
  1732. }
  1733. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1734. tg3_bmcr_reset(tp);
  1735. val = tr32(GRC_MISC_CFG);
  1736. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1737. udelay(40);
  1738. return;
  1739. } else if (do_low_power) {
  1740. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1741. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1742. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1743. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1744. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1745. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1746. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1747. }
  1748. /* The PHY should not be powered down on some chips because
  1749. * of bugs.
  1750. */
  1751. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1752. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1753. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1754. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1755. return;
  1756. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1757. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1758. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1759. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1760. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1761. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1762. }
  1763. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1764. }
  1765. /* tp->lock is held. */
  1766. static int tg3_nvram_lock(struct tg3 *tp)
  1767. {
  1768. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1769. int i;
  1770. if (tp->nvram_lock_cnt == 0) {
  1771. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1772. for (i = 0; i < 8000; i++) {
  1773. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1774. break;
  1775. udelay(20);
  1776. }
  1777. if (i == 8000) {
  1778. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1779. return -ENODEV;
  1780. }
  1781. }
  1782. tp->nvram_lock_cnt++;
  1783. }
  1784. return 0;
  1785. }
  1786. /* tp->lock is held. */
  1787. static void tg3_nvram_unlock(struct tg3 *tp)
  1788. {
  1789. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1790. if (tp->nvram_lock_cnt > 0)
  1791. tp->nvram_lock_cnt--;
  1792. if (tp->nvram_lock_cnt == 0)
  1793. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1794. }
  1795. }
  1796. /* tp->lock is held. */
  1797. static void tg3_enable_nvram_access(struct tg3 *tp)
  1798. {
  1799. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1800. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1801. u32 nvaccess = tr32(NVRAM_ACCESS);
  1802. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1803. }
  1804. }
  1805. /* tp->lock is held. */
  1806. static void tg3_disable_nvram_access(struct tg3 *tp)
  1807. {
  1808. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1809. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1810. u32 nvaccess = tr32(NVRAM_ACCESS);
  1811. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1812. }
  1813. }
  1814. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1815. u32 offset, u32 *val)
  1816. {
  1817. u32 tmp;
  1818. int i;
  1819. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1820. return -EINVAL;
  1821. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1822. EEPROM_ADDR_DEVID_MASK |
  1823. EEPROM_ADDR_READ);
  1824. tw32(GRC_EEPROM_ADDR,
  1825. tmp |
  1826. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1827. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1828. EEPROM_ADDR_ADDR_MASK) |
  1829. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1830. for (i = 0; i < 1000; i++) {
  1831. tmp = tr32(GRC_EEPROM_ADDR);
  1832. if (tmp & EEPROM_ADDR_COMPLETE)
  1833. break;
  1834. msleep(1);
  1835. }
  1836. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1837. return -EBUSY;
  1838. *val = tr32(GRC_EEPROM_DATA);
  1839. return 0;
  1840. }
  1841. #define NVRAM_CMD_TIMEOUT 10000
  1842. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1843. {
  1844. int i;
  1845. tw32(NVRAM_CMD, nvram_cmd);
  1846. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1847. udelay(10);
  1848. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1849. udelay(10);
  1850. break;
  1851. }
  1852. }
  1853. if (i == NVRAM_CMD_TIMEOUT)
  1854. return -EBUSY;
  1855. return 0;
  1856. }
  1857. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1858. {
  1859. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1860. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1861. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1862. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1863. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1864. addr = ((addr / tp->nvram_pagesize) <<
  1865. ATMEL_AT45DB0X1B_PAGE_POS) +
  1866. (addr % tp->nvram_pagesize);
  1867. return addr;
  1868. }
  1869. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1870. {
  1871. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1872. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1873. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1874. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1875. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1876. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1877. tp->nvram_pagesize) +
  1878. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1879. return addr;
  1880. }
  1881. /* NOTE: Data read in from NVRAM is byteswapped according to
  1882. * the byteswapping settings for all other register accesses.
  1883. * tg3 devices are BE devices, so on a BE machine, the data
  1884. * returned will be exactly as it is seen in NVRAM. On a LE
  1885. * machine, the 32-bit value will be byteswapped.
  1886. */
  1887. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1888. {
  1889. int ret;
  1890. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1891. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1892. offset = tg3_nvram_phys_addr(tp, offset);
  1893. if (offset > NVRAM_ADDR_MSK)
  1894. return -EINVAL;
  1895. ret = tg3_nvram_lock(tp);
  1896. if (ret)
  1897. return ret;
  1898. tg3_enable_nvram_access(tp);
  1899. tw32(NVRAM_ADDR, offset);
  1900. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  1901. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  1902. if (ret == 0)
  1903. *val = tr32(NVRAM_RDDATA);
  1904. tg3_disable_nvram_access(tp);
  1905. tg3_nvram_unlock(tp);
  1906. return ret;
  1907. }
  1908. /* Ensures NVRAM data is in bytestream format. */
  1909. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  1910. {
  1911. u32 v;
  1912. int res = tg3_nvram_read(tp, offset, &v);
  1913. if (!res)
  1914. *val = cpu_to_be32(v);
  1915. return res;
  1916. }
  1917. /* tp->lock is held. */
  1918. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  1919. {
  1920. u32 addr_high, addr_low;
  1921. int i;
  1922. addr_high = ((tp->dev->dev_addr[0] << 8) |
  1923. tp->dev->dev_addr[1]);
  1924. addr_low = ((tp->dev->dev_addr[2] << 24) |
  1925. (tp->dev->dev_addr[3] << 16) |
  1926. (tp->dev->dev_addr[4] << 8) |
  1927. (tp->dev->dev_addr[5] << 0));
  1928. for (i = 0; i < 4; i++) {
  1929. if (i == 1 && skip_mac_1)
  1930. continue;
  1931. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  1932. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  1933. }
  1934. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1935. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1936. for (i = 0; i < 12; i++) {
  1937. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  1938. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  1939. }
  1940. }
  1941. addr_high = (tp->dev->dev_addr[0] +
  1942. tp->dev->dev_addr[1] +
  1943. tp->dev->dev_addr[2] +
  1944. tp->dev->dev_addr[3] +
  1945. tp->dev->dev_addr[4] +
  1946. tp->dev->dev_addr[5]) &
  1947. TX_BACKOFF_SEED_MASK;
  1948. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  1949. }
  1950. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1951. {
  1952. u32 misc_host_ctrl;
  1953. bool device_should_wake, do_low_power;
  1954. /* Make sure register accesses (indirect or otherwise)
  1955. * will function correctly.
  1956. */
  1957. pci_write_config_dword(tp->pdev,
  1958. TG3PCI_MISC_HOST_CTRL,
  1959. tp->misc_host_ctrl);
  1960. switch (state) {
  1961. case PCI_D0:
  1962. pci_enable_wake(tp->pdev, state, false);
  1963. pci_set_power_state(tp->pdev, PCI_D0);
  1964. /* Switch out of Vaux if it is a NIC */
  1965. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1966. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1967. return 0;
  1968. case PCI_D1:
  1969. case PCI_D2:
  1970. case PCI_D3hot:
  1971. break;
  1972. default:
  1973. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  1974. tp->dev->name, state);
  1975. return -EINVAL;
  1976. }
  1977. /* Restore the CLKREQ setting. */
  1978. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  1979. u16 lnkctl;
  1980. pci_read_config_word(tp->pdev,
  1981. tp->pcie_cap + PCI_EXP_LNKCTL,
  1982. &lnkctl);
  1983. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  1984. pci_write_config_word(tp->pdev,
  1985. tp->pcie_cap + PCI_EXP_LNKCTL,
  1986. lnkctl);
  1987. }
  1988. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1989. tw32(TG3PCI_MISC_HOST_CTRL,
  1990. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1991. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  1992. device_may_wakeup(&tp->pdev->dev) &&
  1993. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  1994. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  1995. do_low_power = false;
  1996. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  1997. !tp->link_config.phy_is_low_power) {
  1998. struct phy_device *phydev;
  1999. u32 phyid, advertising;
  2000. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  2001. tp->link_config.phy_is_low_power = 1;
  2002. tp->link_config.orig_speed = phydev->speed;
  2003. tp->link_config.orig_duplex = phydev->duplex;
  2004. tp->link_config.orig_autoneg = phydev->autoneg;
  2005. tp->link_config.orig_advertising = phydev->advertising;
  2006. advertising = ADVERTISED_TP |
  2007. ADVERTISED_Pause |
  2008. ADVERTISED_Autoneg |
  2009. ADVERTISED_10baseT_Half;
  2010. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2011. device_should_wake) {
  2012. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2013. advertising |=
  2014. ADVERTISED_100baseT_Half |
  2015. ADVERTISED_100baseT_Full |
  2016. ADVERTISED_10baseT_Full;
  2017. else
  2018. advertising |= ADVERTISED_10baseT_Full;
  2019. }
  2020. phydev->advertising = advertising;
  2021. phy_start_aneg(phydev);
  2022. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2023. if (phyid != TG3_PHY_ID_BCMAC131) {
  2024. phyid &= TG3_PHY_OUI_MASK;
  2025. if (phyid == TG3_PHY_OUI_1 ||
  2026. phyid == TG3_PHY_OUI_2 ||
  2027. phyid == TG3_PHY_OUI_3)
  2028. do_low_power = true;
  2029. }
  2030. }
  2031. } else {
  2032. do_low_power = true;
  2033. if (tp->link_config.phy_is_low_power == 0) {
  2034. tp->link_config.phy_is_low_power = 1;
  2035. tp->link_config.orig_speed = tp->link_config.speed;
  2036. tp->link_config.orig_duplex = tp->link_config.duplex;
  2037. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2038. }
  2039. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2040. tp->link_config.speed = SPEED_10;
  2041. tp->link_config.duplex = DUPLEX_HALF;
  2042. tp->link_config.autoneg = AUTONEG_ENABLE;
  2043. tg3_setup_phy(tp, 0);
  2044. }
  2045. }
  2046. __tg3_set_mac_addr(tp, 0);
  2047. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2048. u32 val;
  2049. val = tr32(GRC_VCPU_EXT_CTRL);
  2050. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2051. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2052. int i;
  2053. u32 val;
  2054. for (i = 0; i < 200; i++) {
  2055. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2056. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2057. break;
  2058. msleep(1);
  2059. }
  2060. }
  2061. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2062. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2063. WOL_DRV_STATE_SHUTDOWN |
  2064. WOL_DRV_WOL |
  2065. WOL_SET_MAGIC_PKT);
  2066. if (device_should_wake) {
  2067. u32 mac_mode;
  2068. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2069. if (do_low_power) {
  2070. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2071. udelay(40);
  2072. }
  2073. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2074. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2075. else
  2076. mac_mode = MAC_MODE_PORT_MODE_MII;
  2077. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2078. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2079. ASIC_REV_5700) {
  2080. u32 speed = (tp->tg3_flags &
  2081. TG3_FLAG_WOL_SPEED_100MB) ?
  2082. SPEED_100 : SPEED_10;
  2083. if (tg3_5700_link_polarity(tp, speed))
  2084. mac_mode |= MAC_MODE_LINK_POLARITY;
  2085. else
  2086. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2087. }
  2088. } else {
  2089. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2090. }
  2091. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2092. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2093. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2094. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2095. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2096. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2097. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2098. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2099. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2100. mac_mode |= tp->mac_mode &
  2101. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2102. if (mac_mode & MAC_MODE_APE_TX_EN)
  2103. mac_mode |= MAC_MODE_TDE_ENABLE;
  2104. }
  2105. tw32_f(MAC_MODE, mac_mode);
  2106. udelay(100);
  2107. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2108. udelay(10);
  2109. }
  2110. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2111. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2112. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2113. u32 base_val;
  2114. base_val = tp->pci_clock_ctrl;
  2115. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2116. CLOCK_CTRL_TXCLK_DISABLE);
  2117. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2118. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2119. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2120. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2121. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2122. /* do nothing */
  2123. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2124. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2125. u32 newbits1, newbits2;
  2126. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2127. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2128. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2129. CLOCK_CTRL_TXCLK_DISABLE |
  2130. CLOCK_CTRL_ALTCLK);
  2131. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2132. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2133. newbits1 = CLOCK_CTRL_625_CORE;
  2134. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2135. } else {
  2136. newbits1 = CLOCK_CTRL_ALTCLK;
  2137. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2138. }
  2139. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2140. 40);
  2141. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2142. 40);
  2143. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2144. u32 newbits3;
  2145. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2146. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2147. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2148. CLOCK_CTRL_TXCLK_DISABLE |
  2149. CLOCK_CTRL_44MHZ_CORE);
  2150. } else {
  2151. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2152. }
  2153. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2154. tp->pci_clock_ctrl | newbits3, 40);
  2155. }
  2156. }
  2157. if (!(device_should_wake) &&
  2158. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2159. tg3_power_down_phy(tp, do_low_power);
  2160. tg3_frob_aux_power(tp);
  2161. /* Workaround for unstable PLL clock */
  2162. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2163. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2164. u32 val = tr32(0x7d00);
  2165. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2166. tw32(0x7d00, val);
  2167. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2168. int err;
  2169. err = tg3_nvram_lock(tp);
  2170. tg3_halt_cpu(tp, RX_CPU_BASE);
  2171. if (!err)
  2172. tg3_nvram_unlock(tp);
  2173. }
  2174. }
  2175. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2176. if (device_should_wake)
  2177. pci_enable_wake(tp->pdev, state, true);
  2178. /* Finally, set the new power state. */
  2179. pci_set_power_state(tp->pdev, state);
  2180. return 0;
  2181. }
  2182. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2183. {
  2184. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2185. case MII_TG3_AUX_STAT_10HALF:
  2186. *speed = SPEED_10;
  2187. *duplex = DUPLEX_HALF;
  2188. break;
  2189. case MII_TG3_AUX_STAT_10FULL:
  2190. *speed = SPEED_10;
  2191. *duplex = DUPLEX_FULL;
  2192. break;
  2193. case MII_TG3_AUX_STAT_100HALF:
  2194. *speed = SPEED_100;
  2195. *duplex = DUPLEX_HALF;
  2196. break;
  2197. case MII_TG3_AUX_STAT_100FULL:
  2198. *speed = SPEED_100;
  2199. *duplex = DUPLEX_FULL;
  2200. break;
  2201. case MII_TG3_AUX_STAT_1000HALF:
  2202. *speed = SPEED_1000;
  2203. *duplex = DUPLEX_HALF;
  2204. break;
  2205. case MII_TG3_AUX_STAT_1000FULL:
  2206. *speed = SPEED_1000;
  2207. *duplex = DUPLEX_FULL;
  2208. break;
  2209. default:
  2210. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2211. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2212. SPEED_10;
  2213. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2214. DUPLEX_HALF;
  2215. break;
  2216. }
  2217. *speed = SPEED_INVALID;
  2218. *duplex = DUPLEX_INVALID;
  2219. break;
  2220. }
  2221. }
  2222. static void tg3_phy_copper_begin(struct tg3 *tp)
  2223. {
  2224. u32 new_adv;
  2225. int i;
  2226. if (tp->link_config.phy_is_low_power) {
  2227. /* Entering low power mode. Disable gigabit and
  2228. * 100baseT advertisements.
  2229. */
  2230. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2231. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2232. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2233. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2234. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2235. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2236. } else if (tp->link_config.speed == SPEED_INVALID) {
  2237. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2238. tp->link_config.advertising &=
  2239. ~(ADVERTISED_1000baseT_Half |
  2240. ADVERTISED_1000baseT_Full);
  2241. new_adv = ADVERTISE_CSMA;
  2242. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2243. new_adv |= ADVERTISE_10HALF;
  2244. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2245. new_adv |= ADVERTISE_10FULL;
  2246. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2247. new_adv |= ADVERTISE_100HALF;
  2248. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2249. new_adv |= ADVERTISE_100FULL;
  2250. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2251. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2252. if (tp->link_config.advertising &
  2253. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2254. new_adv = 0;
  2255. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2256. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2257. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2258. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2259. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2260. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2261. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2262. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2263. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2264. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2265. } else {
  2266. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2267. }
  2268. } else {
  2269. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2270. new_adv |= ADVERTISE_CSMA;
  2271. /* Asking for a specific link mode. */
  2272. if (tp->link_config.speed == SPEED_1000) {
  2273. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2274. if (tp->link_config.duplex == DUPLEX_FULL)
  2275. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2276. else
  2277. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2278. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2279. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2280. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2281. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2282. } else {
  2283. if (tp->link_config.speed == SPEED_100) {
  2284. if (tp->link_config.duplex == DUPLEX_FULL)
  2285. new_adv |= ADVERTISE_100FULL;
  2286. else
  2287. new_adv |= ADVERTISE_100HALF;
  2288. } else {
  2289. if (tp->link_config.duplex == DUPLEX_FULL)
  2290. new_adv |= ADVERTISE_10FULL;
  2291. else
  2292. new_adv |= ADVERTISE_10HALF;
  2293. }
  2294. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2295. new_adv = 0;
  2296. }
  2297. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2298. }
  2299. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2300. tp->link_config.speed != SPEED_INVALID) {
  2301. u32 bmcr, orig_bmcr;
  2302. tp->link_config.active_speed = tp->link_config.speed;
  2303. tp->link_config.active_duplex = tp->link_config.duplex;
  2304. bmcr = 0;
  2305. switch (tp->link_config.speed) {
  2306. default:
  2307. case SPEED_10:
  2308. break;
  2309. case SPEED_100:
  2310. bmcr |= BMCR_SPEED100;
  2311. break;
  2312. case SPEED_1000:
  2313. bmcr |= TG3_BMCR_SPEED1000;
  2314. break;
  2315. }
  2316. if (tp->link_config.duplex == DUPLEX_FULL)
  2317. bmcr |= BMCR_FULLDPLX;
  2318. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2319. (bmcr != orig_bmcr)) {
  2320. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2321. for (i = 0; i < 1500; i++) {
  2322. u32 tmp;
  2323. udelay(10);
  2324. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2325. tg3_readphy(tp, MII_BMSR, &tmp))
  2326. continue;
  2327. if (!(tmp & BMSR_LSTATUS)) {
  2328. udelay(40);
  2329. break;
  2330. }
  2331. }
  2332. tg3_writephy(tp, MII_BMCR, bmcr);
  2333. udelay(40);
  2334. }
  2335. } else {
  2336. tg3_writephy(tp, MII_BMCR,
  2337. BMCR_ANENABLE | BMCR_ANRESTART);
  2338. }
  2339. }
  2340. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2341. {
  2342. int err;
  2343. /* Turn off tap power management. */
  2344. /* Set Extended packet length bit */
  2345. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2346. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2347. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2348. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2349. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2350. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2351. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2352. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2353. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2354. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2355. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2356. udelay(40);
  2357. return err;
  2358. }
  2359. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2360. {
  2361. u32 adv_reg, all_mask = 0;
  2362. if (mask & ADVERTISED_10baseT_Half)
  2363. all_mask |= ADVERTISE_10HALF;
  2364. if (mask & ADVERTISED_10baseT_Full)
  2365. all_mask |= ADVERTISE_10FULL;
  2366. if (mask & ADVERTISED_100baseT_Half)
  2367. all_mask |= ADVERTISE_100HALF;
  2368. if (mask & ADVERTISED_100baseT_Full)
  2369. all_mask |= ADVERTISE_100FULL;
  2370. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2371. return 0;
  2372. if ((adv_reg & all_mask) != all_mask)
  2373. return 0;
  2374. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2375. u32 tg3_ctrl;
  2376. all_mask = 0;
  2377. if (mask & ADVERTISED_1000baseT_Half)
  2378. all_mask |= ADVERTISE_1000HALF;
  2379. if (mask & ADVERTISED_1000baseT_Full)
  2380. all_mask |= ADVERTISE_1000FULL;
  2381. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2382. return 0;
  2383. if ((tg3_ctrl & all_mask) != all_mask)
  2384. return 0;
  2385. }
  2386. return 1;
  2387. }
  2388. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2389. {
  2390. u32 curadv, reqadv;
  2391. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2392. return 1;
  2393. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2394. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2395. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2396. if (curadv != reqadv)
  2397. return 0;
  2398. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2399. tg3_readphy(tp, MII_LPA, rmtadv);
  2400. } else {
  2401. /* Reprogram the advertisement register, even if it
  2402. * does not affect the current link. If the link
  2403. * gets renegotiated in the future, we can save an
  2404. * additional renegotiation cycle by advertising
  2405. * it correctly in the first place.
  2406. */
  2407. if (curadv != reqadv) {
  2408. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2409. ADVERTISE_PAUSE_ASYM);
  2410. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2411. }
  2412. }
  2413. return 1;
  2414. }
  2415. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2416. {
  2417. int current_link_up;
  2418. u32 bmsr, dummy;
  2419. u32 lcl_adv, rmt_adv;
  2420. u16 current_speed;
  2421. u8 current_duplex;
  2422. int i, err;
  2423. tw32(MAC_EVENT, 0);
  2424. tw32_f(MAC_STATUS,
  2425. (MAC_STATUS_SYNC_CHANGED |
  2426. MAC_STATUS_CFG_CHANGED |
  2427. MAC_STATUS_MI_COMPLETION |
  2428. MAC_STATUS_LNKSTATE_CHANGED));
  2429. udelay(40);
  2430. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2431. tw32_f(MAC_MI_MODE,
  2432. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2433. udelay(80);
  2434. }
  2435. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2436. /* Some third-party PHYs need to be reset on link going
  2437. * down.
  2438. */
  2439. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2440. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2441. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2442. netif_carrier_ok(tp->dev)) {
  2443. tg3_readphy(tp, MII_BMSR, &bmsr);
  2444. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2445. !(bmsr & BMSR_LSTATUS))
  2446. force_reset = 1;
  2447. }
  2448. if (force_reset)
  2449. tg3_phy_reset(tp);
  2450. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2451. tg3_readphy(tp, MII_BMSR, &bmsr);
  2452. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2453. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2454. bmsr = 0;
  2455. if (!(bmsr & BMSR_LSTATUS)) {
  2456. err = tg3_init_5401phy_dsp(tp);
  2457. if (err)
  2458. return err;
  2459. tg3_readphy(tp, MII_BMSR, &bmsr);
  2460. for (i = 0; i < 1000; i++) {
  2461. udelay(10);
  2462. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2463. (bmsr & BMSR_LSTATUS)) {
  2464. udelay(40);
  2465. break;
  2466. }
  2467. }
  2468. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2469. !(bmsr & BMSR_LSTATUS) &&
  2470. tp->link_config.active_speed == SPEED_1000) {
  2471. err = tg3_phy_reset(tp);
  2472. if (!err)
  2473. err = tg3_init_5401phy_dsp(tp);
  2474. if (err)
  2475. return err;
  2476. }
  2477. }
  2478. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2479. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2480. /* 5701 {A0,B0} CRC bug workaround */
  2481. tg3_writephy(tp, 0x15, 0x0a75);
  2482. tg3_writephy(tp, 0x1c, 0x8c68);
  2483. tg3_writephy(tp, 0x1c, 0x8d68);
  2484. tg3_writephy(tp, 0x1c, 0x8c68);
  2485. }
  2486. /* Clear pending interrupts... */
  2487. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2488. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2489. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2490. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2491. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  2492. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2493. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2494. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2495. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2496. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2497. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2498. else
  2499. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2500. }
  2501. current_link_up = 0;
  2502. current_speed = SPEED_INVALID;
  2503. current_duplex = DUPLEX_INVALID;
  2504. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2505. u32 val;
  2506. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2507. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2508. if (!(val & (1 << 10))) {
  2509. val |= (1 << 10);
  2510. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2511. goto relink;
  2512. }
  2513. }
  2514. bmsr = 0;
  2515. for (i = 0; i < 100; i++) {
  2516. tg3_readphy(tp, MII_BMSR, &bmsr);
  2517. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2518. (bmsr & BMSR_LSTATUS))
  2519. break;
  2520. udelay(40);
  2521. }
  2522. if (bmsr & BMSR_LSTATUS) {
  2523. u32 aux_stat, bmcr;
  2524. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2525. for (i = 0; i < 2000; i++) {
  2526. udelay(10);
  2527. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2528. aux_stat)
  2529. break;
  2530. }
  2531. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2532. &current_speed,
  2533. &current_duplex);
  2534. bmcr = 0;
  2535. for (i = 0; i < 200; i++) {
  2536. tg3_readphy(tp, MII_BMCR, &bmcr);
  2537. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2538. continue;
  2539. if (bmcr && bmcr != 0x7fff)
  2540. break;
  2541. udelay(10);
  2542. }
  2543. lcl_adv = 0;
  2544. rmt_adv = 0;
  2545. tp->link_config.active_speed = current_speed;
  2546. tp->link_config.active_duplex = current_duplex;
  2547. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2548. if ((bmcr & BMCR_ANENABLE) &&
  2549. tg3_copper_is_advertising_all(tp,
  2550. tp->link_config.advertising)) {
  2551. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2552. &rmt_adv))
  2553. current_link_up = 1;
  2554. }
  2555. } else {
  2556. if (!(bmcr & BMCR_ANENABLE) &&
  2557. tp->link_config.speed == current_speed &&
  2558. tp->link_config.duplex == current_duplex &&
  2559. tp->link_config.flowctrl ==
  2560. tp->link_config.active_flowctrl) {
  2561. current_link_up = 1;
  2562. }
  2563. }
  2564. if (current_link_up == 1 &&
  2565. tp->link_config.active_duplex == DUPLEX_FULL)
  2566. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2567. }
  2568. relink:
  2569. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2570. u32 tmp;
  2571. tg3_phy_copper_begin(tp);
  2572. tg3_readphy(tp, MII_BMSR, &tmp);
  2573. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2574. (tmp & BMSR_LSTATUS))
  2575. current_link_up = 1;
  2576. }
  2577. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2578. if (current_link_up == 1) {
  2579. if (tp->link_config.active_speed == SPEED_100 ||
  2580. tp->link_config.active_speed == SPEED_10)
  2581. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2582. else
  2583. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2584. } else
  2585. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2586. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2587. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2588. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2589. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2590. if (current_link_up == 1 &&
  2591. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2592. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2593. else
  2594. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2595. }
  2596. /* ??? Without this setting Netgear GA302T PHY does not
  2597. * ??? send/receive packets...
  2598. */
  2599. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2600. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2601. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2602. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2603. udelay(80);
  2604. }
  2605. tw32_f(MAC_MODE, tp->mac_mode);
  2606. udelay(40);
  2607. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2608. /* Polled via timer. */
  2609. tw32_f(MAC_EVENT, 0);
  2610. } else {
  2611. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2612. }
  2613. udelay(40);
  2614. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2615. current_link_up == 1 &&
  2616. tp->link_config.active_speed == SPEED_1000 &&
  2617. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2618. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2619. udelay(120);
  2620. tw32_f(MAC_STATUS,
  2621. (MAC_STATUS_SYNC_CHANGED |
  2622. MAC_STATUS_CFG_CHANGED));
  2623. udelay(40);
  2624. tg3_write_mem(tp,
  2625. NIC_SRAM_FIRMWARE_MBOX,
  2626. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2627. }
  2628. /* Prevent send BD corruption. */
  2629. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2630. u16 oldlnkctl, newlnkctl;
  2631. pci_read_config_word(tp->pdev,
  2632. tp->pcie_cap + PCI_EXP_LNKCTL,
  2633. &oldlnkctl);
  2634. if (tp->link_config.active_speed == SPEED_100 ||
  2635. tp->link_config.active_speed == SPEED_10)
  2636. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2637. else
  2638. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2639. if (newlnkctl != oldlnkctl)
  2640. pci_write_config_word(tp->pdev,
  2641. tp->pcie_cap + PCI_EXP_LNKCTL,
  2642. newlnkctl);
  2643. }
  2644. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2645. if (current_link_up)
  2646. netif_carrier_on(tp->dev);
  2647. else
  2648. netif_carrier_off(tp->dev);
  2649. tg3_link_report(tp);
  2650. }
  2651. return 0;
  2652. }
  2653. struct tg3_fiber_aneginfo {
  2654. int state;
  2655. #define ANEG_STATE_UNKNOWN 0
  2656. #define ANEG_STATE_AN_ENABLE 1
  2657. #define ANEG_STATE_RESTART_INIT 2
  2658. #define ANEG_STATE_RESTART 3
  2659. #define ANEG_STATE_DISABLE_LINK_OK 4
  2660. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2661. #define ANEG_STATE_ABILITY_DETECT 6
  2662. #define ANEG_STATE_ACK_DETECT_INIT 7
  2663. #define ANEG_STATE_ACK_DETECT 8
  2664. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2665. #define ANEG_STATE_COMPLETE_ACK 10
  2666. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2667. #define ANEG_STATE_IDLE_DETECT 12
  2668. #define ANEG_STATE_LINK_OK 13
  2669. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2670. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2671. u32 flags;
  2672. #define MR_AN_ENABLE 0x00000001
  2673. #define MR_RESTART_AN 0x00000002
  2674. #define MR_AN_COMPLETE 0x00000004
  2675. #define MR_PAGE_RX 0x00000008
  2676. #define MR_NP_LOADED 0x00000010
  2677. #define MR_TOGGLE_TX 0x00000020
  2678. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2679. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2680. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2681. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2682. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2683. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2684. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2685. #define MR_TOGGLE_RX 0x00002000
  2686. #define MR_NP_RX 0x00004000
  2687. #define MR_LINK_OK 0x80000000
  2688. unsigned long link_time, cur_time;
  2689. u32 ability_match_cfg;
  2690. int ability_match_count;
  2691. char ability_match, idle_match, ack_match;
  2692. u32 txconfig, rxconfig;
  2693. #define ANEG_CFG_NP 0x00000080
  2694. #define ANEG_CFG_ACK 0x00000040
  2695. #define ANEG_CFG_RF2 0x00000020
  2696. #define ANEG_CFG_RF1 0x00000010
  2697. #define ANEG_CFG_PS2 0x00000001
  2698. #define ANEG_CFG_PS1 0x00008000
  2699. #define ANEG_CFG_HD 0x00004000
  2700. #define ANEG_CFG_FD 0x00002000
  2701. #define ANEG_CFG_INVAL 0x00001f06
  2702. };
  2703. #define ANEG_OK 0
  2704. #define ANEG_DONE 1
  2705. #define ANEG_TIMER_ENAB 2
  2706. #define ANEG_FAILED -1
  2707. #define ANEG_STATE_SETTLE_TIME 10000
  2708. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2709. struct tg3_fiber_aneginfo *ap)
  2710. {
  2711. u16 flowctrl;
  2712. unsigned long delta;
  2713. u32 rx_cfg_reg;
  2714. int ret;
  2715. if (ap->state == ANEG_STATE_UNKNOWN) {
  2716. ap->rxconfig = 0;
  2717. ap->link_time = 0;
  2718. ap->cur_time = 0;
  2719. ap->ability_match_cfg = 0;
  2720. ap->ability_match_count = 0;
  2721. ap->ability_match = 0;
  2722. ap->idle_match = 0;
  2723. ap->ack_match = 0;
  2724. }
  2725. ap->cur_time++;
  2726. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2727. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2728. if (rx_cfg_reg != ap->ability_match_cfg) {
  2729. ap->ability_match_cfg = rx_cfg_reg;
  2730. ap->ability_match = 0;
  2731. ap->ability_match_count = 0;
  2732. } else {
  2733. if (++ap->ability_match_count > 1) {
  2734. ap->ability_match = 1;
  2735. ap->ability_match_cfg = rx_cfg_reg;
  2736. }
  2737. }
  2738. if (rx_cfg_reg & ANEG_CFG_ACK)
  2739. ap->ack_match = 1;
  2740. else
  2741. ap->ack_match = 0;
  2742. ap->idle_match = 0;
  2743. } else {
  2744. ap->idle_match = 1;
  2745. ap->ability_match_cfg = 0;
  2746. ap->ability_match_count = 0;
  2747. ap->ability_match = 0;
  2748. ap->ack_match = 0;
  2749. rx_cfg_reg = 0;
  2750. }
  2751. ap->rxconfig = rx_cfg_reg;
  2752. ret = ANEG_OK;
  2753. switch(ap->state) {
  2754. case ANEG_STATE_UNKNOWN:
  2755. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2756. ap->state = ANEG_STATE_AN_ENABLE;
  2757. /* fallthru */
  2758. case ANEG_STATE_AN_ENABLE:
  2759. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2760. if (ap->flags & MR_AN_ENABLE) {
  2761. ap->link_time = 0;
  2762. ap->cur_time = 0;
  2763. ap->ability_match_cfg = 0;
  2764. ap->ability_match_count = 0;
  2765. ap->ability_match = 0;
  2766. ap->idle_match = 0;
  2767. ap->ack_match = 0;
  2768. ap->state = ANEG_STATE_RESTART_INIT;
  2769. } else {
  2770. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2771. }
  2772. break;
  2773. case ANEG_STATE_RESTART_INIT:
  2774. ap->link_time = ap->cur_time;
  2775. ap->flags &= ~(MR_NP_LOADED);
  2776. ap->txconfig = 0;
  2777. tw32(MAC_TX_AUTO_NEG, 0);
  2778. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2779. tw32_f(MAC_MODE, tp->mac_mode);
  2780. udelay(40);
  2781. ret = ANEG_TIMER_ENAB;
  2782. ap->state = ANEG_STATE_RESTART;
  2783. /* fallthru */
  2784. case ANEG_STATE_RESTART:
  2785. delta = ap->cur_time - ap->link_time;
  2786. if (delta > ANEG_STATE_SETTLE_TIME) {
  2787. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2788. } else {
  2789. ret = ANEG_TIMER_ENAB;
  2790. }
  2791. break;
  2792. case ANEG_STATE_DISABLE_LINK_OK:
  2793. ret = ANEG_DONE;
  2794. break;
  2795. case ANEG_STATE_ABILITY_DETECT_INIT:
  2796. ap->flags &= ~(MR_TOGGLE_TX);
  2797. ap->txconfig = ANEG_CFG_FD;
  2798. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2799. if (flowctrl & ADVERTISE_1000XPAUSE)
  2800. ap->txconfig |= ANEG_CFG_PS1;
  2801. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2802. ap->txconfig |= ANEG_CFG_PS2;
  2803. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2804. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2805. tw32_f(MAC_MODE, tp->mac_mode);
  2806. udelay(40);
  2807. ap->state = ANEG_STATE_ABILITY_DETECT;
  2808. break;
  2809. case ANEG_STATE_ABILITY_DETECT:
  2810. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2811. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2812. }
  2813. break;
  2814. case ANEG_STATE_ACK_DETECT_INIT:
  2815. ap->txconfig |= ANEG_CFG_ACK;
  2816. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2817. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2818. tw32_f(MAC_MODE, tp->mac_mode);
  2819. udelay(40);
  2820. ap->state = ANEG_STATE_ACK_DETECT;
  2821. /* fallthru */
  2822. case ANEG_STATE_ACK_DETECT:
  2823. if (ap->ack_match != 0) {
  2824. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2825. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2826. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2827. } else {
  2828. ap->state = ANEG_STATE_AN_ENABLE;
  2829. }
  2830. } else if (ap->ability_match != 0 &&
  2831. ap->rxconfig == 0) {
  2832. ap->state = ANEG_STATE_AN_ENABLE;
  2833. }
  2834. break;
  2835. case ANEG_STATE_COMPLETE_ACK_INIT:
  2836. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2837. ret = ANEG_FAILED;
  2838. break;
  2839. }
  2840. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2841. MR_LP_ADV_HALF_DUPLEX |
  2842. MR_LP_ADV_SYM_PAUSE |
  2843. MR_LP_ADV_ASYM_PAUSE |
  2844. MR_LP_ADV_REMOTE_FAULT1 |
  2845. MR_LP_ADV_REMOTE_FAULT2 |
  2846. MR_LP_ADV_NEXT_PAGE |
  2847. MR_TOGGLE_RX |
  2848. MR_NP_RX);
  2849. if (ap->rxconfig & ANEG_CFG_FD)
  2850. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2851. if (ap->rxconfig & ANEG_CFG_HD)
  2852. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2853. if (ap->rxconfig & ANEG_CFG_PS1)
  2854. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2855. if (ap->rxconfig & ANEG_CFG_PS2)
  2856. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2857. if (ap->rxconfig & ANEG_CFG_RF1)
  2858. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2859. if (ap->rxconfig & ANEG_CFG_RF2)
  2860. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2861. if (ap->rxconfig & ANEG_CFG_NP)
  2862. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2863. ap->link_time = ap->cur_time;
  2864. ap->flags ^= (MR_TOGGLE_TX);
  2865. if (ap->rxconfig & 0x0008)
  2866. ap->flags |= MR_TOGGLE_RX;
  2867. if (ap->rxconfig & ANEG_CFG_NP)
  2868. ap->flags |= MR_NP_RX;
  2869. ap->flags |= MR_PAGE_RX;
  2870. ap->state = ANEG_STATE_COMPLETE_ACK;
  2871. ret = ANEG_TIMER_ENAB;
  2872. break;
  2873. case ANEG_STATE_COMPLETE_ACK:
  2874. if (ap->ability_match != 0 &&
  2875. ap->rxconfig == 0) {
  2876. ap->state = ANEG_STATE_AN_ENABLE;
  2877. break;
  2878. }
  2879. delta = ap->cur_time - ap->link_time;
  2880. if (delta > ANEG_STATE_SETTLE_TIME) {
  2881. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2882. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2883. } else {
  2884. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2885. !(ap->flags & MR_NP_RX)) {
  2886. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2887. } else {
  2888. ret = ANEG_FAILED;
  2889. }
  2890. }
  2891. }
  2892. break;
  2893. case ANEG_STATE_IDLE_DETECT_INIT:
  2894. ap->link_time = ap->cur_time;
  2895. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2896. tw32_f(MAC_MODE, tp->mac_mode);
  2897. udelay(40);
  2898. ap->state = ANEG_STATE_IDLE_DETECT;
  2899. ret = ANEG_TIMER_ENAB;
  2900. break;
  2901. case ANEG_STATE_IDLE_DETECT:
  2902. if (ap->ability_match != 0 &&
  2903. ap->rxconfig == 0) {
  2904. ap->state = ANEG_STATE_AN_ENABLE;
  2905. break;
  2906. }
  2907. delta = ap->cur_time - ap->link_time;
  2908. if (delta > ANEG_STATE_SETTLE_TIME) {
  2909. /* XXX another gem from the Broadcom driver :( */
  2910. ap->state = ANEG_STATE_LINK_OK;
  2911. }
  2912. break;
  2913. case ANEG_STATE_LINK_OK:
  2914. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2915. ret = ANEG_DONE;
  2916. break;
  2917. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2918. /* ??? unimplemented */
  2919. break;
  2920. case ANEG_STATE_NEXT_PAGE_WAIT:
  2921. /* ??? unimplemented */
  2922. break;
  2923. default:
  2924. ret = ANEG_FAILED;
  2925. break;
  2926. }
  2927. return ret;
  2928. }
  2929. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2930. {
  2931. int res = 0;
  2932. struct tg3_fiber_aneginfo aninfo;
  2933. int status = ANEG_FAILED;
  2934. unsigned int tick;
  2935. u32 tmp;
  2936. tw32_f(MAC_TX_AUTO_NEG, 0);
  2937. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2938. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2939. udelay(40);
  2940. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2941. udelay(40);
  2942. memset(&aninfo, 0, sizeof(aninfo));
  2943. aninfo.flags |= MR_AN_ENABLE;
  2944. aninfo.state = ANEG_STATE_UNKNOWN;
  2945. aninfo.cur_time = 0;
  2946. tick = 0;
  2947. while (++tick < 195000) {
  2948. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2949. if (status == ANEG_DONE || status == ANEG_FAILED)
  2950. break;
  2951. udelay(1);
  2952. }
  2953. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2954. tw32_f(MAC_MODE, tp->mac_mode);
  2955. udelay(40);
  2956. *txflags = aninfo.txconfig;
  2957. *rxflags = aninfo.flags;
  2958. if (status == ANEG_DONE &&
  2959. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2960. MR_LP_ADV_FULL_DUPLEX)))
  2961. res = 1;
  2962. return res;
  2963. }
  2964. static void tg3_init_bcm8002(struct tg3 *tp)
  2965. {
  2966. u32 mac_status = tr32(MAC_STATUS);
  2967. int i;
  2968. /* Reset when initting first time or we have a link. */
  2969. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2970. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2971. return;
  2972. /* Set PLL lock range. */
  2973. tg3_writephy(tp, 0x16, 0x8007);
  2974. /* SW reset */
  2975. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2976. /* Wait for reset to complete. */
  2977. /* XXX schedule_timeout() ... */
  2978. for (i = 0; i < 500; i++)
  2979. udelay(10);
  2980. /* Config mode; select PMA/Ch 1 regs. */
  2981. tg3_writephy(tp, 0x10, 0x8411);
  2982. /* Enable auto-lock and comdet, select txclk for tx. */
  2983. tg3_writephy(tp, 0x11, 0x0a10);
  2984. tg3_writephy(tp, 0x18, 0x00a0);
  2985. tg3_writephy(tp, 0x16, 0x41ff);
  2986. /* Assert and deassert POR. */
  2987. tg3_writephy(tp, 0x13, 0x0400);
  2988. udelay(40);
  2989. tg3_writephy(tp, 0x13, 0x0000);
  2990. tg3_writephy(tp, 0x11, 0x0a50);
  2991. udelay(40);
  2992. tg3_writephy(tp, 0x11, 0x0a10);
  2993. /* Wait for signal to stabilize */
  2994. /* XXX schedule_timeout() ... */
  2995. for (i = 0; i < 15000; i++)
  2996. udelay(10);
  2997. /* Deselect the channel register so we can read the PHYID
  2998. * later.
  2999. */
  3000. tg3_writephy(tp, 0x10, 0x8011);
  3001. }
  3002. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3003. {
  3004. u16 flowctrl;
  3005. u32 sg_dig_ctrl, sg_dig_status;
  3006. u32 serdes_cfg, expected_sg_dig_ctrl;
  3007. int workaround, port_a;
  3008. int current_link_up;
  3009. serdes_cfg = 0;
  3010. expected_sg_dig_ctrl = 0;
  3011. workaround = 0;
  3012. port_a = 1;
  3013. current_link_up = 0;
  3014. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3015. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3016. workaround = 1;
  3017. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3018. port_a = 0;
  3019. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3020. /* preserve bits 20-23 for voltage regulator */
  3021. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3022. }
  3023. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3024. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3025. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3026. if (workaround) {
  3027. u32 val = serdes_cfg;
  3028. if (port_a)
  3029. val |= 0xc010000;
  3030. else
  3031. val |= 0x4010000;
  3032. tw32_f(MAC_SERDES_CFG, val);
  3033. }
  3034. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3035. }
  3036. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3037. tg3_setup_flow_control(tp, 0, 0);
  3038. current_link_up = 1;
  3039. }
  3040. goto out;
  3041. }
  3042. /* Want auto-negotiation. */
  3043. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3044. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3045. if (flowctrl & ADVERTISE_1000XPAUSE)
  3046. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3047. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3048. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3049. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3050. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3051. tp->serdes_counter &&
  3052. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3053. MAC_STATUS_RCVD_CFG)) ==
  3054. MAC_STATUS_PCS_SYNCED)) {
  3055. tp->serdes_counter--;
  3056. current_link_up = 1;
  3057. goto out;
  3058. }
  3059. restart_autoneg:
  3060. if (workaround)
  3061. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3062. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3063. udelay(5);
  3064. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3065. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3066. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3067. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3068. MAC_STATUS_SIGNAL_DET)) {
  3069. sg_dig_status = tr32(SG_DIG_STATUS);
  3070. mac_status = tr32(MAC_STATUS);
  3071. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3072. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3073. u32 local_adv = 0, remote_adv = 0;
  3074. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3075. local_adv |= ADVERTISE_1000XPAUSE;
  3076. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3077. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3078. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3079. remote_adv |= LPA_1000XPAUSE;
  3080. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3081. remote_adv |= LPA_1000XPAUSE_ASYM;
  3082. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3083. current_link_up = 1;
  3084. tp->serdes_counter = 0;
  3085. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3086. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3087. if (tp->serdes_counter)
  3088. tp->serdes_counter--;
  3089. else {
  3090. if (workaround) {
  3091. u32 val = serdes_cfg;
  3092. if (port_a)
  3093. val |= 0xc010000;
  3094. else
  3095. val |= 0x4010000;
  3096. tw32_f(MAC_SERDES_CFG, val);
  3097. }
  3098. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3099. udelay(40);
  3100. /* Link parallel detection - link is up */
  3101. /* only if we have PCS_SYNC and not */
  3102. /* receiving config code words */
  3103. mac_status = tr32(MAC_STATUS);
  3104. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3105. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3106. tg3_setup_flow_control(tp, 0, 0);
  3107. current_link_up = 1;
  3108. tp->tg3_flags2 |=
  3109. TG3_FLG2_PARALLEL_DETECT;
  3110. tp->serdes_counter =
  3111. SERDES_PARALLEL_DET_TIMEOUT;
  3112. } else
  3113. goto restart_autoneg;
  3114. }
  3115. }
  3116. } else {
  3117. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3118. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3119. }
  3120. out:
  3121. return current_link_up;
  3122. }
  3123. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3124. {
  3125. int current_link_up = 0;
  3126. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3127. goto out;
  3128. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3129. u32 txflags, rxflags;
  3130. int i;
  3131. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3132. u32 local_adv = 0, remote_adv = 0;
  3133. if (txflags & ANEG_CFG_PS1)
  3134. local_adv |= ADVERTISE_1000XPAUSE;
  3135. if (txflags & ANEG_CFG_PS2)
  3136. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3137. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3138. remote_adv |= LPA_1000XPAUSE;
  3139. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3140. remote_adv |= LPA_1000XPAUSE_ASYM;
  3141. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3142. current_link_up = 1;
  3143. }
  3144. for (i = 0; i < 30; i++) {
  3145. udelay(20);
  3146. tw32_f(MAC_STATUS,
  3147. (MAC_STATUS_SYNC_CHANGED |
  3148. MAC_STATUS_CFG_CHANGED));
  3149. udelay(40);
  3150. if ((tr32(MAC_STATUS) &
  3151. (MAC_STATUS_SYNC_CHANGED |
  3152. MAC_STATUS_CFG_CHANGED)) == 0)
  3153. break;
  3154. }
  3155. mac_status = tr32(MAC_STATUS);
  3156. if (current_link_up == 0 &&
  3157. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3158. !(mac_status & MAC_STATUS_RCVD_CFG))
  3159. current_link_up = 1;
  3160. } else {
  3161. tg3_setup_flow_control(tp, 0, 0);
  3162. /* Forcing 1000FD link up. */
  3163. current_link_up = 1;
  3164. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3165. udelay(40);
  3166. tw32_f(MAC_MODE, tp->mac_mode);
  3167. udelay(40);
  3168. }
  3169. out:
  3170. return current_link_up;
  3171. }
  3172. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3173. {
  3174. u32 orig_pause_cfg;
  3175. u16 orig_active_speed;
  3176. u8 orig_active_duplex;
  3177. u32 mac_status;
  3178. int current_link_up;
  3179. int i;
  3180. orig_pause_cfg = tp->link_config.active_flowctrl;
  3181. orig_active_speed = tp->link_config.active_speed;
  3182. orig_active_duplex = tp->link_config.active_duplex;
  3183. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3184. netif_carrier_ok(tp->dev) &&
  3185. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3186. mac_status = tr32(MAC_STATUS);
  3187. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3188. MAC_STATUS_SIGNAL_DET |
  3189. MAC_STATUS_CFG_CHANGED |
  3190. MAC_STATUS_RCVD_CFG);
  3191. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3192. MAC_STATUS_SIGNAL_DET)) {
  3193. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3194. MAC_STATUS_CFG_CHANGED));
  3195. return 0;
  3196. }
  3197. }
  3198. tw32_f(MAC_TX_AUTO_NEG, 0);
  3199. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3200. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3201. tw32_f(MAC_MODE, tp->mac_mode);
  3202. udelay(40);
  3203. if (tp->phy_id == PHY_ID_BCM8002)
  3204. tg3_init_bcm8002(tp);
  3205. /* Enable link change event even when serdes polling. */
  3206. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3207. udelay(40);
  3208. current_link_up = 0;
  3209. mac_status = tr32(MAC_STATUS);
  3210. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3211. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3212. else
  3213. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3214. tp->hw_status->status =
  3215. (SD_STATUS_UPDATED |
  3216. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  3217. for (i = 0; i < 100; i++) {
  3218. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3219. MAC_STATUS_CFG_CHANGED));
  3220. udelay(5);
  3221. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3222. MAC_STATUS_CFG_CHANGED |
  3223. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3224. break;
  3225. }
  3226. mac_status = tr32(MAC_STATUS);
  3227. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3228. current_link_up = 0;
  3229. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3230. tp->serdes_counter == 0) {
  3231. tw32_f(MAC_MODE, (tp->mac_mode |
  3232. MAC_MODE_SEND_CONFIGS));
  3233. udelay(1);
  3234. tw32_f(MAC_MODE, tp->mac_mode);
  3235. }
  3236. }
  3237. if (current_link_up == 1) {
  3238. tp->link_config.active_speed = SPEED_1000;
  3239. tp->link_config.active_duplex = DUPLEX_FULL;
  3240. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3241. LED_CTRL_LNKLED_OVERRIDE |
  3242. LED_CTRL_1000MBPS_ON));
  3243. } else {
  3244. tp->link_config.active_speed = SPEED_INVALID;
  3245. tp->link_config.active_duplex = DUPLEX_INVALID;
  3246. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3247. LED_CTRL_LNKLED_OVERRIDE |
  3248. LED_CTRL_TRAFFIC_OVERRIDE));
  3249. }
  3250. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3251. if (current_link_up)
  3252. netif_carrier_on(tp->dev);
  3253. else
  3254. netif_carrier_off(tp->dev);
  3255. tg3_link_report(tp);
  3256. } else {
  3257. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3258. if (orig_pause_cfg != now_pause_cfg ||
  3259. orig_active_speed != tp->link_config.active_speed ||
  3260. orig_active_duplex != tp->link_config.active_duplex)
  3261. tg3_link_report(tp);
  3262. }
  3263. return 0;
  3264. }
  3265. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3266. {
  3267. int current_link_up, err = 0;
  3268. u32 bmsr, bmcr;
  3269. u16 current_speed;
  3270. u8 current_duplex;
  3271. u32 local_adv, remote_adv;
  3272. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3273. tw32_f(MAC_MODE, tp->mac_mode);
  3274. udelay(40);
  3275. tw32(MAC_EVENT, 0);
  3276. tw32_f(MAC_STATUS,
  3277. (MAC_STATUS_SYNC_CHANGED |
  3278. MAC_STATUS_CFG_CHANGED |
  3279. MAC_STATUS_MI_COMPLETION |
  3280. MAC_STATUS_LNKSTATE_CHANGED));
  3281. udelay(40);
  3282. if (force_reset)
  3283. tg3_phy_reset(tp);
  3284. current_link_up = 0;
  3285. current_speed = SPEED_INVALID;
  3286. current_duplex = DUPLEX_INVALID;
  3287. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3288. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3289. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3290. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3291. bmsr |= BMSR_LSTATUS;
  3292. else
  3293. bmsr &= ~BMSR_LSTATUS;
  3294. }
  3295. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3296. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3297. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3298. /* do nothing, just check for link up at the end */
  3299. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3300. u32 adv, new_adv;
  3301. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3302. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3303. ADVERTISE_1000XPAUSE |
  3304. ADVERTISE_1000XPSE_ASYM |
  3305. ADVERTISE_SLCT);
  3306. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3307. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3308. new_adv |= ADVERTISE_1000XHALF;
  3309. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3310. new_adv |= ADVERTISE_1000XFULL;
  3311. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3312. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3313. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3314. tg3_writephy(tp, MII_BMCR, bmcr);
  3315. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3316. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3317. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3318. return err;
  3319. }
  3320. } else {
  3321. u32 new_bmcr;
  3322. bmcr &= ~BMCR_SPEED1000;
  3323. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3324. if (tp->link_config.duplex == DUPLEX_FULL)
  3325. new_bmcr |= BMCR_FULLDPLX;
  3326. if (new_bmcr != bmcr) {
  3327. /* BMCR_SPEED1000 is a reserved bit that needs
  3328. * to be set on write.
  3329. */
  3330. new_bmcr |= BMCR_SPEED1000;
  3331. /* Force a linkdown */
  3332. if (netif_carrier_ok(tp->dev)) {
  3333. u32 adv;
  3334. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3335. adv &= ~(ADVERTISE_1000XFULL |
  3336. ADVERTISE_1000XHALF |
  3337. ADVERTISE_SLCT);
  3338. tg3_writephy(tp, MII_ADVERTISE, adv);
  3339. tg3_writephy(tp, MII_BMCR, bmcr |
  3340. BMCR_ANRESTART |
  3341. BMCR_ANENABLE);
  3342. udelay(10);
  3343. netif_carrier_off(tp->dev);
  3344. }
  3345. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3346. bmcr = new_bmcr;
  3347. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3348. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3349. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3350. ASIC_REV_5714) {
  3351. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3352. bmsr |= BMSR_LSTATUS;
  3353. else
  3354. bmsr &= ~BMSR_LSTATUS;
  3355. }
  3356. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3357. }
  3358. }
  3359. if (bmsr & BMSR_LSTATUS) {
  3360. current_speed = SPEED_1000;
  3361. current_link_up = 1;
  3362. if (bmcr & BMCR_FULLDPLX)
  3363. current_duplex = DUPLEX_FULL;
  3364. else
  3365. current_duplex = DUPLEX_HALF;
  3366. local_adv = 0;
  3367. remote_adv = 0;
  3368. if (bmcr & BMCR_ANENABLE) {
  3369. u32 common;
  3370. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3371. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3372. common = local_adv & remote_adv;
  3373. if (common & (ADVERTISE_1000XHALF |
  3374. ADVERTISE_1000XFULL)) {
  3375. if (common & ADVERTISE_1000XFULL)
  3376. current_duplex = DUPLEX_FULL;
  3377. else
  3378. current_duplex = DUPLEX_HALF;
  3379. }
  3380. else
  3381. current_link_up = 0;
  3382. }
  3383. }
  3384. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3385. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3386. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3387. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3388. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3389. tw32_f(MAC_MODE, tp->mac_mode);
  3390. udelay(40);
  3391. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3392. tp->link_config.active_speed = current_speed;
  3393. tp->link_config.active_duplex = current_duplex;
  3394. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3395. if (current_link_up)
  3396. netif_carrier_on(tp->dev);
  3397. else {
  3398. netif_carrier_off(tp->dev);
  3399. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3400. }
  3401. tg3_link_report(tp);
  3402. }
  3403. return err;
  3404. }
  3405. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3406. {
  3407. if (tp->serdes_counter) {
  3408. /* Give autoneg time to complete. */
  3409. tp->serdes_counter--;
  3410. return;
  3411. }
  3412. if (!netif_carrier_ok(tp->dev) &&
  3413. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3414. u32 bmcr;
  3415. tg3_readphy(tp, MII_BMCR, &bmcr);
  3416. if (bmcr & BMCR_ANENABLE) {
  3417. u32 phy1, phy2;
  3418. /* Select shadow register 0x1f */
  3419. tg3_writephy(tp, 0x1c, 0x7c00);
  3420. tg3_readphy(tp, 0x1c, &phy1);
  3421. /* Select expansion interrupt status register */
  3422. tg3_writephy(tp, 0x17, 0x0f01);
  3423. tg3_readphy(tp, 0x15, &phy2);
  3424. tg3_readphy(tp, 0x15, &phy2);
  3425. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3426. /* We have signal detect and not receiving
  3427. * config code words, link is up by parallel
  3428. * detection.
  3429. */
  3430. bmcr &= ~BMCR_ANENABLE;
  3431. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3432. tg3_writephy(tp, MII_BMCR, bmcr);
  3433. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3434. }
  3435. }
  3436. }
  3437. else if (netif_carrier_ok(tp->dev) &&
  3438. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3439. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3440. u32 phy2;
  3441. /* Select expansion interrupt status register */
  3442. tg3_writephy(tp, 0x17, 0x0f01);
  3443. tg3_readphy(tp, 0x15, &phy2);
  3444. if (phy2 & 0x20) {
  3445. u32 bmcr;
  3446. /* Config code words received, turn on autoneg. */
  3447. tg3_readphy(tp, MII_BMCR, &bmcr);
  3448. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3449. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3450. }
  3451. }
  3452. }
  3453. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3454. {
  3455. int err;
  3456. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3457. err = tg3_setup_fiber_phy(tp, force_reset);
  3458. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3459. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3460. } else {
  3461. err = tg3_setup_copper_phy(tp, force_reset);
  3462. }
  3463. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3464. u32 val, scale;
  3465. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3466. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3467. scale = 65;
  3468. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3469. scale = 6;
  3470. else
  3471. scale = 12;
  3472. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3473. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3474. tw32(GRC_MISC_CFG, val);
  3475. }
  3476. if (tp->link_config.active_speed == SPEED_1000 &&
  3477. tp->link_config.active_duplex == DUPLEX_HALF)
  3478. tw32(MAC_TX_LENGTHS,
  3479. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3480. (6 << TX_LENGTHS_IPG_SHIFT) |
  3481. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3482. else
  3483. tw32(MAC_TX_LENGTHS,
  3484. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3485. (6 << TX_LENGTHS_IPG_SHIFT) |
  3486. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3487. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3488. if (netif_carrier_ok(tp->dev)) {
  3489. tw32(HOSTCC_STAT_COAL_TICKS,
  3490. tp->coal.stats_block_coalesce_usecs);
  3491. } else {
  3492. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3493. }
  3494. }
  3495. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3496. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3497. if (!netif_carrier_ok(tp->dev))
  3498. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3499. tp->pwrmgmt_thresh;
  3500. else
  3501. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3502. tw32(PCIE_PWR_MGMT_THRESH, val);
  3503. }
  3504. return err;
  3505. }
  3506. /* This is called whenever we suspect that the system chipset is re-
  3507. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3508. * is bogus tx completions. We try to recover by setting the
  3509. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3510. * in the workqueue.
  3511. */
  3512. static void tg3_tx_recover(struct tg3 *tp)
  3513. {
  3514. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3515. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3516. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3517. "mapped I/O cycles to the network device, attempting to "
  3518. "recover. Please report the problem to the driver maintainer "
  3519. "and include system chipset information.\n", tp->dev->name);
  3520. spin_lock(&tp->lock);
  3521. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3522. spin_unlock(&tp->lock);
  3523. }
  3524. static inline u32 tg3_tx_avail(struct tg3 *tp)
  3525. {
  3526. smp_mb();
  3527. return (tp->tx_pending -
  3528. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  3529. }
  3530. /* Tigon3 never reports partial packet sends. So we do not
  3531. * need special logic to handle SKBs that have not had all
  3532. * of their frags sent yet, like SunGEM does.
  3533. */
  3534. static void tg3_tx(struct tg3 *tp)
  3535. {
  3536. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  3537. u32 sw_idx = tp->tx_cons;
  3538. while (sw_idx != hw_idx) {
  3539. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  3540. struct sk_buff *skb = ri->skb;
  3541. int i, tx_bug = 0;
  3542. if (unlikely(skb == NULL)) {
  3543. tg3_tx_recover(tp);
  3544. return;
  3545. }
  3546. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3547. ri->skb = NULL;
  3548. sw_idx = NEXT_TX(sw_idx);
  3549. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3550. ri = &tp->tx_buffers[sw_idx];
  3551. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3552. tx_bug = 1;
  3553. sw_idx = NEXT_TX(sw_idx);
  3554. }
  3555. dev_kfree_skb(skb);
  3556. if (unlikely(tx_bug)) {
  3557. tg3_tx_recover(tp);
  3558. return;
  3559. }
  3560. }
  3561. tp->tx_cons = sw_idx;
  3562. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3563. * before checking for netif_queue_stopped(). Without the
  3564. * memory barrier, there is a small possibility that tg3_start_xmit()
  3565. * will miss it and cause the queue to be stopped forever.
  3566. */
  3567. smp_mb();
  3568. if (unlikely(netif_queue_stopped(tp->dev) &&
  3569. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  3570. netif_tx_lock(tp->dev);
  3571. if (netif_queue_stopped(tp->dev) &&
  3572. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  3573. netif_wake_queue(tp->dev);
  3574. netif_tx_unlock(tp->dev);
  3575. }
  3576. }
  3577. /* Returns size of skb allocated or < 0 on error.
  3578. *
  3579. * We only need to fill in the address because the other members
  3580. * of the RX descriptor are invariant, see tg3_init_rings.
  3581. *
  3582. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3583. * posting buffers we only dirty the first cache line of the RX
  3584. * descriptor (containing the address). Whereas for the RX status
  3585. * buffers the cpu only reads the last cacheline of the RX descriptor
  3586. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3587. */
  3588. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  3589. int src_idx, u32 dest_idx_unmasked)
  3590. {
  3591. struct tg3_rx_buffer_desc *desc;
  3592. struct ring_info *map, *src_map;
  3593. struct sk_buff *skb;
  3594. dma_addr_t mapping;
  3595. int skb_size, dest_idx;
  3596. src_map = NULL;
  3597. switch (opaque_key) {
  3598. case RXD_OPAQUE_RING_STD:
  3599. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3600. desc = &tp->rx_std[dest_idx];
  3601. map = &tp->rx_std_buffers[dest_idx];
  3602. if (src_idx >= 0)
  3603. src_map = &tp->rx_std_buffers[src_idx];
  3604. skb_size = tp->rx_pkt_buf_sz;
  3605. break;
  3606. case RXD_OPAQUE_RING_JUMBO:
  3607. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3608. desc = &tp->rx_jumbo[dest_idx];
  3609. map = &tp->rx_jumbo_buffers[dest_idx];
  3610. if (src_idx >= 0)
  3611. src_map = &tp->rx_jumbo_buffers[src_idx];
  3612. skb_size = RX_JUMBO_PKT_BUF_SZ;
  3613. break;
  3614. default:
  3615. return -EINVAL;
  3616. }
  3617. /* Do not overwrite any of the map or rp information
  3618. * until we are sure we can commit to a new buffer.
  3619. *
  3620. * Callers depend upon this behavior and assume that
  3621. * we leave everything unchanged if we fail.
  3622. */
  3623. skb = netdev_alloc_skb(tp->dev, skb_size);
  3624. if (skb == NULL)
  3625. return -ENOMEM;
  3626. skb_reserve(skb, tp->rx_offset);
  3627. mapping = pci_map_single(tp->pdev, skb->data,
  3628. skb_size - tp->rx_offset,
  3629. PCI_DMA_FROMDEVICE);
  3630. map->skb = skb;
  3631. pci_unmap_addr_set(map, mapping, mapping);
  3632. if (src_map != NULL)
  3633. src_map->skb = NULL;
  3634. desc->addr_hi = ((u64)mapping >> 32);
  3635. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3636. return skb_size;
  3637. }
  3638. /* We only need to move over in the address because the other
  3639. * members of the RX descriptor are invariant. See notes above
  3640. * tg3_alloc_rx_skb for full details.
  3641. */
  3642. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  3643. int src_idx, u32 dest_idx_unmasked)
  3644. {
  3645. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3646. struct ring_info *src_map, *dest_map;
  3647. int dest_idx;
  3648. switch (opaque_key) {
  3649. case RXD_OPAQUE_RING_STD:
  3650. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3651. dest_desc = &tp->rx_std[dest_idx];
  3652. dest_map = &tp->rx_std_buffers[dest_idx];
  3653. src_desc = &tp->rx_std[src_idx];
  3654. src_map = &tp->rx_std_buffers[src_idx];
  3655. break;
  3656. case RXD_OPAQUE_RING_JUMBO:
  3657. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3658. dest_desc = &tp->rx_jumbo[dest_idx];
  3659. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  3660. src_desc = &tp->rx_jumbo[src_idx];
  3661. src_map = &tp->rx_jumbo_buffers[src_idx];
  3662. break;
  3663. default:
  3664. return;
  3665. }
  3666. dest_map->skb = src_map->skb;
  3667. pci_unmap_addr_set(dest_map, mapping,
  3668. pci_unmap_addr(src_map, mapping));
  3669. dest_desc->addr_hi = src_desc->addr_hi;
  3670. dest_desc->addr_lo = src_desc->addr_lo;
  3671. src_map->skb = NULL;
  3672. }
  3673. #if TG3_VLAN_TAG_USED
  3674. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  3675. {
  3676. return vlan_gro_receive(&tp->napi, tp->vlgrp, vlan_tag, skb);
  3677. }
  3678. #endif
  3679. /* The RX ring scheme is composed of multiple rings which post fresh
  3680. * buffers to the chip, and one special ring the chip uses to report
  3681. * status back to the host.
  3682. *
  3683. * The special ring reports the status of received packets to the
  3684. * host. The chip does not write into the original descriptor the
  3685. * RX buffer was obtained from. The chip simply takes the original
  3686. * descriptor as provided by the host, updates the status and length
  3687. * field, then writes this into the next status ring entry.
  3688. *
  3689. * Each ring the host uses to post buffers to the chip is described
  3690. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3691. * it is first placed into the on-chip ram. When the packet's length
  3692. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3693. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3694. * which is within the range of the new packet's length is chosen.
  3695. *
  3696. * The "separate ring for rx status" scheme may sound queer, but it makes
  3697. * sense from a cache coherency perspective. If only the host writes
  3698. * to the buffer post rings, and only the chip writes to the rx status
  3699. * rings, then cache lines never move beyond shared-modified state.
  3700. * If both the host and chip were to write into the same ring, cache line
  3701. * eviction could occur since both entities want it in an exclusive state.
  3702. */
  3703. static int tg3_rx(struct tg3 *tp, int budget)
  3704. {
  3705. u32 work_mask, rx_std_posted = 0;
  3706. u32 sw_idx = tp->rx_rcb_ptr;
  3707. u16 hw_idx;
  3708. int received;
  3709. hw_idx = tp->hw_status->idx[0].rx_producer;
  3710. /*
  3711. * We need to order the read of hw_idx and the read of
  3712. * the opaque cookie.
  3713. */
  3714. rmb();
  3715. work_mask = 0;
  3716. received = 0;
  3717. while (sw_idx != hw_idx && budget > 0) {
  3718. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  3719. unsigned int len;
  3720. struct sk_buff *skb;
  3721. dma_addr_t dma_addr;
  3722. u32 opaque_key, desc_idx, *post_ptr;
  3723. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3724. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3725. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3726. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  3727. mapping);
  3728. skb = tp->rx_std_buffers[desc_idx].skb;
  3729. post_ptr = &tp->rx_std_ptr;
  3730. rx_std_posted++;
  3731. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3732. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  3733. mapping);
  3734. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  3735. post_ptr = &tp->rx_jumbo_ptr;
  3736. }
  3737. else {
  3738. goto next_pkt_nopost;
  3739. }
  3740. work_mask |= opaque_key;
  3741. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3742. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3743. drop_it:
  3744. tg3_recycle_rx(tp, opaque_key,
  3745. desc_idx, *post_ptr);
  3746. drop_it_no_recycle:
  3747. /* Other statistics kept track of by card. */
  3748. tp->net_stats.rx_dropped++;
  3749. goto next_pkt;
  3750. }
  3751. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3752. ETH_FCS_LEN;
  3753. if (len > RX_COPY_THRESHOLD
  3754. && tp->rx_offset == NET_IP_ALIGN
  3755. /* rx_offset will likely not equal NET_IP_ALIGN
  3756. * if this is a 5701 card running in PCI-X mode
  3757. * [see tg3_get_invariants()]
  3758. */
  3759. ) {
  3760. int skb_size;
  3761. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  3762. desc_idx, *post_ptr);
  3763. if (skb_size < 0)
  3764. goto drop_it;
  3765. pci_unmap_single(tp->pdev, dma_addr,
  3766. skb_size - tp->rx_offset,
  3767. PCI_DMA_FROMDEVICE);
  3768. skb_put(skb, len);
  3769. } else {
  3770. struct sk_buff *copy_skb;
  3771. tg3_recycle_rx(tp, opaque_key,
  3772. desc_idx, *post_ptr);
  3773. copy_skb = netdev_alloc_skb(tp->dev,
  3774. len + TG3_RAW_IP_ALIGN);
  3775. if (copy_skb == NULL)
  3776. goto drop_it_no_recycle;
  3777. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3778. skb_put(copy_skb, len);
  3779. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3780. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3781. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3782. /* We'll reuse the original ring buffer. */
  3783. skb = copy_skb;
  3784. }
  3785. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3786. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3787. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3788. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3789. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3790. else
  3791. skb->ip_summed = CHECKSUM_NONE;
  3792. skb->protocol = eth_type_trans(skb, tp->dev);
  3793. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3794. skb->protocol != htons(ETH_P_8021Q)) {
  3795. dev_kfree_skb(skb);
  3796. goto next_pkt;
  3797. }
  3798. #if TG3_VLAN_TAG_USED
  3799. if (tp->vlgrp != NULL &&
  3800. desc->type_flags & RXD_FLAG_VLAN) {
  3801. tg3_vlan_rx(tp, skb,
  3802. desc->err_vlan & RXD_VLAN_MASK);
  3803. } else
  3804. #endif
  3805. napi_gro_receive(&tp->napi, skb);
  3806. received++;
  3807. budget--;
  3808. next_pkt:
  3809. (*post_ptr)++;
  3810. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3811. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3812. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3813. TG3_64BIT_REG_LOW, idx);
  3814. work_mask &= ~RXD_OPAQUE_RING_STD;
  3815. rx_std_posted = 0;
  3816. }
  3817. next_pkt_nopost:
  3818. sw_idx++;
  3819. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3820. /* Refresh hw_idx to see if there is new work */
  3821. if (sw_idx == hw_idx) {
  3822. hw_idx = tp->hw_status->idx[0].rx_producer;
  3823. rmb();
  3824. }
  3825. }
  3826. /* ACK the status ring. */
  3827. tp->rx_rcb_ptr = sw_idx;
  3828. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  3829. /* Refill RX ring(s). */
  3830. if (work_mask & RXD_OPAQUE_RING_STD) {
  3831. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  3832. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3833. sw_idx);
  3834. }
  3835. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3836. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  3837. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3838. sw_idx);
  3839. }
  3840. mmiowb();
  3841. return received;
  3842. }
  3843. static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
  3844. {
  3845. struct tg3_hw_status *sblk = tp->hw_status;
  3846. /* handle link change and other phy events */
  3847. if (!(tp->tg3_flags &
  3848. (TG3_FLAG_USE_LINKCHG_REG |
  3849. TG3_FLAG_POLL_SERDES))) {
  3850. if (sblk->status & SD_STATUS_LINK_CHG) {
  3851. sblk->status = SD_STATUS_UPDATED |
  3852. (sblk->status & ~SD_STATUS_LINK_CHG);
  3853. spin_lock(&tp->lock);
  3854. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3855. tw32_f(MAC_STATUS,
  3856. (MAC_STATUS_SYNC_CHANGED |
  3857. MAC_STATUS_CFG_CHANGED |
  3858. MAC_STATUS_MI_COMPLETION |
  3859. MAC_STATUS_LNKSTATE_CHANGED));
  3860. udelay(40);
  3861. } else
  3862. tg3_setup_phy(tp, 0);
  3863. spin_unlock(&tp->lock);
  3864. }
  3865. }
  3866. /* run TX completion thread */
  3867. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3868. tg3_tx(tp);
  3869. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3870. return work_done;
  3871. }
  3872. /* run RX thread, within the bounds set by NAPI.
  3873. * All RX "locking" is done by ensuring outside
  3874. * code synchronizes with tg3->napi.poll()
  3875. */
  3876. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3877. work_done += tg3_rx(tp, budget - work_done);
  3878. return work_done;
  3879. }
  3880. static int tg3_poll(struct napi_struct *napi, int budget)
  3881. {
  3882. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3883. int work_done = 0;
  3884. struct tg3_hw_status *sblk = tp->hw_status;
  3885. while (1) {
  3886. work_done = tg3_poll_work(tp, work_done, budget);
  3887. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3888. goto tx_recovery;
  3889. if (unlikely(work_done >= budget))
  3890. break;
  3891. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3892. /* tp->last_tag is used in tg3_restart_ints() below
  3893. * to tell the hw how much work has been processed,
  3894. * so we must read it before checking for more work.
  3895. */
  3896. tp->last_tag = sblk->status_tag;
  3897. rmb();
  3898. } else
  3899. sblk->status &= ~SD_STATUS_UPDATED;
  3900. if (likely(!tg3_has_work(tp))) {
  3901. napi_complete(napi);
  3902. tg3_restart_ints(tp);
  3903. break;
  3904. }
  3905. }
  3906. return work_done;
  3907. tx_recovery:
  3908. /* work_done is guaranteed to be less than budget. */
  3909. napi_complete(napi);
  3910. schedule_work(&tp->reset_task);
  3911. return work_done;
  3912. }
  3913. static void tg3_irq_quiesce(struct tg3 *tp)
  3914. {
  3915. BUG_ON(tp->irq_sync);
  3916. tp->irq_sync = 1;
  3917. smp_mb();
  3918. synchronize_irq(tp->pdev->irq);
  3919. }
  3920. static inline int tg3_irq_sync(struct tg3 *tp)
  3921. {
  3922. return tp->irq_sync;
  3923. }
  3924. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3925. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3926. * with as well. Most of the time, this is not necessary except when
  3927. * shutting down the device.
  3928. */
  3929. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3930. {
  3931. spin_lock_bh(&tp->lock);
  3932. if (irq_sync)
  3933. tg3_irq_quiesce(tp);
  3934. }
  3935. static inline void tg3_full_unlock(struct tg3 *tp)
  3936. {
  3937. spin_unlock_bh(&tp->lock);
  3938. }
  3939. /* One-shot MSI handler - Chip automatically disables interrupt
  3940. * after sending MSI so driver doesn't have to do it.
  3941. */
  3942. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3943. {
  3944. struct net_device *dev = dev_id;
  3945. struct tg3 *tp = netdev_priv(dev);
  3946. prefetch(tp->hw_status);
  3947. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3948. if (likely(!tg3_irq_sync(tp)))
  3949. napi_schedule(&tp->napi);
  3950. return IRQ_HANDLED;
  3951. }
  3952. /* MSI ISR - No need to check for interrupt sharing and no need to
  3953. * flush status block and interrupt mailbox. PCI ordering rules
  3954. * guarantee that MSI will arrive after the status block.
  3955. */
  3956. static irqreturn_t tg3_msi(int irq, void *dev_id)
  3957. {
  3958. struct net_device *dev = dev_id;
  3959. struct tg3 *tp = netdev_priv(dev);
  3960. prefetch(tp->hw_status);
  3961. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3962. /*
  3963. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3964. * chip-internal interrupt pending events.
  3965. * Writing non-zero to intr-mbox-0 additional tells the
  3966. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3967. * event coalescing.
  3968. */
  3969. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3970. if (likely(!tg3_irq_sync(tp)))
  3971. napi_schedule(&tp->napi);
  3972. return IRQ_RETVAL(1);
  3973. }
  3974. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3975. {
  3976. struct net_device *dev = dev_id;
  3977. struct tg3 *tp = netdev_priv(dev);
  3978. struct tg3_hw_status *sblk = tp->hw_status;
  3979. unsigned int handled = 1;
  3980. /* In INTx mode, it is possible for the interrupt to arrive at
  3981. * the CPU before the status block posted prior to the interrupt.
  3982. * Reading the PCI State register will confirm whether the
  3983. * interrupt is ours and will flush the status block.
  3984. */
  3985. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  3986. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3987. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3988. handled = 0;
  3989. goto out;
  3990. }
  3991. }
  3992. /*
  3993. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3994. * chip-internal interrupt pending events.
  3995. * Writing non-zero to intr-mbox-0 additional tells the
  3996. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3997. * event coalescing.
  3998. *
  3999. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4000. * spurious interrupts. The flush impacts performance but
  4001. * excessive spurious interrupts can be worse in some cases.
  4002. */
  4003. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4004. if (tg3_irq_sync(tp))
  4005. goto out;
  4006. sblk->status &= ~SD_STATUS_UPDATED;
  4007. if (likely(tg3_has_work(tp))) {
  4008. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  4009. napi_schedule(&tp->napi);
  4010. } else {
  4011. /* No work, shared interrupt perhaps? re-enable
  4012. * interrupts, and flush that PCI write
  4013. */
  4014. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4015. 0x00000000);
  4016. }
  4017. out:
  4018. return IRQ_RETVAL(handled);
  4019. }
  4020. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4021. {
  4022. struct net_device *dev = dev_id;
  4023. struct tg3 *tp = netdev_priv(dev);
  4024. struct tg3_hw_status *sblk = tp->hw_status;
  4025. unsigned int handled = 1;
  4026. /* In INTx mode, it is possible for the interrupt to arrive at
  4027. * the CPU before the status block posted prior to the interrupt.
  4028. * Reading the PCI State register will confirm whether the
  4029. * interrupt is ours and will flush the status block.
  4030. */
  4031. if (unlikely(sblk->status_tag == tp->last_tag)) {
  4032. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4033. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4034. handled = 0;
  4035. goto out;
  4036. }
  4037. }
  4038. /*
  4039. * writing any value to intr-mbox-0 clears PCI INTA# and
  4040. * chip-internal interrupt pending events.
  4041. * writing non-zero to intr-mbox-0 additional tells the
  4042. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4043. * event coalescing.
  4044. *
  4045. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4046. * spurious interrupts. The flush impacts performance but
  4047. * excessive spurious interrupts can be worse in some cases.
  4048. */
  4049. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4050. if (tg3_irq_sync(tp))
  4051. goto out;
  4052. if (napi_schedule_prep(&tp->napi)) {
  4053. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  4054. /* Update last_tag to mark that this status has been
  4055. * seen. Because interrupt may be shared, we may be
  4056. * racing with tg3_poll(), so only update last_tag
  4057. * if tg3_poll() is not scheduled.
  4058. */
  4059. tp->last_tag = sblk->status_tag;
  4060. __napi_schedule(&tp->napi);
  4061. }
  4062. out:
  4063. return IRQ_RETVAL(handled);
  4064. }
  4065. /* ISR for interrupt test */
  4066. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4067. {
  4068. struct net_device *dev = dev_id;
  4069. struct tg3 *tp = netdev_priv(dev);
  4070. struct tg3_hw_status *sblk = tp->hw_status;
  4071. if ((sblk->status & SD_STATUS_UPDATED) ||
  4072. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4073. tg3_disable_ints(tp);
  4074. return IRQ_RETVAL(1);
  4075. }
  4076. return IRQ_RETVAL(0);
  4077. }
  4078. static int tg3_init_hw(struct tg3 *, int);
  4079. static int tg3_halt(struct tg3 *, int, int);
  4080. /* Restart hardware after configuration changes, self-test, etc.
  4081. * Invoked with tp->lock held.
  4082. */
  4083. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4084. __releases(tp->lock)
  4085. __acquires(tp->lock)
  4086. {
  4087. int err;
  4088. err = tg3_init_hw(tp, reset_phy);
  4089. if (err) {
  4090. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  4091. "aborting.\n", tp->dev->name);
  4092. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4093. tg3_full_unlock(tp);
  4094. del_timer_sync(&tp->timer);
  4095. tp->irq_sync = 0;
  4096. napi_enable(&tp->napi);
  4097. dev_close(tp->dev);
  4098. tg3_full_lock(tp, 0);
  4099. }
  4100. return err;
  4101. }
  4102. #ifdef CONFIG_NET_POLL_CONTROLLER
  4103. static void tg3_poll_controller(struct net_device *dev)
  4104. {
  4105. struct tg3 *tp = netdev_priv(dev);
  4106. tg3_interrupt(tp->pdev->irq, dev);
  4107. }
  4108. #endif
  4109. static void tg3_reset_task(struct work_struct *work)
  4110. {
  4111. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4112. int err;
  4113. unsigned int restart_timer;
  4114. tg3_full_lock(tp, 0);
  4115. if (!netif_running(tp->dev)) {
  4116. tg3_full_unlock(tp);
  4117. return;
  4118. }
  4119. tg3_full_unlock(tp);
  4120. tg3_phy_stop(tp);
  4121. tg3_netif_stop(tp);
  4122. tg3_full_lock(tp, 1);
  4123. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4124. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4125. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4126. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4127. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4128. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4129. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4130. }
  4131. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4132. err = tg3_init_hw(tp, 1);
  4133. if (err)
  4134. goto out;
  4135. tg3_netif_start(tp);
  4136. if (restart_timer)
  4137. mod_timer(&tp->timer, jiffies + 1);
  4138. out:
  4139. tg3_full_unlock(tp);
  4140. if (!err)
  4141. tg3_phy_start(tp);
  4142. }
  4143. static void tg3_dump_short_state(struct tg3 *tp)
  4144. {
  4145. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4146. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4147. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4148. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4149. }
  4150. static void tg3_tx_timeout(struct net_device *dev)
  4151. {
  4152. struct tg3 *tp = netdev_priv(dev);
  4153. if (netif_msg_tx_err(tp)) {
  4154. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4155. dev->name);
  4156. tg3_dump_short_state(tp);
  4157. }
  4158. schedule_work(&tp->reset_task);
  4159. }
  4160. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4161. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4162. {
  4163. u32 base = (u32) mapping & 0xffffffff;
  4164. return ((base > 0xffffdcc0) &&
  4165. (base + len + 8 < base));
  4166. }
  4167. /* Test for DMA addresses > 40-bit */
  4168. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4169. int len)
  4170. {
  4171. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4172. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4173. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4174. return 0;
  4175. #else
  4176. return 0;
  4177. #endif
  4178. }
  4179. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  4180. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4181. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  4182. u32 last_plus_one, u32 *start,
  4183. u32 base_flags, u32 mss)
  4184. {
  4185. struct sk_buff *new_skb;
  4186. dma_addr_t new_addr = 0;
  4187. u32 entry = *start;
  4188. int i, ret = 0;
  4189. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4190. new_skb = skb_copy(skb, GFP_ATOMIC);
  4191. else {
  4192. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4193. new_skb = skb_copy_expand(skb,
  4194. skb_headroom(skb) + more_headroom,
  4195. skb_tailroom(skb), GFP_ATOMIC);
  4196. }
  4197. if (!new_skb) {
  4198. ret = -1;
  4199. } else {
  4200. /* New SKB is guaranteed to be linear. */
  4201. entry = *start;
  4202. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  4203. new_addr = skb_shinfo(new_skb)->dma_maps[0];
  4204. /* Make sure new skb does not cross any 4G boundaries.
  4205. * Drop the packet if it does.
  4206. */
  4207. if (ret || tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4208. if (!ret)
  4209. skb_dma_unmap(&tp->pdev->dev, new_skb,
  4210. DMA_TO_DEVICE);
  4211. ret = -1;
  4212. dev_kfree_skb(new_skb);
  4213. new_skb = NULL;
  4214. } else {
  4215. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  4216. base_flags, 1 | (mss << 1));
  4217. *start = NEXT_TX(entry);
  4218. }
  4219. }
  4220. /* Now clean up the sw ring entries. */
  4221. i = 0;
  4222. while (entry != last_plus_one) {
  4223. if (i == 0) {
  4224. tp->tx_buffers[entry].skb = new_skb;
  4225. } else {
  4226. tp->tx_buffers[entry].skb = NULL;
  4227. }
  4228. entry = NEXT_TX(entry);
  4229. i++;
  4230. }
  4231. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4232. dev_kfree_skb(skb);
  4233. return ret;
  4234. }
  4235. static void tg3_set_txd(struct tg3 *tp, int entry,
  4236. dma_addr_t mapping, int len, u32 flags,
  4237. u32 mss_and_is_end)
  4238. {
  4239. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  4240. int is_end = (mss_and_is_end & 0x1);
  4241. u32 mss = (mss_and_is_end >> 1);
  4242. u32 vlan_tag = 0;
  4243. if (is_end)
  4244. flags |= TXD_FLAG_END;
  4245. if (flags & TXD_FLAG_VLAN) {
  4246. vlan_tag = flags >> 16;
  4247. flags &= 0xffff;
  4248. }
  4249. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4250. txd->addr_hi = ((u64) mapping >> 32);
  4251. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4252. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4253. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4254. }
  4255. /* hard_start_xmit for devices that don't have any bugs and
  4256. * support TG3_FLG2_HW_TSO_2 only.
  4257. */
  4258. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  4259. {
  4260. struct tg3 *tp = netdev_priv(dev);
  4261. u32 len, entry, base_flags, mss;
  4262. struct skb_shared_info *sp;
  4263. dma_addr_t mapping;
  4264. len = skb_headlen(skb);
  4265. /* We are running in BH disabled context with netif_tx_lock
  4266. * and TX reclaim runs via tp->napi.poll inside of a software
  4267. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4268. * no IRQ context deadlocks to worry about either. Rejoice!
  4269. */
  4270. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4271. if (!netif_queue_stopped(dev)) {
  4272. netif_stop_queue(dev);
  4273. /* This is a hard error, log it. */
  4274. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4275. "queue awake!\n", dev->name);
  4276. }
  4277. return NETDEV_TX_BUSY;
  4278. }
  4279. entry = tp->tx_prod;
  4280. base_flags = 0;
  4281. mss = 0;
  4282. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4283. int tcp_opt_len, ip_tcp_len;
  4284. if (skb_header_cloned(skb) &&
  4285. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4286. dev_kfree_skb(skb);
  4287. goto out_unlock;
  4288. }
  4289. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4290. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  4291. else {
  4292. struct iphdr *iph = ip_hdr(skb);
  4293. tcp_opt_len = tcp_optlen(skb);
  4294. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4295. iph->check = 0;
  4296. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4297. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  4298. }
  4299. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4300. TXD_FLAG_CPU_POST_DMA);
  4301. tcp_hdr(skb)->check = 0;
  4302. }
  4303. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4304. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4305. #if TG3_VLAN_TAG_USED
  4306. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4307. base_flags |= (TXD_FLAG_VLAN |
  4308. (vlan_tx_tag_get(skb) << 16));
  4309. #endif
  4310. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4311. dev_kfree_skb(skb);
  4312. goto out_unlock;
  4313. }
  4314. sp = skb_shinfo(skb);
  4315. mapping = sp->dma_maps[0];
  4316. tp->tx_buffers[entry].skb = skb;
  4317. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4318. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4319. entry = NEXT_TX(entry);
  4320. /* Now loop through additional data fragments, and queue them. */
  4321. if (skb_shinfo(skb)->nr_frags > 0) {
  4322. unsigned int i, last;
  4323. last = skb_shinfo(skb)->nr_frags - 1;
  4324. for (i = 0; i <= last; i++) {
  4325. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4326. len = frag->size;
  4327. mapping = sp->dma_maps[i + 1];
  4328. tp->tx_buffers[entry].skb = NULL;
  4329. tg3_set_txd(tp, entry, mapping, len,
  4330. base_flags, (i == last) | (mss << 1));
  4331. entry = NEXT_TX(entry);
  4332. }
  4333. }
  4334. /* Packets are ready, update Tx producer idx local and on card. */
  4335. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4336. tp->tx_prod = entry;
  4337. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4338. netif_stop_queue(dev);
  4339. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4340. netif_wake_queue(tp->dev);
  4341. }
  4342. out_unlock:
  4343. mmiowb();
  4344. dev->trans_start = jiffies;
  4345. return NETDEV_TX_OK;
  4346. }
  4347. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  4348. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4349. * TSO header is greater than 80 bytes.
  4350. */
  4351. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4352. {
  4353. struct sk_buff *segs, *nskb;
  4354. /* Estimate the number of fragments in the worst case */
  4355. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  4356. netif_stop_queue(tp->dev);
  4357. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  4358. return NETDEV_TX_BUSY;
  4359. netif_wake_queue(tp->dev);
  4360. }
  4361. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4362. if (IS_ERR(segs))
  4363. goto tg3_tso_bug_end;
  4364. do {
  4365. nskb = segs;
  4366. segs = segs->next;
  4367. nskb->next = NULL;
  4368. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4369. } while (segs);
  4370. tg3_tso_bug_end:
  4371. dev_kfree_skb(skb);
  4372. return NETDEV_TX_OK;
  4373. }
  4374. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4375. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4376. */
  4377. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  4378. {
  4379. struct tg3 *tp = netdev_priv(dev);
  4380. u32 len, entry, base_flags, mss;
  4381. struct skb_shared_info *sp;
  4382. int would_hit_hwbug;
  4383. dma_addr_t mapping;
  4384. len = skb_headlen(skb);
  4385. /* We are running in BH disabled context with netif_tx_lock
  4386. * and TX reclaim runs via tp->napi.poll inside of a software
  4387. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4388. * no IRQ context deadlocks to worry about either. Rejoice!
  4389. */
  4390. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4391. if (!netif_queue_stopped(dev)) {
  4392. netif_stop_queue(dev);
  4393. /* This is a hard error, log it. */
  4394. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4395. "queue awake!\n", dev->name);
  4396. }
  4397. return NETDEV_TX_BUSY;
  4398. }
  4399. entry = tp->tx_prod;
  4400. base_flags = 0;
  4401. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4402. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4403. mss = 0;
  4404. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4405. struct iphdr *iph;
  4406. int tcp_opt_len, ip_tcp_len, hdr_len;
  4407. if (skb_header_cloned(skb) &&
  4408. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4409. dev_kfree_skb(skb);
  4410. goto out_unlock;
  4411. }
  4412. tcp_opt_len = tcp_optlen(skb);
  4413. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4414. hdr_len = ip_tcp_len + tcp_opt_len;
  4415. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4416. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4417. return (tg3_tso_bug(tp, skb));
  4418. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4419. TXD_FLAG_CPU_POST_DMA);
  4420. iph = ip_hdr(skb);
  4421. iph->check = 0;
  4422. iph->tot_len = htons(mss + hdr_len);
  4423. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4424. tcp_hdr(skb)->check = 0;
  4425. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4426. } else
  4427. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4428. iph->daddr, 0,
  4429. IPPROTO_TCP,
  4430. 0);
  4431. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  4432. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  4433. if (tcp_opt_len || iph->ihl > 5) {
  4434. int tsflags;
  4435. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4436. mss |= (tsflags << 11);
  4437. }
  4438. } else {
  4439. if (tcp_opt_len || iph->ihl > 5) {
  4440. int tsflags;
  4441. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4442. base_flags |= tsflags << 12;
  4443. }
  4444. }
  4445. }
  4446. #if TG3_VLAN_TAG_USED
  4447. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4448. base_flags |= (TXD_FLAG_VLAN |
  4449. (vlan_tx_tag_get(skb) << 16));
  4450. #endif
  4451. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4452. dev_kfree_skb(skb);
  4453. goto out_unlock;
  4454. }
  4455. sp = skb_shinfo(skb);
  4456. mapping = sp->dma_maps[0];
  4457. tp->tx_buffers[entry].skb = skb;
  4458. would_hit_hwbug = 0;
  4459. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4460. would_hit_hwbug = 1;
  4461. else if (tg3_4g_overflow_test(mapping, len))
  4462. would_hit_hwbug = 1;
  4463. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4464. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4465. entry = NEXT_TX(entry);
  4466. /* Now loop through additional data fragments, and queue them. */
  4467. if (skb_shinfo(skb)->nr_frags > 0) {
  4468. unsigned int i, last;
  4469. last = skb_shinfo(skb)->nr_frags - 1;
  4470. for (i = 0; i <= last; i++) {
  4471. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4472. len = frag->size;
  4473. mapping = sp->dma_maps[i + 1];
  4474. tp->tx_buffers[entry].skb = NULL;
  4475. if (tg3_4g_overflow_test(mapping, len))
  4476. would_hit_hwbug = 1;
  4477. if (tg3_40bit_overflow_test(tp, mapping, len))
  4478. would_hit_hwbug = 1;
  4479. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4480. tg3_set_txd(tp, entry, mapping, len,
  4481. base_flags, (i == last)|(mss << 1));
  4482. else
  4483. tg3_set_txd(tp, entry, mapping, len,
  4484. base_flags, (i == last));
  4485. entry = NEXT_TX(entry);
  4486. }
  4487. }
  4488. if (would_hit_hwbug) {
  4489. u32 last_plus_one = entry;
  4490. u32 start;
  4491. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4492. start &= (TG3_TX_RING_SIZE - 1);
  4493. /* If the workaround fails due to memory/mapping
  4494. * failure, silently drop this packet.
  4495. */
  4496. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4497. &start, base_flags, mss))
  4498. goto out_unlock;
  4499. entry = start;
  4500. }
  4501. /* Packets are ready, update Tx producer idx local and on card. */
  4502. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4503. tp->tx_prod = entry;
  4504. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4505. netif_stop_queue(dev);
  4506. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4507. netif_wake_queue(tp->dev);
  4508. }
  4509. out_unlock:
  4510. mmiowb();
  4511. dev->trans_start = jiffies;
  4512. return NETDEV_TX_OK;
  4513. }
  4514. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4515. int new_mtu)
  4516. {
  4517. dev->mtu = new_mtu;
  4518. if (new_mtu > ETH_DATA_LEN) {
  4519. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4520. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4521. ethtool_op_set_tso(dev, 0);
  4522. }
  4523. else
  4524. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4525. } else {
  4526. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4527. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4528. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4529. }
  4530. }
  4531. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4532. {
  4533. struct tg3 *tp = netdev_priv(dev);
  4534. int err;
  4535. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4536. return -EINVAL;
  4537. if (!netif_running(dev)) {
  4538. /* We'll just catch it later when the
  4539. * device is up'd.
  4540. */
  4541. tg3_set_mtu(dev, tp, new_mtu);
  4542. return 0;
  4543. }
  4544. tg3_phy_stop(tp);
  4545. tg3_netif_stop(tp);
  4546. tg3_full_lock(tp, 1);
  4547. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4548. tg3_set_mtu(dev, tp, new_mtu);
  4549. err = tg3_restart_hw(tp, 0);
  4550. if (!err)
  4551. tg3_netif_start(tp);
  4552. tg3_full_unlock(tp);
  4553. if (!err)
  4554. tg3_phy_start(tp);
  4555. return err;
  4556. }
  4557. /* Free up pending packets in all rx/tx rings.
  4558. *
  4559. * The chip has been shut down and the driver detached from
  4560. * the networking, so no interrupts or new tx packets will
  4561. * end up in the driver. tp->{tx,}lock is not held and we are not
  4562. * in an interrupt context and thus may sleep.
  4563. */
  4564. static void tg3_free_rings(struct tg3 *tp)
  4565. {
  4566. struct ring_info *rxp;
  4567. int i;
  4568. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4569. rxp = &tp->rx_std_buffers[i];
  4570. if (rxp->skb == NULL)
  4571. continue;
  4572. pci_unmap_single(tp->pdev,
  4573. pci_unmap_addr(rxp, mapping),
  4574. tp->rx_pkt_buf_sz - tp->rx_offset,
  4575. PCI_DMA_FROMDEVICE);
  4576. dev_kfree_skb_any(rxp->skb);
  4577. rxp->skb = NULL;
  4578. }
  4579. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4580. rxp = &tp->rx_jumbo_buffers[i];
  4581. if (rxp->skb == NULL)
  4582. continue;
  4583. pci_unmap_single(tp->pdev,
  4584. pci_unmap_addr(rxp, mapping),
  4585. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  4586. PCI_DMA_FROMDEVICE);
  4587. dev_kfree_skb_any(rxp->skb);
  4588. rxp->skb = NULL;
  4589. }
  4590. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4591. struct tx_ring_info *txp;
  4592. struct sk_buff *skb;
  4593. txp = &tp->tx_buffers[i];
  4594. skb = txp->skb;
  4595. if (skb == NULL) {
  4596. i++;
  4597. continue;
  4598. }
  4599. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4600. txp->skb = NULL;
  4601. i += skb_shinfo(skb)->nr_frags + 1;
  4602. dev_kfree_skb_any(skb);
  4603. }
  4604. }
  4605. /* Initialize tx/rx rings for packet processing.
  4606. *
  4607. * The chip has been shut down and the driver detached from
  4608. * the networking, so no interrupts or new tx packets will
  4609. * end up in the driver. tp->{tx,}lock are held and thus
  4610. * we may not sleep.
  4611. */
  4612. static int tg3_init_rings(struct tg3 *tp)
  4613. {
  4614. u32 i;
  4615. /* Free up all the SKBs. */
  4616. tg3_free_rings(tp);
  4617. /* Zero out all descriptors. */
  4618. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  4619. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  4620. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4621. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  4622. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  4623. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4624. (tp->dev->mtu > ETH_DATA_LEN))
  4625. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  4626. /* Initialize invariants of the rings, we only set this
  4627. * stuff once. This works because the card does not
  4628. * write into the rx buffer posting rings.
  4629. */
  4630. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4631. struct tg3_rx_buffer_desc *rxd;
  4632. rxd = &tp->rx_std[i];
  4633. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  4634. << RXD_LEN_SHIFT;
  4635. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4636. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4637. (i << RXD_OPAQUE_INDEX_SHIFT));
  4638. }
  4639. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4640. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4641. struct tg3_rx_buffer_desc *rxd;
  4642. rxd = &tp->rx_jumbo[i];
  4643. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  4644. << RXD_LEN_SHIFT;
  4645. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4646. RXD_FLAG_JUMBO;
  4647. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4648. (i << RXD_OPAQUE_INDEX_SHIFT));
  4649. }
  4650. }
  4651. /* Now allocate fresh SKBs for each rx ring. */
  4652. for (i = 0; i < tp->rx_pending; i++) {
  4653. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4654. printk(KERN_WARNING PFX
  4655. "%s: Using a smaller RX standard ring, "
  4656. "only %d out of %d buffers were allocated "
  4657. "successfully.\n",
  4658. tp->dev->name, i, tp->rx_pending);
  4659. if (i == 0)
  4660. return -ENOMEM;
  4661. tp->rx_pending = i;
  4662. break;
  4663. }
  4664. }
  4665. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4666. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4667. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  4668. -1, i) < 0) {
  4669. printk(KERN_WARNING PFX
  4670. "%s: Using a smaller RX jumbo ring, "
  4671. "only %d out of %d buffers were "
  4672. "allocated successfully.\n",
  4673. tp->dev->name, i, tp->rx_jumbo_pending);
  4674. if (i == 0) {
  4675. tg3_free_rings(tp);
  4676. return -ENOMEM;
  4677. }
  4678. tp->rx_jumbo_pending = i;
  4679. break;
  4680. }
  4681. }
  4682. }
  4683. return 0;
  4684. }
  4685. /*
  4686. * Must not be invoked with interrupt sources disabled and
  4687. * the hardware shutdown down.
  4688. */
  4689. static void tg3_free_consistent(struct tg3 *tp)
  4690. {
  4691. kfree(tp->rx_std_buffers);
  4692. tp->rx_std_buffers = NULL;
  4693. if (tp->rx_std) {
  4694. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4695. tp->rx_std, tp->rx_std_mapping);
  4696. tp->rx_std = NULL;
  4697. }
  4698. if (tp->rx_jumbo) {
  4699. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4700. tp->rx_jumbo, tp->rx_jumbo_mapping);
  4701. tp->rx_jumbo = NULL;
  4702. }
  4703. if (tp->rx_rcb) {
  4704. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4705. tp->rx_rcb, tp->rx_rcb_mapping);
  4706. tp->rx_rcb = NULL;
  4707. }
  4708. if (tp->tx_ring) {
  4709. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4710. tp->tx_ring, tp->tx_desc_mapping);
  4711. tp->tx_ring = NULL;
  4712. }
  4713. if (tp->hw_status) {
  4714. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4715. tp->hw_status, tp->status_mapping);
  4716. tp->hw_status = NULL;
  4717. }
  4718. if (tp->hw_stats) {
  4719. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4720. tp->hw_stats, tp->stats_mapping);
  4721. tp->hw_stats = NULL;
  4722. }
  4723. }
  4724. /*
  4725. * Must not be invoked with interrupt sources disabled and
  4726. * the hardware shutdown down. Can sleep.
  4727. */
  4728. static int tg3_alloc_consistent(struct tg3 *tp)
  4729. {
  4730. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  4731. (TG3_RX_RING_SIZE +
  4732. TG3_RX_JUMBO_RING_SIZE)) +
  4733. (sizeof(struct tx_ring_info) *
  4734. TG3_TX_RING_SIZE),
  4735. GFP_KERNEL);
  4736. if (!tp->rx_std_buffers)
  4737. return -ENOMEM;
  4738. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  4739. tp->tx_buffers = (struct tx_ring_info *)
  4740. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  4741. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4742. &tp->rx_std_mapping);
  4743. if (!tp->rx_std)
  4744. goto err_out;
  4745. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4746. &tp->rx_jumbo_mapping);
  4747. if (!tp->rx_jumbo)
  4748. goto err_out;
  4749. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4750. &tp->rx_rcb_mapping);
  4751. if (!tp->rx_rcb)
  4752. goto err_out;
  4753. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4754. &tp->tx_desc_mapping);
  4755. if (!tp->tx_ring)
  4756. goto err_out;
  4757. tp->hw_status = pci_alloc_consistent(tp->pdev,
  4758. TG3_HW_STATUS_SIZE,
  4759. &tp->status_mapping);
  4760. if (!tp->hw_status)
  4761. goto err_out;
  4762. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4763. sizeof(struct tg3_hw_stats),
  4764. &tp->stats_mapping);
  4765. if (!tp->hw_stats)
  4766. goto err_out;
  4767. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4768. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4769. return 0;
  4770. err_out:
  4771. tg3_free_consistent(tp);
  4772. return -ENOMEM;
  4773. }
  4774. #define MAX_WAIT_CNT 1000
  4775. /* To stop a block, clear the enable bit and poll till it
  4776. * clears. tp->lock is held.
  4777. */
  4778. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4779. {
  4780. unsigned int i;
  4781. u32 val;
  4782. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4783. switch (ofs) {
  4784. case RCVLSC_MODE:
  4785. case DMAC_MODE:
  4786. case MBFREE_MODE:
  4787. case BUFMGR_MODE:
  4788. case MEMARB_MODE:
  4789. /* We can't enable/disable these bits of the
  4790. * 5705/5750, just say success.
  4791. */
  4792. return 0;
  4793. default:
  4794. break;
  4795. }
  4796. }
  4797. val = tr32(ofs);
  4798. val &= ~enable_bit;
  4799. tw32_f(ofs, val);
  4800. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4801. udelay(100);
  4802. val = tr32(ofs);
  4803. if ((val & enable_bit) == 0)
  4804. break;
  4805. }
  4806. if (i == MAX_WAIT_CNT && !silent) {
  4807. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4808. "ofs=%lx enable_bit=%x\n",
  4809. ofs, enable_bit);
  4810. return -ENODEV;
  4811. }
  4812. return 0;
  4813. }
  4814. /* tp->lock is held. */
  4815. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4816. {
  4817. int i, err;
  4818. tg3_disable_ints(tp);
  4819. tp->rx_mode &= ~RX_MODE_ENABLE;
  4820. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4821. udelay(10);
  4822. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4823. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4824. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4825. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4826. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4827. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4828. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4829. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4830. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4831. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4832. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4833. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4834. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4835. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4836. tw32_f(MAC_MODE, tp->mac_mode);
  4837. udelay(40);
  4838. tp->tx_mode &= ~TX_MODE_ENABLE;
  4839. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4840. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4841. udelay(100);
  4842. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4843. break;
  4844. }
  4845. if (i >= MAX_WAIT_CNT) {
  4846. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4847. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4848. tp->dev->name, tr32(MAC_TX_MODE));
  4849. err |= -ENODEV;
  4850. }
  4851. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4852. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4853. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4854. tw32(FTQ_RESET, 0xffffffff);
  4855. tw32(FTQ_RESET, 0x00000000);
  4856. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4857. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4858. if (tp->hw_status)
  4859. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4860. if (tp->hw_stats)
  4861. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4862. return err;
  4863. }
  4864. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4865. {
  4866. int i;
  4867. u32 apedata;
  4868. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4869. if (apedata != APE_SEG_SIG_MAGIC)
  4870. return;
  4871. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4872. if (!(apedata & APE_FW_STATUS_READY))
  4873. return;
  4874. /* Wait for up to 1 millisecond for APE to service previous event. */
  4875. for (i = 0; i < 10; i++) {
  4876. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4877. return;
  4878. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4879. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4880. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4881. event | APE_EVENT_STATUS_EVENT_PENDING);
  4882. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4883. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4884. break;
  4885. udelay(100);
  4886. }
  4887. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4888. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4889. }
  4890. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4891. {
  4892. u32 event;
  4893. u32 apedata;
  4894. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4895. return;
  4896. switch (kind) {
  4897. case RESET_KIND_INIT:
  4898. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4899. APE_HOST_SEG_SIG_MAGIC);
  4900. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4901. APE_HOST_SEG_LEN_MAGIC);
  4902. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4903. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4904. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4905. APE_HOST_DRIVER_ID_MAGIC);
  4906. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4907. APE_HOST_BEHAV_NO_PHYLOCK);
  4908. event = APE_EVENT_STATUS_STATE_START;
  4909. break;
  4910. case RESET_KIND_SHUTDOWN:
  4911. /* With the interface we are currently using,
  4912. * APE does not track driver state. Wiping
  4913. * out the HOST SEGMENT SIGNATURE forces
  4914. * the APE to assume OS absent status.
  4915. */
  4916. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  4917. event = APE_EVENT_STATUS_STATE_UNLOAD;
  4918. break;
  4919. case RESET_KIND_SUSPEND:
  4920. event = APE_EVENT_STATUS_STATE_SUSPEND;
  4921. break;
  4922. default:
  4923. return;
  4924. }
  4925. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  4926. tg3_ape_send_event(tp, event);
  4927. }
  4928. /* tp->lock is held. */
  4929. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  4930. {
  4931. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  4932. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  4933. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4934. switch (kind) {
  4935. case RESET_KIND_INIT:
  4936. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4937. DRV_STATE_START);
  4938. break;
  4939. case RESET_KIND_SHUTDOWN:
  4940. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4941. DRV_STATE_UNLOAD);
  4942. break;
  4943. case RESET_KIND_SUSPEND:
  4944. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4945. DRV_STATE_SUSPEND);
  4946. break;
  4947. default:
  4948. break;
  4949. }
  4950. }
  4951. if (kind == RESET_KIND_INIT ||
  4952. kind == RESET_KIND_SUSPEND)
  4953. tg3_ape_driver_state_change(tp, kind);
  4954. }
  4955. /* tp->lock is held. */
  4956. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  4957. {
  4958. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4959. switch (kind) {
  4960. case RESET_KIND_INIT:
  4961. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4962. DRV_STATE_START_DONE);
  4963. break;
  4964. case RESET_KIND_SHUTDOWN:
  4965. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4966. DRV_STATE_UNLOAD_DONE);
  4967. break;
  4968. default:
  4969. break;
  4970. }
  4971. }
  4972. if (kind == RESET_KIND_SHUTDOWN)
  4973. tg3_ape_driver_state_change(tp, kind);
  4974. }
  4975. /* tp->lock is held. */
  4976. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  4977. {
  4978. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4979. switch (kind) {
  4980. case RESET_KIND_INIT:
  4981. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4982. DRV_STATE_START);
  4983. break;
  4984. case RESET_KIND_SHUTDOWN:
  4985. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4986. DRV_STATE_UNLOAD);
  4987. break;
  4988. case RESET_KIND_SUSPEND:
  4989. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4990. DRV_STATE_SUSPEND);
  4991. break;
  4992. default:
  4993. break;
  4994. }
  4995. }
  4996. }
  4997. static int tg3_poll_fw(struct tg3 *tp)
  4998. {
  4999. int i;
  5000. u32 val;
  5001. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5002. /* Wait up to 20ms for init done. */
  5003. for (i = 0; i < 200; i++) {
  5004. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5005. return 0;
  5006. udelay(100);
  5007. }
  5008. return -ENODEV;
  5009. }
  5010. /* Wait for firmware initialization to complete. */
  5011. for (i = 0; i < 100000; i++) {
  5012. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5013. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5014. break;
  5015. udelay(10);
  5016. }
  5017. /* Chip might not be fitted with firmware. Some Sun onboard
  5018. * parts are configured like that. So don't signal the timeout
  5019. * of the above loop as an error, but do report the lack of
  5020. * running firmware once.
  5021. */
  5022. if (i >= 100000 &&
  5023. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5024. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5025. printk(KERN_INFO PFX "%s: No firmware running.\n",
  5026. tp->dev->name);
  5027. }
  5028. return 0;
  5029. }
  5030. /* Save PCI command register before chip reset */
  5031. static void tg3_save_pci_state(struct tg3 *tp)
  5032. {
  5033. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5034. }
  5035. /* Restore PCI state after chip reset */
  5036. static void tg3_restore_pci_state(struct tg3 *tp)
  5037. {
  5038. u32 val;
  5039. /* Re-enable indirect register accesses. */
  5040. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5041. tp->misc_host_ctrl);
  5042. /* Set MAX PCI retry to zero. */
  5043. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5044. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5045. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5046. val |= PCISTATE_RETRY_SAME_DMA;
  5047. /* Allow reads and writes to the APE register and memory space. */
  5048. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5049. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5050. PCISTATE_ALLOW_APE_SHMEM_WR;
  5051. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5052. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5053. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5054. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5055. pcie_set_readrq(tp->pdev, 4096);
  5056. else {
  5057. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5058. tp->pci_cacheline_sz);
  5059. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5060. tp->pci_lat_timer);
  5061. }
  5062. }
  5063. /* Make sure PCI-X relaxed ordering bit is clear. */
  5064. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5065. u16 pcix_cmd;
  5066. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5067. &pcix_cmd);
  5068. pcix_cmd &= ~PCI_X_CMD_ERO;
  5069. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5070. pcix_cmd);
  5071. }
  5072. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5073. /* Chip reset on 5780 will reset MSI enable bit,
  5074. * so need to restore it.
  5075. */
  5076. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5077. u16 ctrl;
  5078. pci_read_config_word(tp->pdev,
  5079. tp->msi_cap + PCI_MSI_FLAGS,
  5080. &ctrl);
  5081. pci_write_config_word(tp->pdev,
  5082. tp->msi_cap + PCI_MSI_FLAGS,
  5083. ctrl | PCI_MSI_FLAGS_ENABLE);
  5084. val = tr32(MSGINT_MODE);
  5085. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5086. }
  5087. }
  5088. }
  5089. static void tg3_stop_fw(struct tg3 *);
  5090. /* tp->lock is held. */
  5091. static int tg3_chip_reset(struct tg3 *tp)
  5092. {
  5093. u32 val;
  5094. void (*write_op)(struct tg3 *, u32, u32);
  5095. int err;
  5096. tg3_nvram_lock(tp);
  5097. tg3_mdio_stop(tp);
  5098. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5099. /* No matching tg3_nvram_unlock() after this because
  5100. * chip reset below will undo the nvram lock.
  5101. */
  5102. tp->nvram_lock_cnt = 0;
  5103. /* GRC_MISC_CFG core clock reset will clear the memory
  5104. * enable bit in PCI register 4 and the MSI enable bit
  5105. * on some chips, so we save relevant registers here.
  5106. */
  5107. tg3_save_pci_state(tp);
  5108. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5109. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5110. tw32(GRC_FASTBOOT_PC, 0);
  5111. /*
  5112. * We must avoid the readl() that normally takes place.
  5113. * It locks machines, causes machine checks, and other
  5114. * fun things. So, temporarily disable the 5701
  5115. * hardware workaround, while we do the reset.
  5116. */
  5117. write_op = tp->write32;
  5118. if (write_op == tg3_write_flush_reg32)
  5119. tp->write32 = tg3_write32;
  5120. /* Prevent the irq handler from reading or writing PCI registers
  5121. * during chip reset when the memory enable bit in the PCI command
  5122. * register may be cleared. The chip does not generate interrupt
  5123. * at this time, but the irq handler may still be called due to irq
  5124. * sharing or irqpoll.
  5125. */
  5126. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5127. if (tp->hw_status) {
  5128. tp->hw_status->status = 0;
  5129. tp->hw_status->status_tag = 0;
  5130. }
  5131. tp->last_tag = 0;
  5132. smp_mb();
  5133. synchronize_irq(tp->pdev->irq);
  5134. /* do the reset */
  5135. val = GRC_MISC_CFG_CORECLK_RESET;
  5136. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5137. if (tr32(0x7e2c) == 0x60) {
  5138. tw32(0x7e2c, 0x20);
  5139. }
  5140. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5141. tw32(GRC_MISC_CFG, (1 << 29));
  5142. val |= (1 << 29);
  5143. }
  5144. }
  5145. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5146. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5147. tw32(GRC_VCPU_EXT_CTRL,
  5148. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5149. }
  5150. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5151. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5152. tw32(GRC_MISC_CFG, val);
  5153. /* restore 5701 hardware bug workaround write method */
  5154. tp->write32 = write_op;
  5155. /* Unfortunately, we have to delay before the PCI read back.
  5156. * Some 575X chips even will not respond to a PCI cfg access
  5157. * when the reset command is given to the chip.
  5158. *
  5159. * How do these hardware designers expect things to work
  5160. * properly if the PCI write is posted for a long period
  5161. * of time? It is always necessary to have some method by
  5162. * which a register read back can occur to push the write
  5163. * out which does the reset.
  5164. *
  5165. * For most tg3 variants the trick below was working.
  5166. * Ho hum...
  5167. */
  5168. udelay(120);
  5169. /* Flush PCI posted writes. The normal MMIO registers
  5170. * are inaccessible at this time so this is the only
  5171. * way to make this reliably (actually, this is no longer
  5172. * the case, see above). I tried to use indirect
  5173. * register read/write but this upset some 5701 variants.
  5174. */
  5175. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5176. udelay(120);
  5177. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5178. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5179. int i;
  5180. u32 cfg_val;
  5181. /* Wait for link training to complete. */
  5182. for (i = 0; i < 5000; i++)
  5183. udelay(100);
  5184. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5185. pci_write_config_dword(tp->pdev, 0xc4,
  5186. cfg_val | (1 << 15));
  5187. }
  5188. /* Set PCIE max payload size to 128 bytes and
  5189. * clear the "no snoop" and "relaxed ordering" bits.
  5190. */
  5191. pci_write_config_word(tp->pdev,
  5192. tp->pcie_cap + PCI_EXP_DEVCTL,
  5193. 0);
  5194. pcie_set_readrq(tp->pdev, 4096);
  5195. /* Clear error status */
  5196. pci_write_config_word(tp->pdev,
  5197. tp->pcie_cap + PCI_EXP_DEVSTA,
  5198. PCI_EXP_DEVSTA_CED |
  5199. PCI_EXP_DEVSTA_NFED |
  5200. PCI_EXP_DEVSTA_FED |
  5201. PCI_EXP_DEVSTA_URD);
  5202. }
  5203. tg3_restore_pci_state(tp);
  5204. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5205. val = 0;
  5206. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5207. val = tr32(MEMARB_MODE);
  5208. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5209. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5210. tg3_stop_fw(tp);
  5211. tw32(0x5000, 0x400);
  5212. }
  5213. tw32(GRC_MODE, tp->grc_mode);
  5214. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5215. val = tr32(0xc4);
  5216. tw32(0xc4, val | (1 << 15));
  5217. }
  5218. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5219. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5220. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5221. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5222. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5223. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5224. }
  5225. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5226. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5227. tw32_f(MAC_MODE, tp->mac_mode);
  5228. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5229. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5230. tw32_f(MAC_MODE, tp->mac_mode);
  5231. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5232. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5233. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5234. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5235. tw32_f(MAC_MODE, tp->mac_mode);
  5236. } else
  5237. tw32_f(MAC_MODE, 0);
  5238. udelay(40);
  5239. tg3_mdio_start(tp);
  5240. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5241. err = tg3_poll_fw(tp);
  5242. if (err)
  5243. return err;
  5244. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5245. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5246. val = tr32(0x7c00);
  5247. tw32(0x7c00, val | (1 << 25));
  5248. }
  5249. /* Reprobe ASF enable state. */
  5250. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5251. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5252. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5253. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5254. u32 nic_cfg;
  5255. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5256. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5257. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5258. tp->last_event_jiffies = jiffies;
  5259. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5260. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5261. }
  5262. }
  5263. return 0;
  5264. }
  5265. /* tp->lock is held. */
  5266. static void tg3_stop_fw(struct tg3 *tp)
  5267. {
  5268. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5269. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5270. /* Wait for RX cpu to ACK the previous event. */
  5271. tg3_wait_for_event_ack(tp);
  5272. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5273. tg3_generate_fw_event(tp);
  5274. /* Wait for RX cpu to ACK this event. */
  5275. tg3_wait_for_event_ack(tp);
  5276. }
  5277. }
  5278. /* tp->lock is held. */
  5279. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5280. {
  5281. int err;
  5282. tg3_stop_fw(tp);
  5283. tg3_write_sig_pre_reset(tp, kind);
  5284. tg3_abort_hw(tp, silent);
  5285. err = tg3_chip_reset(tp);
  5286. tg3_write_sig_legacy(tp, kind);
  5287. tg3_write_sig_post_reset(tp, kind);
  5288. if (err)
  5289. return err;
  5290. return 0;
  5291. }
  5292. #define RX_CPU_SCRATCH_BASE 0x30000
  5293. #define RX_CPU_SCRATCH_SIZE 0x04000
  5294. #define TX_CPU_SCRATCH_BASE 0x34000
  5295. #define TX_CPU_SCRATCH_SIZE 0x04000
  5296. /* tp->lock is held. */
  5297. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5298. {
  5299. int i;
  5300. BUG_ON(offset == TX_CPU_BASE &&
  5301. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5302. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5303. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5304. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5305. return 0;
  5306. }
  5307. if (offset == RX_CPU_BASE) {
  5308. for (i = 0; i < 10000; i++) {
  5309. tw32(offset + CPU_STATE, 0xffffffff);
  5310. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5311. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5312. break;
  5313. }
  5314. tw32(offset + CPU_STATE, 0xffffffff);
  5315. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5316. udelay(10);
  5317. } else {
  5318. for (i = 0; i < 10000; i++) {
  5319. tw32(offset + CPU_STATE, 0xffffffff);
  5320. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5321. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5322. break;
  5323. }
  5324. }
  5325. if (i >= 10000) {
  5326. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5327. "and %s CPU\n",
  5328. tp->dev->name,
  5329. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5330. return -ENODEV;
  5331. }
  5332. /* Clear firmware's nvram arbitration. */
  5333. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5334. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5335. return 0;
  5336. }
  5337. struct fw_info {
  5338. unsigned int fw_base;
  5339. unsigned int fw_len;
  5340. const __be32 *fw_data;
  5341. };
  5342. /* tp->lock is held. */
  5343. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5344. int cpu_scratch_size, struct fw_info *info)
  5345. {
  5346. int err, lock_err, i;
  5347. void (*write_op)(struct tg3 *, u32, u32);
  5348. if (cpu_base == TX_CPU_BASE &&
  5349. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5350. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5351. "TX cpu firmware on %s which is 5705.\n",
  5352. tp->dev->name);
  5353. return -EINVAL;
  5354. }
  5355. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5356. write_op = tg3_write_mem;
  5357. else
  5358. write_op = tg3_write_indirect_reg32;
  5359. /* It is possible that bootcode is still loading at this point.
  5360. * Get the nvram lock first before halting the cpu.
  5361. */
  5362. lock_err = tg3_nvram_lock(tp);
  5363. err = tg3_halt_cpu(tp, cpu_base);
  5364. if (!lock_err)
  5365. tg3_nvram_unlock(tp);
  5366. if (err)
  5367. goto out;
  5368. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5369. write_op(tp, cpu_scratch_base + i, 0);
  5370. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5371. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5372. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5373. write_op(tp, (cpu_scratch_base +
  5374. (info->fw_base & 0xffff) +
  5375. (i * sizeof(u32))),
  5376. be32_to_cpu(info->fw_data[i]));
  5377. err = 0;
  5378. out:
  5379. return err;
  5380. }
  5381. /* tp->lock is held. */
  5382. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5383. {
  5384. struct fw_info info;
  5385. const __be32 *fw_data;
  5386. int err, i;
  5387. fw_data = (void *)tp->fw->data;
  5388. /* Firmware blob starts with version numbers, followed by
  5389. start address and length. We are setting complete length.
  5390. length = end_address_of_bss - start_address_of_text.
  5391. Remainder is the blob to be loaded contiguously
  5392. from start address. */
  5393. info.fw_base = be32_to_cpu(fw_data[1]);
  5394. info.fw_len = tp->fw->size - 12;
  5395. info.fw_data = &fw_data[3];
  5396. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5397. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5398. &info);
  5399. if (err)
  5400. return err;
  5401. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5402. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5403. &info);
  5404. if (err)
  5405. return err;
  5406. /* Now startup only the RX cpu. */
  5407. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5408. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5409. for (i = 0; i < 5; i++) {
  5410. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  5411. break;
  5412. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5413. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5414. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5415. udelay(1000);
  5416. }
  5417. if (i >= 5) {
  5418. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5419. "to set RX CPU PC, is %08x should be %08x\n",
  5420. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5421. info.fw_base);
  5422. return -ENODEV;
  5423. }
  5424. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5425. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5426. return 0;
  5427. }
  5428. /* 5705 needs a special version of the TSO firmware. */
  5429. /* tp->lock is held. */
  5430. static int tg3_load_tso_firmware(struct tg3 *tp)
  5431. {
  5432. struct fw_info info;
  5433. const __be32 *fw_data;
  5434. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5435. int err, i;
  5436. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5437. return 0;
  5438. fw_data = (void *)tp->fw->data;
  5439. /* Firmware blob starts with version numbers, followed by
  5440. start address and length. We are setting complete length.
  5441. length = end_address_of_bss - start_address_of_text.
  5442. Remainder is the blob to be loaded contiguously
  5443. from start address. */
  5444. info.fw_base = be32_to_cpu(fw_data[1]);
  5445. cpu_scratch_size = tp->fw_len;
  5446. info.fw_len = tp->fw->size - 12;
  5447. info.fw_data = &fw_data[3];
  5448. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5449. cpu_base = RX_CPU_BASE;
  5450. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5451. } else {
  5452. cpu_base = TX_CPU_BASE;
  5453. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5454. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5455. }
  5456. err = tg3_load_firmware_cpu(tp, cpu_base,
  5457. cpu_scratch_base, cpu_scratch_size,
  5458. &info);
  5459. if (err)
  5460. return err;
  5461. /* Now startup the cpu. */
  5462. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5463. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5464. for (i = 0; i < 5; i++) {
  5465. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  5466. break;
  5467. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5468. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5469. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5470. udelay(1000);
  5471. }
  5472. if (i >= 5) {
  5473. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5474. "to set CPU PC, is %08x should be %08x\n",
  5475. tp->dev->name, tr32(cpu_base + CPU_PC),
  5476. info.fw_base);
  5477. return -ENODEV;
  5478. }
  5479. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5480. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5481. return 0;
  5482. }
  5483. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5484. {
  5485. struct tg3 *tp = netdev_priv(dev);
  5486. struct sockaddr *addr = p;
  5487. int err = 0, skip_mac_1 = 0;
  5488. if (!is_valid_ether_addr(addr->sa_data))
  5489. return -EINVAL;
  5490. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5491. if (!netif_running(dev))
  5492. return 0;
  5493. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5494. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5495. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5496. addr0_low = tr32(MAC_ADDR_0_LOW);
  5497. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5498. addr1_low = tr32(MAC_ADDR_1_LOW);
  5499. /* Skip MAC addr 1 if ASF is using it. */
  5500. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5501. !(addr1_high == 0 && addr1_low == 0))
  5502. skip_mac_1 = 1;
  5503. }
  5504. spin_lock_bh(&tp->lock);
  5505. __tg3_set_mac_addr(tp, skip_mac_1);
  5506. spin_unlock_bh(&tp->lock);
  5507. return err;
  5508. }
  5509. /* tp->lock is held. */
  5510. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5511. dma_addr_t mapping, u32 maxlen_flags,
  5512. u32 nic_addr)
  5513. {
  5514. tg3_write_mem(tp,
  5515. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5516. ((u64) mapping >> 32));
  5517. tg3_write_mem(tp,
  5518. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5519. ((u64) mapping & 0xffffffff));
  5520. tg3_write_mem(tp,
  5521. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5522. maxlen_flags);
  5523. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5524. tg3_write_mem(tp,
  5525. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5526. nic_addr);
  5527. }
  5528. static void __tg3_set_rx_mode(struct net_device *);
  5529. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5530. {
  5531. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5532. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5533. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5534. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5535. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5536. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5537. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5538. }
  5539. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5540. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5541. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5542. u32 val = ec->stats_block_coalesce_usecs;
  5543. if (!netif_carrier_ok(tp->dev))
  5544. val = 0;
  5545. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5546. }
  5547. }
  5548. /* tp->lock is held. */
  5549. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5550. {
  5551. u32 val, rdmac_mode;
  5552. int i, err, limit;
  5553. tg3_disable_ints(tp);
  5554. tg3_stop_fw(tp);
  5555. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5556. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5557. tg3_abort_hw(tp, 1);
  5558. }
  5559. if (reset_phy &&
  5560. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  5561. tg3_phy_reset(tp);
  5562. err = tg3_chip_reset(tp);
  5563. if (err)
  5564. return err;
  5565. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5566. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  5567. val = tr32(TG3_CPMU_CTRL);
  5568. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5569. tw32(TG3_CPMU_CTRL, val);
  5570. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5571. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5572. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5573. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5574. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5575. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5576. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5577. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5578. val = tr32(TG3_CPMU_HST_ACC);
  5579. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5580. val |= CPMU_HST_ACC_MACCLK_6_25;
  5581. tw32(TG3_CPMU_HST_ACC, val);
  5582. }
  5583. /* This works around an issue with Athlon chipsets on
  5584. * B3 tigon3 silicon. This bit has no effect on any
  5585. * other revision. But do not set this on PCI Express
  5586. * chips and don't even touch the clocks if the CPMU is present.
  5587. */
  5588. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5589. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5590. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5591. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5592. }
  5593. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5594. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5595. val = tr32(TG3PCI_PCISTATE);
  5596. val |= PCISTATE_RETRY_SAME_DMA;
  5597. tw32(TG3PCI_PCISTATE, val);
  5598. }
  5599. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5600. /* Allow reads and writes to the
  5601. * APE register and memory space.
  5602. */
  5603. val = tr32(TG3PCI_PCISTATE);
  5604. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5605. PCISTATE_ALLOW_APE_SHMEM_WR;
  5606. tw32(TG3PCI_PCISTATE, val);
  5607. }
  5608. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5609. /* Enable some hw fixes. */
  5610. val = tr32(TG3PCI_MSI_DATA);
  5611. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5612. tw32(TG3PCI_MSI_DATA, val);
  5613. }
  5614. /* Descriptor ring init may make accesses to the
  5615. * NIC SRAM area to setup the TX descriptors, so we
  5616. * can only do this after the hardware has been
  5617. * successfully reset.
  5618. */
  5619. err = tg3_init_rings(tp);
  5620. if (err)
  5621. return err;
  5622. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  5623. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  5624. /* This value is determined during the probe time DMA
  5625. * engine test, tg3_test_dma.
  5626. */
  5627. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  5628. }
  5629. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  5630. GRC_MODE_4X_NIC_SEND_RINGS |
  5631. GRC_MODE_NO_TX_PHDR_CSUM |
  5632. GRC_MODE_NO_RX_PHDR_CSUM);
  5633. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5634. /* Pseudo-header checksum is done by hardware logic and not
  5635. * the offload processers, so make the chip do the pseudo-
  5636. * header checksums on receive. For transmit it is more
  5637. * convenient to do the pseudo-header checksum in software
  5638. * as Linux does that on transmit for us in all cases.
  5639. */
  5640. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5641. tw32(GRC_MODE,
  5642. tp->grc_mode |
  5643. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5644. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5645. val = tr32(GRC_MISC_CFG);
  5646. val &= ~0xff;
  5647. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  5648. tw32(GRC_MISC_CFG, val);
  5649. /* Initialize MBUF/DESC pool. */
  5650. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5651. /* Do nothing. */
  5652. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  5653. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  5654. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  5655. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  5656. else
  5657. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  5658. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  5659. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  5660. }
  5661. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5662. int fw_len;
  5663. fw_len = tp->fw_len;
  5664. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  5665. tw32(BUFMGR_MB_POOL_ADDR,
  5666. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  5667. tw32(BUFMGR_MB_POOL_SIZE,
  5668. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  5669. }
  5670. if (tp->dev->mtu <= ETH_DATA_LEN) {
  5671. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5672. tp->bufmgr_config.mbuf_read_dma_low_water);
  5673. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5674. tp->bufmgr_config.mbuf_mac_rx_low_water);
  5675. tw32(BUFMGR_MB_HIGH_WATER,
  5676. tp->bufmgr_config.mbuf_high_water);
  5677. } else {
  5678. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5679. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  5680. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5681. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  5682. tw32(BUFMGR_MB_HIGH_WATER,
  5683. tp->bufmgr_config.mbuf_high_water_jumbo);
  5684. }
  5685. tw32(BUFMGR_DMA_LOW_WATER,
  5686. tp->bufmgr_config.dma_low_water);
  5687. tw32(BUFMGR_DMA_HIGH_WATER,
  5688. tp->bufmgr_config.dma_high_water);
  5689. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  5690. for (i = 0; i < 2000; i++) {
  5691. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  5692. break;
  5693. udelay(10);
  5694. }
  5695. if (i >= 2000) {
  5696. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  5697. tp->dev->name);
  5698. return -ENODEV;
  5699. }
  5700. /* Setup replenish threshold. */
  5701. val = tp->rx_pending / 8;
  5702. if (val == 0)
  5703. val = 1;
  5704. else if (val > tp->rx_std_max_post)
  5705. val = tp->rx_std_max_post;
  5706. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5707. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  5708. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  5709. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  5710. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  5711. }
  5712. tw32(RCVBDI_STD_THRESH, val);
  5713. /* Initialize TG3_BDINFO's at:
  5714. * RCVDBDI_STD_BD: standard eth size rx ring
  5715. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  5716. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  5717. *
  5718. * like so:
  5719. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  5720. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  5721. * ring attribute flags
  5722. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  5723. *
  5724. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  5725. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  5726. *
  5727. * The size of each ring is fixed in the firmware, but the location is
  5728. * configurable.
  5729. */
  5730. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5731. ((u64) tp->rx_std_mapping >> 32));
  5732. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5733. ((u64) tp->rx_std_mapping & 0xffffffff));
  5734. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  5735. NIC_SRAM_RX_BUFFER_DESC);
  5736. /* Don't even try to program the JUMBO/MINI buffer descriptor
  5737. * configs on 5705.
  5738. */
  5739. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5740. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5741. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  5742. } else {
  5743. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5744. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5745. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5746. BDINFO_FLAGS_DISABLED);
  5747. /* Setup replenish threshold. */
  5748. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  5749. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5750. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5751. ((u64) tp->rx_jumbo_mapping >> 32));
  5752. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5753. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  5754. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5755. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5756. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  5757. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  5758. } else {
  5759. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5760. BDINFO_FLAGS_DISABLED);
  5761. }
  5762. }
  5763. /* There is only one send ring on 5705/5750, no need to explicitly
  5764. * disable the others.
  5765. */
  5766. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5767. /* Clear out send RCB ring in SRAM. */
  5768. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  5769. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5770. BDINFO_FLAGS_DISABLED);
  5771. }
  5772. tp->tx_prod = 0;
  5773. tp->tx_cons = 0;
  5774. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5775. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5776. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  5777. tp->tx_desc_mapping,
  5778. (TG3_TX_RING_SIZE <<
  5779. BDINFO_FLAGS_MAXLEN_SHIFT),
  5780. NIC_SRAM_TX_BUFFER_DESC);
  5781. /* There is only one receive return ring on 5705/5750, no need
  5782. * to explicitly disable the others.
  5783. */
  5784. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5785. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  5786. i += TG3_BDINFO_SIZE) {
  5787. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5788. BDINFO_FLAGS_DISABLED);
  5789. }
  5790. }
  5791. tp->rx_rcb_ptr = 0;
  5792. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5793. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  5794. tp->rx_rcb_mapping,
  5795. (TG3_RX_RCB_RING_SIZE(tp) <<
  5796. BDINFO_FLAGS_MAXLEN_SHIFT),
  5797. 0);
  5798. tp->rx_std_ptr = tp->rx_pending;
  5799. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  5800. tp->rx_std_ptr);
  5801. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  5802. tp->rx_jumbo_pending : 0;
  5803. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  5804. tp->rx_jumbo_ptr);
  5805. /* Initialize MAC address and backoff seed. */
  5806. __tg3_set_mac_addr(tp, 0);
  5807. /* MTU + ethernet header + FCS + optional VLAN tag */
  5808. tw32(MAC_RX_MTU_SIZE,
  5809. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  5810. /* The slot time is changed by tg3_setup_phy if we
  5811. * run at gigabit with half duplex.
  5812. */
  5813. tw32(MAC_TX_LENGTHS,
  5814. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  5815. (6 << TX_LENGTHS_IPG_SHIFT) |
  5816. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5817. /* Receive rules. */
  5818. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  5819. tw32(RCVLPC_CONFIG, 0x0181);
  5820. /* Calculate RDMAC_MODE setting early, we need it to determine
  5821. * the RCVLPC_STATE_ENABLE mask.
  5822. */
  5823. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  5824. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  5825. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  5826. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  5827. RDMAC_MODE_LNGREAD_ENAB);
  5828. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  5829. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  5830. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  5831. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  5832. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  5833. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  5834. /* If statement applies to 5705 and 5750 PCI devices only */
  5835. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5836. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5837. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  5838. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  5839. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5840. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  5841. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5842. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  5843. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5844. }
  5845. }
  5846. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5847. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5848. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5849. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  5850. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  5851. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  5852. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  5853. /* Receive/send statistics. */
  5854. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5855. val = tr32(RCVLPC_STATS_ENABLE);
  5856. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  5857. tw32(RCVLPC_STATS_ENABLE, val);
  5858. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  5859. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  5860. val = tr32(RCVLPC_STATS_ENABLE);
  5861. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  5862. tw32(RCVLPC_STATS_ENABLE, val);
  5863. } else {
  5864. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  5865. }
  5866. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  5867. tw32(SNDDATAI_STATSENAB, 0xffffff);
  5868. tw32(SNDDATAI_STATSCTRL,
  5869. (SNDDATAI_SCTRL_ENABLE |
  5870. SNDDATAI_SCTRL_FASTUPD));
  5871. /* Setup host coalescing engine. */
  5872. tw32(HOSTCC_MODE, 0);
  5873. for (i = 0; i < 2000; i++) {
  5874. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  5875. break;
  5876. udelay(10);
  5877. }
  5878. __tg3_set_coalesce(tp, &tp->coal);
  5879. /* set status block DMA address */
  5880. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5881. ((u64) tp->status_mapping >> 32));
  5882. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5883. ((u64) tp->status_mapping & 0xffffffff));
  5884. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5885. /* Status/statistics block address. See tg3_timer,
  5886. * the tg3_periodic_fetch_stats call there, and
  5887. * tg3_get_stats to see how this works for 5705/5750 chips.
  5888. */
  5889. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5890. ((u64) tp->stats_mapping >> 32));
  5891. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5892. ((u64) tp->stats_mapping & 0xffffffff));
  5893. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  5894. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  5895. }
  5896. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  5897. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  5898. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  5899. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5900. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  5901. /* Clear statistics/status block in chip, and status block in ram. */
  5902. for (i = NIC_SRAM_STATS_BLK;
  5903. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  5904. i += sizeof(u32)) {
  5905. tg3_write_mem(tp, i, 0);
  5906. udelay(40);
  5907. }
  5908. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5909. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5910. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  5911. /* reset to prevent losing 1st rx packet intermittently */
  5912. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5913. udelay(10);
  5914. }
  5915. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5916. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  5917. else
  5918. tp->mac_mode = 0;
  5919. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5920. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5921. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5922. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5923. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  5924. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5925. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  5926. udelay(40);
  5927. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  5928. * If TG3_FLG2_IS_NIC is zero, we should read the
  5929. * register to preserve the GPIO settings for LOMs. The GPIOs,
  5930. * whether used as inputs or outputs, are set by boot code after
  5931. * reset.
  5932. */
  5933. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  5934. u32 gpio_mask;
  5935. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  5936. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  5937. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  5938. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  5939. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  5940. GRC_LCLCTRL_GPIO_OUTPUT3;
  5941. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5942. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  5943. tp->grc_local_ctrl &= ~gpio_mask;
  5944. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  5945. /* GPIO1 must be driven high for eeprom write protect */
  5946. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  5947. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  5948. GRC_LCLCTRL_GPIO_OUTPUT1);
  5949. }
  5950. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5951. udelay(100);
  5952. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  5953. tp->last_tag = 0;
  5954. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5955. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  5956. udelay(40);
  5957. }
  5958. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  5959. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  5960. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  5961. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  5962. WDMAC_MODE_LNGREAD_ENAB);
  5963. /* If statement applies to 5705 and 5750 PCI devices only */
  5964. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5965. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5966. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  5967. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  5968. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5969. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5970. /* nothing */
  5971. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5972. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  5973. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  5974. val |= WDMAC_MODE_RX_ACCEL;
  5975. }
  5976. }
  5977. /* Enable host coalescing bug fix */
  5978. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  5979. val |= WDMAC_MODE_STATUS_TAG_FIX;
  5980. tw32_f(WDMAC_MODE, val);
  5981. udelay(40);
  5982. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5983. u16 pcix_cmd;
  5984. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5985. &pcix_cmd);
  5986. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  5987. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  5988. pcix_cmd |= PCI_X_CMD_READ_2K;
  5989. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5990. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  5991. pcix_cmd |= PCI_X_CMD_READ_2K;
  5992. }
  5993. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5994. pcix_cmd);
  5995. }
  5996. tw32_f(RDMAC_MODE, rdmac_mode);
  5997. udelay(40);
  5998. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  5999. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6000. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6001. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6002. tw32(SNDDATAC_MODE,
  6003. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6004. else
  6005. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6006. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6007. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6008. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6009. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6010. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6011. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6012. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  6013. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6014. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6015. err = tg3_load_5701_a0_firmware_fix(tp);
  6016. if (err)
  6017. return err;
  6018. }
  6019. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6020. err = tg3_load_tso_firmware(tp);
  6021. if (err)
  6022. return err;
  6023. }
  6024. tp->tx_mode = TX_MODE_ENABLE;
  6025. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6026. udelay(100);
  6027. tp->rx_mode = RX_MODE_ENABLE;
  6028. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6029. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6030. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6031. udelay(10);
  6032. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6033. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6034. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6035. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6036. udelay(10);
  6037. }
  6038. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6039. udelay(10);
  6040. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6041. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6042. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6043. /* Set drive transmission level to 1.2V */
  6044. /* only if the signal pre-emphasis bit is not set */
  6045. val = tr32(MAC_SERDES_CFG);
  6046. val &= 0xfffff000;
  6047. val |= 0x880;
  6048. tw32(MAC_SERDES_CFG, val);
  6049. }
  6050. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6051. tw32(MAC_SERDES_CFG, 0x616000);
  6052. }
  6053. /* Prevent chip from dropping frames when flow control
  6054. * is enabled.
  6055. */
  6056. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6057. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6058. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6059. /* Use hardware link auto-negotiation */
  6060. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6061. }
  6062. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6063. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6064. u32 tmp;
  6065. tmp = tr32(SERDES_RX_CTRL);
  6066. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6067. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6068. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6069. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6070. }
  6071. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6072. if (tp->link_config.phy_is_low_power) {
  6073. tp->link_config.phy_is_low_power = 0;
  6074. tp->link_config.speed = tp->link_config.orig_speed;
  6075. tp->link_config.duplex = tp->link_config.orig_duplex;
  6076. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6077. }
  6078. err = tg3_setup_phy(tp, 0);
  6079. if (err)
  6080. return err;
  6081. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6082. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  6083. u32 tmp;
  6084. /* Clear CRC stats. */
  6085. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6086. tg3_writephy(tp, MII_TG3_TEST1,
  6087. tmp | MII_TG3_TEST1_CRC_EN);
  6088. tg3_readphy(tp, 0x14, &tmp);
  6089. }
  6090. }
  6091. }
  6092. __tg3_set_rx_mode(tp->dev);
  6093. /* Initialize receive rules. */
  6094. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6095. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6096. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6097. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6098. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6099. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6100. limit = 8;
  6101. else
  6102. limit = 16;
  6103. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6104. limit -= 4;
  6105. switch (limit) {
  6106. case 16:
  6107. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6108. case 15:
  6109. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6110. case 14:
  6111. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6112. case 13:
  6113. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6114. case 12:
  6115. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6116. case 11:
  6117. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6118. case 10:
  6119. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6120. case 9:
  6121. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6122. case 8:
  6123. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6124. case 7:
  6125. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6126. case 6:
  6127. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6128. case 5:
  6129. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6130. case 4:
  6131. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6132. case 3:
  6133. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6134. case 2:
  6135. case 1:
  6136. default:
  6137. break;
  6138. }
  6139. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6140. /* Write our heartbeat update interval to APE. */
  6141. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6142. APE_HOST_HEARTBEAT_INT_DISABLE);
  6143. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6144. return 0;
  6145. }
  6146. /* Called at device open time to get the chip ready for
  6147. * packet processing. Invoked with tp->lock held.
  6148. */
  6149. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6150. {
  6151. tg3_switch_clocks(tp);
  6152. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6153. return tg3_reset_hw(tp, reset_phy);
  6154. }
  6155. #define TG3_STAT_ADD32(PSTAT, REG) \
  6156. do { u32 __val = tr32(REG); \
  6157. (PSTAT)->low += __val; \
  6158. if ((PSTAT)->low < __val) \
  6159. (PSTAT)->high += 1; \
  6160. } while (0)
  6161. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6162. {
  6163. struct tg3_hw_stats *sp = tp->hw_stats;
  6164. if (!netif_carrier_ok(tp->dev))
  6165. return;
  6166. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6167. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6168. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6169. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6170. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6171. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6172. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6173. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6174. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6175. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6176. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6177. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6178. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6179. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6180. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6181. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6182. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6183. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6184. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6185. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6186. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6187. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6188. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6189. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6190. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6191. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6192. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6193. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6194. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6195. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6196. }
  6197. static void tg3_timer(unsigned long __opaque)
  6198. {
  6199. struct tg3 *tp = (struct tg3 *) __opaque;
  6200. if (tp->irq_sync)
  6201. goto restart_timer;
  6202. spin_lock(&tp->lock);
  6203. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6204. /* All of this garbage is because when using non-tagged
  6205. * IRQ status the mailbox/status_block protocol the chip
  6206. * uses with the cpu is race prone.
  6207. */
  6208. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6209. tw32(GRC_LOCAL_CTRL,
  6210. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6211. } else {
  6212. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6213. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6214. }
  6215. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6216. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6217. spin_unlock(&tp->lock);
  6218. schedule_work(&tp->reset_task);
  6219. return;
  6220. }
  6221. }
  6222. /* This part only runs once per second. */
  6223. if (!--tp->timer_counter) {
  6224. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6225. tg3_periodic_fetch_stats(tp);
  6226. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6227. u32 mac_stat;
  6228. int phy_event;
  6229. mac_stat = tr32(MAC_STATUS);
  6230. phy_event = 0;
  6231. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6232. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6233. phy_event = 1;
  6234. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6235. phy_event = 1;
  6236. if (phy_event)
  6237. tg3_setup_phy(tp, 0);
  6238. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6239. u32 mac_stat = tr32(MAC_STATUS);
  6240. int need_setup = 0;
  6241. if (netif_carrier_ok(tp->dev) &&
  6242. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6243. need_setup = 1;
  6244. }
  6245. if (! netif_carrier_ok(tp->dev) &&
  6246. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6247. MAC_STATUS_SIGNAL_DET))) {
  6248. need_setup = 1;
  6249. }
  6250. if (need_setup) {
  6251. if (!tp->serdes_counter) {
  6252. tw32_f(MAC_MODE,
  6253. (tp->mac_mode &
  6254. ~MAC_MODE_PORT_MODE_MASK));
  6255. udelay(40);
  6256. tw32_f(MAC_MODE, tp->mac_mode);
  6257. udelay(40);
  6258. }
  6259. tg3_setup_phy(tp, 0);
  6260. }
  6261. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6262. tg3_serdes_parallel_detect(tp);
  6263. tp->timer_counter = tp->timer_multiplier;
  6264. }
  6265. /* Heartbeat is only sent once every 2 seconds.
  6266. *
  6267. * The heartbeat is to tell the ASF firmware that the host
  6268. * driver is still alive. In the event that the OS crashes,
  6269. * ASF needs to reset the hardware to free up the FIFO space
  6270. * that may be filled with rx packets destined for the host.
  6271. * If the FIFO is full, ASF will no longer function properly.
  6272. *
  6273. * Unintended resets have been reported on real time kernels
  6274. * where the timer doesn't run on time. Netpoll will also have
  6275. * same problem.
  6276. *
  6277. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6278. * to check the ring condition when the heartbeat is expiring
  6279. * before doing the reset. This will prevent most unintended
  6280. * resets.
  6281. */
  6282. if (!--tp->asf_counter) {
  6283. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6284. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6285. tg3_wait_for_event_ack(tp);
  6286. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6287. FWCMD_NICDRV_ALIVE3);
  6288. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6289. /* 5 seconds timeout */
  6290. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6291. tg3_generate_fw_event(tp);
  6292. }
  6293. tp->asf_counter = tp->asf_multiplier;
  6294. }
  6295. spin_unlock(&tp->lock);
  6296. restart_timer:
  6297. tp->timer.expires = jiffies + tp->timer_offset;
  6298. add_timer(&tp->timer);
  6299. }
  6300. static int tg3_request_irq(struct tg3 *tp)
  6301. {
  6302. irq_handler_t fn;
  6303. unsigned long flags;
  6304. struct net_device *dev = tp->dev;
  6305. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6306. fn = tg3_msi;
  6307. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6308. fn = tg3_msi_1shot;
  6309. flags = IRQF_SAMPLE_RANDOM;
  6310. } else {
  6311. fn = tg3_interrupt;
  6312. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6313. fn = tg3_interrupt_tagged;
  6314. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6315. }
  6316. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6317. }
  6318. static int tg3_test_interrupt(struct tg3 *tp)
  6319. {
  6320. struct net_device *dev = tp->dev;
  6321. int err, i, intr_ok = 0;
  6322. if (!netif_running(dev))
  6323. return -ENODEV;
  6324. tg3_disable_ints(tp);
  6325. free_irq(tp->pdev->irq, dev);
  6326. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6327. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6328. if (err)
  6329. return err;
  6330. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6331. tg3_enable_ints(tp);
  6332. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6333. HOSTCC_MODE_NOW);
  6334. for (i = 0; i < 5; i++) {
  6335. u32 int_mbox, misc_host_ctrl;
  6336. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6337. TG3_64BIT_REG_LOW);
  6338. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6339. if ((int_mbox != 0) ||
  6340. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6341. intr_ok = 1;
  6342. break;
  6343. }
  6344. msleep(10);
  6345. }
  6346. tg3_disable_ints(tp);
  6347. free_irq(tp->pdev->irq, dev);
  6348. err = tg3_request_irq(tp);
  6349. if (err)
  6350. return err;
  6351. if (intr_ok)
  6352. return 0;
  6353. return -EIO;
  6354. }
  6355. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6356. * successfully restored
  6357. */
  6358. static int tg3_test_msi(struct tg3 *tp)
  6359. {
  6360. struct net_device *dev = tp->dev;
  6361. int err;
  6362. u16 pci_cmd;
  6363. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6364. return 0;
  6365. /* Turn off SERR reporting in case MSI terminates with Master
  6366. * Abort.
  6367. */
  6368. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6369. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6370. pci_cmd & ~PCI_COMMAND_SERR);
  6371. err = tg3_test_interrupt(tp);
  6372. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6373. if (!err)
  6374. return 0;
  6375. /* other failures */
  6376. if (err != -EIO)
  6377. return err;
  6378. /* MSI test failed, go back to INTx mode */
  6379. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6380. "switching to INTx mode. Please report this failure to "
  6381. "the PCI maintainer and include system chipset information.\n",
  6382. tp->dev->name);
  6383. free_irq(tp->pdev->irq, dev);
  6384. pci_disable_msi(tp->pdev);
  6385. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6386. err = tg3_request_irq(tp);
  6387. if (err)
  6388. return err;
  6389. /* Need to reset the chip because the MSI cycle may have terminated
  6390. * with Master Abort.
  6391. */
  6392. tg3_full_lock(tp, 1);
  6393. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6394. err = tg3_init_hw(tp, 1);
  6395. tg3_full_unlock(tp);
  6396. if (err)
  6397. free_irq(tp->pdev->irq, dev);
  6398. return err;
  6399. }
  6400. static int tg3_request_firmware(struct tg3 *tp)
  6401. {
  6402. const __be32 *fw_data;
  6403. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  6404. printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
  6405. tp->dev->name, tp->fw_needed);
  6406. return -ENOENT;
  6407. }
  6408. fw_data = (void *)tp->fw->data;
  6409. /* Firmware blob starts with version numbers, followed by
  6410. * start address and _full_ length including BSS sections
  6411. * (which must be longer than the actual data, of course
  6412. */
  6413. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  6414. if (tp->fw_len < (tp->fw->size - 12)) {
  6415. printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
  6416. tp->dev->name, tp->fw_len, tp->fw_needed);
  6417. release_firmware(tp->fw);
  6418. tp->fw = NULL;
  6419. return -EINVAL;
  6420. }
  6421. /* We no longer need firmware; we have it. */
  6422. tp->fw_needed = NULL;
  6423. return 0;
  6424. }
  6425. static int tg3_open(struct net_device *dev)
  6426. {
  6427. struct tg3 *tp = netdev_priv(dev);
  6428. int err;
  6429. if (tp->fw_needed) {
  6430. err = tg3_request_firmware(tp);
  6431. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6432. if (err)
  6433. return err;
  6434. } else if (err) {
  6435. printk(KERN_WARNING "%s: TSO capability disabled.\n",
  6436. tp->dev->name);
  6437. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  6438. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6439. printk(KERN_NOTICE "%s: TSO capability restored.\n",
  6440. tp->dev->name);
  6441. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  6442. }
  6443. }
  6444. netif_carrier_off(tp->dev);
  6445. err = tg3_set_power_state(tp, PCI_D0);
  6446. if (err)
  6447. return err;
  6448. tg3_full_lock(tp, 0);
  6449. tg3_disable_ints(tp);
  6450. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6451. tg3_full_unlock(tp);
  6452. /* The placement of this call is tied
  6453. * to the setup and use of Host TX descriptors.
  6454. */
  6455. err = tg3_alloc_consistent(tp);
  6456. if (err)
  6457. return err;
  6458. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6459. /* All MSI supporting chips should support tagged
  6460. * status. Assert that this is the case.
  6461. */
  6462. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6463. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6464. "Not using MSI.\n", tp->dev->name);
  6465. } else if (pci_enable_msi(tp->pdev) == 0) {
  6466. u32 msi_mode;
  6467. msi_mode = tr32(MSGINT_MODE);
  6468. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6469. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6470. }
  6471. }
  6472. err = tg3_request_irq(tp);
  6473. if (err) {
  6474. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6475. pci_disable_msi(tp->pdev);
  6476. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6477. }
  6478. tg3_free_consistent(tp);
  6479. return err;
  6480. }
  6481. napi_enable(&tp->napi);
  6482. tg3_full_lock(tp, 0);
  6483. err = tg3_init_hw(tp, 1);
  6484. if (err) {
  6485. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6486. tg3_free_rings(tp);
  6487. } else {
  6488. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6489. tp->timer_offset = HZ;
  6490. else
  6491. tp->timer_offset = HZ / 10;
  6492. BUG_ON(tp->timer_offset > HZ);
  6493. tp->timer_counter = tp->timer_multiplier =
  6494. (HZ / tp->timer_offset);
  6495. tp->asf_counter = tp->asf_multiplier =
  6496. ((HZ / tp->timer_offset) * 2);
  6497. init_timer(&tp->timer);
  6498. tp->timer.expires = jiffies + tp->timer_offset;
  6499. tp->timer.data = (unsigned long) tp;
  6500. tp->timer.function = tg3_timer;
  6501. }
  6502. tg3_full_unlock(tp);
  6503. if (err) {
  6504. napi_disable(&tp->napi);
  6505. free_irq(tp->pdev->irq, dev);
  6506. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6507. pci_disable_msi(tp->pdev);
  6508. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6509. }
  6510. tg3_free_consistent(tp);
  6511. return err;
  6512. }
  6513. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6514. err = tg3_test_msi(tp);
  6515. if (err) {
  6516. tg3_full_lock(tp, 0);
  6517. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6518. pci_disable_msi(tp->pdev);
  6519. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6520. }
  6521. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6522. tg3_free_rings(tp);
  6523. tg3_free_consistent(tp);
  6524. tg3_full_unlock(tp);
  6525. napi_disable(&tp->napi);
  6526. return err;
  6527. }
  6528. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6529. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6530. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6531. tw32(PCIE_TRANSACTION_CFG,
  6532. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6533. }
  6534. }
  6535. }
  6536. tg3_phy_start(tp);
  6537. tg3_full_lock(tp, 0);
  6538. add_timer(&tp->timer);
  6539. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6540. tg3_enable_ints(tp);
  6541. tg3_full_unlock(tp);
  6542. netif_start_queue(dev);
  6543. return 0;
  6544. }
  6545. #if 0
  6546. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6547. {
  6548. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6549. u16 val16;
  6550. int i;
  6551. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6552. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6553. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6554. val16, val32);
  6555. /* MAC block */
  6556. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6557. tr32(MAC_MODE), tr32(MAC_STATUS));
  6558. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6559. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6560. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6561. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6562. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6563. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6564. /* Send data initiator control block */
  6565. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6566. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6567. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6568. tr32(SNDDATAI_STATSCTRL));
  6569. /* Send data completion control block */
  6570. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6571. /* Send BD ring selector block */
  6572. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6573. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6574. /* Send BD initiator control block */
  6575. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6576. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6577. /* Send BD completion control block */
  6578. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6579. /* Receive list placement control block */
  6580. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6581. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6582. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6583. tr32(RCVLPC_STATSCTRL));
  6584. /* Receive data and receive BD initiator control block */
  6585. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6586. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6587. /* Receive data completion control block */
  6588. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6589. tr32(RCVDCC_MODE));
  6590. /* Receive BD initiator control block */
  6591. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6592. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6593. /* Receive BD completion control block */
  6594. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6595. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6596. /* Receive list selector control block */
  6597. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6598. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6599. /* Mbuf cluster free block */
  6600. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6601. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6602. /* Host coalescing control block */
  6603. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6604. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6605. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6606. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6607. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6608. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6609. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6610. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6611. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6612. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6613. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6614. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6615. /* Memory arbiter control block */
  6616. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6617. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6618. /* Buffer manager control block */
  6619. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6620. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6621. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6622. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6623. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6624. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6625. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6626. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6627. /* Read DMA control block */
  6628. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6629. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6630. /* Write DMA control block */
  6631. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6632. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6633. /* DMA completion block */
  6634. printk("DEBUG: DMAC_MODE[%08x]\n",
  6635. tr32(DMAC_MODE));
  6636. /* GRC block */
  6637. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6638. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6639. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6640. tr32(GRC_LOCAL_CTRL));
  6641. /* TG3_BDINFOs */
  6642. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  6643. tr32(RCVDBDI_JUMBO_BD + 0x0),
  6644. tr32(RCVDBDI_JUMBO_BD + 0x4),
  6645. tr32(RCVDBDI_JUMBO_BD + 0x8),
  6646. tr32(RCVDBDI_JUMBO_BD + 0xc));
  6647. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  6648. tr32(RCVDBDI_STD_BD + 0x0),
  6649. tr32(RCVDBDI_STD_BD + 0x4),
  6650. tr32(RCVDBDI_STD_BD + 0x8),
  6651. tr32(RCVDBDI_STD_BD + 0xc));
  6652. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  6653. tr32(RCVDBDI_MINI_BD + 0x0),
  6654. tr32(RCVDBDI_MINI_BD + 0x4),
  6655. tr32(RCVDBDI_MINI_BD + 0x8),
  6656. tr32(RCVDBDI_MINI_BD + 0xc));
  6657. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  6658. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  6659. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  6660. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  6661. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  6662. val32, val32_2, val32_3, val32_4);
  6663. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  6664. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  6665. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  6666. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  6667. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  6668. val32, val32_2, val32_3, val32_4);
  6669. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  6670. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  6671. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  6672. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  6673. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  6674. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  6675. val32, val32_2, val32_3, val32_4, val32_5);
  6676. /* SW status block */
  6677. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  6678. tp->hw_status->status,
  6679. tp->hw_status->status_tag,
  6680. tp->hw_status->rx_jumbo_consumer,
  6681. tp->hw_status->rx_consumer,
  6682. tp->hw_status->rx_mini_consumer,
  6683. tp->hw_status->idx[0].rx_producer,
  6684. tp->hw_status->idx[0].tx_consumer);
  6685. /* SW statistics block */
  6686. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  6687. ((u32 *)tp->hw_stats)[0],
  6688. ((u32 *)tp->hw_stats)[1],
  6689. ((u32 *)tp->hw_stats)[2],
  6690. ((u32 *)tp->hw_stats)[3]);
  6691. /* Mailboxes */
  6692. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  6693. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  6694. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  6695. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  6696. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  6697. /* NIC side send descriptors. */
  6698. for (i = 0; i < 6; i++) {
  6699. unsigned long txd;
  6700. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  6701. + (i * sizeof(struct tg3_tx_buffer_desc));
  6702. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  6703. i,
  6704. readl(txd + 0x0), readl(txd + 0x4),
  6705. readl(txd + 0x8), readl(txd + 0xc));
  6706. }
  6707. /* NIC side RX descriptors. */
  6708. for (i = 0; i < 6; i++) {
  6709. unsigned long rxd;
  6710. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  6711. + (i * sizeof(struct tg3_rx_buffer_desc));
  6712. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  6713. i,
  6714. readl(rxd + 0x0), readl(rxd + 0x4),
  6715. readl(rxd + 0x8), readl(rxd + 0xc));
  6716. rxd += (4 * sizeof(u32));
  6717. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  6718. i,
  6719. readl(rxd + 0x0), readl(rxd + 0x4),
  6720. readl(rxd + 0x8), readl(rxd + 0xc));
  6721. }
  6722. for (i = 0; i < 6; i++) {
  6723. unsigned long rxd;
  6724. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  6725. + (i * sizeof(struct tg3_rx_buffer_desc));
  6726. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  6727. i,
  6728. readl(rxd + 0x0), readl(rxd + 0x4),
  6729. readl(rxd + 0x8), readl(rxd + 0xc));
  6730. rxd += (4 * sizeof(u32));
  6731. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  6732. i,
  6733. readl(rxd + 0x0), readl(rxd + 0x4),
  6734. readl(rxd + 0x8), readl(rxd + 0xc));
  6735. }
  6736. }
  6737. #endif
  6738. static struct net_device_stats *tg3_get_stats(struct net_device *);
  6739. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  6740. static int tg3_close(struct net_device *dev)
  6741. {
  6742. struct tg3 *tp = netdev_priv(dev);
  6743. napi_disable(&tp->napi);
  6744. cancel_work_sync(&tp->reset_task);
  6745. netif_stop_queue(dev);
  6746. del_timer_sync(&tp->timer);
  6747. tg3_full_lock(tp, 1);
  6748. #if 0
  6749. tg3_dump_state(tp);
  6750. #endif
  6751. tg3_disable_ints(tp);
  6752. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6753. tg3_free_rings(tp);
  6754. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6755. tg3_full_unlock(tp);
  6756. free_irq(tp->pdev->irq, dev);
  6757. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6758. pci_disable_msi(tp->pdev);
  6759. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6760. }
  6761. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  6762. sizeof(tp->net_stats_prev));
  6763. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  6764. sizeof(tp->estats_prev));
  6765. tg3_free_consistent(tp);
  6766. tg3_set_power_state(tp, PCI_D3hot);
  6767. netif_carrier_off(tp->dev);
  6768. return 0;
  6769. }
  6770. static inline unsigned long get_stat64(tg3_stat64_t *val)
  6771. {
  6772. unsigned long ret;
  6773. #if (BITS_PER_LONG == 32)
  6774. ret = val->low;
  6775. #else
  6776. ret = ((u64)val->high << 32) | ((u64)val->low);
  6777. #endif
  6778. return ret;
  6779. }
  6780. static inline u64 get_estat64(tg3_stat64_t *val)
  6781. {
  6782. return ((u64)val->high << 32) | ((u64)val->low);
  6783. }
  6784. static unsigned long calc_crc_errors(struct tg3 *tp)
  6785. {
  6786. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6787. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6788. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  6789. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  6790. u32 val;
  6791. spin_lock_bh(&tp->lock);
  6792. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  6793. tg3_writephy(tp, MII_TG3_TEST1,
  6794. val | MII_TG3_TEST1_CRC_EN);
  6795. tg3_readphy(tp, 0x14, &val);
  6796. } else
  6797. val = 0;
  6798. spin_unlock_bh(&tp->lock);
  6799. tp->phy_crc_errors += val;
  6800. return tp->phy_crc_errors;
  6801. }
  6802. return get_stat64(&hw_stats->rx_fcs_errors);
  6803. }
  6804. #define ESTAT_ADD(member) \
  6805. estats->member = old_estats->member + \
  6806. get_estat64(&hw_stats->member)
  6807. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  6808. {
  6809. struct tg3_ethtool_stats *estats = &tp->estats;
  6810. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  6811. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6812. if (!hw_stats)
  6813. return old_estats;
  6814. ESTAT_ADD(rx_octets);
  6815. ESTAT_ADD(rx_fragments);
  6816. ESTAT_ADD(rx_ucast_packets);
  6817. ESTAT_ADD(rx_mcast_packets);
  6818. ESTAT_ADD(rx_bcast_packets);
  6819. ESTAT_ADD(rx_fcs_errors);
  6820. ESTAT_ADD(rx_align_errors);
  6821. ESTAT_ADD(rx_xon_pause_rcvd);
  6822. ESTAT_ADD(rx_xoff_pause_rcvd);
  6823. ESTAT_ADD(rx_mac_ctrl_rcvd);
  6824. ESTAT_ADD(rx_xoff_entered);
  6825. ESTAT_ADD(rx_frame_too_long_errors);
  6826. ESTAT_ADD(rx_jabbers);
  6827. ESTAT_ADD(rx_undersize_packets);
  6828. ESTAT_ADD(rx_in_length_errors);
  6829. ESTAT_ADD(rx_out_length_errors);
  6830. ESTAT_ADD(rx_64_or_less_octet_packets);
  6831. ESTAT_ADD(rx_65_to_127_octet_packets);
  6832. ESTAT_ADD(rx_128_to_255_octet_packets);
  6833. ESTAT_ADD(rx_256_to_511_octet_packets);
  6834. ESTAT_ADD(rx_512_to_1023_octet_packets);
  6835. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  6836. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  6837. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  6838. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  6839. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  6840. ESTAT_ADD(tx_octets);
  6841. ESTAT_ADD(tx_collisions);
  6842. ESTAT_ADD(tx_xon_sent);
  6843. ESTAT_ADD(tx_xoff_sent);
  6844. ESTAT_ADD(tx_flow_control);
  6845. ESTAT_ADD(tx_mac_errors);
  6846. ESTAT_ADD(tx_single_collisions);
  6847. ESTAT_ADD(tx_mult_collisions);
  6848. ESTAT_ADD(tx_deferred);
  6849. ESTAT_ADD(tx_excessive_collisions);
  6850. ESTAT_ADD(tx_late_collisions);
  6851. ESTAT_ADD(tx_collide_2times);
  6852. ESTAT_ADD(tx_collide_3times);
  6853. ESTAT_ADD(tx_collide_4times);
  6854. ESTAT_ADD(tx_collide_5times);
  6855. ESTAT_ADD(tx_collide_6times);
  6856. ESTAT_ADD(tx_collide_7times);
  6857. ESTAT_ADD(tx_collide_8times);
  6858. ESTAT_ADD(tx_collide_9times);
  6859. ESTAT_ADD(tx_collide_10times);
  6860. ESTAT_ADD(tx_collide_11times);
  6861. ESTAT_ADD(tx_collide_12times);
  6862. ESTAT_ADD(tx_collide_13times);
  6863. ESTAT_ADD(tx_collide_14times);
  6864. ESTAT_ADD(tx_collide_15times);
  6865. ESTAT_ADD(tx_ucast_packets);
  6866. ESTAT_ADD(tx_mcast_packets);
  6867. ESTAT_ADD(tx_bcast_packets);
  6868. ESTAT_ADD(tx_carrier_sense_errors);
  6869. ESTAT_ADD(tx_discards);
  6870. ESTAT_ADD(tx_errors);
  6871. ESTAT_ADD(dma_writeq_full);
  6872. ESTAT_ADD(dma_write_prioq_full);
  6873. ESTAT_ADD(rxbds_empty);
  6874. ESTAT_ADD(rx_discards);
  6875. ESTAT_ADD(rx_errors);
  6876. ESTAT_ADD(rx_threshold_hit);
  6877. ESTAT_ADD(dma_readq_full);
  6878. ESTAT_ADD(dma_read_prioq_full);
  6879. ESTAT_ADD(tx_comp_queue_full);
  6880. ESTAT_ADD(ring_set_send_prod_index);
  6881. ESTAT_ADD(ring_status_update);
  6882. ESTAT_ADD(nic_irqs);
  6883. ESTAT_ADD(nic_avoided_irqs);
  6884. ESTAT_ADD(nic_tx_threshold_hit);
  6885. return estats;
  6886. }
  6887. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  6888. {
  6889. struct tg3 *tp = netdev_priv(dev);
  6890. struct net_device_stats *stats = &tp->net_stats;
  6891. struct net_device_stats *old_stats = &tp->net_stats_prev;
  6892. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6893. if (!hw_stats)
  6894. return old_stats;
  6895. stats->rx_packets = old_stats->rx_packets +
  6896. get_stat64(&hw_stats->rx_ucast_packets) +
  6897. get_stat64(&hw_stats->rx_mcast_packets) +
  6898. get_stat64(&hw_stats->rx_bcast_packets);
  6899. stats->tx_packets = old_stats->tx_packets +
  6900. get_stat64(&hw_stats->tx_ucast_packets) +
  6901. get_stat64(&hw_stats->tx_mcast_packets) +
  6902. get_stat64(&hw_stats->tx_bcast_packets);
  6903. stats->rx_bytes = old_stats->rx_bytes +
  6904. get_stat64(&hw_stats->rx_octets);
  6905. stats->tx_bytes = old_stats->tx_bytes +
  6906. get_stat64(&hw_stats->tx_octets);
  6907. stats->rx_errors = old_stats->rx_errors +
  6908. get_stat64(&hw_stats->rx_errors);
  6909. stats->tx_errors = old_stats->tx_errors +
  6910. get_stat64(&hw_stats->tx_errors) +
  6911. get_stat64(&hw_stats->tx_mac_errors) +
  6912. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  6913. get_stat64(&hw_stats->tx_discards);
  6914. stats->multicast = old_stats->multicast +
  6915. get_stat64(&hw_stats->rx_mcast_packets);
  6916. stats->collisions = old_stats->collisions +
  6917. get_stat64(&hw_stats->tx_collisions);
  6918. stats->rx_length_errors = old_stats->rx_length_errors +
  6919. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  6920. get_stat64(&hw_stats->rx_undersize_packets);
  6921. stats->rx_over_errors = old_stats->rx_over_errors +
  6922. get_stat64(&hw_stats->rxbds_empty);
  6923. stats->rx_frame_errors = old_stats->rx_frame_errors +
  6924. get_stat64(&hw_stats->rx_align_errors);
  6925. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  6926. get_stat64(&hw_stats->tx_discards);
  6927. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  6928. get_stat64(&hw_stats->tx_carrier_sense_errors);
  6929. stats->rx_crc_errors = old_stats->rx_crc_errors +
  6930. calc_crc_errors(tp);
  6931. stats->rx_missed_errors = old_stats->rx_missed_errors +
  6932. get_stat64(&hw_stats->rx_discards);
  6933. return stats;
  6934. }
  6935. static inline u32 calc_crc(unsigned char *buf, int len)
  6936. {
  6937. u32 reg;
  6938. u32 tmp;
  6939. int j, k;
  6940. reg = 0xffffffff;
  6941. for (j = 0; j < len; j++) {
  6942. reg ^= buf[j];
  6943. for (k = 0; k < 8; k++) {
  6944. tmp = reg & 0x01;
  6945. reg >>= 1;
  6946. if (tmp) {
  6947. reg ^= 0xedb88320;
  6948. }
  6949. }
  6950. }
  6951. return ~reg;
  6952. }
  6953. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  6954. {
  6955. /* accept or reject all multicast frames */
  6956. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  6957. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  6958. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  6959. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  6960. }
  6961. static void __tg3_set_rx_mode(struct net_device *dev)
  6962. {
  6963. struct tg3 *tp = netdev_priv(dev);
  6964. u32 rx_mode;
  6965. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  6966. RX_MODE_KEEP_VLAN_TAG);
  6967. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  6968. * flag clear.
  6969. */
  6970. #if TG3_VLAN_TAG_USED
  6971. if (!tp->vlgrp &&
  6972. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6973. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6974. #else
  6975. /* By definition, VLAN is disabled always in this
  6976. * case.
  6977. */
  6978. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6979. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6980. #endif
  6981. if (dev->flags & IFF_PROMISC) {
  6982. /* Promiscuous mode. */
  6983. rx_mode |= RX_MODE_PROMISC;
  6984. } else if (dev->flags & IFF_ALLMULTI) {
  6985. /* Accept all multicast. */
  6986. tg3_set_multi (tp, 1);
  6987. } else if (dev->mc_count < 1) {
  6988. /* Reject all multicast. */
  6989. tg3_set_multi (tp, 0);
  6990. } else {
  6991. /* Accept one or more multicast(s). */
  6992. struct dev_mc_list *mclist;
  6993. unsigned int i;
  6994. u32 mc_filter[4] = { 0, };
  6995. u32 regidx;
  6996. u32 bit;
  6997. u32 crc;
  6998. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  6999. i++, mclist = mclist->next) {
  7000. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7001. bit = ~crc & 0x7f;
  7002. regidx = (bit & 0x60) >> 5;
  7003. bit &= 0x1f;
  7004. mc_filter[regidx] |= (1 << bit);
  7005. }
  7006. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7007. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7008. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7009. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7010. }
  7011. if (rx_mode != tp->rx_mode) {
  7012. tp->rx_mode = rx_mode;
  7013. tw32_f(MAC_RX_MODE, rx_mode);
  7014. udelay(10);
  7015. }
  7016. }
  7017. static void tg3_set_rx_mode(struct net_device *dev)
  7018. {
  7019. struct tg3 *tp = netdev_priv(dev);
  7020. if (!netif_running(dev))
  7021. return;
  7022. tg3_full_lock(tp, 0);
  7023. __tg3_set_rx_mode(dev);
  7024. tg3_full_unlock(tp);
  7025. }
  7026. #define TG3_REGDUMP_LEN (32 * 1024)
  7027. static int tg3_get_regs_len(struct net_device *dev)
  7028. {
  7029. return TG3_REGDUMP_LEN;
  7030. }
  7031. static void tg3_get_regs(struct net_device *dev,
  7032. struct ethtool_regs *regs, void *_p)
  7033. {
  7034. u32 *p = _p;
  7035. struct tg3 *tp = netdev_priv(dev);
  7036. u8 *orig_p = _p;
  7037. int i;
  7038. regs->version = 0;
  7039. memset(p, 0, TG3_REGDUMP_LEN);
  7040. if (tp->link_config.phy_is_low_power)
  7041. return;
  7042. tg3_full_lock(tp, 0);
  7043. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7044. #define GET_REG32_LOOP(base,len) \
  7045. do { p = (u32 *)(orig_p + (base)); \
  7046. for (i = 0; i < len; i += 4) \
  7047. __GET_REG32((base) + i); \
  7048. } while (0)
  7049. #define GET_REG32_1(reg) \
  7050. do { p = (u32 *)(orig_p + (reg)); \
  7051. __GET_REG32((reg)); \
  7052. } while (0)
  7053. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7054. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7055. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7056. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7057. GET_REG32_1(SNDDATAC_MODE);
  7058. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7059. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7060. GET_REG32_1(SNDBDC_MODE);
  7061. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7062. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7063. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7064. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7065. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7066. GET_REG32_1(RCVDCC_MODE);
  7067. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7068. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7069. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7070. GET_REG32_1(MBFREE_MODE);
  7071. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7072. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7073. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7074. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7075. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7076. GET_REG32_1(RX_CPU_MODE);
  7077. GET_REG32_1(RX_CPU_STATE);
  7078. GET_REG32_1(RX_CPU_PGMCTR);
  7079. GET_REG32_1(RX_CPU_HWBKPT);
  7080. GET_REG32_1(TX_CPU_MODE);
  7081. GET_REG32_1(TX_CPU_STATE);
  7082. GET_REG32_1(TX_CPU_PGMCTR);
  7083. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7084. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7085. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7086. GET_REG32_1(DMAC_MODE);
  7087. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7088. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7089. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7090. #undef __GET_REG32
  7091. #undef GET_REG32_LOOP
  7092. #undef GET_REG32_1
  7093. tg3_full_unlock(tp);
  7094. }
  7095. static int tg3_get_eeprom_len(struct net_device *dev)
  7096. {
  7097. struct tg3 *tp = netdev_priv(dev);
  7098. return tp->nvram_size;
  7099. }
  7100. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7101. {
  7102. struct tg3 *tp = netdev_priv(dev);
  7103. int ret;
  7104. u8 *pd;
  7105. u32 i, offset, len, b_offset, b_count;
  7106. __be32 val;
  7107. if (tp->link_config.phy_is_low_power)
  7108. return -EAGAIN;
  7109. offset = eeprom->offset;
  7110. len = eeprom->len;
  7111. eeprom->len = 0;
  7112. eeprom->magic = TG3_EEPROM_MAGIC;
  7113. if (offset & 3) {
  7114. /* adjustments to start on required 4 byte boundary */
  7115. b_offset = offset & 3;
  7116. b_count = 4 - b_offset;
  7117. if (b_count > len) {
  7118. /* i.e. offset=1 len=2 */
  7119. b_count = len;
  7120. }
  7121. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7122. if (ret)
  7123. return ret;
  7124. memcpy(data, ((char*)&val) + b_offset, b_count);
  7125. len -= b_count;
  7126. offset += b_count;
  7127. eeprom->len += b_count;
  7128. }
  7129. /* read bytes upto the last 4 byte boundary */
  7130. pd = &data[eeprom->len];
  7131. for (i = 0; i < (len - (len & 3)); i += 4) {
  7132. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7133. if (ret) {
  7134. eeprom->len += i;
  7135. return ret;
  7136. }
  7137. memcpy(pd + i, &val, 4);
  7138. }
  7139. eeprom->len += i;
  7140. if (len & 3) {
  7141. /* read last bytes not ending on 4 byte boundary */
  7142. pd = &data[eeprom->len];
  7143. b_count = len & 3;
  7144. b_offset = offset + len - b_count;
  7145. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7146. if (ret)
  7147. return ret;
  7148. memcpy(pd, &val, b_count);
  7149. eeprom->len += b_count;
  7150. }
  7151. return 0;
  7152. }
  7153. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7154. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7155. {
  7156. struct tg3 *tp = netdev_priv(dev);
  7157. int ret;
  7158. u32 offset, len, b_offset, odd_len;
  7159. u8 *buf;
  7160. __be32 start, end;
  7161. if (tp->link_config.phy_is_low_power)
  7162. return -EAGAIN;
  7163. if (eeprom->magic != TG3_EEPROM_MAGIC)
  7164. return -EINVAL;
  7165. offset = eeprom->offset;
  7166. len = eeprom->len;
  7167. if ((b_offset = (offset & 3))) {
  7168. /* adjustments to start on required 4 byte boundary */
  7169. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7170. if (ret)
  7171. return ret;
  7172. len += b_offset;
  7173. offset &= ~3;
  7174. if (len < 4)
  7175. len = 4;
  7176. }
  7177. odd_len = 0;
  7178. if (len & 3) {
  7179. /* adjustments to end on required 4 byte boundary */
  7180. odd_len = 1;
  7181. len = (len + 3) & ~3;
  7182. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7183. if (ret)
  7184. return ret;
  7185. }
  7186. buf = data;
  7187. if (b_offset || odd_len) {
  7188. buf = kmalloc(len, GFP_KERNEL);
  7189. if (!buf)
  7190. return -ENOMEM;
  7191. if (b_offset)
  7192. memcpy(buf, &start, 4);
  7193. if (odd_len)
  7194. memcpy(buf+len-4, &end, 4);
  7195. memcpy(buf + b_offset, data, eeprom->len);
  7196. }
  7197. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7198. if (buf != data)
  7199. kfree(buf);
  7200. return ret;
  7201. }
  7202. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7203. {
  7204. struct tg3 *tp = netdev_priv(dev);
  7205. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7206. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7207. return -EAGAIN;
  7208. return phy_ethtool_gset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7209. }
  7210. cmd->supported = (SUPPORTED_Autoneg);
  7211. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7212. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7213. SUPPORTED_1000baseT_Full);
  7214. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7215. cmd->supported |= (SUPPORTED_100baseT_Half |
  7216. SUPPORTED_100baseT_Full |
  7217. SUPPORTED_10baseT_Half |
  7218. SUPPORTED_10baseT_Full |
  7219. SUPPORTED_TP);
  7220. cmd->port = PORT_TP;
  7221. } else {
  7222. cmd->supported |= SUPPORTED_FIBRE;
  7223. cmd->port = PORT_FIBRE;
  7224. }
  7225. cmd->advertising = tp->link_config.advertising;
  7226. if (netif_running(dev)) {
  7227. cmd->speed = tp->link_config.active_speed;
  7228. cmd->duplex = tp->link_config.active_duplex;
  7229. }
  7230. cmd->phy_address = PHY_ADDR;
  7231. cmd->transceiver = XCVR_INTERNAL;
  7232. cmd->autoneg = tp->link_config.autoneg;
  7233. cmd->maxtxpkt = 0;
  7234. cmd->maxrxpkt = 0;
  7235. return 0;
  7236. }
  7237. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7238. {
  7239. struct tg3 *tp = netdev_priv(dev);
  7240. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7241. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7242. return -EAGAIN;
  7243. return phy_ethtool_sset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7244. }
  7245. if (cmd->autoneg != AUTONEG_ENABLE &&
  7246. cmd->autoneg != AUTONEG_DISABLE)
  7247. return -EINVAL;
  7248. if (cmd->autoneg == AUTONEG_DISABLE &&
  7249. cmd->duplex != DUPLEX_FULL &&
  7250. cmd->duplex != DUPLEX_HALF)
  7251. return -EINVAL;
  7252. if (cmd->autoneg == AUTONEG_ENABLE) {
  7253. u32 mask = ADVERTISED_Autoneg |
  7254. ADVERTISED_Pause |
  7255. ADVERTISED_Asym_Pause;
  7256. if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7257. mask |= ADVERTISED_1000baseT_Half |
  7258. ADVERTISED_1000baseT_Full;
  7259. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  7260. mask |= ADVERTISED_100baseT_Half |
  7261. ADVERTISED_100baseT_Full |
  7262. ADVERTISED_10baseT_Half |
  7263. ADVERTISED_10baseT_Full |
  7264. ADVERTISED_TP;
  7265. else
  7266. mask |= ADVERTISED_FIBRE;
  7267. if (cmd->advertising & ~mask)
  7268. return -EINVAL;
  7269. mask &= (ADVERTISED_1000baseT_Half |
  7270. ADVERTISED_1000baseT_Full |
  7271. ADVERTISED_100baseT_Half |
  7272. ADVERTISED_100baseT_Full |
  7273. ADVERTISED_10baseT_Half |
  7274. ADVERTISED_10baseT_Full);
  7275. cmd->advertising &= mask;
  7276. } else {
  7277. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7278. if (cmd->speed != SPEED_1000)
  7279. return -EINVAL;
  7280. if (cmd->duplex != DUPLEX_FULL)
  7281. return -EINVAL;
  7282. } else {
  7283. if (cmd->speed != SPEED_100 &&
  7284. cmd->speed != SPEED_10)
  7285. return -EINVAL;
  7286. }
  7287. }
  7288. tg3_full_lock(tp, 0);
  7289. tp->link_config.autoneg = cmd->autoneg;
  7290. if (cmd->autoneg == AUTONEG_ENABLE) {
  7291. tp->link_config.advertising = (cmd->advertising |
  7292. ADVERTISED_Autoneg);
  7293. tp->link_config.speed = SPEED_INVALID;
  7294. tp->link_config.duplex = DUPLEX_INVALID;
  7295. } else {
  7296. tp->link_config.advertising = 0;
  7297. tp->link_config.speed = cmd->speed;
  7298. tp->link_config.duplex = cmd->duplex;
  7299. }
  7300. tp->link_config.orig_speed = tp->link_config.speed;
  7301. tp->link_config.orig_duplex = tp->link_config.duplex;
  7302. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7303. if (netif_running(dev))
  7304. tg3_setup_phy(tp, 1);
  7305. tg3_full_unlock(tp);
  7306. return 0;
  7307. }
  7308. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7309. {
  7310. struct tg3 *tp = netdev_priv(dev);
  7311. strcpy(info->driver, DRV_MODULE_NAME);
  7312. strcpy(info->version, DRV_MODULE_VERSION);
  7313. strcpy(info->fw_version, tp->fw_ver);
  7314. strcpy(info->bus_info, pci_name(tp->pdev));
  7315. }
  7316. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7317. {
  7318. struct tg3 *tp = netdev_priv(dev);
  7319. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7320. device_can_wakeup(&tp->pdev->dev))
  7321. wol->supported = WAKE_MAGIC;
  7322. else
  7323. wol->supported = 0;
  7324. wol->wolopts = 0;
  7325. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  7326. device_can_wakeup(&tp->pdev->dev))
  7327. wol->wolopts = WAKE_MAGIC;
  7328. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7329. }
  7330. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7331. {
  7332. struct tg3 *tp = netdev_priv(dev);
  7333. struct device *dp = &tp->pdev->dev;
  7334. if (wol->wolopts & ~WAKE_MAGIC)
  7335. return -EINVAL;
  7336. if ((wol->wolopts & WAKE_MAGIC) &&
  7337. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7338. return -EINVAL;
  7339. spin_lock_bh(&tp->lock);
  7340. if (wol->wolopts & WAKE_MAGIC) {
  7341. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7342. device_set_wakeup_enable(dp, true);
  7343. } else {
  7344. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7345. device_set_wakeup_enable(dp, false);
  7346. }
  7347. spin_unlock_bh(&tp->lock);
  7348. return 0;
  7349. }
  7350. static u32 tg3_get_msglevel(struct net_device *dev)
  7351. {
  7352. struct tg3 *tp = netdev_priv(dev);
  7353. return tp->msg_enable;
  7354. }
  7355. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7356. {
  7357. struct tg3 *tp = netdev_priv(dev);
  7358. tp->msg_enable = value;
  7359. }
  7360. static int tg3_set_tso(struct net_device *dev, u32 value)
  7361. {
  7362. struct tg3 *tp = netdev_priv(dev);
  7363. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7364. if (value)
  7365. return -EINVAL;
  7366. return 0;
  7367. }
  7368. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  7369. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)) {
  7370. if (value) {
  7371. dev->features |= NETIF_F_TSO6;
  7372. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7373. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7374. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7375. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7376. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7377. dev->features |= NETIF_F_TSO_ECN;
  7378. } else
  7379. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7380. }
  7381. return ethtool_op_set_tso(dev, value);
  7382. }
  7383. static int tg3_nway_reset(struct net_device *dev)
  7384. {
  7385. struct tg3 *tp = netdev_priv(dev);
  7386. int r;
  7387. if (!netif_running(dev))
  7388. return -EAGAIN;
  7389. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7390. return -EINVAL;
  7391. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7392. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7393. return -EAGAIN;
  7394. r = phy_start_aneg(tp->mdio_bus->phy_map[PHY_ADDR]);
  7395. } else {
  7396. u32 bmcr;
  7397. spin_lock_bh(&tp->lock);
  7398. r = -EINVAL;
  7399. tg3_readphy(tp, MII_BMCR, &bmcr);
  7400. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7401. ((bmcr & BMCR_ANENABLE) ||
  7402. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7403. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7404. BMCR_ANENABLE);
  7405. r = 0;
  7406. }
  7407. spin_unlock_bh(&tp->lock);
  7408. }
  7409. return r;
  7410. }
  7411. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7412. {
  7413. struct tg3 *tp = netdev_priv(dev);
  7414. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7415. ering->rx_mini_max_pending = 0;
  7416. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7417. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7418. else
  7419. ering->rx_jumbo_max_pending = 0;
  7420. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7421. ering->rx_pending = tp->rx_pending;
  7422. ering->rx_mini_pending = 0;
  7423. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7424. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7425. else
  7426. ering->rx_jumbo_pending = 0;
  7427. ering->tx_pending = tp->tx_pending;
  7428. }
  7429. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7430. {
  7431. struct tg3 *tp = netdev_priv(dev);
  7432. int irq_sync = 0, err = 0;
  7433. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7434. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7435. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7436. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7437. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7438. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7439. return -EINVAL;
  7440. if (netif_running(dev)) {
  7441. tg3_phy_stop(tp);
  7442. tg3_netif_stop(tp);
  7443. irq_sync = 1;
  7444. }
  7445. tg3_full_lock(tp, irq_sync);
  7446. tp->rx_pending = ering->rx_pending;
  7447. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7448. tp->rx_pending > 63)
  7449. tp->rx_pending = 63;
  7450. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7451. tp->tx_pending = ering->tx_pending;
  7452. if (netif_running(dev)) {
  7453. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7454. err = tg3_restart_hw(tp, 1);
  7455. if (!err)
  7456. tg3_netif_start(tp);
  7457. }
  7458. tg3_full_unlock(tp);
  7459. if (irq_sync && !err)
  7460. tg3_phy_start(tp);
  7461. return err;
  7462. }
  7463. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7464. {
  7465. struct tg3 *tp = netdev_priv(dev);
  7466. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7467. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  7468. epause->rx_pause = 1;
  7469. else
  7470. epause->rx_pause = 0;
  7471. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  7472. epause->tx_pause = 1;
  7473. else
  7474. epause->tx_pause = 0;
  7475. }
  7476. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7477. {
  7478. struct tg3 *tp = netdev_priv(dev);
  7479. int err = 0;
  7480. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7481. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7482. return -EAGAIN;
  7483. if (epause->autoneg) {
  7484. u32 newadv;
  7485. struct phy_device *phydev;
  7486. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  7487. if (epause->rx_pause) {
  7488. if (epause->tx_pause)
  7489. newadv = ADVERTISED_Pause;
  7490. else
  7491. newadv = ADVERTISED_Pause |
  7492. ADVERTISED_Asym_Pause;
  7493. } else if (epause->tx_pause) {
  7494. newadv = ADVERTISED_Asym_Pause;
  7495. } else
  7496. newadv = 0;
  7497. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  7498. u32 oldadv = phydev->advertising &
  7499. (ADVERTISED_Pause |
  7500. ADVERTISED_Asym_Pause);
  7501. if (oldadv != newadv) {
  7502. phydev->advertising &=
  7503. ~(ADVERTISED_Pause |
  7504. ADVERTISED_Asym_Pause);
  7505. phydev->advertising |= newadv;
  7506. err = phy_start_aneg(phydev);
  7507. }
  7508. } else {
  7509. tp->link_config.advertising &=
  7510. ~(ADVERTISED_Pause |
  7511. ADVERTISED_Asym_Pause);
  7512. tp->link_config.advertising |= newadv;
  7513. }
  7514. } else {
  7515. if (epause->rx_pause)
  7516. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7517. else
  7518. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7519. if (epause->tx_pause)
  7520. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  7521. else
  7522. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  7523. if (netif_running(dev))
  7524. tg3_setup_flow_control(tp, 0, 0);
  7525. }
  7526. } else {
  7527. int irq_sync = 0;
  7528. if (netif_running(dev)) {
  7529. tg3_netif_stop(tp);
  7530. irq_sync = 1;
  7531. }
  7532. tg3_full_lock(tp, irq_sync);
  7533. if (epause->autoneg)
  7534. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7535. else
  7536. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7537. if (epause->rx_pause)
  7538. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7539. else
  7540. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7541. if (epause->tx_pause)
  7542. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  7543. else
  7544. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  7545. if (netif_running(dev)) {
  7546. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7547. err = tg3_restart_hw(tp, 1);
  7548. if (!err)
  7549. tg3_netif_start(tp);
  7550. }
  7551. tg3_full_unlock(tp);
  7552. }
  7553. return err;
  7554. }
  7555. static u32 tg3_get_rx_csum(struct net_device *dev)
  7556. {
  7557. struct tg3 *tp = netdev_priv(dev);
  7558. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7559. }
  7560. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7561. {
  7562. struct tg3 *tp = netdev_priv(dev);
  7563. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7564. if (data != 0)
  7565. return -EINVAL;
  7566. return 0;
  7567. }
  7568. spin_lock_bh(&tp->lock);
  7569. if (data)
  7570. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7571. else
  7572. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7573. spin_unlock_bh(&tp->lock);
  7574. return 0;
  7575. }
  7576. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7577. {
  7578. struct tg3 *tp = netdev_priv(dev);
  7579. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7580. if (data != 0)
  7581. return -EINVAL;
  7582. return 0;
  7583. }
  7584. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7585. ethtool_op_set_tx_ipv6_csum(dev, data);
  7586. else
  7587. ethtool_op_set_tx_csum(dev, data);
  7588. return 0;
  7589. }
  7590. static int tg3_get_sset_count (struct net_device *dev, int sset)
  7591. {
  7592. switch (sset) {
  7593. case ETH_SS_TEST:
  7594. return TG3_NUM_TEST;
  7595. case ETH_SS_STATS:
  7596. return TG3_NUM_STATS;
  7597. default:
  7598. return -EOPNOTSUPP;
  7599. }
  7600. }
  7601. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7602. {
  7603. switch (stringset) {
  7604. case ETH_SS_STATS:
  7605. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7606. break;
  7607. case ETH_SS_TEST:
  7608. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7609. break;
  7610. default:
  7611. WARN_ON(1); /* we need a WARN() */
  7612. break;
  7613. }
  7614. }
  7615. static int tg3_phys_id(struct net_device *dev, u32 data)
  7616. {
  7617. struct tg3 *tp = netdev_priv(dev);
  7618. int i;
  7619. if (!netif_running(tp->dev))
  7620. return -EAGAIN;
  7621. if (data == 0)
  7622. data = UINT_MAX / 2;
  7623. for (i = 0; i < (data * 2); i++) {
  7624. if ((i % 2) == 0)
  7625. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7626. LED_CTRL_1000MBPS_ON |
  7627. LED_CTRL_100MBPS_ON |
  7628. LED_CTRL_10MBPS_ON |
  7629. LED_CTRL_TRAFFIC_OVERRIDE |
  7630. LED_CTRL_TRAFFIC_BLINK |
  7631. LED_CTRL_TRAFFIC_LED);
  7632. else
  7633. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7634. LED_CTRL_TRAFFIC_OVERRIDE);
  7635. if (msleep_interruptible(500))
  7636. break;
  7637. }
  7638. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7639. return 0;
  7640. }
  7641. static void tg3_get_ethtool_stats (struct net_device *dev,
  7642. struct ethtool_stats *estats, u64 *tmp_stats)
  7643. {
  7644. struct tg3 *tp = netdev_priv(dev);
  7645. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7646. }
  7647. #define NVRAM_TEST_SIZE 0x100
  7648. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  7649. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  7650. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  7651. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7652. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7653. static int tg3_test_nvram(struct tg3 *tp)
  7654. {
  7655. u32 csum, magic;
  7656. __be32 *buf;
  7657. int i, j, k, err = 0, size;
  7658. if (tg3_nvram_read(tp, 0, &magic) != 0)
  7659. return -EIO;
  7660. if (magic == TG3_EEPROM_MAGIC)
  7661. size = NVRAM_TEST_SIZE;
  7662. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  7663. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  7664. TG3_EEPROM_SB_FORMAT_1) {
  7665. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  7666. case TG3_EEPROM_SB_REVISION_0:
  7667. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  7668. break;
  7669. case TG3_EEPROM_SB_REVISION_2:
  7670. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  7671. break;
  7672. case TG3_EEPROM_SB_REVISION_3:
  7673. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  7674. break;
  7675. default:
  7676. return 0;
  7677. }
  7678. } else
  7679. return 0;
  7680. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  7681. size = NVRAM_SELFBOOT_HW_SIZE;
  7682. else
  7683. return -EIO;
  7684. buf = kmalloc(size, GFP_KERNEL);
  7685. if (buf == NULL)
  7686. return -ENOMEM;
  7687. err = -EIO;
  7688. for (i = 0, j = 0; i < size; i += 4, j++) {
  7689. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  7690. if (err)
  7691. break;
  7692. }
  7693. if (i < size)
  7694. goto out;
  7695. /* Selfboot format */
  7696. magic = be32_to_cpu(buf[0]);
  7697. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  7698. TG3_EEPROM_MAGIC_FW) {
  7699. u8 *buf8 = (u8 *) buf, csum8 = 0;
  7700. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  7701. TG3_EEPROM_SB_REVISION_2) {
  7702. /* For rev 2, the csum doesn't include the MBA. */
  7703. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  7704. csum8 += buf8[i];
  7705. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  7706. csum8 += buf8[i];
  7707. } else {
  7708. for (i = 0; i < size; i++)
  7709. csum8 += buf8[i];
  7710. }
  7711. if (csum8 == 0) {
  7712. err = 0;
  7713. goto out;
  7714. }
  7715. err = -EIO;
  7716. goto out;
  7717. }
  7718. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  7719. TG3_EEPROM_MAGIC_HW) {
  7720. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  7721. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  7722. u8 *buf8 = (u8 *) buf;
  7723. /* Separate the parity bits and the data bytes. */
  7724. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  7725. if ((i == 0) || (i == 8)) {
  7726. int l;
  7727. u8 msk;
  7728. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  7729. parity[k++] = buf8[i] & msk;
  7730. i++;
  7731. }
  7732. else if (i == 16) {
  7733. int l;
  7734. u8 msk;
  7735. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  7736. parity[k++] = buf8[i] & msk;
  7737. i++;
  7738. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  7739. parity[k++] = buf8[i] & msk;
  7740. i++;
  7741. }
  7742. data[j++] = buf8[i];
  7743. }
  7744. err = -EIO;
  7745. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  7746. u8 hw8 = hweight8(data[i]);
  7747. if ((hw8 & 0x1) && parity[i])
  7748. goto out;
  7749. else if (!(hw8 & 0x1) && !parity[i])
  7750. goto out;
  7751. }
  7752. err = 0;
  7753. goto out;
  7754. }
  7755. /* Bootstrap checksum at offset 0x10 */
  7756. csum = calc_crc((unsigned char *) buf, 0x10);
  7757. if (csum != be32_to_cpu(buf[0x10/4]))
  7758. goto out;
  7759. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  7760. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  7761. if (csum != be32_to_cpu(buf[0xfc/4]))
  7762. goto out;
  7763. err = 0;
  7764. out:
  7765. kfree(buf);
  7766. return err;
  7767. }
  7768. #define TG3_SERDES_TIMEOUT_SEC 2
  7769. #define TG3_COPPER_TIMEOUT_SEC 6
  7770. static int tg3_test_link(struct tg3 *tp)
  7771. {
  7772. int i, max;
  7773. if (!netif_running(tp->dev))
  7774. return -ENODEV;
  7775. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  7776. max = TG3_SERDES_TIMEOUT_SEC;
  7777. else
  7778. max = TG3_COPPER_TIMEOUT_SEC;
  7779. for (i = 0; i < max; i++) {
  7780. if (netif_carrier_ok(tp->dev))
  7781. return 0;
  7782. if (msleep_interruptible(1000))
  7783. break;
  7784. }
  7785. return -EIO;
  7786. }
  7787. /* Only test the commonly used registers */
  7788. static int tg3_test_registers(struct tg3 *tp)
  7789. {
  7790. int i, is_5705, is_5750;
  7791. u32 offset, read_mask, write_mask, val, save_val, read_val;
  7792. static struct {
  7793. u16 offset;
  7794. u16 flags;
  7795. #define TG3_FL_5705 0x1
  7796. #define TG3_FL_NOT_5705 0x2
  7797. #define TG3_FL_NOT_5788 0x4
  7798. #define TG3_FL_NOT_5750 0x8
  7799. u32 read_mask;
  7800. u32 write_mask;
  7801. } reg_tbl[] = {
  7802. /* MAC Control Registers */
  7803. { MAC_MODE, TG3_FL_NOT_5705,
  7804. 0x00000000, 0x00ef6f8c },
  7805. { MAC_MODE, TG3_FL_5705,
  7806. 0x00000000, 0x01ef6b8c },
  7807. { MAC_STATUS, TG3_FL_NOT_5705,
  7808. 0x03800107, 0x00000000 },
  7809. { MAC_STATUS, TG3_FL_5705,
  7810. 0x03800100, 0x00000000 },
  7811. { MAC_ADDR_0_HIGH, 0x0000,
  7812. 0x00000000, 0x0000ffff },
  7813. { MAC_ADDR_0_LOW, 0x0000,
  7814. 0x00000000, 0xffffffff },
  7815. { MAC_RX_MTU_SIZE, 0x0000,
  7816. 0x00000000, 0x0000ffff },
  7817. { MAC_TX_MODE, 0x0000,
  7818. 0x00000000, 0x00000070 },
  7819. { MAC_TX_LENGTHS, 0x0000,
  7820. 0x00000000, 0x00003fff },
  7821. { MAC_RX_MODE, TG3_FL_NOT_5705,
  7822. 0x00000000, 0x000007fc },
  7823. { MAC_RX_MODE, TG3_FL_5705,
  7824. 0x00000000, 0x000007dc },
  7825. { MAC_HASH_REG_0, 0x0000,
  7826. 0x00000000, 0xffffffff },
  7827. { MAC_HASH_REG_1, 0x0000,
  7828. 0x00000000, 0xffffffff },
  7829. { MAC_HASH_REG_2, 0x0000,
  7830. 0x00000000, 0xffffffff },
  7831. { MAC_HASH_REG_3, 0x0000,
  7832. 0x00000000, 0xffffffff },
  7833. /* Receive Data and Receive BD Initiator Control Registers. */
  7834. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  7835. 0x00000000, 0xffffffff },
  7836. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  7837. 0x00000000, 0xffffffff },
  7838. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  7839. 0x00000000, 0x00000003 },
  7840. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  7841. 0x00000000, 0xffffffff },
  7842. { RCVDBDI_STD_BD+0, 0x0000,
  7843. 0x00000000, 0xffffffff },
  7844. { RCVDBDI_STD_BD+4, 0x0000,
  7845. 0x00000000, 0xffffffff },
  7846. { RCVDBDI_STD_BD+8, 0x0000,
  7847. 0x00000000, 0xffff0002 },
  7848. { RCVDBDI_STD_BD+0xc, 0x0000,
  7849. 0x00000000, 0xffffffff },
  7850. /* Receive BD Initiator Control Registers. */
  7851. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  7852. 0x00000000, 0xffffffff },
  7853. { RCVBDI_STD_THRESH, TG3_FL_5705,
  7854. 0x00000000, 0x000003ff },
  7855. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  7856. 0x00000000, 0xffffffff },
  7857. /* Host Coalescing Control Registers. */
  7858. { HOSTCC_MODE, TG3_FL_NOT_5705,
  7859. 0x00000000, 0x00000004 },
  7860. { HOSTCC_MODE, TG3_FL_5705,
  7861. 0x00000000, 0x000000f6 },
  7862. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  7863. 0x00000000, 0xffffffff },
  7864. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  7865. 0x00000000, 0x000003ff },
  7866. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  7867. 0x00000000, 0xffffffff },
  7868. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  7869. 0x00000000, 0x000003ff },
  7870. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  7871. 0x00000000, 0xffffffff },
  7872. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7873. 0x00000000, 0x000000ff },
  7874. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  7875. 0x00000000, 0xffffffff },
  7876. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7877. 0x00000000, 0x000000ff },
  7878. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7879. 0x00000000, 0xffffffff },
  7880. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7881. 0x00000000, 0xffffffff },
  7882. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7883. 0x00000000, 0xffffffff },
  7884. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7885. 0x00000000, 0x000000ff },
  7886. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7887. 0x00000000, 0xffffffff },
  7888. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7889. 0x00000000, 0x000000ff },
  7890. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  7891. 0x00000000, 0xffffffff },
  7892. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  7893. 0x00000000, 0xffffffff },
  7894. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  7895. 0x00000000, 0xffffffff },
  7896. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  7897. 0x00000000, 0xffffffff },
  7898. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  7899. 0x00000000, 0xffffffff },
  7900. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  7901. 0xffffffff, 0x00000000 },
  7902. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  7903. 0xffffffff, 0x00000000 },
  7904. /* Buffer Manager Control Registers. */
  7905. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  7906. 0x00000000, 0x007fff80 },
  7907. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  7908. 0x00000000, 0x007fffff },
  7909. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  7910. 0x00000000, 0x0000003f },
  7911. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  7912. 0x00000000, 0x000001ff },
  7913. { BUFMGR_MB_HIGH_WATER, 0x0000,
  7914. 0x00000000, 0x000001ff },
  7915. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  7916. 0xffffffff, 0x00000000 },
  7917. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  7918. 0xffffffff, 0x00000000 },
  7919. /* Mailbox Registers */
  7920. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  7921. 0x00000000, 0x000001ff },
  7922. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  7923. 0x00000000, 0x000001ff },
  7924. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  7925. 0x00000000, 0x000007ff },
  7926. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  7927. 0x00000000, 0x000001ff },
  7928. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  7929. };
  7930. is_5705 = is_5750 = 0;
  7931. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7932. is_5705 = 1;
  7933. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7934. is_5750 = 1;
  7935. }
  7936. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  7937. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  7938. continue;
  7939. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  7940. continue;
  7941. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  7942. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  7943. continue;
  7944. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  7945. continue;
  7946. offset = (u32) reg_tbl[i].offset;
  7947. read_mask = reg_tbl[i].read_mask;
  7948. write_mask = reg_tbl[i].write_mask;
  7949. /* Save the original register content */
  7950. save_val = tr32(offset);
  7951. /* Determine the read-only value. */
  7952. read_val = save_val & read_mask;
  7953. /* Write zero to the register, then make sure the read-only bits
  7954. * are not changed and the read/write bits are all zeros.
  7955. */
  7956. tw32(offset, 0);
  7957. val = tr32(offset);
  7958. /* Test the read-only and read/write bits. */
  7959. if (((val & read_mask) != read_val) || (val & write_mask))
  7960. goto out;
  7961. /* Write ones to all the bits defined by RdMask and WrMask, then
  7962. * make sure the read-only bits are not changed and the
  7963. * read/write bits are all ones.
  7964. */
  7965. tw32(offset, read_mask | write_mask);
  7966. val = tr32(offset);
  7967. /* Test the read-only bits. */
  7968. if ((val & read_mask) != read_val)
  7969. goto out;
  7970. /* Test the read/write bits. */
  7971. if ((val & write_mask) != write_mask)
  7972. goto out;
  7973. tw32(offset, save_val);
  7974. }
  7975. return 0;
  7976. out:
  7977. if (netif_msg_hw(tp))
  7978. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  7979. offset);
  7980. tw32(offset, save_val);
  7981. return -EIO;
  7982. }
  7983. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  7984. {
  7985. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  7986. int i;
  7987. u32 j;
  7988. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  7989. for (j = 0; j < len; j += 4) {
  7990. u32 val;
  7991. tg3_write_mem(tp, offset + j, test_pattern[i]);
  7992. tg3_read_mem(tp, offset + j, &val);
  7993. if (val != test_pattern[i])
  7994. return -EIO;
  7995. }
  7996. }
  7997. return 0;
  7998. }
  7999. static int tg3_test_memory(struct tg3 *tp)
  8000. {
  8001. static struct mem_entry {
  8002. u32 offset;
  8003. u32 len;
  8004. } mem_tbl_570x[] = {
  8005. { 0x00000000, 0x00b50},
  8006. { 0x00002000, 0x1c000},
  8007. { 0xffffffff, 0x00000}
  8008. }, mem_tbl_5705[] = {
  8009. { 0x00000100, 0x0000c},
  8010. { 0x00000200, 0x00008},
  8011. { 0x00004000, 0x00800},
  8012. { 0x00006000, 0x01000},
  8013. { 0x00008000, 0x02000},
  8014. { 0x00010000, 0x0e000},
  8015. { 0xffffffff, 0x00000}
  8016. }, mem_tbl_5755[] = {
  8017. { 0x00000200, 0x00008},
  8018. { 0x00004000, 0x00800},
  8019. { 0x00006000, 0x00800},
  8020. { 0x00008000, 0x02000},
  8021. { 0x00010000, 0x0c000},
  8022. { 0xffffffff, 0x00000}
  8023. }, mem_tbl_5906[] = {
  8024. { 0x00000200, 0x00008},
  8025. { 0x00004000, 0x00400},
  8026. { 0x00006000, 0x00400},
  8027. { 0x00008000, 0x01000},
  8028. { 0x00010000, 0x01000},
  8029. { 0xffffffff, 0x00000}
  8030. };
  8031. struct mem_entry *mem_tbl;
  8032. int err = 0;
  8033. int i;
  8034. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8035. mem_tbl = mem_tbl_5755;
  8036. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8037. mem_tbl = mem_tbl_5906;
  8038. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8039. mem_tbl = mem_tbl_5705;
  8040. else
  8041. mem_tbl = mem_tbl_570x;
  8042. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8043. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8044. mem_tbl[i].len)) != 0)
  8045. break;
  8046. }
  8047. return err;
  8048. }
  8049. #define TG3_MAC_LOOPBACK 0
  8050. #define TG3_PHY_LOOPBACK 1
  8051. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8052. {
  8053. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8054. u32 desc_idx;
  8055. struct sk_buff *skb, *rx_skb;
  8056. u8 *tx_data;
  8057. dma_addr_t map;
  8058. int num_pkts, tx_len, rx_len, i, err;
  8059. struct tg3_rx_buffer_desc *desc;
  8060. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8061. /* HW errata - mac loopback fails in some cases on 5780.
  8062. * Normal traffic and PHY loopback are not affected by
  8063. * errata.
  8064. */
  8065. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8066. return 0;
  8067. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8068. MAC_MODE_PORT_INT_LPBACK;
  8069. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8070. mac_mode |= MAC_MODE_LINK_POLARITY;
  8071. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8072. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8073. else
  8074. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8075. tw32(MAC_MODE, mac_mode);
  8076. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8077. u32 val;
  8078. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8079. u32 phytest;
  8080. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
  8081. u32 phy;
  8082. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  8083. phytest | MII_TG3_EPHY_SHADOW_EN);
  8084. if (!tg3_readphy(tp, 0x1b, &phy))
  8085. tg3_writephy(tp, 0x1b, phy & ~0x20);
  8086. tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
  8087. }
  8088. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8089. } else
  8090. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8091. tg3_phy_toggle_automdix(tp, 0);
  8092. tg3_writephy(tp, MII_BMCR, val);
  8093. udelay(40);
  8094. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8095. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8096. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
  8097. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8098. } else
  8099. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8100. /* reset to prevent losing 1st rx packet intermittently */
  8101. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8102. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8103. udelay(10);
  8104. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8105. }
  8106. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8107. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8108. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8109. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8110. mac_mode |= MAC_MODE_LINK_POLARITY;
  8111. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8112. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8113. }
  8114. tw32(MAC_MODE, mac_mode);
  8115. }
  8116. else
  8117. return -EINVAL;
  8118. err = -EIO;
  8119. tx_len = 1514;
  8120. skb = netdev_alloc_skb(tp->dev, tx_len);
  8121. if (!skb)
  8122. return -ENOMEM;
  8123. tx_data = skb_put(skb, tx_len);
  8124. memcpy(tx_data, tp->dev->dev_addr, 6);
  8125. memset(tx_data + 6, 0x0, 8);
  8126. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8127. for (i = 14; i < tx_len; i++)
  8128. tx_data[i] = (u8) (i & 0xff);
  8129. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8130. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8131. HOSTCC_MODE_NOW);
  8132. udelay(10);
  8133. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  8134. num_pkts = 0;
  8135. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  8136. tp->tx_prod++;
  8137. num_pkts++;
  8138. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  8139. tp->tx_prod);
  8140. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  8141. udelay(10);
  8142. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8143. for (i = 0; i < 25; i++) {
  8144. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8145. HOSTCC_MODE_NOW);
  8146. udelay(10);
  8147. tx_idx = tp->hw_status->idx[0].tx_consumer;
  8148. rx_idx = tp->hw_status->idx[0].rx_producer;
  8149. if ((tx_idx == tp->tx_prod) &&
  8150. (rx_idx == (rx_start_idx + num_pkts)))
  8151. break;
  8152. }
  8153. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8154. dev_kfree_skb(skb);
  8155. if (tx_idx != tp->tx_prod)
  8156. goto out;
  8157. if (rx_idx != rx_start_idx + num_pkts)
  8158. goto out;
  8159. desc = &tp->rx_rcb[rx_start_idx];
  8160. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8161. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8162. if (opaque_key != RXD_OPAQUE_RING_STD)
  8163. goto out;
  8164. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8165. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8166. goto out;
  8167. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8168. if (rx_len != tx_len)
  8169. goto out;
  8170. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  8171. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  8172. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8173. for (i = 14; i < tx_len; i++) {
  8174. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8175. goto out;
  8176. }
  8177. err = 0;
  8178. /* tg3_free_rings will unmap and free the rx_skb */
  8179. out:
  8180. return err;
  8181. }
  8182. #define TG3_MAC_LOOPBACK_FAILED 1
  8183. #define TG3_PHY_LOOPBACK_FAILED 2
  8184. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8185. TG3_PHY_LOOPBACK_FAILED)
  8186. static int tg3_test_loopback(struct tg3 *tp)
  8187. {
  8188. int err = 0;
  8189. u32 cpmuctrl = 0;
  8190. if (!netif_running(tp->dev))
  8191. return TG3_LOOPBACK_FAILED;
  8192. err = tg3_reset_hw(tp, 1);
  8193. if (err)
  8194. return TG3_LOOPBACK_FAILED;
  8195. /* Turn off gphy autopowerdown. */
  8196. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8197. tg3_phy_toggle_apd(tp, false);
  8198. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8199. int i;
  8200. u32 status;
  8201. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8202. /* Wait for up to 40 microseconds to acquire lock. */
  8203. for (i = 0; i < 4; i++) {
  8204. status = tr32(TG3_CPMU_MUTEX_GNT);
  8205. if (status == CPMU_MUTEX_GNT_DRIVER)
  8206. break;
  8207. udelay(10);
  8208. }
  8209. if (status != CPMU_MUTEX_GNT_DRIVER)
  8210. return TG3_LOOPBACK_FAILED;
  8211. /* Turn off link-based power management. */
  8212. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8213. tw32(TG3_CPMU_CTRL,
  8214. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8215. CPMU_CTRL_LINK_AWARE_MODE));
  8216. }
  8217. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8218. err |= TG3_MAC_LOOPBACK_FAILED;
  8219. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8220. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8221. /* Release the mutex */
  8222. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8223. }
  8224. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8225. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8226. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8227. err |= TG3_PHY_LOOPBACK_FAILED;
  8228. }
  8229. /* Re-enable gphy autopowerdown. */
  8230. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8231. tg3_phy_toggle_apd(tp, true);
  8232. return err;
  8233. }
  8234. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8235. u64 *data)
  8236. {
  8237. struct tg3 *tp = netdev_priv(dev);
  8238. if (tp->link_config.phy_is_low_power)
  8239. tg3_set_power_state(tp, PCI_D0);
  8240. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8241. if (tg3_test_nvram(tp) != 0) {
  8242. etest->flags |= ETH_TEST_FL_FAILED;
  8243. data[0] = 1;
  8244. }
  8245. if (tg3_test_link(tp) != 0) {
  8246. etest->flags |= ETH_TEST_FL_FAILED;
  8247. data[1] = 1;
  8248. }
  8249. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8250. int err, err2 = 0, irq_sync = 0;
  8251. if (netif_running(dev)) {
  8252. tg3_phy_stop(tp);
  8253. tg3_netif_stop(tp);
  8254. irq_sync = 1;
  8255. }
  8256. tg3_full_lock(tp, irq_sync);
  8257. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8258. err = tg3_nvram_lock(tp);
  8259. tg3_halt_cpu(tp, RX_CPU_BASE);
  8260. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8261. tg3_halt_cpu(tp, TX_CPU_BASE);
  8262. if (!err)
  8263. tg3_nvram_unlock(tp);
  8264. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8265. tg3_phy_reset(tp);
  8266. if (tg3_test_registers(tp) != 0) {
  8267. etest->flags |= ETH_TEST_FL_FAILED;
  8268. data[2] = 1;
  8269. }
  8270. if (tg3_test_memory(tp) != 0) {
  8271. etest->flags |= ETH_TEST_FL_FAILED;
  8272. data[3] = 1;
  8273. }
  8274. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8275. etest->flags |= ETH_TEST_FL_FAILED;
  8276. tg3_full_unlock(tp);
  8277. if (tg3_test_interrupt(tp) != 0) {
  8278. etest->flags |= ETH_TEST_FL_FAILED;
  8279. data[5] = 1;
  8280. }
  8281. tg3_full_lock(tp, 0);
  8282. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8283. if (netif_running(dev)) {
  8284. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8285. err2 = tg3_restart_hw(tp, 1);
  8286. if (!err2)
  8287. tg3_netif_start(tp);
  8288. }
  8289. tg3_full_unlock(tp);
  8290. if (irq_sync && !err2)
  8291. tg3_phy_start(tp);
  8292. }
  8293. if (tp->link_config.phy_is_low_power)
  8294. tg3_set_power_state(tp, PCI_D3hot);
  8295. }
  8296. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8297. {
  8298. struct mii_ioctl_data *data = if_mii(ifr);
  8299. struct tg3 *tp = netdev_priv(dev);
  8300. int err;
  8301. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8302. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8303. return -EAGAIN;
  8304. return phy_mii_ioctl(tp->mdio_bus->phy_map[PHY_ADDR], data, cmd);
  8305. }
  8306. switch(cmd) {
  8307. case SIOCGMIIPHY:
  8308. data->phy_id = PHY_ADDR;
  8309. /* fallthru */
  8310. case SIOCGMIIREG: {
  8311. u32 mii_regval;
  8312. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8313. break; /* We have no PHY */
  8314. if (tp->link_config.phy_is_low_power)
  8315. return -EAGAIN;
  8316. spin_lock_bh(&tp->lock);
  8317. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8318. spin_unlock_bh(&tp->lock);
  8319. data->val_out = mii_regval;
  8320. return err;
  8321. }
  8322. case SIOCSMIIREG:
  8323. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8324. break; /* We have no PHY */
  8325. if (!capable(CAP_NET_ADMIN))
  8326. return -EPERM;
  8327. if (tp->link_config.phy_is_low_power)
  8328. return -EAGAIN;
  8329. spin_lock_bh(&tp->lock);
  8330. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8331. spin_unlock_bh(&tp->lock);
  8332. return err;
  8333. default:
  8334. /* do nothing */
  8335. break;
  8336. }
  8337. return -EOPNOTSUPP;
  8338. }
  8339. #if TG3_VLAN_TAG_USED
  8340. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8341. {
  8342. struct tg3 *tp = netdev_priv(dev);
  8343. if (!netif_running(dev)) {
  8344. tp->vlgrp = grp;
  8345. return;
  8346. }
  8347. tg3_netif_stop(tp);
  8348. tg3_full_lock(tp, 0);
  8349. tp->vlgrp = grp;
  8350. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8351. __tg3_set_rx_mode(dev);
  8352. tg3_netif_start(tp);
  8353. tg3_full_unlock(tp);
  8354. }
  8355. #endif
  8356. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8357. {
  8358. struct tg3 *tp = netdev_priv(dev);
  8359. memcpy(ec, &tp->coal, sizeof(*ec));
  8360. return 0;
  8361. }
  8362. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8363. {
  8364. struct tg3 *tp = netdev_priv(dev);
  8365. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8366. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8367. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8368. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8369. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8370. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8371. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8372. }
  8373. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8374. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8375. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8376. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8377. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8378. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8379. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8380. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8381. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8382. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8383. return -EINVAL;
  8384. /* No rx interrupts will be generated if both are zero */
  8385. if ((ec->rx_coalesce_usecs == 0) &&
  8386. (ec->rx_max_coalesced_frames == 0))
  8387. return -EINVAL;
  8388. /* No tx interrupts will be generated if both are zero */
  8389. if ((ec->tx_coalesce_usecs == 0) &&
  8390. (ec->tx_max_coalesced_frames == 0))
  8391. return -EINVAL;
  8392. /* Only copy relevant parameters, ignore all others. */
  8393. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8394. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8395. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8396. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8397. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8398. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8399. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8400. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8401. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8402. if (netif_running(dev)) {
  8403. tg3_full_lock(tp, 0);
  8404. __tg3_set_coalesce(tp, &tp->coal);
  8405. tg3_full_unlock(tp);
  8406. }
  8407. return 0;
  8408. }
  8409. static const struct ethtool_ops tg3_ethtool_ops = {
  8410. .get_settings = tg3_get_settings,
  8411. .set_settings = tg3_set_settings,
  8412. .get_drvinfo = tg3_get_drvinfo,
  8413. .get_regs_len = tg3_get_regs_len,
  8414. .get_regs = tg3_get_regs,
  8415. .get_wol = tg3_get_wol,
  8416. .set_wol = tg3_set_wol,
  8417. .get_msglevel = tg3_get_msglevel,
  8418. .set_msglevel = tg3_set_msglevel,
  8419. .nway_reset = tg3_nway_reset,
  8420. .get_link = ethtool_op_get_link,
  8421. .get_eeprom_len = tg3_get_eeprom_len,
  8422. .get_eeprom = tg3_get_eeprom,
  8423. .set_eeprom = tg3_set_eeprom,
  8424. .get_ringparam = tg3_get_ringparam,
  8425. .set_ringparam = tg3_set_ringparam,
  8426. .get_pauseparam = tg3_get_pauseparam,
  8427. .set_pauseparam = tg3_set_pauseparam,
  8428. .get_rx_csum = tg3_get_rx_csum,
  8429. .set_rx_csum = tg3_set_rx_csum,
  8430. .set_tx_csum = tg3_set_tx_csum,
  8431. .set_sg = ethtool_op_set_sg,
  8432. .set_tso = tg3_set_tso,
  8433. .self_test = tg3_self_test,
  8434. .get_strings = tg3_get_strings,
  8435. .phys_id = tg3_phys_id,
  8436. .get_ethtool_stats = tg3_get_ethtool_stats,
  8437. .get_coalesce = tg3_get_coalesce,
  8438. .set_coalesce = tg3_set_coalesce,
  8439. .get_sset_count = tg3_get_sset_count,
  8440. };
  8441. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8442. {
  8443. u32 cursize, val, magic;
  8444. tp->nvram_size = EEPROM_CHIP_SIZE;
  8445. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8446. return;
  8447. if ((magic != TG3_EEPROM_MAGIC) &&
  8448. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8449. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8450. return;
  8451. /*
  8452. * Size the chip by reading offsets at increasing powers of two.
  8453. * When we encounter our validation signature, we know the addressing
  8454. * has wrapped around, and thus have our chip size.
  8455. */
  8456. cursize = 0x10;
  8457. while (cursize < tp->nvram_size) {
  8458. if (tg3_nvram_read(tp, cursize, &val) != 0)
  8459. return;
  8460. if (val == magic)
  8461. break;
  8462. cursize <<= 1;
  8463. }
  8464. tp->nvram_size = cursize;
  8465. }
  8466. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8467. {
  8468. u32 val;
  8469. if (tg3_nvram_read(tp, 0, &val) != 0)
  8470. return;
  8471. /* Selfboot format */
  8472. if (val != TG3_EEPROM_MAGIC) {
  8473. tg3_get_eeprom_size(tp);
  8474. return;
  8475. }
  8476. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8477. if (val != 0) {
  8478. /* This is confusing. We want to operate on the
  8479. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  8480. * call will read from NVRAM and byteswap the data
  8481. * according to the byteswapping settings for all
  8482. * other register accesses. This ensures the data we
  8483. * want will always reside in the lower 16-bits.
  8484. * However, the data in NVRAM is in LE format, which
  8485. * means the data from the NVRAM read will always be
  8486. * opposite the endianness of the CPU. The 16-bit
  8487. * byteswap then brings the data to CPU endianness.
  8488. */
  8489. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  8490. return;
  8491. }
  8492. }
  8493. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8494. }
  8495. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8496. {
  8497. u32 nvcfg1;
  8498. nvcfg1 = tr32(NVRAM_CFG1);
  8499. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8500. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8501. }
  8502. else {
  8503. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8504. tw32(NVRAM_CFG1, nvcfg1);
  8505. }
  8506. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8507. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8508. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8509. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8510. tp->nvram_jedecnum = JEDEC_ATMEL;
  8511. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8512. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8513. break;
  8514. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8515. tp->nvram_jedecnum = JEDEC_ATMEL;
  8516. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8517. break;
  8518. case FLASH_VENDOR_ATMEL_EEPROM:
  8519. tp->nvram_jedecnum = JEDEC_ATMEL;
  8520. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8521. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8522. break;
  8523. case FLASH_VENDOR_ST:
  8524. tp->nvram_jedecnum = JEDEC_ST;
  8525. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8526. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8527. break;
  8528. case FLASH_VENDOR_SAIFUN:
  8529. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8530. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8531. break;
  8532. case FLASH_VENDOR_SST_SMALL:
  8533. case FLASH_VENDOR_SST_LARGE:
  8534. tp->nvram_jedecnum = JEDEC_SST;
  8535. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8536. break;
  8537. }
  8538. }
  8539. else {
  8540. tp->nvram_jedecnum = JEDEC_ATMEL;
  8541. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8542. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8543. }
  8544. }
  8545. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8546. {
  8547. u32 nvcfg1;
  8548. nvcfg1 = tr32(NVRAM_CFG1);
  8549. /* NVRAM protection for TPM */
  8550. if (nvcfg1 & (1 << 27))
  8551. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8552. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8553. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8554. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8555. tp->nvram_jedecnum = JEDEC_ATMEL;
  8556. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8557. break;
  8558. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8559. tp->nvram_jedecnum = JEDEC_ATMEL;
  8560. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8561. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8562. break;
  8563. case FLASH_5752VENDOR_ST_M45PE10:
  8564. case FLASH_5752VENDOR_ST_M45PE20:
  8565. case FLASH_5752VENDOR_ST_M45PE40:
  8566. tp->nvram_jedecnum = JEDEC_ST;
  8567. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8568. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8569. break;
  8570. }
  8571. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8572. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8573. case FLASH_5752PAGE_SIZE_256:
  8574. tp->nvram_pagesize = 256;
  8575. break;
  8576. case FLASH_5752PAGE_SIZE_512:
  8577. tp->nvram_pagesize = 512;
  8578. break;
  8579. case FLASH_5752PAGE_SIZE_1K:
  8580. tp->nvram_pagesize = 1024;
  8581. break;
  8582. case FLASH_5752PAGE_SIZE_2K:
  8583. tp->nvram_pagesize = 2048;
  8584. break;
  8585. case FLASH_5752PAGE_SIZE_4K:
  8586. tp->nvram_pagesize = 4096;
  8587. break;
  8588. case FLASH_5752PAGE_SIZE_264:
  8589. tp->nvram_pagesize = 264;
  8590. break;
  8591. }
  8592. }
  8593. else {
  8594. /* For eeprom, set pagesize to maximum eeprom size */
  8595. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8596. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8597. tw32(NVRAM_CFG1, nvcfg1);
  8598. }
  8599. }
  8600. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  8601. {
  8602. u32 nvcfg1, protect = 0;
  8603. nvcfg1 = tr32(NVRAM_CFG1);
  8604. /* NVRAM protection for TPM */
  8605. if (nvcfg1 & (1 << 27)) {
  8606. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8607. protect = 1;
  8608. }
  8609. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8610. switch (nvcfg1) {
  8611. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8612. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8613. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8614. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  8615. tp->nvram_jedecnum = JEDEC_ATMEL;
  8616. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8617. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8618. tp->nvram_pagesize = 264;
  8619. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  8620. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  8621. tp->nvram_size = (protect ? 0x3e200 :
  8622. TG3_NVRAM_SIZE_512KB);
  8623. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8624. tp->nvram_size = (protect ? 0x1f200 :
  8625. TG3_NVRAM_SIZE_256KB);
  8626. else
  8627. tp->nvram_size = (protect ? 0x1f200 :
  8628. TG3_NVRAM_SIZE_128KB);
  8629. break;
  8630. case FLASH_5752VENDOR_ST_M45PE10:
  8631. case FLASH_5752VENDOR_ST_M45PE20:
  8632. case FLASH_5752VENDOR_ST_M45PE40:
  8633. tp->nvram_jedecnum = JEDEC_ST;
  8634. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8635. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8636. tp->nvram_pagesize = 256;
  8637. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8638. tp->nvram_size = (protect ?
  8639. TG3_NVRAM_SIZE_64KB :
  8640. TG3_NVRAM_SIZE_128KB);
  8641. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8642. tp->nvram_size = (protect ?
  8643. TG3_NVRAM_SIZE_64KB :
  8644. TG3_NVRAM_SIZE_256KB);
  8645. else
  8646. tp->nvram_size = (protect ?
  8647. TG3_NVRAM_SIZE_128KB :
  8648. TG3_NVRAM_SIZE_512KB);
  8649. break;
  8650. }
  8651. }
  8652. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8653. {
  8654. u32 nvcfg1;
  8655. nvcfg1 = tr32(NVRAM_CFG1);
  8656. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8657. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8658. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8659. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8660. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8661. tp->nvram_jedecnum = JEDEC_ATMEL;
  8662. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8663. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8664. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8665. tw32(NVRAM_CFG1, nvcfg1);
  8666. break;
  8667. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8668. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8669. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8670. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8671. tp->nvram_jedecnum = JEDEC_ATMEL;
  8672. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8673. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8674. tp->nvram_pagesize = 264;
  8675. break;
  8676. case FLASH_5752VENDOR_ST_M45PE10:
  8677. case FLASH_5752VENDOR_ST_M45PE20:
  8678. case FLASH_5752VENDOR_ST_M45PE40:
  8679. tp->nvram_jedecnum = JEDEC_ST;
  8680. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8681. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8682. tp->nvram_pagesize = 256;
  8683. break;
  8684. }
  8685. }
  8686. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  8687. {
  8688. u32 nvcfg1, protect = 0;
  8689. nvcfg1 = tr32(NVRAM_CFG1);
  8690. /* NVRAM protection for TPM */
  8691. if (nvcfg1 & (1 << 27)) {
  8692. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8693. protect = 1;
  8694. }
  8695. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8696. switch (nvcfg1) {
  8697. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8698. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8699. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8700. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8701. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8702. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8703. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8704. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8705. tp->nvram_jedecnum = JEDEC_ATMEL;
  8706. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8707. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8708. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8709. tp->nvram_pagesize = 256;
  8710. break;
  8711. case FLASH_5761VENDOR_ST_A_M45PE20:
  8712. case FLASH_5761VENDOR_ST_A_M45PE40:
  8713. case FLASH_5761VENDOR_ST_A_M45PE80:
  8714. case FLASH_5761VENDOR_ST_A_M45PE16:
  8715. case FLASH_5761VENDOR_ST_M_M45PE20:
  8716. case FLASH_5761VENDOR_ST_M_M45PE40:
  8717. case FLASH_5761VENDOR_ST_M_M45PE80:
  8718. case FLASH_5761VENDOR_ST_M_M45PE16:
  8719. tp->nvram_jedecnum = JEDEC_ST;
  8720. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8721. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8722. tp->nvram_pagesize = 256;
  8723. break;
  8724. }
  8725. if (protect) {
  8726. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  8727. } else {
  8728. switch (nvcfg1) {
  8729. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8730. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8731. case FLASH_5761VENDOR_ST_A_M45PE16:
  8732. case FLASH_5761VENDOR_ST_M_M45PE16:
  8733. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  8734. break;
  8735. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8736. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8737. case FLASH_5761VENDOR_ST_A_M45PE80:
  8738. case FLASH_5761VENDOR_ST_M_M45PE80:
  8739. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  8740. break;
  8741. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8742. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8743. case FLASH_5761VENDOR_ST_A_M45PE40:
  8744. case FLASH_5761VENDOR_ST_M_M45PE40:
  8745. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8746. break;
  8747. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8748. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8749. case FLASH_5761VENDOR_ST_A_M45PE20:
  8750. case FLASH_5761VENDOR_ST_M_M45PE20:
  8751. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8752. break;
  8753. }
  8754. }
  8755. }
  8756. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  8757. {
  8758. tp->nvram_jedecnum = JEDEC_ATMEL;
  8759. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8760. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8761. }
  8762. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  8763. {
  8764. u32 nvcfg1;
  8765. nvcfg1 = tr32(NVRAM_CFG1);
  8766. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8767. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8768. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8769. tp->nvram_jedecnum = JEDEC_ATMEL;
  8770. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8771. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8772. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8773. tw32(NVRAM_CFG1, nvcfg1);
  8774. return;
  8775. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8776. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  8777. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  8778. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  8779. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  8780. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  8781. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  8782. tp->nvram_jedecnum = JEDEC_ATMEL;
  8783. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8784. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8785. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8786. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8787. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  8788. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  8789. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  8790. break;
  8791. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  8792. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  8793. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8794. break;
  8795. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  8796. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  8797. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8798. break;
  8799. }
  8800. break;
  8801. case FLASH_5752VENDOR_ST_M45PE10:
  8802. case FLASH_5752VENDOR_ST_M45PE20:
  8803. case FLASH_5752VENDOR_ST_M45PE40:
  8804. tp->nvram_jedecnum = JEDEC_ST;
  8805. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8806. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8807. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8808. case FLASH_5752VENDOR_ST_M45PE10:
  8809. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  8810. break;
  8811. case FLASH_5752VENDOR_ST_M45PE20:
  8812. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8813. break;
  8814. case FLASH_5752VENDOR_ST_M45PE40:
  8815. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8816. break;
  8817. }
  8818. break;
  8819. default:
  8820. return;
  8821. }
  8822. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8823. case FLASH_5752PAGE_SIZE_256:
  8824. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8825. tp->nvram_pagesize = 256;
  8826. break;
  8827. case FLASH_5752PAGE_SIZE_512:
  8828. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8829. tp->nvram_pagesize = 512;
  8830. break;
  8831. case FLASH_5752PAGE_SIZE_1K:
  8832. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8833. tp->nvram_pagesize = 1024;
  8834. break;
  8835. case FLASH_5752PAGE_SIZE_2K:
  8836. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8837. tp->nvram_pagesize = 2048;
  8838. break;
  8839. case FLASH_5752PAGE_SIZE_4K:
  8840. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8841. tp->nvram_pagesize = 4096;
  8842. break;
  8843. case FLASH_5752PAGE_SIZE_264:
  8844. tp->nvram_pagesize = 264;
  8845. break;
  8846. case FLASH_5752PAGE_SIZE_528:
  8847. tp->nvram_pagesize = 528;
  8848. break;
  8849. }
  8850. }
  8851. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  8852. static void __devinit tg3_nvram_init(struct tg3 *tp)
  8853. {
  8854. tw32_f(GRC_EEPROM_ADDR,
  8855. (EEPROM_ADDR_FSM_RESET |
  8856. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  8857. EEPROM_ADDR_CLKPERD_SHIFT)));
  8858. msleep(1);
  8859. /* Enable seeprom accesses. */
  8860. tw32_f(GRC_LOCAL_CTRL,
  8861. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  8862. udelay(100);
  8863. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8864. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  8865. tp->tg3_flags |= TG3_FLAG_NVRAM;
  8866. if (tg3_nvram_lock(tp)) {
  8867. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  8868. "tg3_nvram_init failed.\n", tp->dev->name);
  8869. return;
  8870. }
  8871. tg3_enable_nvram_access(tp);
  8872. tp->nvram_size = 0;
  8873. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8874. tg3_get_5752_nvram_info(tp);
  8875. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  8876. tg3_get_5755_nvram_info(tp);
  8877. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8878. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8879. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8880. tg3_get_5787_nvram_info(tp);
  8881. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  8882. tg3_get_5761_nvram_info(tp);
  8883. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8884. tg3_get_5906_nvram_info(tp);
  8885. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8886. tg3_get_57780_nvram_info(tp);
  8887. else
  8888. tg3_get_nvram_info(tp);
  8889. if (tp->nvram_size == 0)
  8890. tg3_get_nvram_size(tp);
  8891. tg3_disable_nvram_access(tp);
  8892. tg3_nvram_unlock(tp);
  8893. } else {
  8894. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  8895. tg3_get_eeprom_size(tp);
  8896. }
  8897. }
  8898. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  8899. u32 offset, u32 len, u8 *buf)
  8900. {
  8901. int i, j, rc = 0;
  8902. u32 val;
  8903. for (i = 0; i < len; i += 4) {
  8904. u32 addr;
  8905. __be32 data;
  8906. addr = offset + i;
  8907. memcpy(&data, buf + i, 4);
  8908. tw32(GRC_EEPROM_DATA, be32_to_cpu(data));
  8909. val = tr32(GRC_EEPROM_ADDR);
  8910. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  8911. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  8912. EEPROM_ADDR_READ);
  8913. tw32(GRC_EEPROM_ADDR, val |
  8914. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8915. (addr & EEPROM_ADDR_ADDR_MASK) |
  8916. EEPROM_ADDR_START |
  8917. EEPROM_ADDR_WRITE);
  8918. for (j = 0; j < 1000; j++) {
  8919. val = tr32(GRC_EEPROM_ADDR);
  8920. if (val & EEPROM_ADDR_COMPLETE)
  8921. break;
  8922. msleep(1);
  8923. }
  8924. if (!(val & EEPROM_ADDR_COMPLETE)) {
  8925. rc = -EBUSY;
  8926. break;
  8927. }
  8928. }
  8929. return rc;
  8930. }
  8931. /* offset and length are dword aligned */
  8932. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  8933. u8 *buf)
  8934. {
  8935. int ret = 0;
  8936. u32 pagesize = tp->nvram_pagesize;
  8937. u32 pagemask = pagesize - 1;
  8938. u32 nvram_cmd;
  8939. u8 *tmp;
  8940. tmp = kmalloc(pagesize, GFP_KERNEL);
  8941. if (tmp == NULL)
  8942. return -ENOMEM;
  8943. while (len) {
  8944. int j;
  8945. u32 phy_addr, page_off, size;
  8946. phy_addr = offset & ~pagemask;
  8947. for (j = 0; j < pagesize; j += 4) {
  8948. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  8949. (__be32 *) (tmp + j));
  8950. if (ret)
  8951. break;
  8952. }
  8953. if (ret)
  8954. break;
  8955. page_off = offset & pagemask;
  8956. size = pagesize;
  8957. if (len < size)
  8958. size = len;
  8959. len -= size;
  8960. memcpy(tmp + page_off, buf, size);
  8961. offset = offset + (pagesize - page_off);
  8962. tg3_enable_nvram_access(tp);
  8963. /*
  8964. * Before we can erase the flash page, we need
  8965. * to issue a special "write enable" command.
  8966. */
  8967. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8968. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8969. break;
  8970. /* Erase the target page */
  8971. tw32(NVRAM_ADDR, phy_addr);
  8972. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  8973. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  8974. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8975. break;
  8976. /* Issue another write enable to start the write. */
  8977. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8978. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8979. break;
  8980. for (j = 0; j < pagesize; j += 4) {
  8981. __be32 data;
  8982. data = *((__be32 *) (tmp + j));
  8983. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  8984. tw32(NVRAM_ADDR, phy_addr + j);
  8985. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  8986. NVRAM_CMD_WR;
  8987. if (j == 0)
  8988. nvram_cmd |= NVRAM_CMD_FIRST;
  8989. else if (j == (pagesize - 4))
  8990. nvram_cmd |= NVRAM_CMD_LAST;
  8991. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  8992. break;
  8993. }
  8994. if (ret)
  8995. break;
  8996. }
  8997. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8998. tg3_nvram_exec_cmd(tp, nvram_cmd);
  8999. kfree(tmp);
  9000. return ret;
  9001. }
  9002. /* offset and length are dword aligned */
  9003. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9004. u8 *buf)
  9005. {
  9006. int i, ret = 0;
  9007. for (i = 0; i < len; i += 4, offset += 4) {
  9008. u32 page_off, phy_addr, nvram_cmd;
  9009. __be32 data;
  9010. memcpy(&data, buf + i, 4);
  9011. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9012. page_off = offset % tp->nvram_pagesize;
  9013. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9014. tw32(NVRAM_ADDR, phy_addr);
  9015. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9016. if ((page_off == 0) || (i == 0))
  9017. nvram_cmd |= NVRAM_CMD_FIRST;
  9018. if (page_off == (tp->nvram_pagesize - 4))
  9019. nvram_cmd |= NVRAM_CMD_LAST;
  9020. if (i == (len - 4))
  9021. nvram_cmd |= NVRAM_CMD_LAST;
  9022. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9023. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9024. (tp->nvram_jedecnum == JEDEC_ST) &&
  9025. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9026. if ((ret = tg3_nvram_exec_cmd(tp,
  9027. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9028. NVRAM_CMD_DONE)))
  9029. break;
  9030. }
  9031. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9032. /* We always do complete word writes to eeprom. */
  9033. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9034. }
  9035. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9036. break;
  9037. }
  9038. return ret;
  9039. }
  9040. /* offset and length are dword aligned */
  9041. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9042. {
  9043. int ret;
  9044. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9045. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9046. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9047. udelay(40);
  9048. }
  9049. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9050. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9051. }
  9052. else {
  9053. u32 grc_mode;
  9054. ret = tg3_nvram_lock(tp);
  9055. if (ret)
  9056. return ret;
  9057. tg3_enable_nvram_access(tp);
  9058. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9059. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9060. tw32(NVRAM_WRITE1, 0x406);
  9061. grc_mode = tr32(GRC_MODE);
  9062. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9063. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9064. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9065. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9066. buf);
  9067. }
  9068. else {
  9069. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9070. buf);
  9071. }
  9072. grc_mode = tr32(GRC_MODE);
  9073. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9074. tg3_disable_nvram_access(tp);
  9075. tg3_nvram_unlock(tp);
  9076. }
  9077. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9078. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9079. udelay(40);
  9080. }
  9081. return ret;
  9082. }
  9083. struct subsys_tbl_ent {
  9084. u16 subsys_vendor, subsys_devid;
  9085. u32 phy_id;
  9086. };
  9087. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9088. /* Broadcom boards. */
  9089. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9090. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9091. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9092. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9093. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9094. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9095. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9096. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9097. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9098. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9099. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9100. /* 3com boards. */
  9101. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9102. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9103. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9104. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9105. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9106. /* DELL boards. */
  9107. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9108. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9109. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9110. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9111. /* Compaq boards. */
  9112. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9113. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9114. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9115. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9116. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9117. /* IBM boards. */
  9118. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9119. };
  9120. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9121. {
  9122. int i;
  9123. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9124. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9125. tp->pdev->subsystem_vendor) &&
  9126. (subsys_id_to_phy_id[i].subsys_devid ==
  9127. tp->pdev->subsystem_device))
  9128. return &subsys_id_to_phy_id[i];
  9129. }
  9130. return NULL;
  9131. }
  9132. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9133. {
  9134. u32 val;
  9135. u16 pmcsr;
  9136. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9137. * so need make sure we're in D0.
  9138. */
  9139. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9140. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9141. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9142. msleep(1);
  9143. /* Make sure register accesses (indirect or otherwise)
  9144. * will function correctly.
  9145. */
  9146. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9147. tp->misc_host_ctrl);
  9148. /* The memory arbiter has to be enabled in order for SRAM accesses
  9149. * to succeed. Normally on powerup the tg3 chip firmware will make
  9150. * sure it is enabled, but other entities such as system netboot
  9151. * code might disable it.
  9152. */
  9153. val = tr32(MEMARB_MODE);
  9154. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9155. tp->phy_id = PHY_ID_INVALID;
  9156. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9157. /* Assume an onboard device and WOL capable by default. */
  9158. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9159. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9160. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9161. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9162. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9163. }
  9164. val = tr32(VCPU_CFGSHDW);
  9165. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9166. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9167. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9168. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  9169. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9170. goto done;
  9171. }
  9172. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9173. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9174. u32 nic_cfg, led_cfg;
  9175. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9176. int eeprom_phy_serdes = 0;
  9177. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9178. tp->nic_sram_data_cfg = nic_cfg;
  9179. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9180. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9181. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9182. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9183. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9184. (ver > 0) && (ver < 0x100))
  9185. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9186. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9187. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9188. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9189. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9190. eeprom_phy_serdes = 1;
  9191. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9192. if (nic_phy_id != 0) {
  9193. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9194. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9195. eeprom_phy_id = (id1 >> 16) << 10;
  9196. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9197. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9198. } else
  9199. eeprom_phy_id = 0;
  9200. tp->phy_id = eeprom_phy_id;
  9201. if (eeprom_phy_serdes) {
  9202. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9203. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9204. else
  9205. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9206. }
  9207. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9208. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9209. SHASTA_EXT_LED_MODE_MASK);
  9210. else
  9211. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9212. switch (led_cfg) {
  9213. default:
  9214. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9215. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9216. break;
  9217. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9218. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9219. break;
  9220. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9221. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9222. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9223. * read on some older 5700/5701 bootcode.
  9224. */
  9225. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9226. ASIC_REV_5700 ||
  9227. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9228. ASIC_REV_5701)
  9229. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9230. break;
  9231. case SHASTA_EXT_LED_SHARED:
  9232. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9233. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9234. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9235. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9236. LED_CTRL_MODE_PHY_2);
  9237. break;
  9238. case SHASTA_EXT_LED_MAC:
  9239. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9240. break;
  9241. case SHASTA_EXT_LED_COMBO:
  9242. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9243. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9244. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9245. LED_CTRL_MODE_PHY_2);
  9246. break;
  9247. }
  9248. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9249. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9250. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9251. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9252. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9253. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9254. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9255. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9256. if ((tp->pdev->subsystem_vendor ==
  9257. PCI_VENDOR_ID_ARIMA) &&
  9258. (tp->pdev->subsystem_device == 0x205a ||
  9259. tp->pdev->subsystem_device == 0x2063))
  9260. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9261. } else {
  9262. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9263. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9264. }
  9265. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9266. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9267. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9268. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9269. }
  9270. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  9271. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9272. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9273. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9274. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9275. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9276. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9277. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  9278. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9279. if (cfg2 & (1 << 17))
  9280. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9281. /* serdes signal pre-emphasis in register 0x590 set by */
  9282. /* bootcode if bit 18 is set */
  9283. if (cfg2 & (1 << 18))
  9284. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9285. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  9286. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  9287. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  9288. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  9289. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9290. u32 cfg3;
  9291. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9292. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9293. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9294. }
  9295. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9296. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9297. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9298. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9299. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9300. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9301. }
  9302. done:
  9303. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  9304. device_set_wakeup_enable(&tp->pdev->dev,
  9305. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  9306. }
  9307. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9308. {
  9309. int i;
  9310. u32 val;
  9311. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9312. tw32(OTP_CTRL, cmd);
  9313. /* Wait for up to 1 ms for command to execute. */
  9314. for (i = 0; i < 100; i++) {
  9315. val = tr32(OTP_STATUS);
  9316. if (val & OTP_STATUS_CMD_DONE)
  9317. break;
  9318. udelay(10);
  9319. }
  9320. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9321. }
  9322. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9323. * configuration is a 32-bit value that straddles the alignment boundary.
  9324. * We do two 32-bit reads and then shift and merge the results.
  9325. */
  9326. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9327. {
  9328. u32 bhalf_otp, thalf_otp;
  9329. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9330. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9331. return 0;
  9332. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9333. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9334. return 0;
  9335. thalf_otp = tr32(OTP_READ_DATA);
  9336. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9337. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9338. return 0;
  9339. bhalf_otp = tr32(OTP_READ_DATA);
  9340. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9341. }
  9342. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9343. {
  9344. u32 hw_phy_id_1, hw_phy_id_2;
  9345. u32 hw_phy_id, hw_phy_id_masked;
  9346. int err;
  9347. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9348. return tg3_phy_init(tp);
  9349. /* Reading the PHY ID register can conflict with ASF
  9350. * firmware access to the PHY hardware.
  9351. */
  9352. err = 0;
  9353. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9354. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9355. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9356. } else {
  9357. /* Now read the physical PHY_ID from the chip and verify
  9358. * that it is sane. If it doesn't look good, we fall back
  9359. * to either the hard-coded table based PHY_ID and failing
  9360. * that the value found in the eeprom area.
  9361. */
  9362. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9363. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9364. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9365. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9366. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9367. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9368. }
  9369. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9370. tp->phy_id = hw_phy_id;
  9371. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9372. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9373. else
  9374. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9375. } else {
  9376. if (tp->phy_id != PHY_ID_INVALID) {
  9377. /* Do nothing, phy ID already set up in
  9378. * tg3_get_eeprom_hw_cfg().
  9379. */
  9380. } else {
  9381. struct subsys_tbl_ent *p;
  9382. /* No eeprom signature? Try the hardcoded
  9383. * subsys device table.
  9384. */
  9385. p = lookup_by_subsys(tp);
  9386. if (!p)
  9387. return -ENODEV;
  9388. tp->phy_id = p->phy_id;
  9389. if (!tp->phy_id ||
  9390. tp->phy_id == PHY_ID_BCM8002)
  9391. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9392. }
  9393. }
  9394. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9395. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9396. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9397. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9398. tg3_readphy(tp, MII_BMSR, &bmsr);
  9399. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9400. (bmsr & BMSR_LSTATUS))
  9401. goto skip_phy_reset;
  9402. err = tg3_phy_reset(tp);
  9403. if (err)
  9404. return err;
  9405. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9406. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9407. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9408. tg3_ctrl = 0;
  9409. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9410. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9411. MII_TG3_CTRL_ADV_1000_FULL);
  9412. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9413. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9414. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9415. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9416. }
  9417. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9418. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9419. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9420. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9421. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9422. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9423. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9424. tg3_writephy(tp, MII_BMCR,
  9425. BMCR_ANENABLE | BMCR_ANRESTART);
  9426. }
  9427. tg3_phy_set_wirespeed(tp);
  9428. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9429. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9430. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9431. }
  9432. skip_phy_reset:
  9433. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9434. err = tg3_init_5401phy_dsp(tp);
  9435. if (err)
  9436. return err;
  9437. }
  9438. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9439. err = tg3_init_5401phy_dsp(tp);
  9440. }
  9441. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9442. tp->link_config.advertising =
  9443. (ADVERTISED_1000baseT_Half |
  9444. ADVERTISED_1000baseT_Full |
  9445. ADVERTISED_Autoneg |
  9446. ADVERTISED_FIBRE);
  9447. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9448. tp->link_config.advertising &=
  9449. ~(ADVERTISED_1000baseT_Half |
  9450. ADVERTISED_1000baseT_Full);
  9451. return err;
  9452. }
  9453. static void __devinit tg3_read_partno(struct tg3 *tp)
  9454. {
  9455. unsigned char vpd_data[256]; /* in little-endian format */
  9456. unsigned int i;
  9457. u32 magic;
  9458. if (tg3_nvram_read(tp, 0x0, &magic))
  9459. goto out_not_found;
  9460. if (magic == TG3_EEPROM_MAGIC) {
  9461. for (i = 0; i < 256; i += 4) {
  9462. u32 tmp;
  9463. /* The data is in little-endian format in NVRAM.
  9464. * Use the big-endian read routines to preserve
  9465. * the byte order as it exists in NVRAM.
  9466. */
  9467. if (tg3_nvram_read_be32(tp, 0x100 + i, &tmp))
  9468. goto out_not_found;
  9469. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  9470. }
  9471. } else {
  9472. int vpd_cap;
  9473. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9474. for (i = 0; i < 256; i += 4) {
  9475. u32 tmp, j = 0;
  9476. __le32 v;
  9477. u16 tmp16;
  9478. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9479. i);
  9480. while (j++ < 100) {
  9481. pci_read_config_word(tp->pdev, vpd_cap +
  9482. PCI_VPD_ADDR, &tmp16);
  9483. if (tmp16 & 0x8000)
  9484. break;
  9485. msleep(1);
  9486. }
  9487. if (!(tmp16 & 0x8000))
  9488. goto out_not_found;
  9489. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9490. &tmp);
  9491. v = cpu_to_le32(tmp);
  9492. memcpy(&vpd_data[i], &v, sizeof(v));
  9493. }
  9494. }
  9495. /* Now parse and find the part number. */
  9496. for (i = 0; i < 254; ) {
  9497. unsigned char val = vpd_data[i];
  9498. unsigned int block_end;
  9499. if (val == 0x82 || val == 0x91) {
  9500. i = (i + 3 +
  9501. (vpd_data[i + 1] +
  9502. (vpd_data[i + 2] << 8)));
  9503. continue;
  9504. }
  9505. if (val != 0x90)
  9506. goto out_not_found;
  9507. block_end = (i + 3 +
  9508. (vpd_data[i + 1] +
  9509. (vpd_data[i + 2] << 8)));
  9510. i += 3;
  9511. if (block_end > 256)
  9512. goto out_not_found;
  9513. while (i < (block_end - 2)) {
  9514. if (vpd_data[i + 0] == 'P' &&
  9515. vpd_data[i + 1] == 'N') {
  9516. int partno_len = vpd_data[i + 2];
  9517. i += 3;
  9518. if (partno_len > 24 || (partno_len + i) > 256)
  9519. goto out_not_found;
  9520. memcpy(tp->board_part_number,
  9521. &vpd_data[i], partno_len);
  9522. /* Success. */
  9523. return;
  9524. }
  9525. i += 3 + vpd_data[i + 2];
  9526. }
  9527. /* Part number not found. */
  9528. goto out_not_found;
  9529. }
  9530. out_not_found:
  9531. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9532. strcpy(tp->board_part_number, "BCM95906");
  9533. else
  9534. strcpy(tp->board_part_number, "none");
  9535. }
  9536. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  9537. {
  9538. u32 val;
  9539. if (tg3_nvram_read(tp, offset, &val) ||
  9540. (val & 0xfc000000) != 0x0c000000 ||
  9541. tg3_nvram_read(tp, offset + 4, &val) ||
  9542. val != 0)
  9543. return 0;
  9544. return 1;
  9545. }
  9546. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  9547. {
  9548. u32 val, offset, start, ver_offset;
  9549. int i;
  9550. bool newver = false;
  9551. if (tg3_nvram_read(tp, 0xc, &offset) ||
  9552. tg3_nvram_read(tp, 0x4, &start))
  9553. return;
  9554. offset = tg3_nvram_logical_addr(tp, offset);
  9555. if (tg3_nvram_read(tp, offset, &val))
  9556. return;
  9557. if ((val & 0xfc000000) == 0x0c000000) {
  9558. if (tg3_nvram_read(tp, offset + 4, &val))
  9559. return;
  9560. if (val == 0)
  9561. newver = true;
  9562. }
  9563. if (newver) {
  9564. if (tg3_nvram_read(tp, offset + 8, &ver_offset))
  9565. return;
  9566. offset = offset + ver_offset - start;
  9567. for (i = 0; i < 16; i += 4) {
  9568. __be32 v;
  9569. if (tg3_nvram_read_be32(tp, offset + i, &v))
  9570. return;
  9571. memcpy(tp->fw_ver + i, &v, sizeof(v));
  9572. }
  9573. } else {
  9574. u32 major, minor;
  9575. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  9576. return;
  9577. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  9578. TG3_NVM_BCVER_MAJSFT;
  9579. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  9580. snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
  9581. }
  9582. }
  9583. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  9584. {
  9585. u32 val, major, minor;
  9586. /* Use native endian representation */
  9587. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  9588. return;
  9589. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  9590. TG3_NVM_HWSB_CFG1_MAJSFT;
  9591. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  9592. TG3_NVM_HWSB_CFG1_MINSFT;
  9593. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  9594. }
  9595. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  9596. {
  9597. u32 offset, major, minor, build;
  9598. tp->fw_ver[0] = 's';
  9599. tp->fw_ver[1] = 'b';
  9600. tp->fw_ver[2] = '\0';
  9601. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  9602. return;
  9603. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  9604. case TG3_EEPROM_SB_REVISION_0:
  9605. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  9606. break;
  9607. case TG3_EEPROM_SB_REVISION_2:
  9608. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  9609. break;
  9610. case TG3_EEPROM_SB_REVISION_3:
  9611. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  9612. break;
  9613. default:
  9614. return;
  9615. }
  9616. if (tg3_nvram_read(tp, offset, &val))
  9617. return;
  9618. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  9619. TG3_EEPROM_SB_EDH_BLD_SHFT;
  9620. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  9621. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  9622. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  9623. if (minor > 99 || build > 26)
  9624. return;
  9625. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  9626. if (build > 0) {
  9627. tp->fw_ver[8] = 'a' + build - 1;
  9628. tp->fw_ver[9] = '\0';
  9629. }
  9630. }
  9631. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  9632. {
  9633. u32 val, offset, start;
  9634. int i, vlen;
  9635. for (offset = TG3_NVM_DIR_START;
  9636. offset < TG3_NVM_DIR_END;
  9637. offset += TG3_NVM_DIRENT_SIZE) {
  9638. if (tg3_nvram_read(tp, offset, &val))
  9639. return;
  9640. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  9641. break;
  9642. }
  9643. if (offset == TG3_NVM_DIR_END)
  9644. return;
  9645. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9646. start = 0x08000000;
  9647. else if (tg3_nvram_read(tp, offset - 4, &start))
  9648. return;
  9649. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  9650. !tg3_fw_img_is_valid(tp, offset) ||
  9651. tg3_nvram_read(tp, offset + 8, &val))
  9652. return;
  9653. offset += val - start;
  9654. vlen = strlen(tp->fw_ver);
  9655. tp->fw_ver[vlen++] = ',';
  9656. tp->fw_ver[vlen++] = ' ';
  9657. for (i = 0; i < 4; i++) {
  9658. __be32 v;
  9659. if (tg3_nvram_read_be32(tp, offset, &v))
  9660. return;
  9661. offset += sizeof(v);
  9662. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  9663. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  9664. break;
  9665. }
  9666. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  9667. vlen += sizeof(v);
  9668. }
  9669. }
  9670. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  9671. {
  9672. int vlen;
  9673. u32 apedata;
  9674. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  9675. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  9676. return;
  9677. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  9678. if (apedata != APE_SEG_SIG_MAGIC)
  9679. return;
  9680. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  9681. if (!(apedata & APE_FW_STATUS_READY))
  9682. return;
  9683. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  9684. vlen = strlen(tp->fw_ver);
  9685. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  9686. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  9687. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  9688. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  9689. (apedata & APE_FW_VERSION_BLDMSK));
  9690. }
  9691. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  9692. {
  9693. u32 val;
  9694. if (tg3_nvram_read(tp, 0, &val))
  9695. return;
  9696. if (val == TG3_EEPROM_MAGIC)
  9697. tg3_read_bc_ver(tp);
  9698. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  9699. tg3_read_sb_ver(tp, val);
  9700. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9701. tg3_read_hwsb_ver(tp);
  9702. else
  9703. return;
  9704. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9705. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  9706. return;
  9707. tg3_read_mgmtfw_ver(tp);
  9708. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  9709. }
  9710. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  9711. static int __devinit tg3_get_invariants(struct tg3 *tp)
  9712. {
  9713. static struct pci_device_id write_reorder_chipsets[] = {
  9714. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9715. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  9716. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9717. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  9718. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  9719. PCI_DEVICE_ID_VIA_8385_0) },
  9720. { },
  9721. };
  9722. u32 misc_ctrl_reg;
  9723. u32 pci_state_reg, grc_misc_cfg;
  9724. u32 val;
  9725. u16 pci_cmd;
  9726. int err;
  9727. /* Force memory write invalidate off. If we leave it on,
  9728. * then on 5700_BX chips we have to enable a workaround.
  9729. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  9730. * to match the cacheline size. The Broadcom driver have this
  9731. * workaround but turns MWI off all the times so never uses
  9732. * it. This seems to suggest that the workaround is insufficient.
  9733. */
  9734. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9735. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  9736. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9737. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  9738. * has the register indirect write enable bit set before
  9739. * we try to access any of the MMIO registers. It is also
  9740. * critical that the PCI-X hw workaround situation is decided
  9741. * before that as well.
  9742. */
  9743. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9744. &misc_ctrl_reg);
  9745. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  9746. MISC_HOST_CTRL_CHIPREV_SHIFT);
  9747. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  9748. u32 prod_id_asic_rev;
  9749. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  9750. &prod_id_asic_rev);
  9751. tp->pci_chip_rev_id = prod_id_asic_rev;
  9752. }
  9753. /* Wrong chip ID in 5752 A0. This code can be removed later
  9754. * as A0 is not in production.
  9755. */
  9756. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  9757. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  9758. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  9759. * we need to disable memory and use config. cycles
  9760. * only to access all registers. The 5702/03 chips
  9761. * can mistakenly decode the special cycles from the
  9762. * ICH chipsets as memory write cycles, causing corruption
  9763. * of register and memory space. Only certain ICH bridges
  9764. * will drive special cycles with non-zero data during the
  9765. * address phase which can fall within the 5703's address
  9766. * range. This is not an ICH bug as the PCI spec allows
  9767. * non-zero address during special cycles. However, only
  9768. * these ICH bridges are known to drive non-zero addresses
  9769. * during special cycles.
  9770. *
  9771. * Since special cycles do not cross PCI bridges, we only
  9772. * enable this workaround if the 5703 is on the secondary
  9773. * bus of these ICH bridges.
  9774. */
  9775. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  9776. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  9777. static struct tg3_dev_id {
  9778. u32 vendor;
  9779. u32 device;
  9780. u32 rev;
  9781. } ich_chipsets[] = {
  9782. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  9783. PCI_ANY_ID },
  9784. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  9785. PCI_ANY_ID },
  9786. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  9787. 0xa },
  9788. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  9789. PCI_ANY_ID },
  9790. { },
  9791. };
  9792. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  9793. struct pci_dev *bridge = NULL;
  9794. while (pci_id->vendor != 0) {
  9795. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  9796. bridge);
  9797. if (!bridge) {
  9798. pci_id++;
  9799. continue;
  9800. }
  9801. if (pci_id->rev != PCI_ANY_ID) {
  9802. if (bridge->revision > pci_id->rev)
  9803. continue;
  9804. }
  9805. if (bridge->subordinate &&
  9806. (bridge->subordinate->number ==
  9807. tp->pdev->bus->number)) {
  9808. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  9809. pci_dev_put(bridge);
  9810. break;
  9811. }
  9812. }
  9813. }
  9814. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  9815. static struct tg3_dev_id {
  9816. u32 vendor;
  9817. u32 device;
  9818. } bridge_chipsets[] = {
  9819. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  9820. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  9821. { },
  9822. };
  9823. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  9824. struct pci_dev *bridge = NULL;
  9825. while (pci_id->vendor != 0) {
  9826. bridge = pci_get_device(pci_id->vendor,
  9827. pci_id->device,
  9828. bridge);
  9829. if (!bridge) {
  9830. pci_id++;
  9831. continue;
  9832. }
  9833. if (bridge->subordinate &&
  9834. (bridge->subordinate->number <=
  9835. tp->pdev->bus->number) &&
  9836. (bridge->subordinate->subordinate >=
  9837. tp->pdev->bus->number)) {
  9838. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  9839. pci_dev_put(bridge);
  9840. break;
  9841. }
  9842. }
  9843. }
  9844. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  9845. * DMA addresses > 40-bit. This bridge may have other additional
  9846. * 57xx devices behind it in some 4-port NIC designs for example.
  9847. * Any tg3 device found behind the bridge will also need the 40-bit
  9848. * DMA workaround.
  9849. */
  9850. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9851. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  9852. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  9853. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9854. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  9855. }
  9856. else {
  9857. struct pci_dev *bridge = NULL;
  9858. do {
  9859. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  9860. PCI_DEVICE_ID_SERVERWORKS_EPB,
  9861. bridge);
  9862. if (bridge && bridge->subordinate &&
  9863. (bridge->subordinate->number <=
  9864. tp->pdev->bus->number) &&
  9865. (bridge->subordinate->subordinate >=
  9866. tp->pdev->bus->number)) {
  9867. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9868. pci_dev_put(bridge);
  9869. break;
  9870. }
  9871. } while (bridge);
  9872. }
  9873. /* Initialize misc host control in PCI block. */
  9874. tp->misc_host_ctrl |= (misc_ctrl_reg &
  9875. MISC_HOST_CTRL_CHIPREV);
  9876. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9877. tp->misc_host_ctrl);
  9878. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9879. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  9880. tp->pdev_peer = tg3_find_peer(tp);
  9881. /* Intentionally exclude ASIC_REV_5906 */
  9882. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9883. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9884. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9885. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9886. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  9887. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  9888. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  9889. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9890. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  9891. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  9892. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  9893. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9894. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  9895. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  9896. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9897. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  9898. /* 5700 B0 chips do not support checksumming correctly due
  9899. * to hardware bugs.
  9900. */
  9901. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  9902. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  9903. else {
  9904. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  9905. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  9906. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  9907. tp->dev->features |= NETIF_F_IPV6_CSUM;
  9908. }
  9909. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  9910. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  9911. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  9912. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  9913. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  9914. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  9915. tp->pdev_peer == tp->pdev))
  9916. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  9917. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  9918. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9919. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  9920. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  9921. } else {
  9922. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  9923. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9924. ASIC_REV_5750 &&
  9925. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  9926. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  9927. }
  9928. }
  9929. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  9930. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9931. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  9932. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9933. &pci_state_reg);
  9934. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  9935. if (tp->pcie_cap != 0) {
  9936. u16 lnkctl;
  9937. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  9938. pcie_set_readrq(tp->pdev, 4096);
  9939. pci_read_config_word(tp->pdev,
  9940. tp->pcie_cap + PCI_EXP_LNKCTL,
  9941. &lnkctl);
  9942. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  9943. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9944. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  9945. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9946. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9947. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  9948. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  9949. }
  9950. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  9951. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  9952. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  9953. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9954. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  9955. if (!tp->pcix_cap) {
  9956. printk(KERN_ERR PFX "Cannot find PCI-X "
  9957. "capability, aborting.\n");
  9958. return -EIO;
  9959. }
  9960. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  9961. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  9962. }
  9963. /* If we have an AMD 762 or VIA K8T800 chipset, write
  9964. * reordering to the mailbox registers done by the host
  9965. * controller can cause major troubles. We read back from
  9966. * every mailbox register write to force the writes to be
  9967. * posted to the chip in order.
  9968. */
  9969. if (pci_dev_present(write_reorder_chipsets) &&
  9970. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  9971. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  9972. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  9973. &tp->pci_cacheline_sz);
  9974. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  9975. &tp->pci_lat_timer);
  9976. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  9977. tp->pci_lat_timer < 64) {
  9978. tp->pci_lat_timer = 64;
  9979. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  9980. tp->pci_lat_timer);
  9981. }
  9982. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  9983. /* 5700 BX chips need to have their TX producer index
  9984. * mailboxes written twice to workaround a bug.
  9985. */
  9986. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  9987. /* If we are in PCI-X mode, enable register write workaround.
  9988. *
  9989. * The workaround is to use indirect register accesses
  9990. * for all chip writes not to mailbox registers.
  9991. */
  9992. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  9993. u32 pm_reg;
  9994. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  9995. /* The chip can have it's power management PCI config
  9996. * space registers clobbered due to this bug.
  9997. * So explicitly force the chip into D0 here.
  9998. */
  9999. pci_read_config_dword(tp->pdev,
  10000. tp->pm_cap + PCI_PM_CTRL,
  10001. &pm_reg);
  10002. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10003. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10004. pci_write_config_dword(tp->pdev,
  10005. tp->pm_cap + PCI_PM_CTRL,
  10006. pm_reg);
  10007. /* Also, force SERR#/PERR# in PCI command. */
  10008. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10009. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10010. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10011. }
  10012. }
  10013. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10014. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10015. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10016. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10017. /* Chip-specific fixup from Broadcom driver */
  10018. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10019. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10020. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10021. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10022. }
  10023. /* Default fast path register access methods */
  10024. tp->read32 = tg3_read32;
  10025. tp->write32 = tg3_write32;
  10026. tp->read32_mbox = tg3_read32;
  10027. tp->write32_mbox = tg3_write32;
  10028. tp->write32_tx_mbox = tg3_write32;
  10029. tp->write32_rx_mbox = tg3_write32;
  10030. /* Various workaround register access methods */
  10031. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10032. tp->write32 = tg3_write_indirect_reg32;
  10033. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10034. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10035. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10036. /*
  10037. * Back to back register writes can cause problems on these
  10038. * chips, the workaround is to read back all reg writes
  10039. * except those to mailbox regs.
  10040. *
  10041. * See tg3_write_indirect_reg32().
  10042. */
  10043. tp->write32 = tg3_write_flush_reg32;
  10044. }
  10045. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10046. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10047. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10048. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10049. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10050. }
  10051. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10052. tp->read32 = tg3_read_indirect_reg32;
  10053. tp->write32 = tg3_write_indirect_reg32;
  10054. tp->read32_mbox = tg3_read_indirect_mbox;
  10055. tp->write32_mbox = tg3_write_indirect_mbox;
  10056. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10057. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10058. iounmap(tp->regs);
  10059. tp->regs = NULL;
  10060. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10061. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10062. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10063. }
  10064. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10065. tp->read32_mbox = tg3_read32_mbox_5906;
  10066. tp->write32_mbox = tg3_write32_mbox_5906;
  10067. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10068. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10069. }
  10070. if (tp->write32 == tg3_write_indirect_reg32 ||
  10071. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10072. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10073. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10074. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10075. /* Get eeprom hw config before calling tg3_set_power_state().
  10076. * In particular, the TG3_FLG2_IS_NIC flag must be
  10077. * determined before calling tg3_set_power_state() so that
  10078. * we know whether or not to switch out of Vaux power.
  10079. * When the flag is set, it means that GPIO1 is used for eeprom
  10080. * write protect and also implies that it is a LOM where GPIOs
  10081. * are not used to switch power.
  10082. */
  10083. tg3_get_eeprom_hw_cfg(tp);
  10084. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10085. /* Allow reads and writes to the
  10086. * APE register and memory space.
  10087. */
  10088. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10089. PCISTATE_ALLOW_APE_SHMEM_WR;
  10090. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10091. pci_state_reg);
  10092. }
  10093. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10094. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10095. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10096. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10097. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10098. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10099. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10100. * It is also used as eeprom write protect on LOMs.
  10101. */
  10102. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10103. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10104. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10105. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10106. GRC_LCLCTRL_GPIO_OUTPUT1);
  10107. /* Unused GPIO3 must be driven as output on 5752 because there
  10108. * are no pull-up resistors on unused GPIO pins.
  10109. */
  10110. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10111. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10112. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10113. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10114. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10115. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761) {
  10116. /* Turn off the debug UART. */
  10117. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10118. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10119. /* Keep VMain power. */
  10120. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10121. GRC_LCLCTRL_GPIO_OUTPUT0;
  10122. }
  10123. /* Force the chip into D0. */
  10124. err = tg3_set_power_state(tp, PCI_D0);
  10125. if (err) {
  10126. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10127. pci_name(tp->pdev));
  10128. return err;
  10129. }
  10130. /* Derive initial jumbo mode from MTU assigned in
  10131. * ether_setup() via the alloc_etherdev() call
  10132. */
  10133. if (tp->dev->mtu > ETH_DATA_LEN &&
  10134. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10135. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10136. /* Determine WakeOnLan speed to use. */
  10137. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10138. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10139. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10140. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10141. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10142. } else {
  10143. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10144. }
  10145. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10146. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10147. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10148. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10149. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10150. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  10151. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10152. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10153. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10154. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10155. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10156. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10157. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10158. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  10159. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906 &&
  10160. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10161. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780) {
  10162. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10163. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10164. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10165. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10166. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10167. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10168. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10169. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10170. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10171. } else
  10172. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10173. }
  10174. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10175. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10176. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10177. if (tp->phy_otp == 0)
  10178. tp->phy_otp = TG3_OTP_DEFAULT;
  10179. }
  10180. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10181. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10182. else
  10183. tp->mi_mode = MAC_MI_MODE_BASE;
  10184. tp->coalesce_mode = 0;
  10185. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10186. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10187. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10188. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10189. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10190. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10191. err = tg3_mdio_init(tp);
  10192. if (err)
  10193. return err;
  10194. /* Initialize data/descriptor byte/word swapping. */
  10195. val = tr32(GRC_MODE);
  10196. val &= GRC_MODE_HOST_STACKUP;
  10197. tw32(GRC_MODE, val | tp->grc_mode);
  10198. tg3_switch_clocks(tp);
  10199. /* Clear this out for sanity. */
  10200. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10201. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10202. &pci_state_reg);
  10203. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10204. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10205. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10206. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10207. chiprevid == CHIPREV_ID_5701_B0 ||
  10208. chiprevid == CHIPREV_ID_5701_B2 ||
  10209. chiprevid == CHIPREV_ID_5701_B5) {
  10210. void __iomem *sram_base;
  10211. /* Write some dummy words into the SRAM status block
  10212. * area, see if it reads back correctly. If the return
  10213. * value is bad, force enable the PCIX workaround.
  10214. */
  10215. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10216. writel(0x00000000, sram_base);
  10217. writel(0x00000000, sram_base + 4);
  10218. writel(0xffffffff, sram_base + 4);
  10219. if (readl(sram_base) != 0x00000000)
  10220. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10221. }
  10222. }
  10223. udelay(50);
  10224. tg3_nvram_init(tp);
  10225. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10226. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10227. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10228. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10229. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10230. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10231. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10232. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10233. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10234. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10235. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10236. HOSTCC_MODE_CLRTICK_TXBD);
  10237. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10238. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10239. tp->misc_host_ctrl);
  10240. }
  10241. /* Preserve the APE MAC_MODE bits */
  10242. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10243. tp->mac_mode = tr32(MAC_MODE) |
  10244. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10245. else
  10246. tp->mac_mode = TG3_DEF_MAC_MODE;
  10247. /* these are limited to 10/100 only */
  10248. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10249. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10250. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10251. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10252. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10253. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10254. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10255. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10256. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10257. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10258. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10259. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  10260. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10261. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10262. err = tg3_phy_probe(tp);
  10263. if (err) {
  10264. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10265. pci_name(tp->pdev), err);
  10266. /* ... but do not return immediately ... */
  10267. tg3_mdio_fini(tp);
  10268. }
  10269. tg3_read_partno(tp);
  10270. tg3_read_fw_ver(tp);
  10271. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10272. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10273. } else {
  10274. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10275. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10276. else
  10277. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10278. }
  10279. /* 5700 {AX,BX} chips have a broken status block link
  10280. * change bit implementation, so we must use the
  10281. * status register in those cases.
  10282. */
  10283. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10284. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10285. else
  10286. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10287. /* The led_ctrl is set during tg3_phy_probe, here we might
  10288. * have to force the link status polling mechanism based
  10289. * upon subsystem IDs.
  10290. */
  10291. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10292. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10293. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10294. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10295. TG3_FLAG_USE_LINKCHG_REG);
  10296. }
  10297. /* For all SERDES we poll the MAC status register. */
  10298. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10299. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10300. else
  10301. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10302. tp->rx_offset = NET_IP_ALIGN;
  10303. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10304. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10305. tp->rx_offset = 0;
  10306. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10307. /* Increment the rx prod index on the rx std ring by at most
  10308. * 8 for these chips to workaround hw errata.
  10309. */
  10310. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10311. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10312. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10313. tp->rx_std_max_post = 8;
  10314. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10315. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10316. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10317. return err;
  10318. }
  10319. #ifdef CONFIG_SPARC
  10320. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10321. {
  10322. struct net_device *dev = tp->dev;
  10323. struct pci_dev *pdev = tp->pdev;
  10324. struct device_node *dp = pci_device_to_OF_node(pdev);
  10325. const unsigned char *addr;
  10326. int len;
  10327. addr = of_get_property(dp, "local-mac-address", &len);
  10328. if (addr && len == 6) {
  10329. memcpy(dev->dev_addr, addr, 6);
  10330. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10331. return 0;
  10332. }
  10333. return -ENODEV;
  10334. }
  10335. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10336. {
  10337. struct net_device *dev = tp->dev;
  10338. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10339. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10340. return 0;
  10341. }
  10342. #endif
  10343. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10344. {
  10345. struct net_device *dev = tp->dev;
  10346. u32 hi, lo, mac_offset;
  10347. int addr_ok = 0;
  10348. #ifdef CONFIG_SPARC
  10349. if (!tg3_get_macaddr_sparc(tp))
  10350. return 0;
  10351. #endif
  10352. mac_offset = 0x7c;
  10353. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10354. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10355. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10356. mac_offset = 0xcc;
  10357. if (tg3_nvram_lock(tp))
  10358. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10359. else
  10360. tg3_nvram_unlock(tp);
  10361. }
  10362. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10363. mac_offset = 0x10;
  10364. /* First try to get it from MAC address mailbox. */
  10365. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  10366. if ((hi >> 16) == 0x484b) {
  10367. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10368. dev->dev_addr[1] = (hi >> 0) & 0xff;
  10369. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  10370. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10371. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10372. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10373. dev->dev_addr[5] = (lo >> 0) & 0xff;
  10374. /* Some old bootcode may report a 0 MAC address in SRAM */
  10375. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  10376. }
  10377. if (!addr_ok) {
  10378. /* Next, try NVRAM. */
  10379. if (!tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  10380. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  10381. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  10382. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  10383. }
  10384. /* Finally just fetch it out of the MAC control regs. */
  10385. else {
  10386. hi = tr32(MAC_ADDR_0_HIGH);
  10387. lo = tr32(MAC_ADDR_0_LOW);
  10388. dev->dev_addr[5] = lo & 0xff;
  10389. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10390. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10391. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10392. dev->dev_addr[1] = hi & 0xff;
  10393. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10394. }
  10395. }
  10396. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  10397. #ifdef CONFIG_SPARC
  10398. if (!tg3_get_default_macaddr_sparc(tp))
  10399. return 0;
  10400. #endif
  10401. return -EINVAL;
  10402. }
  10403. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  10404. return 0;
  10405. }
  10406. #define BOUNDARY_SINGLE_CACHELINE 1
  10407. #define BOUNDARY_MULTI_CACHELINE 2
  10408. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10409. {
  10410. int cacheline_size;
  10411. u8 byte;
  10412. int goal;
  10413. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  10414. if (byte == 0)
  10415. cacheline_size = 1024;
  10416. else
  10417. cacheline_size = (int) byte * 4;
  10418. /* On 5703 and later chips, the boundary bits have no
  10419. * effect.
  10420. */
  10421. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10422. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10423. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10424. goto out;
  10425. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10426. goal = BOUNDARY_MULTI_CACHELINE;
  10427. #else
  10428. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10429. goal = BOUNDARY_SINGLE_CACHELINE;
  10430. #else
  10431. goal = 0;
  10432. #endif
  10433. #endif
  10434. if (!goal)
  10435. goto out;
  10436. /* PCI controllers on most RISC systems tend to disconnect
  10437. * when a device tries to burst across a cache-line boundary.
  10438. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10439. *
  10440. * Unfortunately, for PCI-E there are only limited
  10441. * write-side controls for this, and thus for reads
  10442. * we will still get the disconnects. We'll also waste
  10443. * these PCI cycles for both read and write for chips
  10444. * other than 5700 and 5701 which do not implement the
  10445. * boundary bits.
  10446. */
  10447. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10448. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10449. switch (cacheline_size) {
  10450. case 16:
  10451. case 32:
  10452. case 64:
  10453. case 128:
  10454. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10455. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10456. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10457. } else {
  10458. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10459. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10460. }
  10461. break;
  10462. case 256:
  10463. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10464. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10465. break;
  10466. default:
  10467. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10468. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10469. break;
  10470. }
  10471. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10472. switch (cacheline_size) {
  10473. case 16:
  10474. case 32:
  10475. case 64:
  10476. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10477. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10478. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10479. break;
  10480. }
  10481. /* fallthrough */
  10482. case 128:
  10483. default:
  10484. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10485. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10486. break;
  10487. }
  10488. } else {
  10489. switch (cacheline_size) {
  10490. case 16:
  10491. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10492. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10493. DMA_RWCTRL_WRITE_BNDRY_16);
  10494. break;
  10495. }
  10496. /* fallthrough */
  10497. case 32:
  10498. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10499. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  10500. DMA_RWCTRL_WRITE_BNDRY_32);
  10501. break;
  10502. }
  10503. /* fallthrough */
  10504. case 64:
  10505. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10506. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  10507. DMA_RWCTRL_WRITE_BNDRY_64);
  10508. break;
  10509. }
  10510. /* fallthrough */
  10511. case 128:
  10512. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10513. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  10514. DMA_RWCTRL_WRITE_BNDRY_128);
  10515. break;
  10516. }
  10517. /* fallthrough */
  10518. case 256:
  10519. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  10520. DMA_RWCTRL_WRITE_BNDRY_256);
  10521. break;
  10522. case 512:
  10523. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  10524. DMA_RWCTRL_WRITE_BNDRY_512);
  10525. break;
  10526. case 1024:
  10527. default:
  10528. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  10529. DMA_RWCTRL_WRITE_BNDRY_1024);
  10530. break;
  10531. }
  10532. }
  10533. out:
  10534. return val;
  10535. }
  10536. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  10537. {
  10538. struct tg3_internal_buffer_desc test_desc;
  10539. u32 sram_dma_descs;
  10540. int i, ret;
  10541. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  10542. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  10543. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  10544. tw32(RDMAC_STATUS, 0);
  10545. tw32(WDMAC_STATUS, 0);
  10546. tw32(BUFMGR_MODE, 0);
  10547. tw32(FTQ_RESET, 0);
  10548. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  10549. test_desc.addr_lo = buf_dma & 0xffffffff;
  10550. test_desc.nic_mbuf = 0x00002100;
  10551. test_desc.len = size;
  10552. /*
  10553. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  10554. * the *second* time the tg3 driver was getting loaded after an
  10555. * initial scan.
  10556. *
  10557. * Broadcom tells me:
  10558. * ...the DMA engine is connected to the GRC block and a DMA
  10559. * reset may affect the GRC block in some unpredictable way...
  10560. * The behavior of resets to individual blocks has not been tested.
  10561. *
  10562. * Broadcom noted the GRC reset will also reset all sub-components.
  10563. */
  10564. if (to_device) {
  10565. test_desc.cqid_sqid = (13 << 8) | 2;
  10566. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  10567. udelay(40);
  10568. } else {
  10569. test_desc.cqid_sqid = (16 << 8) | 7;
  10570. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  10571. udelay(40);
  10572. }
  10573. test_desc.flags = 0x00000005;
  10574. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  10575. u32 val;
  10576. val = *(((u32 *)&test_desc) + i);
  10577. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  10578. sram_dma_descs + (i * sizeof(u32)));
  10579. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  10580. }
  10581. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10582. if (to_device) {
  10583. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  10584. } else {
  10585. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  10586. }
  10587. ret = -ENODEV;
  10588. for (i = 0; i < 40; i++) {
  10589. u32 val;
  10590. if (to_device)
  10591. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  10592. else
  10593. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  10594. if ((val & 0xffff) == sram_dma_descs) {
  10595. ret = 0;
  10596. break;
  10597. }
  10598. udelay(100);
  10599. }
  10600. return ret;
  10601. }
  10602. #define TEST_BUFFER_SIZE 0x2000
  10603. static int __devinit tg3_test_dma(struct tg3 *tp)
  10604. {
  10605. dma_addr_t buf_dma;
  10606. u32 *buf, saved_dma_rwctrl;
  10607. int ret;
  10608. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  10609. if (!buf) {
  10610. ret = -ENOMEM;
  10611. goto out_nofree;
  10612. }
  10613. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  10614. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  10615. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  10616. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10617. /* DMA read watermark not used on PCIE */
  10618. tp->dma_rwctrl |= 0x00180000;
  10619. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  10620. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  10621. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  10622. tp->dma_rwctrl |= 0x003f0000;
  10623. else
  10624. tp->dma_rwctrl |= 0x003f000f;
  10625. } else {
  10626. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10627. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  10628. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  10629. u32 read_water = 0x7;
  10630. /* If the 5704 is behind the EPB bridge, we can
  10631. * do the less restrictive ONE_DMA workaround for
  10632. * better performance.
  10633. */
  10634. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  10635. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10636. tp->dma_rwctrl |= 0x8000;
  10637. else if (ccval == 0x6 || ccval == 0x7)
  10638. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  10639. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  10640. read_water = 4;
  10641. /* Set bit 23 to enable PCIX hw bug fix */
  10642. tp->dma_rwctrl |=
  10643. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  10644. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  10645. (1 << 23);
  10646. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  10647. /* 5780 always in PCIX mode */
  10648. tp->dma_rwctrl |= 0x00144000;
  10649. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10650. /* 5714 always in PCIX mode */
  10651. tp->dma_rwctrl |= 0x00148000;
  10652. } else {
  10653. tp->dma_rwctrl |= 0x001b000f;
  10654. }
  10655. }
  10656. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10657. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10658. tp->dma_rwctrl &= 0xfffffff0;
  10659. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10660. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  10661. /* Remove this if it causes problems for some boards. */
  10662. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  10663. /* On 5700/5701 chips, we need to set this bit.
  10664. * Otherwise the chip will issue cacheline transactions
  10665. * to streamable DMA memory with not all the byte
  10666. * enables turned on. This is an error on several
  10667. * RISC PCI controllers, in particular sparc64.
  10668. *
  10669. * On 5703/5704 chips, this bit has been reassigned
  10670. * a different meaning. In particular, it is used
  10671. * on those chips to enable a PCI-X workaround.
  10672. */
  10673. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  10674. }
  10675. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10676. #if 0
  10677. /* Unneeded, already done by tg3_get_invariants. */
  10678. tg3_switch_clocks(tp);
  10679. #endif
  10680. ret = 0;
  10681. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10682. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  10683. goto out;
  10684. /* It is best to perform DMA test with maximum write burst size
  10685. * to expose the 5700/5701 write DMA bug.
  10686. */
  10687. saved_dma_rwctrl = tp->dma_rwctrl;
  10688. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10689. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10690. while (1) {
  10691. u32 *p = buf, i;
  10692. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  10693. p[i] = i;
  10694. /* Send the buffer to the chip. */
  10695. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  10696. if (ret) {
  10697. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  10698. break;
  10699. }
  10700. #if 0
  10701. /* validate data reached card RAM correctly. */
  10702. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10703. u32 val;
  10704. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  10705. if (le32_to_cpu(val) != p[i]) {
  10706. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  10707. /* ret = -ENODEV here? */
  10708. }
  10709. p[i] = 0;
  10710. }
  10711. #endif
  10712. /* Now read it back. */
  10713. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  10714. if (ret) {
  10715. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  10716. break;
  10717. }
  10718. /* Verify it. */
  10719. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10720. if (p[i] == i)
  10721. continue;
  10722. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10723. DMA_RWCTRL_WRITE_BNDRY_16) {
  10724. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10725. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10726. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10727. break;
  10728. } else {
  10729. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  10730. ret = -ENODEV;
  10731. goto out;
  10732. }
  10733. }
  10734. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  10735. /* Success. */
  10736. ret = 0;
  10737. break;
  10738. }
  10739. }
  10740. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10741. DMA_RWCTRL_WRITE_BNDRY_16) {
  10742. static struct pci_device_id dma_wait_state_chipsets[] = {
  10743. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  10744. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  10745. { },
  10746. };
  10747. /* DMA test passed without adjusting DMA boundary,
  10748. * now look for chipsets that are known to expose the
  10749. * DMA bug without failing the test.
  10750. */
  10751. if (pci_dev_present(dma_wait_state_chipsets)) {
  10752. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10753. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10754. }
  10755. else
  10756. /* Safe to use the calculated DMA boundary. */
  10757. tp->dma_rwctrl = saved_dma_rwctrl;
  10758. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10759. }
  10760. out:
  10761. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  10762. out_nofree:
  10763. return ret;
  10764. }
  10765. static void __devinit tg3_init_link_config(struct tg3 *tp)
  10766. {
  10767. tp->link_config.advertising =
  10768. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10769. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10770. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  10771. ADVERTISED_Autoneg | ADVERTISED_MII);
  10772. tp->link_config.speed = SPEED_INVALID;
  10773. tp->link_config.duplex = DUPLEX_INVALID;
  10774. tp->link_config.autoneg = AUTONEG_ENABLE;
  10775. tp->link_config.active_speed = SPEED_INVALID;
  10776. tp->link_config.active_duplex = DUPLEX_INVALID;
  10777. tp->link_config.phy_is_low_power = 0;
  10778. tp->link_config.orig_speed = SPEED_INVALID;
  10779. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10780. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10781. }
  10782. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  10783. {
  10784. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10785. tp->bufmgr_config.mbuf_read_dma_low_water =
  10786. DEFAULT_MB_RDMA_LOW_WATER_5705;
  10787. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10788. DEFAULT_MB_MACRX_LOW_WATER_5705;
  10789. tp->bufmgr_config.mbuf_high_water =
  10790. DEFAULT_MB_HIGH_WATER_5705;
  10791. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10792. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10793. DEFAULT_MB_MACRX_LOW_WATER_5906;
  10794. tp->bufmgr_config.mbuf_high_water =
  10795. DEFAULT_MB_HIGH_WATER_5906;
  10796. }
  10797. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10798. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  10799. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10800. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  10801. tp->bufmgr_config.mbuf_high_water_jumbo =
  10802. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  10803. } else {
  10804. tp->bufmgr_config.mbuf_read_dma_low_water =
  10805. DEFAULT_MB_RDMA_LOW_WATER;
  10806. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10807. DEFAULT_MB_MACRX_LOW_WATER;
  10808. tp->bufmgr_config.mbuf_high_water =
  10809. DEFAULT_MB_HIGH_WATER;
  10810. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10811. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  10812. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10813. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  10814. tp->bufmgr_config.mbuf_high_water_jumbo =
  10815. DEFAULT_MB_HIGH_WATER_JUMBO;
  10816. }
  10817. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  10818. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  10819. }
  10820. static char * __devinit tg3_phy_string(struct tg3 *tp)
  10821. {
  10822. switch (tp->phy_id & PHY_ID_MASK) {
  10823. case PHY_ID_BCM5400: return "5400";
  10824. case PHY_ID_BCM5401: return "5401";
  10825. case PHY_ID_BCM5411: return "5411";
  10826. case PHY_ID_BCM5701: return "5701";
  10827. case PHY_ID_BCM5703: return "5703";
  10828. case PHY_ID_BCM5704: return "5704";
  10829. case PHY_ID_BCM5705: return "5705";
  10830. case PHY_ID_BCM5750: return "5750";
  10831. case PHY_ID_BCM5752: return "5752";
  10832. case PHY_ID_BCM5714: return "5714";
  10833. case PHY_ID_BCM5780: return "5780";
  10834. case PHY_ID_BCM5755: return "5755";
  10835. case PHY_ID_BCM5787: return "5787";
  10836. case PHY_ID_BCM5784: return "5784";
  10837. case PHY_ID_BCM5756: return "5722/5756";
  10838. case PHY_ID_BCM5906: return "5906";
  10839. case PHY_ID_BCM5761: return "5761";
  10840. case PHY_ID_BCM8002: return "8002/serdes";
  10841. case 0: return "serdes";
  10842. default: return "unknown";
  10843. }
  10844. }
  10845. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  10846. {
  10847. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10848. strcpy(str, "PCI Express");
  10849. return str;
  10850. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10851. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  10852. strcpy(str, "PCIX:");
  10853. if ((clock_ctrl == 7) ||
  10854. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  10855. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  10856. strcat(str, "133MHz");
  10857. else if (clock_ctrl == 0)
  10858. strcat(str, "33MHz");
  10859. else if (clock_ctrl == 2)
  10860. strcat(str, "50MHz");
  10861. else if (clock_ctrl == 4)
  10862. strcat(str, "66MHz");
  10863. else if (clock_ctrl == 6)
  10864. strcat(str, "100MHz");
  10865. } else {
  10866. strcpy(str, "PCI:");
  10867. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  10868. strcat(str, "66MHz");
  10869. else
  10870. strcat(str, "33MHz");
  10871. }
  10872. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  10873. strcat(str, ":32-bit");
  10874. else
  10875. strcat(str, ":64-bit");
  10876. return str;
  10877. }
  10878. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  10879. {
  10880. struct pci_dev *peer;
  10881. unsigned int func, devnr = tp->pdev->devfn & ~7;
  10882. for (func = 0; func < 8; func++) {
  10883. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  10884. if (peer && peer != tp->pdev)
  10885. break;
  10886. pci_dev_put(peer);
  10887. }
  10888. /* 5704 can be configured in single-port mode, set peer to
  10889. * tp->pdev in that case.
  10890. */
  10891. if (!peer) {
  10892. peer = tp->pdev;
  10893. return peer;
  10894. }
  10895. /*
  10896. * We don't need to keep the refcount elevated; there's no way
  10897. * to remove one half of this device without removing the other
  10898. */
  10899. pci_dev_put(peer);
  10900. return peer;
  10901. }
  10902. static void __devinit tg3_init_coal(struct tg3 *tp)
  10903. {
  10904. struct ethtool_coalesce *ec = &tp->coal;
  10905. memset(ec, 0, sizeof(*ec));
  10906. ec->cmd = ETHTOOL_GCOALESCE;
  10907. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  10908. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  10909. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  10910. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  10911. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  10912. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  10913. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  10914. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  10915. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  10916. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  10917. HOSTCC_MODE_CLRTICK_TXBD)) {
  10918. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  10919. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  10920. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  10921. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  10922. }
  10923. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10924. ec->rx_coalesce_usecs_irq = 0;
  10925. ec->tx_coalesce_usecs_irq = 0;
  10926. ec->stats_block_coalesce_usecs = 0;
  10927. }
  10928. }
  10929. static const struct net_device_ops tg3_netdev_ops = {
  10930. .ndo_open = tg3_open,
  10931. .ndo_stop = tg3_close,
  10932. .ndo_start_xmit = tg3_start_xmit,
  10933. .ndo_get_stats = tg3_get_stats,
  10934. .ndo_validate_addr = eth_validate_addr,
  10935. .ndo_set_multicast_list = tg3_set_rx_mode,
  10936. .ndo_set_mac_address = tg3_set_mac_addr,
  10937. .ndo_do_ioctl = tg3_ioctl,
  10938. .ndo_tx_timeout = tg3_tx_timeout,
  10939. .ndo_change_mtu = tg3_change_mtu,
  10940. #if TG3_VLAN_TAG_USED
  10941. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  10942. #endif
  10943. #ifdef CONFIG_NET_POLL_CONTROLLER
  10944. .ndo_poll_controller = tg3_poll_controller,
  10945. #endif
  10946. };
  10947. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  10948. .ndo_open = tg3_open,
  10949. .ndo_stop = tg3_close,
  10950. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  10951. .ndo_get_stats = tg3_get_stats,
  10952. .ndo_validate_addr = eth_validate_addr,
  10953. .ndo_set_multicast_list = tg3_set_rx_mode,
  10954. .ndo_set_mac_address = tg3_set_mac_addr,
  10955. .ndo_do_ioctl = tg3_ioctl,
  10956. .ndo_tx_timeout = tg3_tx_timeout,
  10957. .ndo_change_mtu = tg3_change_mtu,
  10958. #if TG3_VLAN_TAG_USED
  10959. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  10960. #endif
  10961. #ifdef CONFIG_NET_POLL_CONTROLLER
  10962. .ndo_poll_controller = tg3_poll_controller,
  10963. #endif
  10964. };
  10965. static int __devinit tg3_init_one(struct pci_dev *pdev,
  10966. const struct pci_device_id *ent)
  10967. {
  10968. static int tg3_version_printed = 0;
  10969. struct net_device *dev;
  10970. struct tg3 *tp;
  10971. int err, pm_cap;
  10972. char str[40];
  10973. u64 dma_mask, persist_dma_mask;
  10974. if (tg3_version_printed++ == 0)
  10975. printk(KERN_INFO "%s", version);
  10976. err = pci_enable_device(pdev);
  10977. if (err) {
  10978. printk(KERN_ERR PFX "Cannot enable PCI device, "
  10979. "aborting.\n");
  10980. return err;
  10981. }
  10982. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  10983. if (err) {
  10984. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  10985. "aborting.\n");
  10986. goto err_out_disable_pdev;
  10987. }
  10988. pci_set_master(pdev);
  10989. /* Find power-management capability. */
  10990. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  10991. if (pm_cap == 0) {
  10992. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  10993. "aborting.\n");
  10994. err = -EIO;
  10995. goto err_out_free_res;
  10996. }
  10997. dev = alloc_etherdev(sizeof(*tp));
  10998. if (!dev) {
  10999. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11000. err = -ENOMEM;
  11001. goto err_out_free_res;
  11002. }
  11003. SET_NETDEV_DEV(dev, &pdev->dev);
  11004. #if TG3_VLAN_TAG_USED
  11005. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11006. #endif
  11007. tp = netdev_priv(dev);
  11008. tp->pdev = pdev;
  11009. tp->dev = dev;
  11010. tp->pm_cap = pm_cap;
  11011. tp->rx_mode = TG3_DEF_RX_MODE;
  11012. tp->tx_mode = TG3_DEF_TX_MODE;
  11013. if (tg3_debug > 0)
  11014. tp->msg_enable = tg3_debug;
  11015. else
  11016. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11017. /* The word/byte swap controls here control register access byte
  11018. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11019. * setting below.
  11020. */
  11021. tp->misc_host_ctrl =
  11022. MISC_HOST_CTRL_MASK_PCI_INT |
  11023. MISC_HOST_CTRL_WORD_SWAP |
  11024. MISC_HOST_CTRL_INDIR_ACCESS |
  11025. MISC_HOST_CTRL_PCISTATE_RW;
  11026. /* The NONFRM (non-frame) byte/word swap controls take effect
  11027. * on descriptor entries, anything which isn't packet data.
  11028. *
  11029. * The StrongARM chips on the board (one for tx, one for rx)
  11030. * are running in big-endian mode.
  11031. */
  11032. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11033. GRC_MODE_WSWAP_NONFRM_DATA);
  11034. #ifdef __BIG_ENDIAN
  11035. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11036. #endif
  11037. spin_lock_init(&tp->lock);
  11038. spin_lock_init(&tp->indirect_lock);
  11039. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11040. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  11041. if (!tp->regs) {
  11042. printk(KERN_ERR PFX "Cannot map device registers, "
  11043. "aborting.\n");
  11044. err = -ENOMEM;
  11045. goto err_out_free_dev;
  11046. }
  11047. tg3_init_link_config(tp);
  11048. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11049. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11050. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  11051. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  11052. dev->ethtool_ops = &tg3_ethtool_ops;
  11053. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11054. dev->irq = pdev->irq;
  11055. err = tg3_get_invariants(tp);
  11056. if (err) {
  11057. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11058. "aborting.\n");
  11059. goto err_out_iounmap;
  11060. }
  11061. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11062. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11063. dev->netdev_ops = &tg3_netdev_ops;
  11064. else
  11065. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  11066. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11067. * device behind the EPB cannot support DMA addresses > 40-bit.
  11068. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11069. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11070. * do DMA address check in tg3_start_xmit().
  11071. */
  11072. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11073. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  11074. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11075. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  11076. #ifdef CONFIG_HIGHMEM
  11077. dma_mask = DMA_BIT_MASK(64);
  11078. #endif
  11079. } else
  11080. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  11081. /* Configure DMA attributes. */
  11082. if (dma_mask > DMA_BIT_MASK(32)) {
  11083. err = pci_set_dma_mask(pdev, dma_mask);
  11084. if (!err) {
  11085. dev->features |= NETIF_F_HIGHDMA;
  11086. err = pci_set_consistent_dma_mask(pdev,
  11087. persist_dma_mask);
  11088. if (err < 0) {
  11089. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11090. "DMA for consistent allocations\n");
  11091. goto err_out_iounmap;
  11092. }
  11093. }
  11094. }
  11095. if (err || dma_mask == DMA_BIT_MASK(32)) {
  11096. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  11097. if (err) {
  11098. printk(KERN_ERR PFX "No usable DMA configuration, "
  11099. "aborting.\n");
  11100. goto err_out_iounmap;
  11101. }
  11102. }
  11103. tg3_init_bufmgr_config(tp);
  11104. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11105. tp->fw_needed = FIRMWARE_TG3;
  11106. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11107. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11108. }
  11109. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11110. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11111. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11112. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11113. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11114. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11115. } else {
  11116. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11117. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11118. tp->fw_needed = FIRMWARE_TG3TSO5;
  11119. else
  11120. tp->fw_needed = FIRMWARE_TG3TSO;
  11121. }
  11122. /* TSO is on by default on chips that support hardware TSO.
  11123. * Firmware TSO on older chips gives lower performance, so it
  11124. * is off by default, but can be enabled using ethtool.
  11125. */
  11126. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11127. if (dev->features & NETIF_F_IP_CSUM)
  11128. dev->features |= NETIF_F_TSO;
  11129. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  11130. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2))
  11131. dev->features |= NETIF_F_TSO6;
  11132. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11133. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11134. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11135. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11136. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11137. dev->features |= NETIF_F_TSO_ECN;
  11138. }
  11139. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11140. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11141. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11142. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11143. tp->rx_pending = 63;
  11144. }
  11145. err = tg3_get_device_address(tp);
  11146. if (err) {
  11147. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11148. "aborting.\n");
  11149. goto err_out_fw;
  11150. }
  11151. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11152. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  11153. if (!tp->aperegs) {
  11154. printk(KERN_ERR PFX "Cannot map APE registers, "
  11155. "aborting.\n");
  11156. err = -ENOMEM;
  11157. goto err_out_fw;
  11158. }
  11159. tg3_ape_lock_init(tp);
  11160. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  11161. tg3_read_dash_ver(tp);
  11162. }
  11163. /*
  11164. * Reset chip in case UNDI or EFI driver did not shutdown
  11165. * DMA self test will enable WDMAC and we'll see (spurious)
  11166. * pending DMA on the PCI bus at that point.
  11167. */
  11168. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11169. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11170. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11171. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11172. }
  11173. err = tg3_test_dma(tp);
  11174. if (err) {
  11175. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11176. goto err_out_apeunmap;
  11177. }
  11178. /* flow control autonegotiation is default behavior */
  11179. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11180. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11181. tg3_init_coal(tp);
  11182. pci_set_drvdata(pdev, dev);
  11183. err = register_netdev(dev);
  11184. if (err) {
  11185. printk(KERN_ERR PFX "Cannot register net device, "
  11186. "aborting.\n");
  11187. goto err_out_apeunmap;
  11188. }
  11189. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  11190. dev->name,
  11191. tp->board_part_number,
  11192. tp->pci_chip_rev_id,
  11193. tg3_bus_string(tp, str),
  11194. dev->dev_addr);
  11195. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  11196. printk(KERN_INFO
  11197. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  11198. tp->dev->name,
  11199. tp->mdio_bus->phy_map[PHY_ADDR]->drv->name,
  11200. dev_name(&tp->mdio_bus->phy_map[PHY_ADDR]->dev));
  11201. else
  11202. printk(KERN_INFO
  11203. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  11204. tp->dev->name, tg3_phy_string(tp),
  11205. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11206. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11207. "10/100/1000Base-T")),
  11208. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  11209. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  11210. dev->name,
  11211. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11212. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11213. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11214. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11215. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11216. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11217. dev->name, tp->dma_rwctrl,
  11218. (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 :
  11219. (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64));
  11220. return 0;
  11221. err_out_apeunmap:
  11222. if (tp->aperegs) {
  11223. iounmap(tp->aperegs);
  11224. tp->aperegs = NULL;
  11225. }
  11226. err_out_fw:
  11227. if (tp->fw)
  11228. release_firmware(tp->fw);
  11229. err_out_iounmap:
  11230. if (tp->regs) {
  11231. iounmap(tp->regs);
  11232. tp->regs = NULL;
  11233. }
  11234. err_out_free_dev:
  11235. free_netdev(dev);
  11236. err_out_free_res:
  11237. pci_release_regions(pdev);
  11238. err_out_disable_pdev:
  11239. pci_disable_device(pdev);
  11240. pci_set_drvdata(pdev, NULL);
  11241. return err;
  11242. }
  11243. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11244. {
  11245. struct net_device *dev = pci_get_drvdata(pdev);
  11246. if (dev) {
  11247. struct tg3 *tp = netdev_priv(dev);
  11248. if (tp->fw)
  11249. release_firmware(tp->fw);
  11250. flush_scheduled_work();
  11251. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11252. tg3_phy_fini(tp);
  11253. tg3_mdio_fini(tp);
  11254. }
  11255. unregister_netdev(dev);
  11256. if (tp->aperegs) {
  11257. iounmap(tp->aperegs);
  11258. tp->aperegs = NULL;
  11259. }
  11260. if (tp->regs) {
  11261. iounmap(tp->regs);
  11262. tp->regs = NULL;
  11263. }
  11264. free_netdev(dev);
  11265. pci_release_regions(pdev);
  11266. pci_disable_device(pdev);
  11267. pci_set_drvdata(pdev, NULL);
  11268. }
  11269. }
  11270. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11271. {
  11272. struct net_device *dev = pci_get_drvdata(pdev);
  11273. struct tg3 *tp = netdev_priv(dev);
  11274. pci_power_t target_state;
  11275. int err;
  11276. /* PCI register 4 needs to be saved whether netif_running() or not.
  11277. * MSI address and data need to be saved if using MSI and
  11278. * netif_running().
  11279. */
  11280. pci_save_state(pdev);
  11281. if (!netif_running(dev))
  11282. return 0;
  11283. flush_scheduled_work();
  11284. tg3_phy_stop(tp);
  11285. tg3_netif_stop(tp);
  11286. del_timer_sync(&tp->timer);
  11287. tg3_full_lock(tp, 1);
  11288. tg3_disable_ints(tp);
  11289. tg3_full_unlock(tp);
  11290. netif_device_detach(dev);
  11291. tg3_full_lock(tp, 0);
  11292. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11293. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11294. tg3_full_unlock(tp);
  11295. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11296. err = tg3_set_power_state(tp, target_state);
  11297. if (err) {
  11298. int err2;
  11299. tg3_full_lock(tp, 0);
  11300. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11301. err2 = tg3_restart_hw(tp, 1);
  11302. if (err2)
  11303. goto out;
  11304. tp->timer.expires = jiffies + tp->timer_offset;
  11305. add_timer(&tp->timer);
  11306. netif_device_attach(dev);
  11307. tg3_netif_start(tp);
  11308. out:
  11309. tg3_full_unlock(tp);
  11310. if (!err2)
  11311. tg3_phy_start(tp);
  11312. }
  11313. return err;
  11314. }
  11315. static int tg3_resume(struct pci_dev *pdev)
  11316. {
  11317. struct net_device *dev = pci_get_drvdata(pdev);
  11318. struct tg3 *tp = netdev_priv(dev);
  11319. int err;
  11320. pci_restore_state(tp->pdev);
  11321. if (!netif_running(dev))
  11322. return 0;
  11323. err = tg3_set_power_state(tp, PCI_D0);
  11324. if (err)
  11325. return err;
  11326. netif_device_attach(dev);
  11327. tg3_full_lock(tp, 0);
  11328. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11329. err = tg3_restart_hw(tp, 1);
  11330. if (err)
  11331. goto out;
  11332. tp->timer.expires = jiffies + tp->timer_offset;
  11333. add_timer(&tp->timer);
  11334. tg3_netif_start(tp);
  11335. out:
  11336. tg3_full_unlock(tp);
  11337. if (!err)
  11338. tg3_phy_start(tp);
  11339. return err;
  11340. }
  11341. static struct pci_driver tg3_driver = {
  11342. .name = DRV_MODULE_NAME,
  11343. .id_table = tg3_pci_tbl,
  11344. .probe = tg3_init_one,
  11345. .remove = __devexit_p(tg3_remove_one),
  11346. .suspend = tg3_suspend,
  11347. .resume = tg3_resume
  11348. };
  11349. static int __init tg3_init(void)
  11350. {
  11351. return pci_register_driver(&tg3_driver);
  11352. }
  11353. static void __exit tg3_cleanup(void)
  11354. {
  11355. pci_unregister_driver(&tg3_driver);
  11356. }
  11357. module_init(tg3_init);
  11358. module_exit(tg3_cleanup);