Kconfig 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245
  1. # drivers/mtd/chips/Kconfig
  2. menu "RAM/ROM/Flash chip drivers"
  3. depends on MTD!=n
  4. config MTD_CFI
  5. tristate "Detect flash chips by Common Flash Interface (CFI) probe"
  6. select MTD_GEN_PROBE
  7. select MTD_CFI_UTIL
  8. help
  9. The Common Flash Interface specification was developed by Intel,
  10. AMD and other flash manufactures that provides a universal method
  11. for probing the capabilities of flash devices. If you wish to
  12. support any device that is CFI-compliant, you need to enable this
  13. option. Visit <http://www.amd.com/products/nvd/overview/cfi.html>
  14. for more information on CFI.
  15. config MTD_JEDECPROBE
  16. tristate "Detect non-CFI AMD/JEDEC-compatible flash chips"
  17. select MTD_GEN_PROBE
  18. help
  19. This option enables JEDEC-style probing of flash chips which are not
  20. compatible with the Common Flash Interface, but will use the common
  21. CFI-targetted flash drivers for any chips which are identified which
  22. are in fact compatible in all but the probe method. This actually
  23. covers most AMD/Fujitsu-compatible chips and also non-CFI
  24. Intel chips.
  25. config MTD_GEN_PROBE
  26. tristate
  27. config MTD_CFI_ADV_OPTIONS
  28. bool "Flash chip driver advanced configuration options"
  29. depends on MTD_GEN_PROBE
  30. help
  31. If you need to specify a specific endianness for access to flash
  32. chips, or if you wish to reduce the size of the kernel by including
  33. support for only specific arrangements of flash chips, say 'Y'. This
  34. option does not directly affect the code, but will enable other
  35. configuration options which allow you to do so.
  36. If unsure, say 'N'.
  37. choice
  38. prompt "Flash cmd/query data swapping"
  39. depends on MTD_CFI_ADV_OPTIONS
  40. default MTD_CFI_NOSWAP
  41. config MTD_CFI_NOSWAP
  42. bool "NO"
  43. ---help---
  44. This option defines the way in which the CPU attempts to arrange
  45. data bits when writing the 'magic' commands to the chips. Saying
  46. 'NO', which is the default when CONFIG_MTD_CFI_ADV_OPTIONS isn't
  47. enabled, means that the CPU will not do any swapping; the chips
  48. are expected to be wired to the CPU in 'host-endian' form.
  49. Specific arrangements are possible with the BIG_ENDIAN_BYTE and
  50. LITTLE_ENDIAN_BYTE, if the bytes are reversed.
  51. If you have a LART, on which the data (and address) lines were
  52. connected in a fashion which ensured that the nets were as short
  53. as possible, resulting in a bit-shuffling which seems utterly
  54. random to the untrained eye, you need the LART_ENDIAN_BYTE option.
  55. Yes, there really exists something sicker than PDP-endian :)
  56. config MTD_CFI_BE_BYTE_SWAP
  57. bool "BIG_ENDIAN_BYTE"
  58. config MTD_CFI_LE_BYTE_SWAP
  59. bool "LITTLE_ENDIAN_BYTE"
  60. endchoice
  61. config MTD_CFI_GEOMETRY
  62. bool "Specific CFI Flash geometry selection"
  63. depends on MTD_CFI_ADV_OPTIONS
  64. help
  65. This option does not affect the code directly, but will enable
  66. some other configuration options which would allow you to reduce
  67. the size of the kernel by including support for only certain
  68. arrangements of CFI chips. If unsure, say 'N' and all options
  69. which are supported by the current code will be enabled.
  70. config MTD_MAP_BANK_WIDTH_1
  71. bool "Support 8-bit buswidth" if MTD_CFI_GEOMETRY
  72. default y
  73. help
  74. If you wish to support CFI devices on a physical bus which is
  75. 8 bits wide, say 'Y'.
  76. config MTD_MAP_BANK_WIDTH_2
  77. bool "Support 16-bit buswidth" if MTD_CFI_GEOMETRY
  78. default y
  79. help
  80. If you wish to support CFI devices on a physical bus which is
  81. 16 bits wide, say 'Y'.
  82. config MTD_MAP_BANK_WIDTH_4
  83. bool "Support 32-bit buswidth" if MTD_CFI_GEOMETRY
  84. default y
  85. help
  86. If you wish to support CFI devices on a physical bus which is
  87. 32 bits wide, say 'Y'.
  88. config MTD_MAP_BANK_WIDTH_8
  89. bool "Support 64-bit buswidth" if MTD_CFI_GEOMETRY
  90. default n
  91. help
  92. If you wish to support CFI devices on a physical bus which is
  93. 64 bits wide, say 'Y'.
  94. config MTD_MAP_BANK_WIDTH_16
  95. bool "Support 128-bit buswidth" if MTD_CFI_GEOMETRY
  96. default n
  97. help
  98. If you wish to support CFI devices on a physical bus which is
  99. 128 bits wide, say 'Y'.
  100. config MTD_MAP_BANK_WIDTH_32
  101. bool "Support 256-bit buswidth" if MTD_CFI_GEOMETRY
  102. default n
  103. help
  104. If you wish to support CFI devices on a physical bus which is
  105. 256 bits wide, say 'Y'.
  106. config MTD_CFI_I1
  107. bool "Support 1-chip flash interleave" if MTD_CFI_GEOMETRY
  108. default y
  109. help
  110. If your flash chips are not interleaved - i.e. you only have one
  111. flash chip addressed by each bus cycle, then say 'Y'.
  112. config MTD_CFI_I2
  113. bool "Support 2-chip flash interleave" if MTD_CFI_GEOMETRY
  114. default y
  115. help
  116. If your flash chips are interleaved in pairs - i.e. you have two
  117. flash chips addressed by each bus cycle, then say 'Y'.
  118. config MTD_CFI_I4
  119. bool "Support 4-chip flash interleave" if MTD_CFI_GEOMETRY
  120. default n
  121. help
  122. If your flash chips are interleaved in fours - i.e. you have four
  123. flash chips addressed by each bus cycle, then say 'Y'.
  124. config MTD_CFI_I8
  125. bool "Support 8-chip flash interleave" if MTD_CFI_GEOMETRY
  126. default n
  127. help
  128. If your flash chips are interleaved in eights - i.e. you have eight
  129. flash chips addressed by each bus cycle, then say 'Y'.
  130. config MTD_OTP
  131. bool "Protection Registers aka one-time programmable (OTP) bits"
  132. depends on MTD_CFI_ADV_OPTIONS
  133. select HAVE_MTD_OTP
  134. default n
  135. help
  136. This enables support for reading, writing and locking so called
  137. "Protection Registers" present on some flash chips.
  138. A subset of them are pre-programmed at the factory with a
  139. unique set of values. The rest is user-programmable.
  140. The user-programmable Protection Registers contain one-time
  141. programmable (OTP) bits; when programmed, register bits cannot be
  142. erased. Each Protection Register can be accessed multiple times to
  143. program individual bits, as long as the register remains unlocked.
  144. Each Protection Register has an associated Lock Register bit. When a
  145. Lock Register bit is programmed, the associated Protection Register
  146. can only be read; it can no longer be programmed. Additionally,
  147. because the Lock Register bits themselves are OTP, when programmed,
  148. Lock Register bits cannot be erased. Therefore, when a Protection
  149. Register is locked, it cannot be unlocked.
  150. This feature should therefore be used with extreme care. Any mistake
  151. in the programming of OTP bits will waste them.
  152. config MTD_CFI_INTELEXT
  153. tristate "Support for Intel/Sharp flash chips"
  154. depends on MTD_GEN_PROBE
  155. select MTD_CFI_UTIL
  156. help
  157. The Common Flash Interface defines a number of different command
  158. sets which a CFI-compliant chip may claim to implement. This code
  159. provides support for one of those command sets, used on Intel
  160. StrataFlash and other parts.
  161. config MTD_CFI_AMDSTD
  162. tristate "Support for AMD/Fujitsu/Spansion flash chips"
  163. depends on MTD_GEN_PROBE
  164. select MTD_CFI_UTIL
  165. help
  166. The Common Flash Interface defines a number of different command
  167. sets which a CFI-compliant chip may claim to implement. This code
  168. provides support for one of those command sets, used on chips
  169. including the AMD Am29LV320.
  170. config MTD_CFI_STAA
  171. tristate "Support for ST (Advanced Architecture) flash chips"
  172. depends on MTD_GEN_PROBE
  173. select MTD_CFI_UTIL
  174. help
  175. The Common Flash Interface defines a number of different command
  176. sets which a CFI-compliant chip may claim to implement. This code
  177. provides support for one of those command sets.
  178. config MTD_CFI_UTIL
  179. tristate
  180. config MTD_RAM
  181. tristate "Support for RAM chips in bus mapping"
  182. help
  183. This option enables basic support for RAM chips accessed through
  184. a bus mapping driver.
  185. config MTD_ROM
  186. tristate "Support for ROM chips in bus mapping"
  187. help
  188. This option enables basic support for ROM chips accessed through
  189. a bus mapping driver.
  190. config MTD_ABSENT
  191. tristate "Support for absent chips in bus mapping"
  192. help
  193. This option enables support for a dummy probing driver used to
  194. allocated placeholder MTD devices on systems that have socketed
  195. or removable media. Use of this driver as a fallback chip probe
  196. preserves the expected registration order of MTD device nodes on
  197. the system regardless of media presence. Device nodes created
  198. with this driver will return -ENODEV upon access.
  199. config MTD_XIP
  200. bool "XIP aware MTD support"
  201. depends on !SMP && (MTD_CFI_INTELEXT || MTD_CFI_AMDSTD) && EXPERIMENTAL && ARCH_MTD_XIP
  202. default y if XIP_KERNEL
  203. help
  204. This allows MTD support to work with flash memory which is also
  205. used for XIP purposes. If you're not sure what this is all about
  206. then say N.
  207. endmenu