amd-k7-agp.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574
  1. /*
  2. * AMD K7 AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/agp_backend.h>
  8. #include <linux/gfp.h>
  9. #include <linux/page-flags.h>
  10. #include <linux/mm.h>
  11. #include "agp.h"
  12. #define AMD_MMBASE 0x14
  13. #define AMD_APSIZE 0xac
  14. #define AMD_MODECNTL 0xb0
  15. #define AMD_MODECNTL2 0xb2
  16. #define AMD_GARTENABLE 0x02 /* In mmio region (16-bit register) */
  17. #define AMD_ATTBASE 0x04 /* In mmio region (32-bit register) */
  18. #define AMD_TLBFLUSH 0x0c /* In mmio region (32-bit register) */
  19. #define AMD_CACHEENTRY 0x10 /* In mmio region (32-bit register) */
  20. static struct pci_device_id agp_amdk7_pci_table[];
  21. struct amd_page_map {
  22. unsigned long *real;
  23. unsigned long __iomem *remapped;
  24. };
  25. static struct _amd_irongate_private {
  26. volatile u8 __iomem *registers;
  27. struct amd_page_map **gatt_pages;
  28. int num_tables;
  29. } amd_irongate_private;
  30. static int amd_create_page_map(struct amd_page_map *page_map)
  31. {
  32. int i;
  33. page_map->real = (unsigned long *) __get_free_page(GFP_KERNEL);
  34. if (page_map->real == NULL)
  35. return -ENOMEM;
  36. #ifndef CONFIG_X86
  37. SetPageReserved(virt_to_page(page_map->real));
  38. global_cache_flush();
  39. page_map->remapped = ioremap_nocache(virt_to_gart(page_map->real),
  40. PAGE_SIZE);
  41. if (page_map->remapped == NULL) {
  42. ClearPageReserved(virt_to_page(page_map->real));
  43. free_page((unsigned long) page_map->real);
  44. page_map->real = NULL;
  45. return -ENOMEM;
  46. }
  47. global_cache_flush();
  48. #else
  49. set_memory_uc((unsigned long)page_map->real, 1);
  50. page_map->remapped = page_map->real;
  51. #endif
  52. for (i = 0; i < PAGE_SIZE / sizeof(unsigned long); i++) {
  53. writel(agp_bridge->scratch_page, page_map->remapped+i);
  54. readl(page_map->remapped+i); /* PCI Posting. */
  55. }
  56. return 0;
  57. }
  58. static void amd_free_page_map(struct amd_page_map *page_map)
  59. {
  60. #ifndef CONFIG_X86
  61. iounmap(page_map->remapped);
  62. ClearPageReserved(virt_to_page(page_map->real));
  63. #else
  64. set_memory_wb((unsigned long)page_map->real, 1);
  65. #endif
  66. free_page((unsigned long) page_map->real);
  67. }
  68. static void amd_free_gatt_pages(void)
  69. {
  70. int i;
  71. struct amd_page_map **tables;
  72. struct amd_page_map *entry;
  73. tables = amd_irongate_private.gatt_pages;
  74. for (i = 0; i < amd_irongate_private.num_tables; i++) {
  75. entry = tables[i];
  76. if (entry != NULL) {
  77. if (entry->real != NULL)
  78. amd_free_page_map(entry);
  79. kfree(entry);
  80. }
  81. }
  82. kfree(tables);
  83. amd_irongate_private.gatt_pages = NULL;
  84. }
  85. static int amd_create_gatt_pages(int nr_tables)
  86. {
  87. struct amd_page_map **tables;
  88. struct amd_page_map *entry;
  89. int retval = 0;
  90. int i;
  91. tables = kzalloc((nr_tables + 1) * sizeof(struct amd_page_map *),GFP_KERNEL);
  92. if (tables == NULL)
  93. return -ENOMEM;
  94. for (i = 0; i < nr_tables; i++) {
  95. entry = kzalloc(sizeof(struct amd_page_map), GFP_KERNEL);
  96. tables[i] = entry;
  97. if (entry == NULL) {
  98. retval = -ENOMEM;
  99. break;
  100. }
  101. retval = amd_create_page_map(entry);
  102. if (retval != 0)
  103. break;
  104. }
  105. amd_irongate_private.num_tables = i;
  106. amd_irongate_private.gatt_pages = tables;
  107. if (retval != 0)
  108. amd_free_gatt_pages();
  109. return retval;
  110. }
  111. /* Since we don't need contiguous memory we just try
  112. * to get the gatt table once
  113. */
  114. #define GET_PAGE_DIR_OFF(addr) (addr >> 22)
  115. #define GET_PAGE_DIR_IDX(addr) (GET_PAGE_DIR_OFF(addr) - \
  116. GET_PAGE_DIR_OFF(agp_bridge->gart_bus_addr))
  117. #define GET_GATT_OFF(addr) ((addr & 0x003ff000) >> 12)
  118. #define GET_GATT(addr) (amd_irongate_private.gatt_pages[\
  119. GET_PAGE_DIR_IDX(addr)]->remapped)
  120. static int amd_create_gatt_table(struct agp_bridge_data *bridge)
  121. {
  122. struct aper_size_info_lvl2 *value;
  123. struct amd_page_map page_dir;
  124. unsigned long addr;
  125. int retval;
  126. u32 temp;
  127. int i;
  128. value = A_SIZE_LVL2(agp_bridge->current_size);
  129. retval = amd_create_page_map(&page_dir);
  130. if (retval != 0)
  131. return retval;
  132. retval = amd_create_gatt_pages(value->num_entries / 1024);
  133. if (retval != 0) {
  134. amd_free_page_map(&page_dir);
  135. return retval;
  136. }
  137. agp_bridge->gatt_table_real = (u32 *)page_dir.real;
  138. agp_bridge->gatt_table = (u32 __iomem *)page_dir.remapped;
  139. agp_bridge->gatt_bus_addr = virt_to_gart(page_dir.real);
  140. /* Get the address for the gart region.
  141. * This is a bus address even on the alpha, b/c its
  142. * used to program the agp master not the cpu
  143. */
  144. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  145. addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  146. agp_bridge->gart_bus_addr = addr;
  147. /* Calculate the agp offset */
  148. for (i = 0; i < value->num_entries / 1024; i++, addr += 0x00400000) {
  149. writel(virt_to_gart(amd_irongate_private.gatt_pages[i]->real) | 1,
  150. page_dir.remapped+GET_PAGE_DIR_OFF(addr));
  151. readl(page_dir.remapped+GET_PAGE_DIR_OFF(addr)); /* PCI Posting. */
  152. }
  153. return 0;
  154. }
  155. static int amd_free_gatt_table(struct agp_bridge_data *bridge)
  156. {
  157. struct amd_page_map page_dir;
  158. page_dir.real = (unsigned long *)agp_bridge->gatt_table_real;
  159. page_dir.remapped = (unsigned long __iomem *)agp_bridge->gatt_table;
  160. amd_free_gatt_pages();
  161. amd_free_page_map(&page_dir);
  162. return 0;
  163. }
  164. static int amd_irongate_fetch_size(void)
  165. {
  166. int i;
  167. u32 temp;
  168. struct aper_size_info_lvl2 *values;
  169. pci_read_config_dword(agp_bridge->dev, AMD_APSIZE, &temp);
  170. temp = (temp & 0x0000000e);
  171. values = A_SIZE_LVL2(agp_bridge->driver->aperture_sizes);
  172. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  173. if (temp == values[i].size_value) {
  174. agp_bridge->previous_size =
  175. agp_bridge->current_size = (void *) (values + i);
  176. agp_bridge->aperture_size_idx = i;
  177. return values[i].size;
  178. }
  179. }
  180. return 0;
  181. }
  182. static int amd_irongate_configure(void)
  183. {
  184. struct aper_size_info_lvl2 *current_size;
  185. u32 temp;
  186. u16 enable_reg;
  187. current_size = A_SIZE_LVL2(agp_bridge->current_size);
  188. if (!amd_irongate_private.registers) {
  189. /* Get the memory mapped registers */
  190. pci_read_config_dword(agp_bridge->dev, AMD_MMBASE, &temp);
  191. temp = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  192. amd_irongate_private.registers = (volatile u8 __iomem *) ioremap(temp, 4096);
  193. if (!amd_irongate_private.registers)
  194. return -ENOMEM;
  195. }
  196. /* Write out the address of the gatt table */
  197. writel(agp_bridge->gatt_bus_addr, amd_irongate_private.registers+AMD_ATTBASE);
  198. readl(amd_irongate_private.registers+AMD_ATTBASE); /* PCI Posting. */
  199. /* Write the Sync register */
  200. pci_write_config_byte(agp_bridge->dev, AMD_MODECNTL, 0x80);
  201. /* Set indexing mode */
  202. pci_write_config_byte(agp_bridge->dev, AMD_MODECNTL2, 0x00);
  203. /* Write the enable register */
  204. enable_reg = readw(amd_irongate_private.registers+AMD_GARTENABLE);
  205. enable_reg = (enable_reg | 0x0004);
  206. writew(enable_reg, amd_irongate_private.registers+AMD_GARTENABLE);
  207. readw(amd_irongate_private.registers+AMD_GARTENABLE); /* PCI Posting. */
  208. /* Write out the size register */
  209. pci_read_config_dword(agp_bridge->dev, AMD_APSIZE, &temp);
  210. temp = (((temp & ~(0x0000000e)) | current_size->size_value) | 1);
  211. pci_write_config_dword(agp_bridge->dev, AMD_APSIZE, temp);
  212. /* Flush the tlb */
  213. writel(1, amd_irongate_private.registers+AMD_TLBFLUSH);
  214. readl(amd_irongate_private.registers+AMD_TLBFLUSH); /* PCI Posting.*/
  215. return 0;
  216. }
  217. static void amd_irongate_cleanup(void)
  218. {
  219. struct aper_size_info_lvl2 *previous_size;
  220. u32 temp;
  221. u16 enable_reg;
  222. previous_size = A_SIZE_LVL2(agp_bridge->previous_size);
  223. enable_reg = readw(amd_irongate_private.registers+AMD_GARTENABLE);
  224. enable_reg = (enable_reg & ~(0x0004));
  225. writew(enable_reg, amd_irongate_private.registers+AMD_GARTENABLE);
  226. readw(amd_irongate_private.registers+AMD_GARTENABLE); /* PCI Posting. */
  227. /* Write back the previous size and disable gart translation */
  228. pci_read_config_dword(agp_bridge->dev, AMD_APSIZE, &temp);
  229. temp = ((temp & ~(0x0000000f)) | previous_size->size_value);
  230. pci_write_config_dword(agp_bridge->dev, AMD_APSIZE, temp);
  231. iounmap((void __iomem *) amd_irongate_private.registers);
  232. }
  233. /*
  234. * This routine could be implemented by taking the addresses
  235. * written to the GATT, and flushing them individually. However
  236. * currently it just flushes the whole table. Which is probably
  237. * more efficent, since agp_memory blocks can be a large number of
  238. * entries.
  239. */
  240. static void amd_irongate_tlbflush(struct agp_memory *temp)
  241. {
  242. writel(1, amd_irongate_private.registers+AMD_TLBFLUSH);
  243. readl(amd_irongate_private.registers+AMD_TLBFLUSH); /* PCI Posting. */
  244. }
  245. static int amd_insert_memory(struct agp_memory *mem, off_t pg_start, int type)
  246. {
  247. int i, j, num_entries;
  248. unsigned long __iomem *cur_gatt;
  249. unsigned long addr;
  250. num_entries = A_SIZE_LVL2(agp_bridge->current_size)->num_entries;
  251. if (type != 0 || mem->type != 0)
  252. return -EINVAL;
  253. if ((pg_start + mem->page_count) > num_entries)
  254. return -EINVAL;
  255. j = pg_start;
  256. while (j < (pg_start + mem->page_count)) {
  257. addr = (j * PAGE_SIZE) + agp_bridge->gart_bus_addr;
  258. cur_gatt = GET_GATT(addr);
  259. if (!PGE_EMPTY(agp_bridge, readl(cur_gatt+GET_GATT_OFF(addr))))
  260. return -EBUSY;
  261. j++;
  262. }
  263. if (!mem->is_flushed) {
  264. global_cache_flush();
  265. mem->is_flushed = true;
  266. }
  267. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  268. addr = (j * PAGE_SIZE) + agp_bridge->gart_bus_addr;
  269. cur_gatt = GET_GATT(addr);
  270. writel(agp_generic_mask_memory(agp_bridge,
  271. mem->memory[i], mem->type), cur_gatt+GET_GATT_OFF(addr));
  272. readl(cur_gatt+GET_GATT_OFF(addr)); /* PCI Posting. */
  273. }
  274. amd_irongate_tlbflush(mem);
  275. return 0;
  276. }
  277. static int amd_remove_memory(struct agp_memory *mem, off_t pg_start, int type)
  278. {
  279. int i;
  280. unsigned long __iomem *cur_gatt;
  281. unsigned long addr;
  282. if (type != 0 || mem->type != 0)
  283. return -EINVAL;
  284. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  285. addr = (i * PAGE_SIZE) + agp_bridge->gart_bus_addr;
  286. cur_gatt = GET_GATT(addr);
  287. writel(agp_bridge->scratch_page, cur_gatt+GET_GATT_OFF(addr));
  288. readl(cur_gatt+GET_GATT_OFF(addr)); /* PCI Posting. */
  289. }
  290. amd_irongate_tlbflush(mem);
  291. return 0;
  292. }
  293. static const struct aper_size_info_lvl2 amd_irongate_sizes[7] =
  294. {
  295. {2048, 524288, 0x0000000c},
  296. {1024, 262144, 0x0000000a},
  297. {512, 131072, 0x00000008},
  298. {256, 65536, 0x00000006},
  299. {128, 32768, 0x00000004},
  300. {64, 16384, 0x00000002},
  301. {32, 8192, 0x00000000}
  302. };
  303. static const struct gatt_mask amd_irongate_masks[] =
  304. {
  305. {.mask = 1, .type = 0}
  306. };
  307. static const struct agp_bridge_driver amd_irongate_driver = {
  308. .owner = THIS_MODULE,
  309. .aperture_sizes = amd_irongate_sizes,
  310. .size_type = LVL2_APER_SIZE,
  311. .num_aperture_sizes = 7,
  312. .configure = amd_irongate_configure,
  313. .fetch_size = amd_irongate_fetch_size,
  314. .cleanup = amd_irongate_cleanup,
  315. .tlb_flush = amd_irongate_tlbflush,
  316. .mask_memory = agp_generic_mask_memory,
  317. .masks = amd_irongate_masks,
  318. .agp_enable = agp_generic_enable,
  319. .cache_flush = global_cache_flush,
  320. .create_gatt_table = amd_create_gatt_table,
  321. .free_gatt_table = amd_free_gatt_table,
  322. .insert_memory = amd_insert_memory,
  323. .remove_memory = amd_remove_memory,
  324. .alloc_by_type = agp_generic_alloc_by_type,
  325. .free_by_type = agp_generic_free_by_type,
  326. .agp_alloc_page = agp_generic_alloc_page,
  327. .agp_alloc_pages = agp_generic_alloc_pages,
  328. .agp_destroy_page = agp_generic_destroy_page,
  329. .agp_destroy_pages = agp_generic_destroy_pages,
  330. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  331. };
  332. static struct agp_device_ids amd_agp_device_ids[] __devinitdata =
  333. {
  334. {
  335. .device_id = PCI_DEVICE_ID_AMD_FE_GATE_7006,
  336. .chipset_name = "Irongate",
  337. },
  338. {
  339. .device_id = PCI_DEVICE_ID_AMD_FE_GATE_700E,
  340. .chipset_name = "761",
  341. },
  342. {
  343. .device_id = PCI_DEVICE_ID_AMD_FE_GATE_700C,
  344. .chipset_name = "760MP",
  345. },
  346. { }, /* dummy final entry, always present */
  347. };
  348. static int __devinit agp_amdk7_probe(struct pci_dev *pdev,
  349. const struct pci_device_id *ent)
  350. {
  351. struct agp_bridge_data *bridge;
  352. u8 cap_ptr;
  353. int j;
  354. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  355. if (!cap_ptr)
  356. return -ENODEV;
  357. j = ent - agp_amdk7_pci_table;
  358. dev_info(&pdev->dev, "AMD %s chipset\n",
  359. amd_agp_device_ids[j].chipset_name);
  360. bridge = agp_alloc_bridge();
  361. if (!bridge)
  362. return -ENOMEM;
  363. bridge->driver = &amd_irongate_driver;
  364. bridge->dev_private_data = &amd_irongate_private,
  365. bridge->dev = pdev;
  366. bridge->capndx = cap_ptr;
  367. /* 751 Errata (22564_B-1.PDF)
  368. erratum 20: strobe glitch with Nvidia NV10 GeForce cards.
  369. system controller may experience noise due to strong drive strengths
  370. */
  371. if (agp_bridge->dev->device == PCI_DEVICE_ID_AMD_FE_GATE_7006) {
  372. struct pci_dev *gfxcard=NULL;
  373. cap_ptr = 0;
  374. while (!cap_ptr) {
  375. gfxcard = pci_get_class(PCI_CLASS_DISPLAY_VGA<<8, gfxcard);
  376. if (!gfxcard) {
  377. dev_info(&pdev->dev, "no AGP VGA controller\n");
  378. return -ENODEV;
  379. }
  380. cap_ptr = pci_find_capability(gfxcard, PCI_CAP_ID_AGP);
  381. }
  382. /* With so many variants of NVidia cards, it's simpler just
  383. to blacklist them all, and then whitelist them as needed
  384. (if necessary at all). */
  385. if (gfxcard->vendor == PCI_VENDOR_ID_NVIDIA) {
  386. agp_bridge->flags |= AGP_ERRATA_1X;
  387. dev_info(&pdev->dev, "AMD 751 chipset with NVidia GeForce; forcing 1X due to errata\n");
  388. }
  389. pci_dev_put(gfxcard);
  390. }
  391. /* 761 Errata (23613_F.pdf)
  392. * Revisions B0/B1 were a disaster.
  393. * erratum 44: SYSCLK/AGPCLK skew causes 2X failures -- Force mode to 1X
  394. * erratum 45: Timing problem prevents fast writes -- Disable fast write.
  395. * erratum 46: Setup violation on AGP SBA pins - Disable side band addressing.
  396. * With this lot disabled, we should prevent lockups. */
  397. if (agp_bridge->dev->device == PCI_DEVICE_ID_AMD_FE_GATE_700E) {
  398. if (pdev->revision == 0x10 || pdev->revision == 0x11) {
  399. agp_bridge->flags = AGP_ERRATA_FASTWRITES;
  400. agp_bridge->flags |= AGP_ERRATA_SBA;
  401. agp_bridge->flags |= AGP_ERRATA_1X;
  402. dev_info(&pdev->dev, "AMD 761 chipset with errata; disabling AGP fast writes & SBA and forcing to 1X\n");
  403. }
  404. }
  405. /* Fill in the mode register */
  406. pci_read_config_dword(pdev,
  407. bridge->capndx+PCI_AGP_STATUS,
  408. &bridge->mode);
  409. pci_set_drvdata(pdev, bridge);
  410. return agp_add_bridge(bridge);
  411. }
  412. static void __devexit agp_amdk7_remove(struct pci_dev *pdev)
  413. {
  414. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  415. agp_remove_bridge(bridge);
  416. agp_put_bridge(bridge);
  417. }
  418. #ifdef CONFIG_PM
  419. static int agp_amdk7_suspend(struct pci_dev *pdev, pm_message_t state)
  420. {
  421. pci_save_state(pdev);
  422. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  423. return 0;
  424. }
  425. static int agp_amdk7_resume(struct pci_dev *pdev)
  426. {
  427. pci_set_power_state(pdev, PCI_D0);
  428. pci_restore_state(pdev);
  429. return amd_irongate_driver.configure();
  430. }
  431. #endif /* CONFIG_PM */
  432. /* must be the same order as name table above */
  433. static struct pci_device_id agp_amdk7_pci_table[] = {
  434. {
  435. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  436. .class_mask = ~0,
  437. .vendor = PCI_VENDOR_ID_AMD,
  438. .device = PCI_DEVICE_ID_AMD_FE_GATE_7006,
  439. .subvendor = PCI_ANY_ID,
  440. .subdevice = PCI_ANY_ID,
  441. },
  442. {
  443. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  444. .class_mask = ~0,
  445. .vendor = PCI_VENDOR_ID_AMD,
  446. .device = PCI_DEVICE_ID_AMD_FE_GATE_700E,
  447. .subvendor = PCI_ANY_ID,
  448. .subdevice = PCI_ANY_ID,
  449. },
  450. {
  451. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  452. .class_mask = ~0,
  453. .vendor = PCI_VENDOR_ID_AMD,
  454. .device = PCI_DEVICE_ID_AMD_FE_GATE_700C,
  455. .subvendor = PCI_ANY_ID,
  456. .subdevice = PCI_ANY_ID,
  457. },
  458. { }
  459. };
  460. MODULE_DEVICE_TABLE(pci, agp_amdk7_pci_table);
  461. static struct pci_driver agp_amdk7_pci_driver = {
  462. .name = "agpgart-amdk7",
  463. .id_table = agp_amdk7_pci_table,
  464. .probe = agp_amdk7_probe,
  465. .remove = agp_amdk7_remove,
  466. #ifdef CONFIG_PM
  467. .suspend = agp_amdk7_suspend,
  468. .resume = agp_amdk7_resume,
  469. #endif
  470. };
  471. static int __init agp_amdk7_init(void)
  472. {
  473. if (agp_off)
  474. return -EINVAL;
  475. return pci_register_driver(&agp_amdk7_pci_driver);
  476. }
  477. static void __exit agp_amdk7_cleanup(void)
  478. {
  479. pci_unregister_driver(&agp_amdk7_pci_driver);
  480. }
  481. module_init(agp_amdk7_init);
  482. module_exit(agp_amdk7_cleanup);
  483. MODULE_LICENSE("GPL and additional rights");