entry64.S 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058
  1. /*
  2. * arch/s390/kernel/entry64.S
  3. * S390 low-level entry points.
  4. *
  5. * Copyright (C) IBM Corp. 1999,2006
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. * Hartmut Penner (hp@de.ibm.com),
  8. * Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com),
  9. * Heiko Carstens <heiko.carstens@de.ibm.com>
  10. */
  11. #include <linux/sys.h>
  12. #include <linux/linkage.h>
  13. #include <linux/init.h>
  14. #include <asm/cache.h>
  15. #include <asm/lowcore.h>
  16. #include <asm/errno.h>
  17. #include <asm/ptrace.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/asm-offsets.h>
  20. #include <asm/unistd.h>
  21. #include <asm/page.h>
  22. /*
  23. * Stack layout for the system_call stack entry.
  24. * The first few entries are identical to the user_regs_struct.
  25. */
  26. SP_PTREGS = STACK_FRAME_OVERHEAD
  27. SP_ARGS = STACK_FRAME_OVERHEAD + __PT_ARGS
  28. SP_PSW = STACK_FRAME_OVERHEAD + __PT_PSW
  29. SP_R0 = STACK_FRAME_OVERHEAD + __PT_GPRS
  30. SP_R1 = STACK_FRAME_OVERHEAD + __PT_GPRS + 8
  31. SP_R2 = STACK_FRAME_OVERHEAD + __PT_GPRS + 16
  32. SP_R3 = STACK_FRAME_OVERHEAD + __PT_GPRS + 24
  33. SP_R4 = STACK_FRAME_OVERHEAD + __PT_GPRS + 32
  34. SP_R5 = STACK_FRAME_OVERHEAD + __PT_GPRS + 40
  35. SP_R6 = STACK_FRAME_OVERHEAD + __PT_GPRS + 48
  36. SP_R7 = STACK_FRAME_OVERHEAD + __PT_GPRS + 56
  37. SP_R8 = STACK_FRAME_OVERHEAD + __PT_GPRS + 64
  38. SP_R9 = STACK_FRAME_OVERHEAD + __PT_GPRS + 72
  39. SP_R10 = STACK_FRAME_OVERHEAD + __PT_GPRS + 80
  40. SP_R11 = STACK_FRAME_OVERHEAD + __PT_GPRS + 88
  41. SP_R12 = STACK_FRAME_OVERHEAD + __PT_GPRS + 96
  42. SP_R13 = STACK_FRAME_OVERHEAD + __PT_GPRS + 104
  43. SP_R14 = STACK_FRAME_OVERHEAD + __PT_GPRS + 112
  44. SP_R15 = STACK_FRAME_OVERHEAD + __PT_GPRS + 120
  45. SP_ORIG_R2 = STACK_FRAME_OVERHEAD + __PT_ORIG_GPR2
  46. SP_ILC = STACK_FRAME_OVERHEAD + __PT_ILC
  47. SP_SVCNR = STACK_FRAME_OVERHEAD + __PT_SVCNR
  48. SP_SIZE = STACK_FRAME_OVERHEAD + __PT_SIZE
  49. STACK_SHIFT = PAGE_SHIFT + THREAD_ORDER
  50. STACK_SIZE = 1 << STACK_SHIFT
  51. _TIF_WORK_SVC = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  52. _TIF_MCCK_PENDING | _TIF_RESTART_SVC | _TIF_SINGLE_STEP )
  53. _TIF_WORK_INT = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  54. _TIF_MCCK_PENDING)
  55. #define BASED(name) name-system_call(%r13)
  56. #ifdef CONFIG_TRACE_IRQFLAGS
  57. .macro TRACE_IRQS_ON
  58. basr %r2,%r0
  59. brasl %r14,trace_hardirqs_on_caller
  60. .endm
  61. .macro TRACE_IRQS_OFF
  62. basr %r2,%r0
  63. brasl %r14,trace_hardirqs_off_caller
  64. .endm
  65. .macro TRACE_IRQS_CHECK
  66. basr %r2,%r0
  67. tm SP_PSW(%r15),0x03 # irqs enabled?
  68. jz 0f
  69. brasl %r14,trace_hardirqs_on_caller
  70. j 1f
  71. 0: brasl %r14,trace_hardirqs_off_caller
  72. 1:
  73. .endm
  74. #else
  75. #define TRACE_IRQS_ON
  76. #define TRACE_IRQS_OFF
  77. #define TRACE_IRQS_CHECK
  78. #endif
  79. #ifdef CONFIG_LOCKDEP
  80. .macro LOCKDEP_SYS_EXIT
  81. tm SP_PSW+1(%r15),0x01 # returning to user ?
  82. jz 0f
  83. brasl %r14,lockdep_sys_exit
  84. 0:
  85. .endm
  86. #else
  87. #define LOCKDEP_SYS_EXIT
  88. #endif
  89. .macro UPDATE_VTIME lc_from,lc_to,lc_sum
  90. lg %r10,\lc_from
  91. slg %r10,\lc_to
  92. alg %r10,\lc_sum
  93. stg %r10,\lc_sum
  94. .endm
  95. /*
  96. * Register usage in interrupt handlers:
  97. * R9 - pointer to current task structure
  98. * R13 - pointer to literal pool
  99. * R14 - return register for function calls
  100. * R15 - kernel stack pointer
  101. */
  102. .macro SAVE_ALL_BASE savearea
  103. stmg %r12,%r15,\savearea
  104. larl %r13,system_call
  105. .endm
  106. .macro SAVE_ALL_SVC psworg,savearea
  107. la %r12,\psworg
  108. lg %r15,__LC_KERNEL_STACK # problem state -> load ksp
  109. .endm
  110. .macro SAVE_ALL_SYNC psworg,savearea
  111. la %r12,\psworg
  112. tm \psworg+1,0x01 # test problem state bit
  113. jz 2f # skip stack setup save
  114. lg %r15,__LC_KERNEL_STACK # problem state -> load ksp
  115. #ifdef CONFIG_CHECK_STACK
  116. j 3f
  117. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  118. jz stack_overflow
  119. 3:
  120. #endif
  121. 2:
  122. .endm
  123. .macro SAVE_ALL_ASYNC psworg,savearea
  124. la %r12,\psworg
  125. tm \psworg+1,0x01 # test problem state bit
  126. jnz 1f # from user -> load kernel stack
  127. clc \psworg+8(8),BASED(.Lcritical_end)
  128. jhe 0f
  129. clc \psworg+8(8),BASED(.Lcritical_start)
  130. jl 0f
  131. brasl %r14,cleanup_critical
  132. tm 1(%r12),0x01 # retest problem state after cleanup
  133. jnz 1f
  134. 0: lg %r14,__LC_ASYNC_STACK # are we already on the async. stack ?
  135. slgr %r14,%r15
  136. srag %r14,%r14,STACK_SHIFT
  137. jz 2f
  138. 1: lg %r15,__LC_ASYNC_STACK # load async stack
  139. #ifdef CONFIG_CHECK_STACK
  140. j 3f
  141. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  142. jz stack_overflow
  143. 3:
  144. #endif
  145. 2:
  146. .endm
  147. .macro CREATE_STACK_FRAME psworg,savearea
  148. aghi %r15,-SP_SIZE # make room for registers & psw
  149. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  150. stg %r2,SP_ORIG_R2(%r15) # store original content of gpr 2
  151. icm %r12,3,__LC_SVC_ILC
  152. stmg %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  153. st %r12,SP_SVCNR(%r15)
  154. mvc SP_R12(32,%r15),\savearea # move %r12-%r15 to stack
  155. la %r12,0
  156. stg %r12,__SF_BACKCHAIN(%r15)
  157. .endm
  158. .macro RESTORE_ALL psworg,sync
  159. mvc \psworg(16),SP_PSW(%r15) # move user PSW to lowcore
  160. .if !\sync
  161. ni \psworg+1,0xfd # clear wait state bit
  162. .endif
  163. lg %r14,__LC_VDSO_PER_CPU
  164. lmg %r0,%r13,SP_R0(%r15) # load gprs 0-13 of user
  165. stpt __LC_EXIT_TIMER
  166. mvc __VDSO_ECTG_BASE(16,%r14),__LC_EXIT_TIMER
  167. lmg %r14,%r15,SP_R14(%r15) # load grps 14-15 of user
  168. lpswe \psworg # back to caller
  169. .endm
  170. /*
  171. * Scheduler resume function, called by switch_to
  172. * gpr2 = (task_struct *) prev
  173. * gpr3 = (task_struct *) next
  174. * Returns:
  175. * gpr2 = prev
  176. */
  177. .globl __switch_to
  178. __switch_to:
  179. tm __THREAD_per+4(%r3),0xe8 # is the new process using per ?
  180. jz __switch_to_noper # if not we're fine
  181. stctg %c9,%c11,__SF_EMPTY(%r15)# We are using per stuff
  182. clc __THREAD_per(24,%r3),__SF_EMPTY(%r15)
  183. je __switch_to_noper # we got away without bashing TLB's
  184. lctlg %c9,%c11,__THREAD_per(%r3) # Nope we didn't
  185. __switch_to_noper:
  186. lg %r4,__THREAD_info(%r2) # get thread_info of prev
  187. tm __TI_flags+7(%r4),_TIF_MCCK_PENDING # machine check pending?
  188. jz __switch_to_no_mcck
  189. ni __TI_flags+7(%r4),255-_TIF_MCCK_PENDING # clear flag in prev
  190. lg %r4,__THREAD_info(%r3) # get thread_info of next
  191. oi __TI_flags+7(%r4),_TIF_MCCK_PENDING # set it in next
  192. __switch_to_no_mcck:
  193. stmg %r6,%r15,__SF_GPRS(%r15)# store __switch_to registers of prev task
  194. stg %r15,__THREAD_ksp(%r2) # store kernel stack to prev->tss.ksp
  195. lg %r15,__THREAD_ksp(%r3) # load kernel stack from next->tss.ksp
  196. lmg %r6,%r15,__SF_GPRS(%r15)# load __switch_to registers of next task
  197. stg %r3,__LC_CURRENT # __LC_CURRENT = current task struct
  198. lctl %c4,%c4,__TASK_pid(%r3) # load pid to control reg. 4
  199. lg %r3,__THREAD_info(%r3) # load thread_info from task struct
  200. stg %r3,__LC_THREAD_INFO
  201. aghi %r3,STACK_SIZE
  202. stg %r3,__LC_KERNEL_STACK # __LC_KERNEL_STACK = new kernel stack
  203. br %r14
  204. __critical_start:
  205. /*
  206. * SVC interrupt handler routine. System calls are synchronous events and
  207. * are executed with interrupts enabled.
  208. */
  209. .globl system_call
  210. system_call:
  211. stpt __LC_SYNC_ENTER_TIMER
  212. sysc_saveall:
  213. SAVE_ALL_BASE __LC_SAVE_AREA
  214. SAVE_ALL_SVC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  215. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  216. llgh %r7,__LC_SVC_INT_CODE # get svc number from lowcore
  217. sysc_vtime:
  218. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  219. sysc_stime:
  220. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  221. sysc_update:
  222. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  223. sysc_do_svc:
  224. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  225. ltgr %r7,%r7 # test for svc 0
  226. jnz sysc_nr_ok
  227. # svc 0: system call number in %r1
  228. cl %r1,BASED(.Lnr_syscalls)
  229. jnl sysc_nr_ok
  230. lgfr %r7,%r1 # clear high word in r1
  231. sysc_nr_ok:
  232. mvc SP_ARGS(8,%r15),SP_R7(%r15)
  233. sysc_do_restart:
  234. sth %r7,SP_SVCNR(%r15)
  235. sllg %r7,%r7,2 # svc number * 4
  236. larl %r10,sys_call_table
  237. #ifdef CONFIG_COMPAT
  238. tm __TI_flags+5(%r9),(_TIF_31BIT>>16) # running in 31 bit mode ?
  239. jno sysc_noemu
  240. larl %r10,sys_call_table_emu # use 31 bit emulation system calls
  241. sysc_noemu:
  242. #endif
  243. tm __TI_flags+7(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  244. lgf %r8,0(%r7,%r10) # load address of system call routine
  245. jnz sysc_tracesys
  246. basr %r14,%r8 # call sys_xxxx
  247. stg %r2,SP_R2(%r15) # store return value (change R2 on stack)
  248. sysc_return:
  249. tm __TI_flags+7(%r9),_TIF_WORK_SVC
  250. jnz sysc_work # there is work to do (signals etc.)
  251. sysc_restore:
  252. #ifdef CONFIG_TRACE_IRQFLAGS
  253. larl %r1,sysc_restore_trace_psw
  254. lpswe 0(%r1)
  255. sysc_restore_trace:
  256. TRACE_IRQS_CHECK
  257. LOCKDEP_SYS_EXIT
  258. #endif
  259. sysc_leave:
  260. RESTORE_ALL __LC_RETURN_PSW,1
  261. sysc_done:
  262. #ifdef CONFIG_TRACE_IRQFLAGS
  263. .align 8
  264. .globl sysc_restore_trace_psw
  265. sysc_restore_trace_psw:
  266. .quad 0, sysc_restore_trace
  267. #endif
  268. #
  269. # recheck if there is more work to do
  270. #
  271. sysc_work_loop:
  272. tm __TI_flags+7(%r9),_TIF_WORK_SVC
  273. jz sysc_restore # there is no work to do
  274. #
  275. # One of the work bits is on. Find out which one.
  276. #
  277. sysc_work:
  278. tm SP_PSW+1(%r15),0x01 # returning to user ?
  279. jno sysc_restore
  280. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  281. jo sysc_mcck_pending
  282. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  283. jo sysc_reschedule
  284. tm __TI_flags+7(%r9),_TIF_SIGPENDING
  285. jnz sysc_sigpending
  286. tm __TI_flags+7(%r9),_TIF_NOTIFY_RESUME
  287. jnz sysc_notify_resume
  288. tm __TI_flags+7(%r9),_TIF_RESTART_SVC
  289. jo sysc_restart
  290. tm __TI_flags+7(%r9),_TIF_SINGLE_STEP
  291. jo sysc_singlestep
  292. j sysc_restore
  293. sysc_work_done:
  294. #
  295. # _TIF_NEED_RESCHED is set, call schedule
  296. #
  297. sysc_reschedule:
  298. larl %r14,sysc_work_loop
  299. jg schedule # return point is sysc_return
  300. #
  301. # _TIF_MCCK_PENDING is set, call handler
  302. #
  303. sysc_mcck_pending:
  304. larl %r14,sysc_work_loop
  305. jg s390_handle_mcck # TIF bit will be cleared by handler
  306. #
  307. # _TIF_SIGPENDING is set, call do_signal
  308. #
  309. sysc_sigpending:
  310. ni __TI_flags+7(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  311. la %r2,SP_PTREGS(%r15) # load pt_regs
  312. brasl %r14,do_signal # call do_signal
  313. tm __TI_flags+7(%r9),_TIF_RESTART_SVC
  314. jo sysc_restart
  315. tm __TI_flags+7(%r9),_TIF_SINGLE_STEP
  316. jo sysc_singlestep
  317. j sysc_work_loop
  318. #
  319. # _TIF_NOTIFY_RESUME is set, call do_notify_resume
  320. #
  321. sysc_notify_resume:
  322. la %r2,SP_PTREGS(%r15) # load pt_regs
  323. larl %r14,sysc_work_loop
  324. jg do_notify_resume # call do_notify_resume
  325. #
  326. # _TIF_RESTART_SVC is set, set up registers and restart svc
  327. #
  328. sysc_restart:
  329. ni __TI_flags+7(%r9),255-_TIF_RESTART_SVC # clear TIF_RESTART_SVC
  330. lg %r7,SP_R2(%r15) # load new svc number
  331. mvc SP_R2(8,%r15),SP_ORIG_R2(%r15) # restore first argument
  332. lmg %r2,%r6,SP_R2(%r15) # load svc arguments
  333. j sysc_do_restart # restart svc
  334. #
  335. # _TIF_SINGLE_STEP is set, call do_single_step
  336. #
  337. sysc_singlestep:
  338. ni __TI_flags+7(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  339. xc SP_SVCNR(2,%r15),SP_SVCNR(%r15) # clear svc number
  340. la %r2,SP_PTREGS(%r15) # address of register-save area
  341. larl %r14,sysc_return # load adr. of system return
  342. jg do_single_step # branch to do_sigtrap
  343. #
  344. # call tracehook_report_syscall_entry/tracehook_report_syscall_exit before
  345. # and after the system call
  346. #
  347. sysc_tracesys:
  348. la %r2,SP_PTREGS(%r15) # load pt_regs
  349. la %r3,0
  350. srl %r7,2
  351. stg %r7,SP_R2(%r15)
  352. brasl %r14,do_syscall_trace_enter
  353. lghi %r0,NR_syscalls
  354. clgr %r0,%r2
  355. jnh sysc_tracenogo
  356. sllg %r7,%r2,2 # svc number *4
  357. lgf %r8,0(%r7,%r10)
  358. sysc_tracego:
  359. lmg %r3,%r6,SP_R3(%r15)
  360. lg %r2,SP_ORIG_R2(%r15)
  361. basr %r14,%r8 # call sys_xxx
  362. stg %r2,SP_R2(%r15) # store return value
  363. sysc_tracenogo:
  364. tm __TI_flags+7(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  365. jz sysc_return
  366. la %r2,SP_PTREGS(%r15) # load pt_regs
  367. larl %r14,sysc_return # return point is sysc_return
  368. jg do_syscall_trace_exit
  369. #
  370. # a new process exits the kernel with ret_from_fork
  371. #
  372. .globl ret_from_fork
  373. ret_from_fork:
  374. lg %r13,__LC_SVC_NEW_PSW+8
  375. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  376. tm SP_PSW+1(%r15),0x01 # forking a kernel thread ?
  377. jo 0f
  378. stg %r15,SP_R15(%r15) # store stack pointer for new kthread
  379. 0: brasl %r14,schedule_tail
  380. TRACE_IRQS_ON
  381. stosm 24(%r15),0x03 # reenable interrupts
  382. j sysc_tracenogo
  383. #
  384. # kernel_execve function needs to deal with pt_regs that is not
  385. # at the usual place
  386. #
  387. .globl kernel_execve
  388. kernel_execve:
  389. stmg %r12,%r15,96(%r15)
  390. lgr %r14,%r15
  391. aghi %r15,-SP_SIZE
  392. stg %r14,__SF_BACKCHAIN(%r15)
  393. la %r12,SP_PTREGS(%r15)
  394. xc 0(__PT_SIZE,%r12),0(%r12)
  395. lgr %r5,%r12
  396. brasl %r14,do_execve
  397. ltgfr %r2,%r2
  398. je 0f
  399. aghi %r15,SP_SIZE
  400. lmg %r12,%r15,96(%r15)
  401. br %r14
  402. # execve succeeded.
  403. 0: stnsm __SF_EMPTY(%r15),0xfc # disable interrupts
  404. lg %r15,__LC_KERNEL_STACK # load ksp
  405. aghi %r15,-SP_SIZE # make room for registers & psw
  406. lg %r13,__LC_SVC_NEW_PSW+8
  407. lg %r9,__LC_THREAD_INFO
  408. mvc SP_PTREGS(__PT_SIZE,%r15),0(%r12) # copy pt_regs
  409. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  410. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  411. brasl %r14,execve_tail
  412. j sysc_return
  413. /*
  414. * Program check handler routine
  415. */
  416. .globl pgm_check_handler
  417. pgm_check_handler:
  418. /*
  419. * First we need to check for a special case:
  420. * Single stepping an instruction that disables the PER event mask will
  421. * cause a PER event AFTER the mask has been set. Example: SVC or LPSW.
  422. * For a single stepped SVC the program check handler gets control after
  423. * the SVC new PSW has been loaded. But we want to execute the SVC first and
  424. * then handle the PER event. Therefore we update the SVC old PSW to point
  425. * to the pgm_check_handler and branch to the SVC handler after we checked
  426. * if we have to load the kernel stack register.
  427. * For every other possible cause for PER event without the PER mask set
  428. * we just ignore the PER event (FIXME: is there anything we have to do
  429. * for LPSW?).
  430. */
  431. stpt __LC_SYNC_ENTER_TIMER
  432. SAVE_ALL_BASE __LC_SAVE_AREA
  433. tm __LC_PGM_INT_CODE+1,0x80 # check whether we got a per exception
  434. jnz pgm_per # got per exception -> special case
  435. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  436. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  437. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  438. jz pgm_no_vtime
  439. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  440. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  441. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  442. pgm_no_vtime:
  443. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  444. mvc SP_ARGS(8,%r15),__LC_LAST_BREAK
  445. TRACE_IRQS_OFF
  446. lgf %r3,__LC_PGM_ILC # load program interruption code
  447. lghi %r8,0x7f
  448. ngr %r8,%r3
  449. pgm_do_call:
  450. sll %r8,3
  451. larl %r1,pgm_check_table
  452. lg %r1,0(%r8,%r1) # load address of handler routine
  453. la %r2,SP_PTREGS(%r15) # address of register-save area
  454. larl %r14,sysc_return
  455. br %r1 # branch to interrupt-handler
  456. #
  457. # handle per exception
  458. #
  459. pgm_per:
  460. tm __LC_PGM_OLD_PSW,0x40 # test if per event recording is on
  461. jnz pgm_per_std # ok, normal per event from user space
  462. # ok its one of the special cases, now we need to find out which one
  463. clc __LC_PGM_OLD_PSW(16),__LC_SVC_NEW_PSW
  464. je pgm_svcper
  465. # no interesting special case, ignore PER event
  466. lmg %r12,%r15,__LC_SAVE_AREA
  467. lpswe __LC_PGM_OLD_PSW
  468. #
  469. # Normal per exception
  470. #
  471. pgm_per_std:
  472. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  473. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  474. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  475. jz pgm_no_vtime2
  476. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  477. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  478. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  479. pgm_no_vtime2:
  480. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  481. TRACE_IRQS_OFF
  482. lg %r1,__TI_task(%r9)
  483. tm SP_PSW+1(%r15),0x01 # kernel per event ?
  484. jz kernel_per
  485. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  486. mvc __THREAD_per+__PER_address(8,%r1),__LC_PER_ADDRESS
  487. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  488. oi __TI_flags+7(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  489. lgf %r3,__LC_PGM_ILC # load program interruption code
  490. lghi %r8,0x7f
  491. ngr %r8,%r3 # clear per-event-bit and ilc
  492. je sysc_return
  493. j pgm_do_call
  494. #
  495. # it was a single stepped SVC that is causing all the trouble
  496. #
  497. pgm_svcper:
  498. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  499. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  500. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  501. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  502. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  503. llgh %r7,__LC_SVC_INT_CODE # get svc number from lowcore
  504. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  505. lg %r1,__TI_task(%r9)
  506. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  507. mvc __THREAD_per+__PER_address(8,%r1),__LC_PER_ADDRESS
  508. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  509. oi __TI_flags+7(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  510. TRACE_IRQS_ON
  511. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  512. j sysc_do_svc
  513. #
  514. # per was called from kernel, must be kprobes
  515. #
  516. kernel_per:
  517. xc SP_SVCNR(2,%r15),SP_SVCNR(%r15) # clear svc number
  518. la %r2,SP_PTREGS(%r15) # address of register-save area
  519. larl %r14,sysc_restore # load adr. of system ret, no work
  520. jg do_single_step # branch to do_single_step
  521. /*
  522. * IO interrupt handler routine
  523. */
  524. .globl io_int_handler
  525. io_int_handler:
  526. stck __LC_INT_CLOCK
  527. stpt __LC_ASYNC_ENTER_TIMER
  528. SAVE_ALL_BASE __LC_SAVE_AREA+32
  529. SAVE_ALL_ASYNC __LC_IO_OLD_PSW,__LC_SAVE_AREA+32
  530. CREATE_STACK_FRAME __LC_IO_OLD_PSW,__LC_SAVE_AREA+32
  531. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  532. jz io_no_vtime
  533. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  534. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  535. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  536. io_no_vtime:
  537. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  538. TRACE_IRQS_OFF
  539. la %r2,SP_PTREGS(%r15) # address of register-save area
  540. brasl %r14,do_IRQ # call standard irq handler
  541. io_return:
  542. tm __TI_flags+7(%r9),_TIF_WORK_INT
  543. jnz io_work # there is work to do (signals etc.)
  544. io_restore:
  545. #ifdef CONFIG_TRACE_IRQFLAGS
  546. larl %r1,io_restore_trace_psw
  547. lpswe 0(%r1)
  548. io_restore_trace:
  549. TRACE_IRQS_CHECK
  550. LOCKDEP_SYS_EXIT
  551. #endif
  552. io_leave:
  553. RESTORE_ALL __LC_RETURN_PSW,0
  554. io_done:
  555. #ifdef CONFIG_TRACE_IRQFLAGS
  556. .align 8
  557. .globl io_restore_trace_psw
  558. io_restore_trace_psw:
  559. .quad 0, io_restore_trace
  560. #endif
  561. #
  562. # There is work todo, we need to check if we return to userspace, then
  563. # check, if we are in SIE, if yes leave it
  564. #
  565. io_work:
  566. tm SP_PSW+1(%r15),0x01 # returning to user ?
  567. #ifndef CONFIG_PREEMPT
  568. #if defined(CONFIG_KVM) || defined(CONFIG_KVM_MODULE)
  569. jnz io_work_user # yes -> no need to check for SIE
  570. la %r1, BASED(sie_opcode) # we return to kernel here
  571. lg %r2, SP_PSW+8(%r15)
  572. clc 0(2,%r1), 0(%r2) # is current instruction = SIE?
  573. jne io_restore # no-> return to kernel
  574. lg %r1, SP_PSW+8(%r15) # yes-> add 4 bytes to leave SIE
  575. aghi %r1, 4
  576. stg %r1, SP_PSW+8(%r15)
  577. j io_restore # return to kernel
  578. #else
  579. jno io_restore # no-> skip resched & signal
  580. #endif
  581. #else
  582. jnz io_work_user # yes -> do resched & signal
  583. #if defined(CONFIG_KVM) || defined(CONFIG_KVM_MODULE)
  584. la %r1, BASED(sie_opcode)
  585. lg %r2, SP_PSW+8(%r15)
  586. clc 0(2,%r1), 0(%r2) # is current instruction = SIE?
  587. jne 0f # no -> leave PSW alone
  588. lg %r1, SP_PSW+8(%r15) # yes-> add 4 bytes to leave SIE
  589. aghi %r1, 4
  590. stg %r1, SP_PSW+8(%r15)
  591. 0:
  592. #endif
  593. # check for preemptive scheduling
  594. icm %r0,15,__TI_precount(%r9)
  595. jnz io_restore # preemption is disabled
  596. # switch to kernel stack
  597. lg %r1,SP_R15(%r15)
  598. aghi %r1,-SP_SIZE
  599. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  600. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  601. lgr %r15,%r1
  602. io_resume_loop:
  603. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  604. jno io_restore
  605. larl %r14,io_resume_loop
  606. jg preempt_schedule_irq
  607. #endif
  608. io_work_user:
  609. lg %r1,__LC_KERNEL_STACK
  610. aghi %r1,-SP_SIZE
  611. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  612. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  613. lgr %r15,%r1
  614. #
  615. # One of the work bits is on. Find out which one.
  616. # Checked are: _TIF_SIGPENDING, _TIF_RESTORE_SIGPENDING, _TIF_NEED_RESCHED
  617. # and _TIF_MCCK_PENDING
  618. #
  619. io_work_loop:
  620. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  621. jo io_mcck_pending
  622. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  623. jo io_reschedule
  624. tm __TI_flags+7(%r9),_TIF_SIGPENDING
  625. jnz io_sigpending
  626. tm __TI_flags+7(%r9),_TIF_NOTIFY_RESUME
  627. jnz io_notify_resume
  628. j io_restore
  629. io_work_done:
  630. #if defined(CONFIG_KVM) || defined(CONFIG_KVM_MODULE)
  631. sie_opcode:
  632. .long 0xb2140000
  633. #endif
  634. #
  635. # _TIF_MCCK_PENDING is set, call handler
  636. #
  637. io_mcck_pending:
  638. brasl %r14,s390_handle_mcck # TIF bit will be cleared by handler
  639. j io_work_loop
  640. #
  641. # _TIF_NEED_RESCHED is set, call schedule
  642. #
  643. io_reschedule:
  644. TRACE_IRQS_ON
  645. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  646. brasl %r14,schedule # call scheduler
  647. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  648. TRACE_IRQS_OFF
  649. tm __TI_flags+7(%r9),_TIF_WORK_INT
  650. jz io_restore # there is no work to do
  651. j io_work_loop
  652. #
  653. # _TIF_SIGPENDING or is set, call do_signal
  654. #
  655. io_sigpending:
  656. TRACE_IRQS_ON
  657. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  658. la %r2,SP_PTREGS(%r15) # load pt_regs
  659. brasl %r14,do_signal # call do_signal
  660. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  661. TRACE_IRQS_OFF
  662. j io_work_loop
  663. #
  664. # _TIF_NOTIFY_RESUME or is set, call do_notify_resume
  665. #
  666. io_notify_resume:
  667. TRACE_IRQS_ON
  668. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  669. la %r2,SP_PTREGS(%r15) # load pt_regs
  670. brasl %r14,do_notify_resume # call do_notify_resume
  671. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  672. TRACE_IRQS_OFF
  673. j io_work_loop
  674. /*
  675. * External interrupt handler routine
  676. */
  677. .globl ext_int_handler
  678. ext_int_handler:
  679. stck __LC_INT_CLOCK
  680. stpt __LC_ASYNC_ENTER_TIMER
  681. SAVE_ALL_BASE __LC_SAVE_AREA+32
  682. SAVE_ALL_ASYNC __LC_EXT_OLD_PSW,__LC_SAVE_AREA+32
  683. CREATE_STACK_FRAME __LC_EXT_OLD_PSW,__LC_SAVE_AREA+32
  684. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  685. jz ext_no_vtime
  686. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  687. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  688. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  689. ext_no_vtime:
  690. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  691. TRACE_IRQS_OFF
  692. la %r2,SP_PTREGS(%r15) # address of register-save area
  693. llgh %r3,__LC_EXT_INT_CODE # get interruption code
  694. brasl %r14,do_extint
  695. j io_return
  696. __critical_end:
  697. /*
  698. * Machine check handler routines
  699. */
  700. .globl mcck_int_handler
  701. mcck_int_handler:
  702. stck __LC_INT_CLOCK
  703. la %r1,4095 # revalidate r1
  704. spt __LC_CPU_TIMER_SAVE_AREA-4095(%r1) # revalidate cpu timer
  705. lmg %r0,%r15,__LC_GPREGS_SAVE_AREA-4095(%r1)# revalidate gprs
  706. SAVE_ALL_BASE __LC_SAVE_AREA+64
  707. la %r12,__LC_MCK_OLD_PSW
  708. tm __LC_MCCK_CODE,0x80 # system damage?
  709. jo mcck_int_main # yes -> rest of mcck code invalid
  710. la %r14,4095
  711. mvc __LC_SAVE_AREA+104(8),__LC_ASYNC_ENTER_TIMER
  712. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_CPU_TIMER_SAVE_AREA-4095(%r14)
  713. tm __LC_MCCK_CODE+5,0x02 # stored cpu timer value valid?
  714. jo 1f
  715. la %r14,__LC_SYNC_ENTER_TIMER
  716. clc 0(8,%r14),__LC_ASYNC_ENTER_TIMER
  717. jl 0f
  718. la %r14,__LC_ASYNC_ENTER_TIMER
  719. 0: clc 0(8,%r14),__LC_EXIT_TIMER
  720. jl 0f
  721. la %r14,__LC_EXIT_TIMER
  722. 0: clc 0(8,%r14),__LC_LAST_UPDATE_TIMER
  723. jl 0f
  724. la %r14,__LC_LAST_UPDATE_TIMER
  725. 0: spt 0(%r14)
  726. mvc __LC_ASYNC_ENTER_TIMER(8),0(%r14)
  727. 1: tm __LC_MCCK_CODE+2,0x09 # mwp + ia of old psw valid?
  728. jno mcck_int_main # no -> skip cleanup critical
  729. tm __LC_MCK_OLD_PSW+1,0x01 # test problem state bit
  730. jnz mcck_int_main # from user -> load kernel stack
  731. clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_end)
  732. jhe mcck_int_main
  733. clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_start)
  734. jl mcck_int_main
  735. brasl %r14,cleanup_critical
  736. mcck_int_main:
  737. lg %r14,__LC_PANIC_STACK # are we already on the panic stack?
  738. slgr %r14,%r15
  739. srag %r14,%r14,PAGE_SHIFT
  740. jz 0f
  741. lg %r15,__LC_PANIC_STACK # load panic stack
  742. 0: CREATE_STACK_FRAME __LC_MCK_OLD_PSW,__LC_SAVE_AREA+64
  743. tm __LC_MCCK_CODE+2,0x08 # mwp of old psw valid?
  744. jno mcck_no_vtime # no -> no timer update
  745. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  746. jz mcck_no_vtime
  747. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  748. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  749. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  750. mcck_no_vtime:
  751. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  752. la %r2,SP_PTREGS(%r15) # load pt_regs
  753. brasl %r14,s390_do_machine_check
  754. tm SP_PSW+1(%r15),0x01 # returning to user ?
  755. jno mcck_return
  756. lg %r1,__LC_KERNEL_STACK # switch to kernel stack
  757. aghi %r1,-SP_SIZE
  758. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  759. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  760. lgr %r15,%r1
  761. stosm __SF_EMPTY(%r15),0x04 # turn dat on
  762. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  763. jno mcck_return
  764. TRACE_IRQS_OFF
  765. brasl %r14,s390_handle_mcck
  766. TRACE_IRQS_ON
  767. mcck_return:
  768. mvc __LC_RETURN_MCCK_PSW(16),SP_PSW(%r15) # move return PSW
  769. ni __LC_RETURN_MCCK_PSW+1,0xfd # clear wait state bit
  770. lmg %r0,%r15,SP_R0(%r15) # load gprs 0-15
  771. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_SAVE_AREA+104
  772. tm __LC_RETURN_MCCK_PSW+1,0x01 # returning to user ?
  773. jno 0f
  774. stpt __LC_EXIT_TIMER
  775. 0: lpswe __LC_RETURN_MCCK_PSW # back to caller
  776. /*
  777. * Restart interruption handler, kick starter for additional CPUs
  778. */
  779. #ifdef CONFIG_SMP
  780. __CPUINIT
  781. .globl restart_int_handler
  782. restart_int_handler:
  783. lg %r15,__LC_SAVE_AREA+120 # load ksp
  784. lghi %r10,__LC_CREGS_SAVE_AREA
  785. lctlg %c0,%c15,0(%r10) # get new ctl regs
  786. lghi %r10,__LC_AREGS_SAVE_AREA
  787. lam %a0,%a15,0(%r10)
  788. lmg %r6,%r15,__SF_GPRS(%r15) # load registers from clone
  789. stosm __SF_EMPTY(%r15),0x04 # now we can turn dat on
  790. jg start_secondary
  791. .previous
  792. #else
  793. /*
  794. * If we do not run with SMP enabled, let the new CPU crash ...
  795. */
  796. .globl restart_int_handler
  797. restart_int_handler:
  798. basr %r1,0
  799. restart_base:
  800. lpswe restart_crash-restart_base(%r1)
  801. .align 8
  802. restart_crash:
  803. .long 0x000a0000,0x00000000,0x00000000,0x00000000
  804. restart_go:
  805. #endif
  806. #ifdef CONFIG_CHECK_STACK
  807. /*
  808. * The synchronous or the asynchronous stack overflowed. We are dead.
  809. * No need to properly save the registers, we are going to panic anyway.
  810. * Setup a pt_regs so that show_trace can provide a good call trace.
  811. */
  812. stack_overflow:
  813. lg %r15,__LC_PANIC_STACK # change to panic stack
  814. aghi %r15,-SP_SIZE
  815. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  816. stmg %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  817. la %r1,__LC_SAVE_AREA
  818. chi %r12,__LC_SVC_OLD_PSW
  819. je 0f
  820. chi %r12,__LC_PGM_OLD_PSW
  821. je 0f
  822. la %r1,__LC_SAVE_AREA+32
  823. 0: mvc SP_R12(32,%r15),0(%r1) # move %r12-%r15 to stack
  824. mvc SP_ARGS(8,%r15),__LC_LAST_BREAK
  825. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15) # clear back chain
  826. la %r2,SP_PTREGS(%r15) # load pt_regs
  827. jg kernel_stack_overflow
  828. #endif
  829. cleanup_table_system_call:
  830. .quad system_call, sysc_do_svc
  831. cleanup_table_sysc_return:
  832. .quad sysc_return, sysc_leave
  833. cleanup_table_sysc_leave:
  834. .quad sysc_leave, sysc_done
  835. cleanup_table_sysc_work_loop:
  836. .quad sysc_work_loop, sysc_work_done
  837. cleanup_table_io_return:
  838. .quad io_return, io_leave
  839. cleanup_table_io_leave:
  840. .quad io_leave, io_done
  841. cleanup_table_io_work_loop:
  842. .quad io_work_loop, io_work_done
  843. cleanup_critical:
  844. clc 8(8,%r12),BASED(cleanup_table_system_call)
  845. jl 0f
  846. clc 8(8,%r12),BASED(cleanup_table_system_call+8)
  847. jl cleanup_system_call
  848. 0:
  849. clc 8(8,%r12),BASED(cleanup_table_sysc_return)
  850. jl 0f
  851. clc 8(8,%r12),BASED(cleanup_table_sysc_return+8)
  852. jl cleanup_sysc_return
  853. 0:
  854. clc 8(8,%r12),BASED(cleanup_table_sysc_leave)
  855. jl 0f
  856. clc 8(8,%r12),BASED(cleanup_table_sysc_leave+8)
  857. jl cleanup_sysc_leave
  858. 0:
  859. clc 8(8,%r12),BASED(cleanup_table_sysc_work_loop)
  860. jl 0f
  861. clc 8(8,%r12),BASED(cleanup_table_sysc_work_loop+8)
  862. jl cleanup_sysc_return
  863. 0:
  864. clc 8(8,%r12),BASED(cleanup_table_io_return)
  865. jl 0f
  866. clc 8(8,%r12),BASED(cleanup_table_io_return+8)
  867. jl cleanup_io_return
  868. 0:
  869. clc 8(8,%r12),BASED(cleanup_table_io_leave)
  870. jl 0f
  871. clc 8(8,%r12),BASED(cleanup_table_io_leave+8)
  872. jl cleanup_io_leave
  873. 0:
  874. clc 8(8,%r12),BASED(cleanup_table_io_work_loop)
  875. jl 0f
  876. clc 8(8,%r12),BASED(cleanup_table_io_work_loop+8)
  877. jl cleanup_io_return
  878. 0:
  879. br %r14
  880. cleanup_system_call:
  881. mvc __LC_RETURN_PSW(16),0(%r12)
  882. cghi %r12,__LC_MCK_OLD_PSW
  883. je 0f
  884. la %r12,__LC_SAVE_AREA+32
  885. j 1f
  886. 0: la %r12,__LC_SAVE_AREA+64
  887. 1:
  888. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+8)
  889. jh 0f
  890. mvc __LC_SYNC_ENTER_TIMER(8),__LC_ASYNC_ENTER_TIMER
  891. 0: clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+16)
  892. jhe cleanup_vtime
  893. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn)
  894. jh 0f
  895. mvc __LC_SAVE_AREA(32),0(%r12)
  896. 0: stg %r13,8(%r12)
  897. stg %r12,__LC_SAVE_AREA+96 # argh
  898. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  899. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  900. lg %r12,__LC_SAVE_AREA+96 # argh
  901. stg %r15,24(%r12)
  902. llgh %r7,__LC_SVC_INT_CODE
  903. cleanup_vtime:
  904. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+24)
  905. jhe cleanup_stime
  906. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  907. cleanup_stime:
  908. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+32)
  909. jh cleanup_update
  910. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  911. cleanup_update:
  912. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  913. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_system_call+8)
  914. la %r12,__LC_RETURN_PSW
  915. br %r14
  916. cleanup_system_call_insn:
  917. .quad sysc_saveall
  918. .quad system_call
  919. .quad sysc_vtime
  920. .quad sysc_stime
  921. .quad sysc_update
  922. cleanup_sysc_return:
  923. mvc __LC_RETURN_PSW(8),0(%r12)
  924. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_sysc_return)
  925. la %r12,__LC_RETURN_PSW
  926. br %r14
  927. cleanup_sysc_leave:
  928. clc 8(8,%r12),BASED(cleanup_sysc_leave_insn)
  929. je 3f
  930. clc 8(8,%r12),BASED(cleanup_sysc_leave_insn+8)
  931. jhe 0f
  932. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  933. 0: mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
  934. cghi %r12,__LC_MCK_OLD_PSW
  935. jne 1f
  936. mvc __LC_SAVE_AREA+64(32),SP_R12(%r15)
  937. j 2f
  938. 1: mvc __LC_SAVE_AREA+32(32),SP_R12(%r15)
  939. 2: lmg %r0,%r11,SP_R0(%r15)
  940. lg %r15,SP_R15(%r15)
  941. 3: la %r12,__LC_RETURN_PSW
  942. br %r14
  943. cleanup_sysc_leave_insn:
  944. .quad sysc_done - 4
  945. .quad sysc_done - 16
  946. cleanup_io_return:
  947. mvc __LC_RETURN_PSW(8),0(%r12)
  948. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_io_work_loop)
  949. la %r12,__LC_RETURN_PSW
  950. br %r14
  951. cleanup_io_leave:
  952. clc 8(8,%r12),BASED(cleanup_io_leave_insn)
  953. je 3f
  954. clc 8(8,%r12),BASED(cleanup_io_leave_insn+8)
  955. jhe 0f
  956. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  957. 0: mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
  958. cghi %r12,__LC_MCK_OLD_PSW
  959. jne 1f
  960. mvc __LC_SAVE_AREA+64(32),SP_R12(%r15)
  961. j 2f
  962. 1: mvc __LC_SAVE_AREA+32(32),SP_R12(%r15)
  963. 2: lmg %r0,%r11,SP_R0(%r15)
  964. lg %r15,SP_R15(%r15)
  965. 3: la %r12,__LC_RETURN_PSW
  966. br %r14
  967. cleanup_io_leave_insn:
  968. .quad io_done - 4
  969. .quad io_done - 16
  970. /*
  971. * Integer constants
  972. */
  973. .align 4
  974. .Lconst:
  975. .Lnr_syscalls: .long NR_syscalls
  976. .L0x0130: .short 0x130
  977. .L0x0140: .short 0x140
  978. .L0x0150: .short 0x150
  979. .L0x0160: .short 0x160
  980. .L0x0170: .short 0x170
  981. .Lcritical_start:
  982. .quad __critical_start
  983. .Lcritical_end:
  984. .quad __critical_end
  985. .section .rodata, "a"
  986. #define SYSCALL(esa,esame,emu) .long esame
  987. sys_call_table:
  988. #include "syscalls.S"
  989. #undef SYSCALL
  990. #ifdef CONFIG_COMPAT
  991. #define SYSCALL(esa,esame,emu) .long emu
  992. sys_call_table_emu:
  993. #include "syscalls.S"
  994. #undef SYSCALL
  995. #endif