pm.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363
  1. /* linux/arch/arm/plat-s3c/pm.c
  2. *
  3. * Copyright 2008 Openmoko, Inc.
  4. * Copyright 2004,2006,2008 Simtec Electronics
  5. * Ben Dooks <ben@simtec.co.uk>
  6. * http://armlinux.simtec.co.uk/
  7. *
  8. * S3C common power management (suspend to ram) support.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/suspend.h>
  16. #include <linux/errno.h>
  17. #include <linux/delay.h>
  18. #include <linux/serial_core.h>
  19. #include <linux/io.h>
  20. #include <asm/cacheflush.h>
  21. #include <mach/hardware.h>
  22. #include <plat/regs-serial.h>
  23. #include <mach/regs-clock.h>
  24. #include <mach/regs-gpio.h>
  25. #include <mach/regs-mem.h>
  26. #include <mach/regs-irq.h>
  27. #include <asm/irq.h>
  28. #include <plat/pm.h>
  29. #include <plat/pm-core.h>
  30. /* for external use */
  31. unsigned long s3c_pm_flags;
  32. /* Debug code:
  33. *
  34. * This code supports debug output to the low level UARTs for use on
  35. * resume before the console layer is available.
  36. */
  37. #ifdef CONFIG_S3C2410_PM_DEBUG
  38. extern void printascii(const char *);
  39. void s3c_pm_dbg(const char *fmt, ...)
  40. {
  41. va_list va;
  42. char buff[256];
  43. va_start(va, fmt);
  44. vsprintf(buff, fmt, va);
  45. va_end(va);
  46. printascii(buff);
  47. }
  48. static inline void s3c_pm_debug_init(void)
  49. {
  50. /* restart uart clocks so we can use them to output */
  51. s3c_pm_debug_init_uart();
  52. }
  53. #else
  54. #define s3c_pm_debug_init() do { } while(0)
  55. #endif /* CONFIG_S3C2410_PM_DEBUG */
  56. /* Save the UART configurations if we are configured for debug. */
  57. #ifdef CONFIG_S3C2410_PM_DEBUG
  58. struct pm_uart_save uart_save[CONFIG_SERIAL_SAMSUNG_UARTS];
  59. static void s3c_pm_save_uart(unsigned int uart, struct pm_uart_save *save)
  60. {
  61. void __iomem *regs = S3C_VA_UARTx(uart);
  62. save->ulcon = __raw_readl(regs + S3C2410_ULCON);
  63. save->ucon = __raw_readl(regs + S3C2410_UCON);
  64. save->ufcon = __raw_readl(regs + S3C2410_UFCON);
  65. save->umcon = __raw_readl(regs + S3C2410_UMCON);
  66. save->ubrdiv = __raw_readl(regs + S3C2410_UBRDIV);
  67. }
  68. static void s3c_pm_save_uarts(void)
  69. {
  70. struct pm_uart_save *save = uart_save;
  71. unsigned int uart;
  72. for (uart = 0; uart < CONFIG_SERIAL_SAMSUNG_UARTS; uart++, save++)
  73. s3c_pm_save_uart(uart, save);
  74. }
  75. static void s3c_pm_restore_uart(unsigned int uart, struct pm_uart_save *save)
  76. {
  77. void __iomem *regs = S3C_VA_UARTx(uart);
  78. __raw_writel(save->ulcon, regs + S3C2410_ULCON);
  79. __raw_writel(save->ucon, regs + S3C2410_UCON);
  80. __raw_writel(save->ufcon, regs + S3C2410_UFCON);
  81. __raw_writel(save->umcon, regs + S3C2410_UMCON);
  82. __raw_writel(save->ubrdiv, regs + S3C2410_UBRDIV);
  83. }
  84. static void s3c_pm_restore_uarts(void)
  85. {
  86. struct pm_uart_save *save = uart_save;
  87. unsigned int uart;
  88. for (uart = 0; uart < CONFIG_SERIAL_SAMSUNG_UARTS; uart++, save++)
  89. s3c_pm_restore_uart(uart, save);
  90. }
  91. #else
  92. static void s3c_pm_save_uarts(void) { }
  93. static void s3c_pm_restore_uarts(void) { }
  94. #endif
  95. /* The IRQ ext-int code goes here, it is too small to currently bother
  96. * with its own file. */
  97. unsigned long s3c_irqwake_intmask = 0xffffffffL;
  98. unsigned long s3c_irqwake_eintmask = 0xffffffffL;
  99. int s3c_irqext_wake(unsigned int irqno, unsigned int state)
  100. {
  101. unsigned long bit = 1L << IRQ_EINT_BIT(irqno);
  102. if (!(s3c_irqwake_eintallow & bit))
  103. return -ENOENT;
  104. printk(KERN_INFO "wake %s for irq %d\n",
  105. state ? "enabled" : "disabled", irqno);
  106. if (!state)
  107. s3c_irqwake_eintmask |= bit;
  108. else
  109. s3c_irqwake_eintmask &= ~bit;
  110. return 0;
  111. }
  112. /* helper functions to save and restore register state */
  113. /**
  114. * s3c_pm_do_save() - save a set of registers for restoration on resume.
  115. * @ptr: Pointer to an array of registers.
  116. * @count: Size of the ptr array.
  117. *
  118. * Run through the list of registers given, saving their contents in the
  119. * array for later restoration when we wakeup.
  120. */
  121. void s3c_pm_do_save(struct sleep_save *ptr, int count)
  122. {
  123. for (; count > 0; count--, ptr++) {
  124. ptr->val = __raw_readl(ptr->reg);
  125. S3C_PMDBG("saved %p value %08lx\n", ptr->reg, ptr->val);
  126. }
  127. }
  128. /**
  129. * s3c_pm_do_restore() - restore register values from the save list.
  130. * @ptr: Pointer to an array of registers.
  131. * @count: Size of the ptr array.
  132. *
  133. * Restore the register values saved from s3c_pm_do_save().
  134. *
  135. * Note, we do not use S3C_PMDBG() in here, as the system may not have
  136. * restore the UARTs state yet
  137. */
  138. void s3c_pm_do_restore(struct sleep_save *ptr, int count)
  139. {
  140. for (; count > 0; count--, ptr++) {
  141. printk(KERN_DEBUG "restore %p (restore %08lx, was %08x)\n",
  142. ptr->reg, ptr->val, __raw_readl(ptr->reg));
  143. __raw_writel(ptr->val, ptr->reg);
  144. }
  145. }
  146. /**
  147. * s3c_pm_do_restore_core() - early restore register values from save list.
  148. *
  149. * This is similar to s3c_pm_do_restore() except we try and minimise the
  150. * side effects of the function in case registers that hardware might need
  151. * to work has been restored.
  152. *
  153. * WARNING: Do not put any debug in here that may effect memory or use
  154. * peripherals, as things may be changing!
  155. */
  156. void s3c_pm_do_restore_core(struct sleep_save *ptr, int count)
  157. {
  158. for (; count > 0; count--, ptr++)
  159. __raw_writel(ptr->val, ptr->reg);
  160. }
  161. /* s3c2410_pm_show_resume_irqs
  162. *
  163. * print any IRQs asserted at resume time (ie, we woke from)
  164. */
  165. static void s3c_pm_show_resume_irqs(int start, unsigned long which,
  166. unsigned long mask)
  167. {
  168. int i;
  169. which &= ~mask;
  170. for (i = 0; i <= 31; i++) {
  171. if (which & (1L<<i)) {
  172. S3C_PMDBG("IRQ %d asserted at resume\n", start+i);
  173. }
  174. }
  175. }
  176. void (*pm_cpu_prep)(void);
  177. void (*pm_cpu_sleep)(void);
  178. #define any_allowed(mask, allow) (((mask) & (allow)) != (allow))
  179. /* s3c_pm_enter
  180. *
  181. * central control for sleep/resume process
  182. */
  183. static int s3c_pm_enter(suspend_state_t state)
  184. {
  185. static unsigned long regs_save[16];
  186. /* ensure the debug is initialised (if enabled) */
  187. s3c_pm_debug_init();
  188. S3C_PMDBG("%s(%d)\n", __func__, state);
  189. if (pm_cpu_prep == NULL || pm_cpu_sleep == NULL) {
  190. printk(KERN_ERR "%s: error: no cpu sleep function\n", __func__);
  191. return -EINVAL;
  192. }
  193. /* check if we have anything to wake-up with... bad things seem
  194. * to happen if you suspend with no wakeup (system will often
  195. * require a full power-cycle)
  196. */
  197. if (!any_allowed(s3c_irqwake_intmask, s3c_irqwake_intallow) &&
  198. !any_allowed(s3c_irqwake_eintmask, s3c_irqwake_eintallow)) {
  199. printk(KERN_ERR "%s: No wake-up sources!\n", __func__);
  200. printk(KERN_ERR "%s: Aborting sleep\n", __func__);
  201. return -EINVAL;
  202. }
  203. /* store the physical address of the register recovery block */
  204. s3c_sleep_save_phys = virt_to_phys(regs_save);
  205. S3C_PMDBG("s3c_sleep_save_phys=0x%08lx\n", s3c_sleep_save_phys);
  206. /* save all necessary core registers not covered by the drivers */
  207. s3c_pm_save_gpios();
  208. s3c_pm_save_uarts();
  209. s3c_pm_save_core();
  210. /* set the irq configuration for wake */
  211. s3c_pm_configure_extint();
  212. S3C_PMDBG("sleep: irq wakeup masks: %08lx,%08lx\n",
  213. s3c_irqwake_intmask, s3c_irqwake_eintmask);
  214. s3c_pm_arch_prepare_irqs();
  215. /* call cpu specific preparation */
  216. pm_cpu_prep();
  217. /* flush cache back to ram */
  218. flush_cache_all();
  219. s3c_pm_check_store();
  220. /* send the cpu to sleep... */
  221. s3c_pm_arch_stop_clocks();
  222. /* s3c_cpu_save will also act as our return point from when
  223. * we resume as it saves its own register state and restores it
  224. * during the resume. */
  225. s3c_cpu_save(regs_save);
  226. /* restore the cpu state using the kernel's cpu init code. */
  227. cpu_init();
  228. /* restore the system state */
  229. s3c_pm_restore_core();
  230. s3c_pm_restore_uarts();
  231. s3c_pm_restore_gpios();
  232. s3c_pm_debug_init();
  233. /* check what irq (if any) restored the system */
  234. s3c_pm_arch_show_resume_irqs();
  235. S3C_PMDBG("%s: post sleep, preparing to return\n", __func__);
  236. s3c_pm_check_restore();
  237. /* ok, let's return from sleep */
  238. S3C_PMDBG("S3C PM Resume (post-restore)\n");
  239. return 0;
  240. }
  241. /* callback from assembly code */
  242. void s3c_pm_cb_flushcache(void)
  243. {
  244. flush_cache_all();
  245. }
  246. static int s3c_pm_prepare(void)
  247. {
  248. /* prepare check area if configured */
  249. s3c_pm_check_prepare();
  250. return 0;
  251. }
  252. static void s3c_pm_finish(void)
  253. {
  254. s3c_pm_check_cleanup();
  255. }
  256. static struct platform_suspend_ops s3c_pm_ops = {
  257. .enter = s3c_pm_enter,
  258. .prepare = s3c_pm_prepare,
  259. .finish = s3c_pm_finish,
  260. .valid = suspend_valid_only_mem,
  261. };
  262. /* s3c_pm_init
  263. *
  264. * Attach the power management functions. This should be called
  265. * from the board specific initialisation if the board supports
  266. * it.
  267. */
  268. int __init s3c_pm_init(void)
  269. {
  270. printk("S3C Power Management, Copyright 2004 Simtec Electronics\n");
  271. suspend_set_ops(&s3c_pm_ops);
  272. return 0;
  273. }