gpio.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/sysdev.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/io.h>
  20. #include <mach/hardware.h>
  21. #include <asm/irq.h>
  22. #include <mach/irqs.h>
  23. #include <mach/gpio.h>
  24. #include <asm/mach/irq.h>
  25. /*
  26. * OMAP1510 GPIO registers
  27. */
  28. #define OMAP1510_GPIO_BASE IO_ADDRESS(0xfffce000)
  29. #define OMAP1510_GPIO_DATA_INPUT 0x00
  30. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  31. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  32. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  33. #define OMAP1510_GPIO_INT_MASK 0x10
  34. #define OMAP1510_GPIO_INT_STATUS 0x14
  35. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  36. #define OMAP1510_IH_GPIO_BASE 64
  37. /*
  38. * OMAP1610 specific GPIO registers
  39. */
  40. #define OMAP1610_GPIO1_BASE IO_ADDRESS(0xfffbe400)
  41. #define OMAP1610_GPIO2_BASE IO_ADDRESS(0xfffbec00)
  42. #define OMAP1610_GPIO3_BASE IO_ADDRESS(0xfffbb400)
  43. #define OMAP1610_GPIO4_BASE IO_ADDRESS(0xfffbbc00)
  44. #define OMAP1610_GPIO_REVISION 0x0000
  45. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  46. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  47. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  48. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  49. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  50. #define OMAP1610_GPIO_DATAIN 0x002c
  51. #define OMAP1610_GPIO_DATAOUT 0x0030
  52. #define OMAP1610_GPIO_DIRECTION 0x0034
  53. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  54. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  55. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  56. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  57. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  58. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  59. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  60. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  61. /*
  62. * OMAP730 specific GPIO registers
  63. */
  64. #define OMAP730_GPIO1_BASE IO_ADDRESS(0xfffbc000)
  65. #define OMAP730_GPIO2_BASE IO_ADDRESS(0xfffbc800)
  66. #define OMAP730_GPIO3_BASE IO_ADDRESS(0xfffbd000)
  67. #define OMAP730_GPIO4_BASE IO_ADDRESS(0xfffbd800)
  68. #define OMAP730_GPIO5_BASE IO_ADDRESS(0xfffbe000)
  69. #define OMAP730_GPIO6_BASE IO_ADDRESS(0xfffbe800)
  70. #define OMAP730_GPIO_DATA_INPUT 0x00
  71. #define OMAP730_GPIO_DATA_OUTPUT 0x04
  72. #define OMAP730_GPIO_DIR_CONTROL 0x08
  73. #define OMAP730_GPIO_INT_CONTROL 0x0c
  74. #define OMAP730_GPIO_INT_MASK 0x10
  75. #define OMAP730_GPIO_INT_STATUS 0x14
  76. /*
  77. * OMAP850 specific GPIO registers
  78. */
  79. #define OMAP850_GPIO1_BASE IO_ADDRESS(0xfffbc000)
  80. #define OMAP850_GPIO2_BASE IO_ADDRESS(0xfffbc800)
  81. #define OMAP850_GPIO3_BASE IO_ADDRESS(0xfffbd000)
  82. #define OMAP850_GPIO4_BASE IO_ADDRESS(0xfffbd800)
  83. #define OMAP850_GPIO5_BASE IO_ADDRESS(0xfffbe000)
  84. #define OMAP850_GPIO6_BASE IO_ADDRESS(0xfffbe800)
  85. #define OMAP850_GPIO_DATA_INPUT 0x00
  86. #define OMAP850_GPIO_DATA_OUTPUT 0x04
  87. #define OMAP850_GPIO_DIR_CONTROL 0x08
  88. #define OMAP850_GPIO_INT_CONTROL 0x0c
  89. #define OMAP850_GPIO_INT_MASK 0x10
  90. #define OMAP850_GPIO_INT_STATUS 0x14
  91. /*
  92. * omap24xx specific GPIO registers
  93. */
  94. #define OMAP242X_GPIO1_BASE IO_ADDRESS(0x48018000)
  95. #define OMAP242X_GPIO2_BASE IO_ADDRESS(0x4801a000)
  96. #define OMAP242X_GPIO3_BASE IO_ADDRESS(0x4801c000)
  97. #define OMAP242X_GPIO4_BASE IO_ADDRESS(0x4801e000)
  98. #define OMAP243X_GPIO1_BASE IO_ADDRESS(0x4900C000)
  99. #define OMAP243X_GPIO2_BASE IO_ADDRESS(0x4900E000)
  100. #define OMAP243X_GPIO3_BASE IO_ADDRESS(0x49010000)
  101. #define OMAP243X_GPIO4_BASE IO_ADDRESS(0x49012000)
  102. #define OMAP243X_GPIO5_BASE IO_ADDRESS(0x480B6000)
  103. #define OMAP24XX_GPIO_REVISION 0x0000
  104. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  105. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  106. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  107. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  108. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  109. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  110. #define OMAP24XX_GPIO_WAKE_EN 0x0020
  111. #define OMAP24XX_GPIO_CTRL 0x0030
  112. #define OMAP24XX_GPIO_OE 0x0034
  113. #define OMAP24XX_GPIO_DATAIN 0x0038
  114. #define OMAP24XX_GPIO_DATAOUT 0x003c
  115. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  116. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  117. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  118. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  119. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  120. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  121. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  122. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  123. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  124. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  125. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  126. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  127. /*
  128. * omap34xx specific GPIO registers
  129. */
  130. #define OMAP34XX_GPIO1_BASE IO_ADDRESS(0x48310000)
  131. #define OMAP34XX_GPIO2_BASE IO_ADDRESS(0x49050000)
  132. #define OMAP34XX_GPIO3_BASE IO_ADDRESS(0x49052000)
  133. #define OMAP34XX_GPIO4_BASE IO_ADDRESS(0x49054000)
  134. #define OMAP34XX_GPIO5_BASE IO_ADDRESS(0x49056000)
  135. #define OMAP34XX_GPIO6_BASE IO_ADDRESS(0x49058000)
  136. #define OMAP_MPUIO_VBASE IO_ADDRESS(OMAP_MPUIO_BASE)
  137. struct gpio_bank {
  138. void __iomem *base;
  139. u16 irq;
  140. u16 virtual_irq_start;
  141. int method;
  142. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  143. u32 suspend_wakeup;
  144. u32 saved_wakeup;
  145. #endif
  146. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  147. u32 non_wakeup_gpios;
  148. u32 enabled_non_wakeup_gpios;
  149. u32 saved_datain;
  150. u32 saved_fallingdetect;
  151. u32 saved_risingdetect;
  152. #endif
  153. u32 level_mask;
  154. spinlock_t lock;
  155. struct gpio_chip chip;
  156. struct clk *dbck;
  157. };
  158. #define METHOD_MPUIO 0
  159. #define METHOD_GPIO_1510 1
  160. #define METHOD_GPIO_1610 2
  161. #define METHOD_GPIO_730 3
  162. #define METHOD_GPIO_850 4
  163. #define METHOD_GPIO_24XX 5
  164. #ifdef CONFIG_ARCH_OMAP16XX
  165. static struct gpio_bank gpio_bank_1610[5] = {
  166. { OMAP_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
  167. { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
  168. { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
  169. { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
  170. { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
  171. };
  172. #endif
  173. #ifdef CONFIG_ARCH_OMAP15XX
  174. static struct gpio_bank gpio_bank_1510[2] = {
  175. { OMAP_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  176. { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
  177. };
  178. #endif
  179. #ifdef CONFIG_ARCH_OMAP730
  180. static struct gpio_bank gpio_bank_730[7] = {
  181. { OMAP_MPUIO_VBASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  182. { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
  183. { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
  184. { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
  185. { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
  186. { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
  187. { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
  188. };
  189. #endif
  190. #ifdef CONFIG_ARCH_OMAP850
  191. static struct gpio_bank gpio_bank_850[7] = {
  192. { OMAP_MPUIO_BASE, INT_850_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  193. { OMAP850_GPIO1_BASE, INT_850_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_850 },
  194. { OMAP850_GPIO2_BASE, INT_850_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_850 },
  195. { OMAP850_GPIO3_BASE, INT_850_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_850 },
  196. { OMAP850_GPIO4_BASE, INT_850_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_850 },
  197. { OMAP850_GPIO5_BASE, INT_850_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_850 },
  198. { OMAP850_GPIO6_BASE, INT_850_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_850 },
  199. };
  200. #endif
  201. #ifdef CONFIG_ARCH_OMAP24XX
  202. static struct gpio_bank gpio_bank_242x[4] = {
  203. { OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  204. { OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  205. { OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  206. { OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  207. };
  208. static struct gpio_bank gpio_bank_243x[5] = {
  209. { OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  210. { OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  211. { OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  212. { OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  213. { OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  214. };
  215. #endif
  216. #ifdef CONFIG_ARCH_OMAP34XX
  217. static struct gpio_bank gpio_bank_34xx[6] = {
  218. { OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  219. { OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  220. { OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  221. { OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  222. { OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  223. { OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
  224. };
  225. #endif
  226. static struct gpio_bank *gpio_bank;
  227. static int gpio_bank_count;
  228. static inline struct gpio_bank *get_gpio_bank(int gpio)
  229. {
  230. if (cpu_is_omap15xx()) {
  231. if (OMAP_GPIO_IS_MPUIO(gpio))
  232. return &gpio_bank[0];
  233. return &gpio_bank[1];
  234. }
  235. if (cpu_is_omap16xx()) {
  236. if (OMAP_GPIO_IS_MPUIO(gpio))
  237. return &gpio_bank[0];
  238. return &gpio_bank[1 + (gpio >> 4)];
  239. }
  240. if (cpu_is_omap7xx()) {
  241. if (OMAP_GPIO_IS_MPUIO(gpio))
  242. return &gpio_bank[0];
  243. return &gpio_bank[1 + (gpio >> 5)];
  244. }
  245. if (cpu_is_omap24xx())
  246. return &gpio_bank[gpio >> 5];
  247. if (cpu_is_omap34xx())
  248. return &gpio_bank[gpio >> 5];
  249. BUG();
  250. return NULL;
  251. }
  252. static inline int get_gpio_index(int gpio)
  253. {
  254. if (cpu_is_omap7xx())
  255. return gpio & 0x1f;
  256. if (cpu_is_omap24xx())
  257. return gpio & 0x1f;
  258. if (cpu_is_omap34xx())
  259. return gpio & 0x1f;
  260. return gpio & 0x0f;
  261. }
  262. static inline int gpio_valid(int gpio)
  263. {
  264. if (gpio < 0)
  265. return -1;
  266. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  267. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  268. return -1;
  269. return 0;
  270. }
  271. if (cpu_is_omap15xx() && gpio < 16)
  272. return 0;
  273. if ((cpu_is_omap16xx()) && gpio < 64)
  274. return 0;
  275. if (cpu_is_omap7xx() && gpio < 192)
  276. return 0;
  277. if (cpu_is_omap24xx() && gpio < 128)
  278. return 0;
  279. if (cpu_is_omap34xx() && gpio < 160)
  280. return 0;
  281. return -1;
  282. }
  283. static int check_gpio(int gpio)
  284. {
  285. if (unlikely(gpio_valid(gpio)) < 0) {
  286. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  287. dump_stack();
  288. return -1;
  289. }
  290. return 0;
  291. }
  292. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  293. {
  294. void __iomem *reg = bank->base;
  295. u32 l;
  296. switch (bank->method) {
  297. #ifdef CONFIG_ARCH_OMAP1
  298. case METHOD_MPUIO:
  299. reg += OMAP_MPUIO_IO_CNTL;
  300. break;
  301. #endif
  302. #ifdef CONFIG_ARCH_OMAP15XX
  303. case METHOD_GPIO_1510:
  304. reg += OMAP1510_GPIO_DIR_CONTROL;
  305. break;
  306. #endif
  307. #ifdef CONFIG_ARCH_OMAP16XX
  308. case METHOD_GPIO_1610:
  309. reg += OMAP1610_GPIO_DIRECTION;
  310. break;
  311. #endif
  312. #ifdef CONFIG_ARCH_OMAP730
  313. case METHOD_GPIO_730:
  314. reg += OMAP730_GPIO_DIR_CONTROL;
  315. break;
  316. #endif
  317. #ifdef CONFIG_ARCH_OMAP850
  318. case METHOD_GPIO_850:
  319. reg += OMAP850_GPIO_DIR_CONTROL;
  320. break;
  321. #endif
  322. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  323. case METHOD_GPIO_24XX:
  324. reg += OMAP24XX_GPIO_OE;
  325. break;
  326. #endif
  327. default:
  328. WARN_ON(1);
  329. return;
  330. }
  331. l = __raw_readl(reg);
  332. if (is_input)
  333. l |= 1 << gpio;
  334. else
  335. l &= ~(1 << gpio);
  336. __raw_writel(l, reg);
  337. }
  338. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  339. {
  340. void __iomem *reg = bank->base;
  341. u32 l = 0;
  342. switch (bank->method) {
  343. #ifdef CONFIG_ARCH_OMAP1
  344. case METHOD_MPUIO:
  345. reg += OMAP_MPUIO_OUTPUT;
  346. l = __raw_readl(reg);
  347. if (enable)
  348. l |= 1 << gpio;
  349. else
  350. l &= ~(1 << gpio);
  351. break;
  352. #endif
  353. #ifdef CONFIG_ARCH_OMAP15XX
  354. case METHOD_GPIO_1510:
  355. reg += OMAP1510_GPIO_DATA_OUTPUT;
  356. l = __raw_readl(reg);
  357. if (enable)
  358. l |= 1 << gpio;
  359. else
  360. l &= ~(1 << gpio);
  361. break;
  362. #endif
  363. #ifdef CONFIG_ARCH_OMAP16XX
  364. case METHOD_GPIO_1610:
  365. if (enable)
  366. reg += OMAP1610_GPIO_SET_DATAOUT;
  367. else
  368. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  369. l = 1 << gpio;
  370. break;
  371. #endif
  372. #ifdef CONFIG_ARCH_OMAP730
  373. case METHOD_GPIO_730:
  374. reg += OMAP730_GPIO_DATA_OUTPUT;
  375. l = __raw_readl(reg);
  376. if (enable)
  377. l |= 1 << gpio;
  378. else
  379. l &= ~(1 << gpio);
  380. break;
  381. #endif
  382. #ifdef CONFIG_ARCH_OMAP850
  383. case METHOD_GPIO_850:
  384. reg += OMAP850_GPIO_DATA_OUTPUT;
  385. l = __raw_readl(reg);
  386. if (enable)
  387. l |= 1 << gpio;
  388. else
  389. l &= ~(1 << gpio);
  390. break;
  391. #endif
  392. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  393. case METHOD_GPIO_24XX:
  394. if (enable)
  395. reg += OMAP24XX_GPIO_SETDATAOUT;
  396. else
  397. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  398. l = 1 << gpio;
  399. break;
  400. #endif
  401. default:
  402. WARN_ON(1);
  403. return;
  404. }
  405. __raw_writel(l, reg);
  406. }
  407. static int __omap_get_gpio_datain(int gpio)
  408. {
  409. struct gpio_bank *bank;
  410. void __iomem *reg;
  411. if (check_gpio(gpio) < 0)
  412. return -EINVAL;
  413. bank = get_gpio_bank(gpio);
  414. reg = bank->base;
  415. switch (bank->method) {
  416. #ifdef CONFIG_ARCH_OMAP1
  417. case METHOD_MPUIO:
  418. reg += OMAP_MPUIO_INPUT_LATCH;
  419. break;
  420. #endif
  421. #ifdef CONFIG_ARCH_OMAP15XX
  422. case METHOD_GPIO_1510:
  423. reg += OMAP1510_GPIO_DATA_INPUT;
  424. break;
  425. #endif
  426. #ifdef CONFIG_ARCH_OMAP16XX
  427. case METHOD_GPIO_1610:
  428. reg += OMAP1610_GPIO_DATAIN;
  429. break;
  430. #endif
  431. #ifdef CONFIG_ARCH_OMAP730
  432. case METHOD_GPIO_730:
  433. reg += OMAP730_GPIO_DATA_INPUT;
  434. break;
  435. #endif
  436. #ifdef CONFIG_ARCH_OMAP850
  437. case METHOD_GPIO_850:
  438. reg += OMAP850_GPIO_DATA_INPUT;
  439. break;
  440. #endif
  441. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  442. case METHOD_GPIO_24XX:
  443. reg += OMAP24XX_GPIO_DATAIN;
  444. break;
  445. #endif
  446. default:
  447. return -EINVAL;
  448. }
  449. return (__raw_readl(reg)
  450. & (1 << get_gpio_index(gpio))) != 0;
  451. }
  452. #define MOD_REG_BIT(reg, bit_mask, set) \
  453. do { \
  454. int l = __raw_readl(base + reg); \
  455. if (set) l |= bit_mask; \
  456. else l &= ~bit_mask; \
  457. __raw_writel(l, base + reg); \
  458. } while(0)
  459. void omap_set_gpio_debounce(int gpio, int enable)
  460. {
  461. struct gpio_bank *bank;
  462. void __iomem *reg;
  463. unsigned long flags;
  464. u32 val, l = 1 << get_gpio_index(gpio);
  465. if (cpu_class_is_omap1())
  466. return;
  467. bank = get_gpio_bank(gpio);
  468. reg = bank->base;
  469. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  470. spin_lock_irqsave(&bank->lock, flags);
  471. val = __raw_readl(reg);
  472. if (enable && !(val & l))
  473. val |= l;
  474. else if (!enable && (val & l))
  475. val &= ~l;
  476. else
  477. goto done;
  478. if (cpu_is_omap34xx()) {
  479. if (enable)
  480. clk_enable(bank->dbck);
  481. else
  482. clk_disable(bank->dbck);
  483. }
  484. __raw_writel(val, reg);
  485. done:
  486. spin_unlock_irqrestore(&bank->lock, flags);
  487. }
  488. EXPORT_SYMBOL(omap_set_gpio_debounce);
  489. void omap_set_gpio_debounce_time(int gpio, int enc_time)
  490. {
  491. struct gpio_bank *bank;
  492. void __iomem *reg;
  493. if (cpu_class_is_omap1())
  494. return;
  495. bank = get_gpio_bank(gpio);
  496. reg = bank->base;
  497. enc_time &= 0xff;
  498. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  499. __raw_writel(enc_time, reg);
  500. }
  501. EXPORT_SYMBOL(omap_set_gpio_debounce_time);
  502. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  503. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  504. int trigger)
  505. {
  506. void __iomem *base = bank->base;
  507. u32 gpio_bit = 1 << gpio;
  508. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  509. trigger & IRQ_TYPE_LEVEL_LOW);
  510. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  511. trigger & IRQ_TYPE_LEVEL_HIGH);
  512. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  513. trigger & IRQ_TYPE_EDGE_RISING);
  514. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  515. trigger & IRQ_TYPE_EDGE_FALLING);
  516. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  517. if (trigger != 0)
  518. __raw_writel(1 << gpio, bank->base
  519. + OMAP24XX_GPIO_SETWKUENA);
  520. else
  521. __raw_writel(1 << gpio, bank->base
  522. + OMAP24XX_GPIO_CLEARWKUENA);
  523. } else {
  524. if (trigger != 0)
  525. bank->enabled_non_wakeup_gpios |= gpio_bit;
  526. else
  527. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  528. }
  529. bank->level_mask =
  530. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  531. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  532. }
  533. #endif
  534. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  535. {
  536. void __iomem *reg = bank->base;
  537. u32 l = 0;
  538. switch (bank->method) {
  539. #ifdef CONFIG_ARCH_OMAP1
  540. case METHOD_MPUIO:
  541. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  542. l = __raw_readl(reg);
  543. if (trigger & IRQ_TYPE_EDGE_RISING)
  544. l |= 1 << gpio;
  545. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  546. l &= ~(1 << gpio);
  547. else
  548. goto bad;
  549. break;
  550. #endif
  551. #ifdef CONFIG_ARCH_OMAP15XX
  552. case METHOD_GPIO_1510:
  553. reg += OMAP1510_GPIO_INT_CONTROL;
  554. l = __raw_readl(reg);
  555. if (trigger & IRQ_TYPE_EDGE_RISING)
  556. l |= 1 << gpio;
  557. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  558. l &= ~(1 << gpio);
  559. else
  560. goto bad;
  561. break;
  562. #endif
  563. #ifdef CONFIG_ARCH_OMAP16XX
  564. case METHOD_GPIO_1610:
  565. if (gpio & 0x08)
  566. reg += OMAP1610_GPIO_EDGE_CTRL2;
  567. else
  568. reg += OMAP1610_GPIO_EDGE_CTRL1;
  569. gpio &= 0x07;
  570. l = __raw_readl(reg);
  571. l &= ~(3 << (gpio << 1));
  572. if (trigger & IRQ_TYPE_EDGE_RISING)
  573. l |= 2 << (gpio << 1);
  574. if (trigger & IRQ_TYPE_EDGE_FALLING)
  575. l |= 1 << (gpio << 1);
  576. if (trigger)
  577. /* Enable wake-up during idle for dynamic tick */
  578. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  579. else
  580. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  581. break;
  582. #endif
  583. #ifdef CONFIG_ARCH_OMAP730
  584. case METHOD_GPIO_730:
  585. reg += OMAP730_GPIO_INT_CONTROL;
  586. l = __raw_readl(reg);
  587. if (trigger & IRQ_TYPE_EDGE_RISING)
  588. l |= 1 << gpio;
  589. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  590. l &= ~(1 << gpio);
  591. else
  592. goto bad;
  593. break;
  594. #endif
  595. #ifdef CONFIG_ARCH_OMAP850
  596. case METHOD_GPIO_850:
  597. reg += OMAP850_GPIO_INT_CONTROL;
  598. l = __raw_readl(reg);
  599. if (trigger & IRQ_TYPE_EDGE_RISING)
  600. l |= 1 << gpio;
  601. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  602. l &= ~(1 << gpio);
  603. else
  604. goto bad;
  605. break;
  606. #endif
  607. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  608. case METHOD_GPIO_24XX:
  609. set_24xx_gpio_triggering(bank, gpio, trigger);
  610. break;
  611. #endif
  612. default:
  613. goto bad;
  614. }
  615. __raw_writel(l, reg);
  616. return 0;
  617. bad:
  618. return -EINVAL;
  619. }
  620. static int gpio_irq_type(unsigned irq, unsigned type)
  621. {
  622. struct gpio_bank *bank;
  623. unsigned gpio;
  624. int retval;
  625. unsigned long flags;
  626. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  627. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  628. else
  629. gpio = irq - IH_GPIO_BASE;
  630. if (check_gpio(gpio) < 0)
  631. return -EINVAL;
  632. if (type & ~IRQ_TYPE_SENSE_MASK)
  633. return -EINVAL;
  634. /* OMAP1 allows only only edge triggering */
  635. if (!cpu_class_is_omap2()
  636. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  637. return -EINVAL;
  638. bank = get_irq_chip_data(irq);
  639. spin_lock_irqsave(&bank->lock, flags);
  640. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  641. if (retval == 0) {
  642. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  643. irq_desc[irq].status |= type;
  644. }
  645. spin_unlock_irqrestore(&bank->lock, flags);
  646. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  647. __set_irq_handler_unlocked(irq, handle_level_irq);
  648. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  649. __set_irq_handler_unlocked(irq, handle_edge_irq);
  650. return retval;
  651. }
  652. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  653. {
  654. void __iomem *reg = bank->base;
  655. switch (bank->method) {
  656. #ifdef CONFIG_ARCH_OMAP1
  657. case METHOD_MPUIO:
  658. /* MPUIO irqstatus is reset by reading the status register,
  659. * so do nothing here */
  660. return;
  661. #endif
  662. #ifdef CONFIG_ARCH_OMAP15XX
  663. case METHOD_GPIO_1510:
  664. reg += OMAP1510_GPIO_INT_STATUS;
  665. break;
  666. #endif
  667. #ifdef CONFIG_ARCH_OMAP16XX
  668. case METHOD_GPIO_1610:
  669. reg += OMAP1610_GPIO_IRQSTATUS1;
  670. break;
  671. #endif
  672. #ifdef CONFIG_ARCH_OMAP730
  673. case METHOD_GPIO_730:
  674. reg += OMAP730_GPIO_INT_STATUS;
  675. break;
  676. #endif
  677. #ifdef CONFIG_ARCH_OMAP850
  678. case METHOD_GPIO_850:
  679. reg += OMAP850_GPIO_INT_STATUS;
  680. break;
  681. #endif
  682. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  683. case METHOD_GPIO_24XX:
  684. reg += OMAP24XX_GPIO_IRQSTATUS1;
  685. break;
  686. #endif
  687. default:
  688. WARN_ON(1);
  689. return;
  690. }
  691. __raw_writel(gpio_mask, reg);
  692. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  693. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  694. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  695. __raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
  696. #endif
  697. }
  698. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  699. {
  700. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  701. }
  702. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  703. {
  704. void __iomem *reg = bank->base;
  705. int inv = 0;
  706. u32 l;
  707. u32 mask;
  708. switch (bank->method) {
  709. #ifdef CONFIG_ARCH_OMAP1
  710. case METHOD_MPUIO:
  711. reg += OMAP_MPUIO_GPIO_MASKIT;
  712. mask = 0xffff;
  713. inv = 1;
  714. break;
  715. #endif
  716. #ifdef CONFIG_ARCH_OMAP15XX
  717. case METHOD_GPIO_1510:
  718. reg += OMAP1510_GPIO_INT_MASK;
  719. mask = 0xffff;
  720. inv = 1;
  721. break;
  722. #endif
  723. #ifdef CONFIG_ARCH_OMAP16XX
  724. case METHOD_GPIO_1610:
  725. reg += OMAP1610_GPIO_IRQENABLE1;
  726. mask = 0xffff;
  727. break;
  728. #endif
  729. #ifdef CONFIG_ARCH_OMAP730
  730. case METHOD_GPIO_730:
  731. reg += OMAP730_GPIO_INT_MASK;
  732. mask = 0xffffffff;
  733. inv = 1;
  734. break;
  735. #endif
  736. #ifdef CONFIG_ARCH_OMAP850
  737. case METHOD_GPIO_850:
  738. reg += OMAP850_GPIO_INT_MASK;
  739. mask = 0xffffffff;
  740. inv = 1;
  741. break;
  742. #endif
  743. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  744. case METHOD_GPIO_24XX:
  745. reg += OMAP24XX_GPIO_IRQENABLE1;
  746. mask = 0xffffffff;
  747. break;
  748. #endif
  749. default:
  750. WARN_ON(1);
  751. return 0;
  752. }
  753. l = __raw_readl(reg);
  754. if (inv)
  755. l = ~l;
  756. l &= mask;
  757. return l;
  758. }
  759. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  760. {
  761. void __iomem *reg = bank->base;
  762. u32 l;
  763. switch (bank->method) {
  764. #ifdef CONFIG_ARCH_OMAP1
  765. case METHOD_MPUIO:
  766. reg += OMAP_MPUIO_GPIO_MASKIT;
  767. l = __raw_readl(reg);
  768. if (enable)
  769. l &= ~(gpio_mask);
  770. else
  771. l |= gpio_mask;
  772. break;
  773. #endif
  774. #ifdef CONFIG_ARCH_OMAP15XX
  775. case METHOD_GPIO_1510:
  776. reg += OMAP1510_GPIO_INT_MASK;
  777. l = __raw_readl(reg);
  778. if (enable)
  779. l &= ~(gpio_mask);
  780. else
  781. l |= gpio_mask;
  782. break;
  783. #endif
  784. #ifdef CONFIG_ARCH_OMAP16XX
  785. case METHOD_GPIO_1610:
  786. if (enable)
  787. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  788. else
  789. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  790. l = gpio_mask;
  791. break;
  792. #endif
  793. #ifdef CONFIG_ARCH_OMAP730
  794. case METHOD_GPIO_730:
  795. reg += OMAP730_GPIO_INT_MASK;
  796. l = __raw_readl(reg);
  797. if (enable)
  798. l &= ~(gpio_mask);
  799. else
  800. l |= gpio_mask;
  801. break;
  802. #endif
  803. #ifdef CONFIG_ARCH_OMAP850
  804. case METHOD_GPIO_850:
  805. reg += OMAP850_GPIO_INT_MASK;
  806. l = __raw_readl(reg);
  807. if (enable)
  808. l &= ~(gpio_mask);
  809. else
  810. l |= gpio_mask;
  811. break;
  812. #endif
  813. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  814. case METHOD_GPIO_24XX:
  815. if (enable)
  816. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  817. else
  818. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  819. l = gpio_mask;
  820. break;
  821. #endif
  822. default:
  823. WARN_ON(1);
  824. return;
  825. }
  826. __raw_writel(l, reg);
  827. }
  828. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  829. {
  830. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  831. }
  832. /*
  833. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  834. * 1510 does not seem to have a wake-up register. If JTAG is connected
  835. * to the target, system will wake up always on GPIO events. While
  836. * system is running all registered GPIO interrupts need to have wake-up
  837. * enabled. When system is suspended, only selected GPIO interrupts need
  838. * to have wake-up enabled.
  839. */
  840. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  841. {
  842. unsigned long flags;
  843. switch (bank->method) {
  844. #ifdef CONFIG_ARCH_OMAP16XX
  845. case METHOD_MPUIO:
  846. case METHOD_GPIO_1610:
  847. spin_lock_irqsave(&bank->lock, flags);
  848. if (enable) {
  849. bank->suspend_wakeup |= (1 << gpio);
  850. enable_irq_wake(bank->irq);
  851. } else {
  852. disable_irq_wake(bank->irq);
  853. bank->suspend_wakeup &= ~(1 << gpio);
  854. }
  855. spin_unlock_irqrestore(&bank->lock, flags);
  856. return 0;
  857. #endif
  858. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  859. case METHOD_GPIO_24XX:
  860. if (bank->non_wakeup_gpios & (1 << gpio)) {
  861. printk(KERN_ERR "Unable to modify wakeup on "
  862. "non-wakeup GPIO%d\n",
  863. (bank - gpio_bank) * 32 + gpio);
  864. return -EINVAL;
  865. }
  866. spin_lock_irqsave(&bank->lock, flags);
  867. if (enable) {
  868. bank->suspend_wakeup |= (1 << gpio);
  869. enable_irq_wake(bank->irq);
  870. } else {
  871. disable_irq_wake(bank->irq);
  872. bank->suspend_wakeup &= ~(1 << gpio);
  873. }
  874. spin_unlock_irqrestore(&bank->lock, flags);
  875. return 0;
  876. #endif
  877. default:
  878. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  879. bank->method);
  880. return -EINVAL;
  881. }
  882. }
  883. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  884. {
  885. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  886. _set_gpio_irqenable(bank, gpio, 0);
  887. _clear_gpio_irqstatus(bank, gpio);
  888. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  889. }
  890. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  891. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  892. {
  893. unsigned int gpio = irq - IH_GPIO_BASE;
  894. struct gpio_bank *bank;
  895. int retval;
  896. if (check_gpio(gpio) < 0)
  897. return -ENODEV;
  898. bank = get_irq_chip_data(irq);
  899. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  900. return retval;
  901. }
  902. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  903. {
  904. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  905. unsigned long flags;
  906. spin_lock_irqsave(&bank->lock, flags);
  907. /* Set trigger to none. You need to enable the desired trigger with
  908. * request_irq() or set_irq_type().
  909. */
  910. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  911. #ifdef CONFIG_ARCH_OMAP15XX
  912. if (bank->method == METHOD_GPIO_1510) {
  913. void __iomem *reg;
  914. /* Claim the pin for MPU */
  915. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  916. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  917. }
  918. #endif
  919. spin_unlock_irqrestore(&bank->lock, flags);
  920. return 0;
  921. }
  922. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  923. {
  924. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  925. unsigned long flags;
  926. spin_lock_irqsave(&bank->lock, flags);
  927. #ifdef CONFIG_ARCH_OMAP16XX
  928. if (bank->method == METHOD_GPIO_1610) {
  929. /* Disable wake-up during idle for dynamic tick */
  930. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  931. __raw_writel(1 << offset, reg);
  932. }
  933. #endif
  934. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  935. if (bank->method == METHOD_GPIO_24XX) {
  936. /* Disable wake-up during idle for dynamic tick */
  937. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  938. __raw_writel(1 << offset, reg);
  939. }
  940. #endif
  941. _reset_gpio(bank, bank->chip.base + offset);
  942. spin_unlock_irqrestore(&bank->lock, flags);
  943. }
  944. /*
  945. * We need to unmask the GPIO bank interrupt as soon as possible to
  946. * avoid missing GPIO interrupts for other lines in the bank.
  947. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  948. * in the bank to avoid missing nested interrupts for a GPIO line.
  949. * If we wait to unmask individual GPIO lines in the bank after the
  950. * line's interrupt handler has been run, we may miss some nested
  951. * interrupts.
  952. */
  953. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  954. {
  955. void __iomem *isr_reg = NULL;
  956. u32 isr;
  957. unsigned int gpio_irq;
  958. struct gpio_bank *bank;
  959. u32 retrigger = 0;
  960. int unmasked = 0;
  961. desc->chip->ack(irq);
  962. bank = get_irq_data(irq);
  963. #ifdef CONFIG_ARCH_OMAP1
  964. if (bank->method == METHOD_MPUIO)
  965. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  966. #endif
  967. #ifdef CONFIG_ARCH_OMAP15XX
  968. if (bank->method == METHOD_GPIO_1510)
  969. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  970. #endif
  971. #if defined(CONFIG_ARCH_OMAP16XX)
  972. if (bank->method == METHOD_GPIO_1610)
  973. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  974. #endif
  975. #ifdef CONFIG_ARCH_OMAP730
  976. if (bank->method == METHOD_GPIO_730)
  977. isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
  978. #endif
  979. #ifdef CONFIG_ARCH_OMAP850
  980. if (bank->method == METHOD_GPIO_850)
  981. isr_reg = bank->base + OMAP850_GPIO_INT_STATUS;
  982. #endif
  983. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  984. if (bank->method == METHOD_GPIO_24XX)
  985. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  986. #endif
  987. while(1) {
  988. u32 isr_saved, level_mask = 0;
  989. u32 enabled;
  990. enabled = _get_gpio_irqbank_mask(bank);
  991. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  992. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  993. isr &= 0x0000ffff;
  994. if (cpu_class_is_omap2()) {
  995. level_mask = bank->level_mask & enabled;
  996. }
  997. /* clear edge sensitive interrupts before handler(s) are
  998. called so that we don't miss any interrupt occurred while
  999. executing them */
  1000. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  1001. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  1002. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  1003. /* if there is only edge sensitive GPIO pin interrupts
  1004. configured, we could unmask GPIO bank interrupt immediately */
  1005. if (!level_mask && !unmasked) {
  1006. unmasked = 1;
  1007. desc->chip->unmask(irq);
  1008. }
  1009. isr |= retrigger;
  1010. retrigger = 0;
  1011. if (!isr)
  1012. break;
  1013. gpio_irq = bank->virtual_irq_start;
  1014. for (; isr != 0; isr >>= 1, gpio_irq++) {
  1015. if (!(isr & 1))
  1016. continue;
  1017. generic_handle_irq(gpio_irq);
  1018. }
  1019. }
  1020. /* if bank has any level sensitive GPIO pin interrupt
  1021. configured, we must unmask the bank interrupt only after
  1022. handler(s) are executed in order to avoid spurious bank
  1023. interrupt */
  1024. if (!unmasked)
  1025. desc->chip->unmask(irq);
  1026. }
  1027. static void gpio_irq_shutdown(unsigned int irq)
  1028. {
  1029. unsigned int gpio = irq - IH_GPIO_BASE;
  1030. struct gpio_bank *bank = get_irq_chip_data(irq);
  1031. _reset_gpio(bank, gpio);
  1032. }
  1033. static void gpio_ack_irq(unsigned int irq)
  1034. {
  1035. unsigned int gpio = irq - IH_GPIO_BASE;
  1036. struct gpio_bank *bank = get_irq_chip_data(irq);
  1037. _clear_gpio_irqstatus(bank, gpio);
  1038. }
  1039. static void gpio_mask_irq(unsigned int irq)
  1040. {
  1041. unsigned int gpio = irq - IH_GPIO_BASE;
  1042. struct gpio_bank *bank = get_irq_chip_data(irq);
  1043. _set_gpio_irqenable(bank, gpio, 0);
  1044. }
  1045. static void gpio_unmask_irq(unsigned int irq)
  1046. {
  1047. unsigned int gpio = irq - IH_GPIO_BASE;
  1048. struct gpio_bank *bank = get_irq_chip_data(irq);
  1049. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  1050. /* For level-triggered GPIOs, the clearing must be done after
  1051. * the HW source is cleared, thus after the handler has run */
  1052. if (bank->level_mask & irq_mask) {
  1053. _set_gpio_irqenable(bank, gpio, 0);
  1054. _clear_gpio_irqstatus(bank, gpio);
  1055. }
  1056. _set_gpio_irqenable(bank, gpio, 1);
  1057. }
  1058. static struct irq_chip gpio_irq_chip = {
  1059. .name = "GPIO",
  1060. .shutdown = gpio_irq_shutdown,
  1061. .ack = gpio_ack_irq,
  1062. .mask = gpio_mask_irq,
  1063. .unmask = gpio_unmask_irq,
  1064. .set_type = gpio_irq_type,
  1065. .set_wake = gpio_wake_enable,
  1066. };
  1067. /*---------------------------------------------------------------------*/
  1068. #ifdef CONFIG_ARCH_OMAP1
  1069. /* MPUIO uses the always-on 32k clock */
  1070. static void mpuio_ack_irq(unsigned int irq)
  1071. {
  1072. /* The ISR is reset automatically, so do nothing here. */
  1073. }
  1074. static void mpuio_mask_irq(unsigned int irq)
  1075. {
  1076. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1077. struct gpio_bank *bank = get_irq_chip_data(irq);
  1078. _set_gpio_irqenable(bank, gpio, 0);
  1079. }
  1080. static void mpuio_unmask_irq(unsigned int irq)
  1081. {
  1082. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1083. struct gpio_bank *bank = get_irq_chip_data(irq);
  1084. _set_gpio_irqenable(bank, gpio, 1);
  1085. }
  1086. static struct irq_chip mpuio_irq_chip = {
  1087. .name = "MPUIO",
  1088. .ack = mpuio_ack_irq,
  1089. .mask = mpuio_mask_irq,
  1090. .unmask = mpuio_unmask_irq,
  1091. .set_type = gpio_irq_type,
  1092. #ifdef CONFIG_ARCH_OMAP16XX
  1093. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1094. .set_wake = gpio_wake_enable,
  1095. #endif
  1096. };
  1097. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1098. #ifdef CONFIG_ARCH_OMAP16XX
  1099. #include <linux/platform_device.h>
  1100. static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
  1101. {
  1102. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1103. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1104. unsigned long flags;
  1105. spin_lock_irqsave(&bank->lock, flags);
  1106. bank->saved_wakeup = __raw_readl(mask_reg);
  1107. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1108. spin_unlock_irqrestore(&bank->lock, flags);
  1109. return 0;
  1110. }
  1111. static int omap_mpuio_resume_early(struct platform_device *pdev)
  1112. {
  1113. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1114. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1115. unsigned long flags;
  1116. spin_lock_irqsave(&bank->lock, flags);
  1117. __raw_writel(bank->saved_wakeup, mask_reg);
  1118. spin_unlock_irqrestore(&bank->lock, flags);
  1119. return 0;
  1120. }
  1121. /* use platform_driver for this, now that there's no longer any
  1122. * point to sys_device (other than not disturbing old code).
  1123. */
  1124. static struct platform_driver omap_mpuio_driver = {
  1125. .suspend_late = omap_mpuio_suspend_late,
  1126. .resume_early = omap_mpuio_resume_early,
  1127. .driver = {
  1128. .name = "mpuio",
  1129. },
  1130. };
  1131. static struct platform_device omap_mpuio_device = {
  1132. .name = "mpuio",
  1133. .id = -1,
  1134. .dev = {
  1135. .driver = &omap_mpuio_driver.driver,
  1136. }
  1137. /* could list the /proc/iomem resources */
  1138. };
  1139. static inline void mpuio_init(void)
  1140. {
  1141. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1142. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1143. (void) platform_device_register(&omap_mpuio_device);
  1144. }
  1145. #else
  1146. static inline void mpuio_init(void) {}
  1147. #endif /* 16xx */
  1148. #else
  1149. extern struct irq_chip mpuio_irq_chip;
  1150. #define bank_is_mpuio(bank) 0
  1151. static inline void mpuio_init(void) {}
  1152. #endif
  1153. /*---------------------------------------------------------------------*/
  1154. /* REVISIT these are stupid implementations! replace by ones that
  1155. * don't switch on METHOD_* and which mostly avoid spinlocks
  1156. */
  1157. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1158. {
  1159. struct gpio_bank *bank;
  1160. unsigned long flags;
  1161. bank = container_of(chip, struct gpio_bank, chip);
  1162. spin_lock_irqsave(&bank->lock, flags);
  1163. _set_gpio_direction(bank, offset, 1);
  1164. spin_unlock_irqrestore(&bank->lock, flags);
  1165. return 0;
  1166. }
  1167. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1168. {
  1169. return __omap_get_gpio_datain(chip->base + offset);
  1170. }
  1171. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1172. {
  1173. struct gpio_bank *bank;
  1174. unsigned long flags;
  1175. bank = container_of(chip, struct gpio_bank, chip);
  1176. spin_lock_irqsave(&bank->lock, flags);
  1177. _set_gpio_dataout(bank, offset, value);
  1178. _set_gpio_direction(bank, offset, 0);
  1179. spin_unlock_irqrestore(&bank->lock, flags);
  1180. return 0;
  1181. }
  1182. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1183. {
  1184. struct gpio_bank *bank;
  1185. unsigned long flags;
  1186. bank = container_of(chip, struct gpio_bank, chip);
  1187. spin_lock_irqsave(&bank->lock, flags);
  1188. _set_gpio_dataout(bank, offset, value);
  1189. spin_unlock_irqrestore(&bank->lock, flags);
  1190. }
  1191. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  1192. {
  1193. struct gpio_bank *bank;
  1194. bank = container_of(chip, struct gpio_bank, chip);
  1195. return bank->virtual_irq_start + offset;
  1196. }
  1197. /*---------------------------------------------------------------------*/
  1198. static int initialized;
  1199. #if !defined(CONFIG_ARCH_OMAP3)
  1200. static struct clk * gpio_ick;
  1201. #endif
  1202. #if defined(CONFIG_ARCH_OMAP2)
  1203. static struct clk * gpio_fck;
  1204. #endif
  1205. #if defined(CONFIG_ARCH_OMAP2430)
  1206. static struct clk * gpio5_ick;
  1207. static struct clk * gpio5_fck;
  1208. #endif
  1209. #if defined(CONFIG_ARCH_OMAP3)
  1210. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1211. #endif
  1212. /* This lock class tells lockdep that GPIO irqs are in a different
  1213. * category than their parents, so it won't report false recursion.
  1214. */
  1215. static struct lock_class_key gpio_lock_class;
  1216. static int __init _omap_gpio_init(void)
  1217. {
  1218. int i;
  1219. int gpio = 0;
  1220. struct gpio_bank *bank;
  1221. char clk_name[11];
  1222. initialized = 1;
  1223. #if defined(CONFIG_ARCH_OMAP1)
  1224. if (cpu_is_omap15xx()) {
  1225. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1226. if (IS_ERR(gpio_ick))
  1227. printk("Could not get arm_gpio_ck\n");
  1228. else
  1229. clk_enable(gpio_ick);
  1230. }
  1231. #endif
  1232. #if defined(CONFIG_ARCH_OMAP2)
  1233. if (cpu_class_is_omap2()) {
  1234. gpio_ick = clk_get(NULL, "gpios_ick");
  1235. if (IS_ERR(gpio_ick))
  1236. printk("Could not get gpios_ick\n");
  1237. else
  1238. clk_enable(gpio_ick);
  1239. gpio_fck = clk_get(NULL, "gpios_fck");
  1240. if (IS_ERR(gpio_fck))
  1241. printk("Could not get gpios_fck\n");
  1242. else
  1243. clk_enable(gpio_fck);
  1244. /*
  1245. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1246. */
  1247. #if defined(CONFIG_ARCH_OMAP2430)
  1248. if (cpu_is_omap2430()) {
  1249. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1250. if (IS_ERR(gpio5_ick))
  1251. printk("Could not get gpio5_ick\n");
  1252. else
  1253. clk_enable(gpio5_ick);
  1254. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1255. if (IS_ERR(gpio5_fck))
  1256. printk("Could not get gpio5_fck\n");
  1257. else
  1258. clk_enable(gpio5_fck);
  1259. }
  1260. #endif
  1261. }
  1262. #endif
  1263. #if defined(CONFIG_ARCH_OMAP3)
  1264. if (cpu_is_omap34xx()) {
  1265. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1266. sprintf(clk_name, "gpio%d_ick", i + 1);
  1267. gpio_iclks[i] = clk_get(NULL, clk_name);
  1268. if (IS_ERR(gpio_iclks[i]))
  1269. printk(KERN_ERR "Could not get %s\n", clk_name);
  1270. else
  1271. clk_enable(gpio_iclks[i]);
  1272. }
  1273. }
  1274. #endif
  1275. #ifdef CONFIG_ARCH_OMAP15XX
  1276. if (cpu_is_omap15xx()) {
  1277. printk(KERN_INFO "OMAP1510 GPIO hardware\n");
  1278. gpio_bank_count = 2;
  1279. gpio_bank = gpio_bank_1510;
  1280. }
  1281. #endif
  1282. #if defined(CONFIG_ARCH_OMAP16XX)
  1283. if (cpu_is_omap16xx()) {
  1284. u32 rev;
  1285. gpio_bank_count = 5;
  1286. gpio_bank = gpio_bank_1610;
  1287. rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1288. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1289. (rev >> 4) & 0x0f, rev & 0x0f);
  1290. }
  1291. #endif
  1292. #ifdef CONFIG_ARCH_OMAP730
  1293. if (cpu_is_omap730()) {
  1294. printk(KERN_INFO "OMAP730 GPIO hardware\n");
  1295. gpio_bank_count = 7;
  1296. gpio_bank = gpio_bank_730;
  1297. }
  1298. #endif
  1299. #ifdef CONFIG_ARCH_OMAP850
  1300. if (cpu_is_omap850()) {
  1301. printk(KERN_INFO "OMAP850 GPIO hardware\n");
  1302. gpio_bank_count = 7;
  1303. gpio_bank = gpio_bank_850;
  1304. }
  1305. #endif
  1306. #ifdef CONFIG_ARCH_OMAP24XX
  1307. if (cpu_is_omap242x()) {
  1308. int rev;
  1309. gpio_bank_count = 4;
  1310. gpio_bank = gpio_bank_242x;
  1311. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1312. printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
  1313. (rev >> 4) & 0x0f, rev & 0x0f);
  1314. }
  1315. if (cpu_is_omap243x()) {
  1316. int rev;
  1317. gpio_bank_count = 5;
  1318. gpio_bank = gpio_bank_243x;
  1319. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1320. printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
  1321. (rev >> 4) & 0x0f, rev & 0x0f);
  1322. }
  1323. #endif
  1324. #ifdef CONFIG_ARCH_OMAP34XX
  1325. if (cpu_is_omap34xx()) {
  1326. int rev;
  1327. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1328. gpio_bank = gpio_bank_34xx;
  1329. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1330. printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
  1331. (rev >> 4) & 0x0f, rev & 0x0f);
  1332. }
  1333. #endif
  1334. for (i = 0; i < gpio_bank_count; i++) {
  1335. int j, gpio_count = 16;
  1336. bank = &gpio_bank[i];
  1337. spin_lock_init(&bank->lock);
  1338. if (bank_is_mpuio(bank))
  1339. __raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
  1340. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1341. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1342. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1343. }
  1344. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1345. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1346. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1347. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1348. }
  1349. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_730) {
  1350. __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
  1351. __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
  1352. gpio_count = 32; /* 730 has 32-bit GPIOs */
  1353. }
  1354. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1355. if (bank->method == METHOD_GPIO_24XX) {
  1356. static const u32 non_wakeup_gpios[] = {
  1357. 0xe203ffc0, 0x08700040
  1358. };
  1359. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1360. __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
  1361. __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1362. /* Initialize interface clock ungated, module enabled */
  1363. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1364. if (i < ARRAY_SIZE(non_wakeup_gpios))
  1365. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1366. gpio_count = 32;
  1367. }
  1368. #endif
  1369. /* REVISIT eventually switch from OMAP-specific gpio structs
  1370. * over to the generic ones
  1371. */
  1372. bank->chip.request = omap_gpio_request;
  1373. bank->chip.free = omap_gpio_free;
  1374. bank->chip.direction_input = gpio_input;
  1375. bank->chip.get = gpio_get;
  1376. bank->chip.direction_output = gpio_output;
  1377. bank->chip.set = gpio_set;
  1378. bank->chip.to_irq = gpio_2irq;
  1379. if (bank_is_mpuio(bank)) {
  1380. bank->chip.label = "mpuio";
  1381. #ifdef CONFIG_ARCH_OMAP16XX
  1382. bank->chip.dev = &omap_mpuio_device.dev;
  1383. #endif
  1384. bank->chip.base = OMAP_MPUIO(0);
  1385. } else {
  1386. bank->chip.label = "gpio";
  1387. bank->chip.base = gpio;
  1388. gpio += gpio_count;
  1389. }
  1390. bank->chip.ngpio = gpio_count;
  1391. gpiochip_add(&bank->chip);
  1392. for (j = bank->virtual_irq_start;
  1393. j < bank->virtual_irq_start + gpio_count; j++) {
  1394. lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
  1395. set_irq_chip_data(j, bank);
  1396. if (bank_is_mpuio(bank))
  1397. set_irq_chip(j, &mpuio_irq_chip);
  1398. else
  1399. set_irq_chip(j, &gpio_irq_chip);
  1400. set_irq_handler(j, handle_simple_irq);
  1401. set_irq_flags(j, IRQF_VALID);
  1402. }
  1403. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1404. set_irq_data(bank->irq, bank);
  1405. if (cpu_is_omap34xx()) {
  1406. sprintf(clk_name, "gpio%d_dbck", i + 1);
  1407. bank->dbck = clk_get(NULL, clk_name);
  1408. if (IS_ERR(bank->dbck))
  1409. printk(KERN_ERR "Could not get %s\n", clk_name);
  1410. }
  1411. }
  1412. /* Enable system clock for GPIO module.
  1413. * The CAM_CLK_CTRL *is* really the right place. */
  1414. if (cpu_is_omap16xx())
  1415. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1416. /* Enable autoidle for the OCP interface */
  1417. if (cpu_is_omap24xx())
  1418. omap_writel(1 << 0, 0x48019010);
  1419. if (cpu_is_omap34xx())
  1420. omap_writel(1 << 0, 0x48306814);
  1421. return 0;
  1422. }
  1423. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1424. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1425. {
  1426. int i;
  1427. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1428. return 0;
  1429. for (i = 0; i < gpio_bank_count; i++) {
  1430. struct gpio_bank *bank = &gpio_bank[i];
  1431. void __iomem *wake_status;
  1432. void __iomem *wake_clear;
  1433. void __iomem *wake_set;
  1434. unsigned long flags;
  1435. switch (bank->method) {
  1436. #ifdef CONFIG_ARCH_OMAP16XX
  1437. case METHOD_GPIO_1610:
  1438. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1439. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1440. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1441. break;
  1442. #endif
  1443. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1444. case METHOD_GPIO_24XX:
  1445. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1446. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1447. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1448. break;
  1449. #endif
  1450. default:
  1451. continue;
  1452. }
  1453. spin_lock_irqsave(&bank->lock, flags);
  1454. bank->saved_wakeup = __raw_readl(wake_status);
  1455. __raw_writel(0xffffffff, wake_clear);
  1456. __raw_writel(bank->suspend_wakeup, wake_set);
  1457. spin_unlock_irqrestore(&bank->lock, flags);
  1458. }
  1459. return 0;
  1460. }
  1461. static int omap_gpio_resume(struct sys_device *dev)
  1462. {
  1463. int i;
  1464. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1465. return 0;
  1466. for (i = 0; i < gpio_bank_count; i++) {
  1467. struct gpio_bank *bank = &gpio_bank[i];
  1468. void __iomem *wake_clear;
  1469. void __iomem *wake_set;
  1470. unsigned long flags;
  1471. switch (bank->method) {
  1472. #ifdef CONFIG_ARCH_OMAP16XX
  1473. case METHOD_GPIO_1610:
  1474. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1475. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1476. break;
  1477. #endif
  1478. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1479. case METHOD_GPIO_24XX:
  1480. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1481. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1482. break;
  1483. #endif
  1484. default:
  1485. continue;
  1486. }
  1487. spin_lock_irqsave(&bank->lock, flags);
  1488. __raw_writel(0xffffffff, wake_clear);
  1489. __raw_writel(bank->saved_wakeup, wake_set);
  1490. spin_unlock_irqrestore(&bank->lock, flags);
  1491. }
  1492. return 0;
  1493. }
  1494. static struct sysdev_class omap_gpio_sysclass = {
  1495. .name = "gpio",
  1496. .suspend = omap_gpio_suspend,
  1497. .resume = omap_gpio_resume,
  1498. };
  1499. static struct sys_device omap_gpio_device = {
  1500. .id = 0,
  1501. .cls = &omap_gpio_sysclass,
  1502. };
  1503. #endif
  1504. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1505. static int workaround_enabled;
  1506. void omap2_gpio_prepare_for_retention(void)
  1507. {
  1508. int i, c = 0;
  1509. /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
  1510. * IRQs will be generated. See OMAP2420 Errata item 1.101. */
  1511. for (i = 0; i < gpio_bank_count; i++) {
  1512. struct gpio_bank *bank = &gpio_bank[i];
  1513. u32 l1, l2;
  1514. if (!(bank->enabled_non_wakeup_gpios))
  1515. continue;
  1516. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1517. bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1518. l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1519. l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1520. #endif
  1521. bank->saved_fallingdetect = l1;
  1522. bank->saved_risingdetect = l2;
  1523. l1 &= ~bank->enabled_non_wakeup_gpios;
  1524. l2 &= ~bank->enabled_non_wakeup_gpios;
  1525. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1526. __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1527. __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1528. #endif
  1529. c++;
  1530. }
  1531. if (!c) {
  1532. workaround_enabled = 0;
  1533. return;
  1534. }
  1535. workaround_enabled = 1;
  1536. }
  1537. void omap2_gpio_resume_after_retention(void)
  1538. {
  1539. int i;
  1540. if (!workaround_enabled)
  1541. return;
  1542. for (i = 0; i < gpio_bank_count; i++) {
  1543. struct gpio_bank *bank = &gpio_bank[i];
  1544. u32 l;
  1545. if (!(bank->enabled_non_wakeup_gpios))
  1546. continue;
  1547. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1548. __raw_writel(bank->saved_fallingdetect,
  1549. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1550. __raw_writel(bank->saved_risingdetect,
  1551. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1552. #endif
  1553. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1554. * state. If so, generate an IRQ by software. This is
  1555. * horribly racy, but it's the best we can do to work around
  1556. * this silicon bug. */
  1557. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1558. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1559. #endif
  1560. l ^= bank->saved_datain;
  1561. l &= bank->non_wakeup_gpios;
  1562. if (l) {
  1563. u32 old0, old1;
  1564. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1565. old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1566. old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1567. __raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1568. __raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1569. __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1570. __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1571. #endif
  1572. }
  1573. }
  1574. }
  1575. #endif
  1576. /*
  1577. * This may get called early from board specific init
  1578. * for boards that have interrupts routed via FPGA.
  1579. */
  1580. int __init omap_gpio_init(void)
  1581. {
  1582. if (!initialized)
  1583. return _omap_gpio_init();
  1584. else
  1585. return 0;
  1586. }
  1587. static int __init omap_gpio_sysinit(void)
  1588. {
  1589. int ret = 0;
  1590. if (!initialized)
  1591. ret = _omap_gpio_init();
  1592. mpuio_init();
  1593. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1594. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  1595. if (ret == 0) {
  1596. ret = sysdev_class_register(&omap_gpio_sysclass);
  1597. if (ret == 0)
  1598. ret = sysdev_register(&omap_gpio_device);
  1599. }
  1600. }
  1601. #endif
  1602. return ret;
  1603. }
  1604. arch_initcall(omap_gpio_sysinit);
  1605. #ifdef CONFIG_DEBUG_FS
  1606. #include <linux/debugfs.h>
  1607. #include <linux/seq_file.h>
  1608. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1609. {
  1610. void __iomem *reg = bank->base;
  1611. switch (bank->method) {
  1612. case METHOD_MPUIO:
  1613. reg += OMAP_MPUIO_IO_CNTL;
  1614. break;
  1615. case METHOD_GPIO_1510:
  1616. reg += OMAP1510_GPIO_DIR_CONTROL;
  1617. break;
  1618. case METHOD_GPIO_1610:
  1619. reg += OMAP1610_GPIO_DIRECTION;
  1620. break;
  1621. case METHOD_GPIO_730:
  1622. reg += OMAP730_GPIO_DIR_CONTROL;
  1623. break;
  1624. case METHOD_GPIO_850:
  1625. reg += OMAP850_GPIO_DIR_CONTROL;
  1626. break;
  1627. case METHOD_GPIO_24XX:
  1628. reg += OMAP24XX_GPIO_OE;
  1629. break;
  1630. }
  1631. return __raw_readl(reg) & mask;
  1632. }
  1633. static int dbg_gpio_show(struct seq_file *s, void *unused)
  1634. {
  1635. unsigned i, j, gpio;
  1636. for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
  1637. struct gpio_bank *bank = gpio_bank + i;
  1638. unsigned bankwidth = 16;
  1639. u32 mask = 1;
  1640. if (bank_is_mpuio(bank))
  1641. gpio = OMAP_MPUIO(0);
  1642. else if (cpu_class_is_omap2() || cpu_is_omap730() ||
  1643. cpu_is_omap850())
  1644. bankwidth = 32;
  1645. for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
  1646. unsigned irq, value, is_in, irqstat;
  1647. const char *label;
  1648. label = gpiochip_is_requested(&bank->chip, j);
  1649. if (!label)
  1650. continue;
  1651. irq = bank->virtual_irq_start + j;
  1652. value = gpio_get_value(gpio);
  1653. is_in = gpio_is_input(bank, mask);
  1654. if (bank_is_mpuio(bank))
  1655. seq_printf(s, "MPUIO %2d ", j);
  1656. else
  1657. seq_printf(s, "GPIO %3d ", gpio);
  1658. seq_printf(s, "(%-20.20s): %s %s",
  1659. label,
  1660. is_in ? "in " : "out",
  1661. value ? "hi" : "lo");
  1662. /* FIXME for at least omap2, show pullup/pulldown state */
  1663. irqstat = irq_desc[irq].status;
  1664. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  1665. defined(CONFIG_ARCH_OMAP34XX)
  1666. if (is_in && ((bank->suspend_wakeup & mask)
  1667. || irqstat & IRQ_TYPE_SENSE_MASK)) {
  1668. char *trigger = NULL;
  1669. switch (irqstat & IRQ_TYPE_SENSE_MASK) {
  1670. case IRQ_TYPE_EDGE_FALLING:
  1671. trigger = "falling";
  1672. break;
  1673. case IRQ_TYPE_EDGE_RISING:
  1674. trigger = "rising";
  1675. break;
  1676. case IRQ_TYPE_EDGE_BOTH:
  1677. trigger = "bothedge";
  1678. break;
  1679. case IRQ_TYPE_LEVEL_LOW:
  1680. trigger = "low";
  1681. break;
  1682. case IRQ_TYPE_LEVEL_HIGH:
  1683. trigger = "high";
  1684. break;
  1685. case IRQ_TYPE_NONE:
  1686. trigger = "(?)";
  1687. break;
  1688. }
  1689. seq_printf(s, ", irq-%d %-8s%s",
  1690. irq, trigger,
  1691. (bank->suspend_wakeup & mask)
  1692. ? " wakeup" : "");
  1693. }
  1694. #endif
  1695. seq_printf(s, "\n");
  1696. }
  1697. if (bank_is_mpuio(bank)) {
  1698. seq_printf(s, "\n");
  1699. gpio = 0;
  1700. }
  1701. }
  1702. return 0;
  1703. }
  1704. static int dbg_gpio_open(struct inode *inode, struct file *file)
  1705. {
  1706. return single_open(file, dbg_gpio_show, &inode->i_private);
  1707. }
  1708. static const struct file_operations debug_fops = {
  1709. .open = dbg_gpio_open,
  1710. .read = seq_read,
  1711. .llseek = seq_lseek,
  1712. .release = single_release,
  1713. };
  1714. static int __init omap_gpio_debuginit(void)
  1715. {
  1716. (void) debugfs_create_file("omap_gpio", S_IRUGO,
  1717. NULL, NULL, &debug_fops);
  1718. return 0;
  1719. }
  1720. late_initcall(omap_gpio_debuginit);
  1721. #endif