dmtimer.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732
  1. /*
  2. * linux/arch/arm/plat-omap/dmtimer.c
  3. *
  4. * OMAP Dual-Mode Timers
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. * OMAP2 support by Juha Yrjola
  8. * API improvements and OMAP2 clock framework support by Timo Teras
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. *
  15. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  16. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  17. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  18. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  19. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  20. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  21. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  22. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  23. *
  24. * You should have received a copy of the GNU General Public License along
  25. * with this program; if not, write to the Free Software Foundation, Inc.,
  26. * 675 Mass Ave, Cambridge, MA 02139, USA.
  27. */
  28. #include <linux/init.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/errno.h>
  31. #include <linux/list.h>
  32. #include <linux/clk.h>
  33. #include <linux/delay.h>
  34. #include <linux/io.h>
  35. #include <linux/module.h>
  36. #include <mach/hardware.h>
  37. #include <mach/dmtimer.h>
  38. #include <mach/irqs.h>
  39. /* register offsets */
  40. #define _OMAP_TIMER_ID_OFFSET 0x00
  41. #define _OMAP_TIMER_OCP_CFG_OFFSET 0x10
  42. #define _OMAP_TIMER_SYS_STAT_OFFSET 0x14
  43. #define _OMAP_TIMER_STAT_OFFSET 0x18
  44. #define _OMAP_TIMER_INT_EN_OFFSET 0x1c
  45. #define _OMAP_TIMER_WAKEUP_EN_OFFSET 0x20
  46. #define _OMAP_TIMER_CTRL_OFFSET 0x24
  47. #define OMAP_TIMER_CTRL_GPOCFG (1 << 14)
  48. #define OMAP_TIMER_CTRL_CAPTMODE (1 << 13)
  49. #define OMAP_TIMER_CTRL_PT (1 << 12)
  50. #define OMAP_TIMER_CTRL_TCM_LOWTOHIGH (0x1 << 8)
  51. #define OMAP_TIMER_CTRL_TCM_HIGHTOLOW (0x2 << 8)
  52. #define OMAP_TIMER_CTRL_TCM_BOTHEDGES (0x3 << 8)
  53. #define OMAP_TIMER_CTRL_SCPWM (1 << 7)
  54. #define OMAP_TIMER_CTRL_CE (1 << 6) /* compare enable */
  55. #define OMAP_TIMER_CTRL_PRE (1 << 5) /* prescaler enable */
  56. #define OMAP_TIMER_CTRL_PTV_SHIFT 2 /* prescaler value shift */
  57. #define OMAP_TIMER_CTRL_POSTED (1 << 2)
  58. #define OMAP_TIMER_CTRL_AR (1 << 1) /* auto-reload enable */
  59. #define OMAP_TIMER_CTRL_ST (1 << 0) /* start timer */
  60. #define _OMAP_TIMER_COUNTER_OFFSET 0x28
  61. #define _OMAP_TIMER_LOAD_OFFSET 0x2c
  62. #define _OMAP_TIMER_TRIGGER_OFFSET 0x30
  63. #define _OMAP_TIMER_WRITE_PEND_OFFSET 0x34
  64. #define WP_NONE 0 /* no write pending bit */
  65. #define WP_TCLR (1 << 0)
  66. #define WP_TCRR (1 << 1)
  67. #define WP_TLDR (1 << 2)
  68. #define WP_TTGR (1 << 3)
  69. #define WP_TMAR (1 << 4)
  70. #define WP_TPIR (1 << 5)
  71. #define WP_TNIR (1 << 6)
  72. #define WP_TCVR (1 << 7)
  73. #define WP_TOCR (1 << 8)
  74. #define WP_TOWR (1 << 9)
  75. #define _OMAP_TIMER_MATCH_OFFSET 0x38
  76. #define _OMAP_TIMER_CAPTURE_OFFSET 0x3c
  77. #define _OMAP_TIMER_IF_CTRL_OFFSET 0x40
  78. #define _OMAP_TIMER_CAPTURE2_OFFSET 0x44 /* TCAR2, 34xx only */
  79. #define _OMAP_TIMER_TICK_POS_OFFSET 0x48 /* TPIR, 34xx only */
  80. #define _OMAP_TIMER_TICK_NEG_OFFSET 0x4c /* TNIR, 34xx only */
  81. #define _OMAP_TIMER_TICK_COUNT_OFFSET 0x50 /* TCVR, 34xx only */
  82. #define _OMAP_TIMER_TICK_INT_MASK_SET_OFFSET 0x54 /* TOCR, 34xx only */
  83. #define _OMAP_TIMER_TICK_INT_MASK_COUNT_OFFSET 0x58 /* TOWR, 34xx only */
  84. /* register offsets with the write pending bit encoded */
  85. #define WPSHIFT 16
  86. #define OMAP_TIMER_ID_REG (_OMAP_TIMER_ID_OFFSET \
  87. | (WP_NONE << WPSHIFT))
  88. #define OMAP_TIMER_OCP_CFG_REG (_OMAP_TIMER_OCP_CFG_OFFSET \
  89. | (WP_NONE << WPSHIFT))
  90. #define OMAP_TIMER_SYS_STAT_REG (_OMAP_TIMER_SYS_STAT_OFFSET \
  91. | (WP_NONE << WPSHIFT))
  92. #define OMAP_TIMER_STAT_REG (_OMAP_TIMER_STAT_OFFSET \
  93. | (WP_NONE << WPSHIFT))
  94. #define OMAP_TIMER_INT_EN_REG (_OMAP_TIMER_INT_EN_OFFSET \
  95. | (WP_NONE << WPSHIFT))
  96. #define OMAP_TIMER_WAKEUP_EN_REG (_OMAP_TIMER_WAKEUP_EN_OFFSET \
  97. | (WP_NONE << WPSHIFT))
  98. #define OMAP_TIMER_CTRL_REG (_OMAP_TIMER_CTRL_OFFSET \
  99. | (WP_TCLR << WPSHIFT))
  100. #define OMAP_TIMER_COUNTER_REG (_OMAP_TIMER_COUNTER_OFFSET \
  101. | (WP_TCRR << WPSHIFT))
  102. #define OMAP_TIMER_LOAD_REG (_OMAP_TIMER_LOAD_OFFSET \
  103. | (WP_TLDR << WPSHIFT))
  104. #define OMAP_TIMER_TRIGGER_REG (_OMAP_TIMER_TRIGGER_OFFSET \
  105. | (WP_TTGR << WPSHIFT))
  106. #define OMAP_TIMER_WRITE_PEND_REG (_OMAP_TIMER_WRITE_PEND_OFFSET \
  107. | (WP_NONE << WPSHIFT))
  108. #define OMAP_TIMER_MATCH_REG (_OMAP_TIMER_MATCH_OFFSET \
  109. | (WP_TMAR << WPSHIFT))
  110. #define OMAP_TIMER_CAPTURE_REG (_OMAP_TIMER_CAPTURE_OFFSET \
  111. | (WP_NONE << WPSHIFT))
  112. #define OMAP_TIMER_IF_CTRL_REG (_OMAP_TIMER_IF_CTRL_OFFSET \
  113. | (WP_NONE << WPSHIFT))
  114. #define OMAP_TIMER_CAPTURE2_REG (_OMAP_TIMER_CAPTURE2_OFFSET \
  115. | (WP_NONE << WPSHIFT))
  116. #define OMAP_TIMER_TICK_POS_REG (_OMAP_TIMER_TICK_POS_OFFSET \
  117. | (WP_TPIR << WPSHIFT))
  118. #define OMAP_TIMER_TICK_NEG_REG (_OMAP_TIMER_TICK_NEG_OFFSET \
  119. | (WP_TNIR << WPSHIFT))
  120. #define OMAP_TIMER_TICK_COUNT_REG (_OMAP_TIMER_TICK_COUNT_OFFSET \
  121. | (WP_TCVR << WPSHIFT))
  122. #define OMAP_TIMER_TICK_INT_MASK_SET_REG \
  123. (_OMAP_TIMER_TICK_INT_MASK_SET_OFFSET | (WP_TOCR << WPSHIFT))
  124. #define OMAP_TIMER_TICK_INT_MASK_COUNT_REG \
  125. (_OMAP_TIMER_TICK_INT_MASK_COUNT_OFFSET | (WP_TOWR << WPSHIFT))
  126. struct omap_dm_timer {
  127. unsigned long phys_base;
  128. int irq;
  129. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  130. struct clk *iclk, *fclk;
  131. #endif
  132. void __iomem *io_base;
  133. unsigned reserved:1;
  134. unsigned enabled:1;
  135. unsigned posted:1;
  136. };
  137. #ifdef CONFIG_ARCH_OMAP1
  138. #define omap_dm_clk_enable(x)
  139. #define omap_dm_clk_disable(x)
  140. #define omap2_dm_timers NULL
  141. #define omap2_dm_source_names NULL
  142. #define omap2_dm_source_clocks NULL
  143. #define omap3_dm_timers NULL
  144. #define omap3_dm_source_names NULL
  145. #define omap3_dm_source_clocks NULL
  146. static struct omap_dm_timer omap1_dm_timers[] = {
  147. { .phys_base = 0xfffb1400, .irq = INT_1610_GPTIMER1 },
  148. { .phys_base = 0xfffb1c00, .irq = INT_1610_GPTIMER2 },
  149. { .phys_base = 0xfffb2400, .irq = INT_1610_GPTIMER3 },
  150. { .phys_base = 0xfffb2c00, .irq = INT_1610_GPTIMER4 },
  151. { .phys_base = 0xfffb3400, .irq = INT_1610_GPTIMER5 },
  152. { .phys_base = 0xfffb3c00, .irq = INT_1610_GPTIMER6 },
  153. { .phys_base = 0xfffb7400, .irq = INT_1610_GPTIMER7 },
  154. { .phys_base = 0xfffbd400, .irq = INT_1610_GPTIMER8 },
  155. };
  156. static const int dm_timer_count = ARRAY_SIZE(omap1_dm_timers);
  157. #elif defined(CONFIG_ARCH_OMAP2)
  158. #define omap_dm_clk_enable(x) clk_enable(x)
  159. #define omap_dm_clk_disable(x) clk_disable(x)
  160. #define omap1_dm_timers NULL
  161. #define omap3_dm_timers NULL
  162. #define omap3_dm_source_names NULL
  163. #define omap3_dm_source_clocks NULL
  164. static struct omap_dm_timer omap2_dm_timers[] = {
  165. { .phys_base = 0x48028000, .irq = INT_24XX_GPTIMER1 },
  166. { .phys_base = 0x4802a000, .irq = INT_24XX_GPTIMER2 },
  167. { .phys_base = 0x48078000, .irq = INT_24XX_GPTIMER3 },
  168. { .phys_base = 0x4807a000, .irq = INT_24XX_GPTIMER4 },
  169. { .phys_base = 0x4807c000, .irq = INT_24XX_GPTIMER5 },
  170. { .phys_base = 0x4807e000, .irq = INT_24XX_GPTIMER6 },
  171. { .phys_base = 0x48080000, .irq = INT_24XX_GPTIMER7 },
  172. { .phys_base = 0x48082000, .irq = INT_24XX_GPTIMER8 },
  173. { .phys_base = 0x48084000, .irq = INT_24XX_GPTIMER9 },
  174. { .phys_base = 0x48086000, .irq = INT_24XX_GPTIMER10 },
  175. { .phys_base = 0x48088000, .irq = INT_24XX_GPTIMER11 },
  176. { .phys_base = 0x4808a000, .irq = INT_24XX_GPTIMER12 },
  177. };
  178. static const char *omap2_dm_source_names[] __initdata = {
  179. "sys_ck",
  180. "func_32k_ck",
  181. "alt_ck",
  182. NULL
  183. };
  184. static struct clk **omap2_dm_source_clocks[3];
  185. static const int dm_timer_count = ARRAY_SIZE(omap2_dm_timers);
  186. #elif defined(CONFIG_ARCH_OMAP3)
  187. #define omap_dm_clk_enable(x) clk_enable(x)
  188. #define omap_dm_clk_disable(x) clk_disable(x)
  189. #define omap1_dm_timers NULL
  190. #define omap2_dm_timers NULL
  191. #define omap2_dm_source_names NULL
  192. #define omap2_dm_source_clocks NULL
  193. static struct omap_dm_timer omap3_dm_timers[] = {
  194. { .phys_base = 0x48318000, .irq = INT_24XX_GPTIMER1 },
  195. { .phys_base = 0x49032000, .irq = INT_24XX_GPTIMER2 },
  196. { .phys_base = 0x49034000, .irq = INT_24XX_GPTIMER3 },
  197. { .phys_base = 0x49036000, .irq = INT_24XX_GPTIMER4 },
  198. { .phys_base = 0x49038000, .irq = INT_24XX_GPTIMER5 },
  199. { .phys_base = 0x4903A000, .irq = INT_24XX_GPTIMER6 },
  200. { .phys_base = 0x4903C000, .irq = INT_24XX_GPTIMER7 },
  201. { .phys_base = 0x4903E000, .irq = INT_24XX_GPTIMER8 },
  202. { .phys_base = 0x49040000, .irq = INT_24XX_GPTIMER9 },
  203. { .phys_base = 0x48086000, .irq = INT_24XX_GPTIMER10 },
  204. { .phys_base = 0x48088000, .irq = INT_24XX_GPTIMER11 },
  205. { .phys_base = 0x48304000, .irq = INT_24XX_GPTIMER12 },
  206. };
  207. static const char *omap3_dm_source_names[] __initdata = {
  208. "sys_ck",
  209. "omap_32k_fck",
  210. NULL
  211. };
  212. static struct clk **omap3_dm_source_clocks[2];
  213. static const int dm_timer_count = ARRAY_SIZE(omap3_dm_timers);
  214. #else
  215. #error OMAP architecture not supported!
  216. #endif
  217. static struct omap_dm_timer *dm_timers;
  218. static char **dm_source_names;
  219. static struct clk **dm_source_clocks;
  220. static spinlock_t dm_timer_lock;
  221. /*
  222. * Reads timer registers in posted and non-posted mode. The posted mode bit
  223. * is encoded in reg. Note that in posted mode write pending bit must be
  224. * checked. Otherwise a read of a non completed write will produce an error.
  225. */
  226. static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
  227. {
  228. if (timer->posted)
  229. while (readl(timer->io_base + (OMAP_TIMER_WRITE_PEND_REG & 0xff))
  230. & (reg >> WPSHIFT))
  231. cpu_relax();
  232. return readl(timer->io_base + (reg & 0xff));
  233. }
  234. /*
  235. * Writes timer registers in posted and non-posted mode. The posted mode bit
  236. * is encoded in reg. Note that in posted mode the write pending bit must be
  237. * checked. Otherwise a write on a register which has a pending write will be
  238. * lost.
  239. */
  240. static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
  241. u32 value)
  242. {
  243. if (timer->posted)
  244. while (readl(timer->io_base + (OMAP_TIMER_WRITE_PEND_REG & 0xff))
  245. & (reg >> WPSHIFT))
  246. cpu_relax();
  247. writel(value, timer->io_base + (reg & 0xff));
  248. }
  249. static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
  250. {
  251. int c;
  252. c = 0;
  253. while (!(omap_dm_timer_read_reg(timer, OMAP_TIMER_SYS_STAT_REG) & 1)) {
  254. c++;
  255. if (c > 100000) {
  256. printk(KERN_ERR "Timer failed to reset\n");
  257. return;
  258. }
  259. }
  260. }
  261. static void omap_dm_timer_reset(struct omap_dm_timer *timer)
  262. {
  263. u32 l;
  264. if (!cpu_class_is_omap2() || timer != &dm_timers[0]) {
  265. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
  266. omap_dm_timer_wait_for_reset(timer);
  267. }
  268. omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
  269. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_OCP_CFG_REG);
  270. l |= 0x02 << 3; /* Set to smart-idle mode */
  271. l |= 0x2 << 8; /* Set clock activity to perserve f-clock on idle */
  272. /*
  273. * Enable wake-up only for GPT1 on OMAP2 CPUs.
  274. * FIXME: All timers should have wake-up enabled and clear
  275. * PRCM status.
  276. */
  277. if (cpu_class_is_omap2() && (timer == &dm_timers[0]))
  278. l |= 1 << 2;
  279. omap_dm_timer_write_reg(timer, OMAP_TIMER_OCP_CFG_REG, l);
  280. /* Match hardware reset default of posted mode */
  281. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
  282. OMAP_TIMER_CTRL_POSTED);
  283. timer->posted = 1;
  284. }
  285. static void omap_dm_timer_prepare(struct omap_dm_timer *timer)
  286. {
  287. omap_dm_timer_enable(timer);
  288. omap_dm_timer_reset(timer);
  289. }
  290. struct omap_dm_timer *omap_dm_timer_request(void)
  291. {
  292. struct omap_dm_timer *timer = NULL;
  293. unsigned long flags;
  294. int i;
  295. spin_lock_irqsave(&dm_timer_lock, flags);
  296. for (i = 0; i < dm_timer_count; i++) {
  297. if (dm_timers[i].reserved)
  298. continue;
  299. timer = &dm_timers[i];
  300. timer->reserved = 1;
  301. break;
  302. }
  303. spin_unlock_irqrestore(&dm_timer_lock, flags);
  304. if (timer != NULL)
  305. omap_dm_timer_prepare(timer);
  306. return timer;
  307. }
  308. EXPORT_SYMBOL_GPL(omap_dm_timer_request);
  309. struct omap_dm_timer *omap_dm_timer_request_specific(int id)
  310. {
  311. struct omap_dm_timer *timer;
  312. unsigned long flags;
  313. spin_lock_irqsave(&dm_timer_lock, flags);
  314. if (id <= 0 || id > dm_timer_count || dm_timers[id-1].reserved) {
  315. spin_unlock_irqrestore(&dm_timer_lock, flags);
  316. printk("BUG: warning at %s:%d/%s(): unable to get timer %d\n",
  317. __FILE__, __LINE__, __func__, id);
  318. dump_stack();
  319. return NULL;
  320. }
  321. timer = &dm_timers[id-1];
  322. timer->reserved = 1;
  323. spin_unlock_irqrestore(&dm_timer_lock, flags);
  324. omap_dm_timer_prepare(timer);
  325. return timer;
  326. }
  327. EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
  328. void omap_dm_timer_free(struct omap_dm_timer *timer)
  329. {
  330. omap_dm_timer_enable(timer);
  331. omap_dm_timer_reset(timer);
  332. omap_dm_timer_disable(timer);
  333. WARN_ON(!timer->reserved);
  334. timer->reserved = 0;
  335. }
  336. EXPORT_SYMBOL_GPL(omap_dm_timer_free);
  337. void omap_dm_timer_enable(struct omap_dm_timer *timer)
  338. {
  339. if (timer->enabled)
  340. return;
  341. omap_dm_clk_enable(timer->fclk);
  342. omap_dm_clk_enable(timer->iclk);
  343. timer->enabled = 1;
  344. }
  345. EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
  346. void omap_dm_timer_disable(struct omap_dm_timer *timer)
  347. {
  348. if (!timer->enabled)
  349. return;
  350. omap_dm_clk_disable(timer->iclk);
  351. omap_dm_clk_disable(timer->fclk);
  352. timer->enabled = 0;
  353. }
  354. EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
  355. int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
  356. {
  357. return timer->irq;
  358. }
  359. EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
  360. #if defined(CONFIG_ARCH_OMAP1)
  361. /**
  362. * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
  363. * @inputmask: current value of idlect mask
  364. */
  365. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  366. {
  367. int i;
  368. /* If ARMXOR cannot be idled this function call is unnecessary */
  369. if (!(inputmask & (1 << 1)))
  370. return inputmask;
  371. /* If any active timer is using ARMXOR return modified mask */
  372. for (i = 0; i < dm_timer_count; i++) {
  373. u32 l;
  374. l = omap_dm_timer_read_reg(&dm_timers[i], OMAP_TIMER_CTRL_REG);
  375. if (l & OMAP_TIMER_CTRL_ST) {
  376. if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
  377. inputmask &= ~(1 << 1);
  378. else
  379. inputmask &= ~(1 << 2);
  380. }
  381. }
  382. return inputmask;
  383. }
  384. EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
  385. #elif defined(CONFIG_ARCH_OMAP2) || defined (CONFIG_ARCH_OMAP3)
  386. struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
  387. {
  388. return timer->fclk;
  389. }
  390. EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
  391. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  392. {
  393. BUG();
  394. return 0;
  395. }
  396. EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
  397. #endif
  398. void omap_dm_timer_trigger(struct omap_dm_timer *timer)
  399. {
  400. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  401. }
  402. EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
  403. void omap_dm_timer_start(struct omap_dm_timer *timer)
  404. {
  405. u32 l;
  406. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  407. if (!(l & OMAP_TIMER_CTRL_ST)) {
  408. l |= OMAP_TIMER_CTRL_ST;
  409. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  410. }
  411. }
  412. EXPORT_SYMBOL_GPL(omap_dm_timer_start);
  413. void omap_dm_timer_stop(struct omap_dm_timer *timer)
  414. {
  415. u32 l;
  416. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  417. if (l & OMAP_TIMER_CTRL_ST) {
  418. l &= ~0x1;
  419. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  420. }
  421. }
  422. EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
  423. #ifdef CONFIG_ARCH_OMAP1
  424. void omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
  425. {
  426. int n = (timer - dm_timers) << 1;
  427. u32 l;
  428. l = omap_readl(MOD_CONF_CTRL_1) & ~(0x03 << n);
  429. l |= source << n;
  430. omap_writel(l, MOD_CONF_CTRL_1);
  431. }
  432. EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
  433. #else
  434. void omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
  435. {
  436. if (source < 0 || source >= 3)
  437. return;
  438. clk_disable(timer->fclk);
  439. clk_set_parent(timer->fclk, dm_source_clocks[source]);
  440. clk_enable(timer->fclk);
  441. /* When the functional clock disappears, too quick writes seem to
  442. * cause an abort. */
  443. __delay(150000);
  444. }
  445. EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
  446. #endif
  447. void omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
  448. unsigned int load)
  449. {
  450. u32 l;
  451. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  452. if (autoreload)
  453. l |= OMAP_TIMER_CTRL_AR;
  454. else
  455. l &= ~OMAP_TIMER_CTRL_AR;
  456. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  457. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  458. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  459. }
  460. EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
  461. /* Optimized set_load which removes costly spin wait in timer_start */
  462. void omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
  463. unsigned int load)
  464. {
  465. u32 l;
  466. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  467. if (autoreload) {
  468. l |= OMAP_TIMER_CTRL_AR;
  469. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  470. } else {
  471. l &= ~OMAP_TIMER_CTRL_AR;
  472. }
  473. l |= OMAP_TIMER_CTRL_ST;
  474. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, load);
  475. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  476. }
  477. EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
  478. void omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
  479. unsigned int match)
  480. {
  481. u32 l;
  482. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  483. if (enable)
  484. l |= OMAP_TIMER_CTRL_CE;
  485. else
  486. l &= ~OMAP_TIMER_CTRL_CE;
  487. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  488. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
  489. }
  490. EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
  491. void omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
  492. int toggle, int trigger)
  493. {
  494. u32 l;
  495. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  496. l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
  497. OMAP_TIMER_CTRL_PT | (0x03 << 10));
  498. if (def_on)
  499. l |= OMAP_TIMER_CTRL_SCPWM;
  500. if (toggle)
  501. l |= OMAP_TIMER_CTRL_PT;
  502. l |= trigger << 10;
  503. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  504. }
  505. EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
  506. void omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
  507. {
  508. u32 l;
  509. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  510. l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
  511. if (prescaler >= 0x00 && prescaler <= 0x07) {
  512. l |= OMAP_TIMER_CTRL_PRE;
  513. l |= prescaler << 2;
  514. }
  515. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  516. }
  517. EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
  518. void omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
  519. unsigned int value)
  520. {
  521. omap_dm_timer_write_reg(timer, OMAP_TIMER_INT_EN_REG, value);
  522. omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG, value);
  523. }
  524. EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
  525. unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
  526. {
  527. unsigned int l;
  528. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_STAT_REG);
  529. return l;
  530. }
  531. EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
  532. void omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
  533. {
  534. omap_dm_timer_write_reg(timer, OMAP_TIMER_STAT_REG, value);
  535. }
  536. EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
  537. unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
  538. {
  539. unsigned int l;
  540. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_COUNTER_REG);
  541. return l;
  542. }
  543. EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
  544. void omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
  545. {
  546. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
  547. }
  548. EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
  549. int omap_dm_timers_active(void)
  550. {
  551. int i;
  552. for (i = 0; i < dm_timer_count; i++) {
  553. struct omap_dm_timer *timer;
  554. timer = &dm_timers[i];
  555. if (!timer->enabled)
  556. continue;
  557. if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
  558. OMAP_TIMER_CTRL_ST) {
  559. return 1;
  560. }
  561. }
  562. return 0;
  563. }
  564. EXPORT_SYMBOL_GPL(omap_dm_timers_active);
  565. int __init omap_dm_timer_init(void)
  566. {
  567. struct omap_dm_timer *timer;
  568. int i;
  569. if (!(cpu_is_omap16xx() || cpu_class_is_omap2()))
  570. return -ENODEV;
  571. spin_lock_init(&dm_timer_lock);
  572. if (cpu_class_is_omap1())
  573. dm_timers = omap1_dm_timers;
  574. else if (cpu_is_omap24xx()) {
  575. dm_timers = omap2_dm_timers;
  576. dm_source_names = (char **)omap2_dm_source_names;
  577. dm_source_clocks = (struct clk **)omap2_dm_source_clocks;
  578. } else if (cpu_is_omap34xx()) {
  579. dm_timers = omap3_dm_timers;
  580. dm_source_names = (char **)omap3_dm_source_names;
  581. dm_source_clocks = (struct clk **)omap3_dm_source_clocks;
  582. }
  583. if (cpu_class_is_omap2())
  584. for (i = 0; dm_source_names[i] != NULL; i++)
  585. dm_source_clocks[i] = clk_get(NULL, dm_source_names[i]);
  586. if (cpu_is_omap243x())
  587. dm_timers[0].phys_base = 0x49018000;
  588. for (i = 0; i < dm_timer_count; i++) {
  589. timer = &dm_timers[i];
  590. timer->io_base = IO_ADDRESS(timer->phys_base);
  591. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  592. if (cpu_class_is_omap2()) {
  593. char clk_name[16];
  594. sprintf(clk_name, "gpt%d_ick", i + 1);
  595. timer->iclk = clk_get(NULL, clk_name);
  596. sprintf(clk_name, "gpt%d_fck", i + 1);
  597. timer->fclk = clk_get(NULL, clk_name);
  598. }
  599. #endif
  600. }
  601. return 0;
  602. }