irq.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  17. * MA 02110-1301, USA.
  18. */
  19. #include <linux/module.h>
  20. #include <linux/irq.h>
  21. #include <linux/io.h>
  22. #include <mach/common.h>
  23. #include <asm/mach/irq.h>
  24. #include <mach/hardware.h>
  25. #define AVIC_BASE IO_ADDRESS(AVIC_BASE_ADDR)
  26. #define AVIC_INTCNTL (AVIC_BASE + 0x00) /* int control reg */
  27. #define AVIC_NIMASK (AVIC_BASE + 0x04) /* int mask reg */
  28. #define AVIC_INTENNUM (AVIC_BASE + 0x08) /* int enable number reg */
  29. #define AVIC_INTDISNUM (AVIC_BASE + 0x0C) /* int disable number reg */
  30. #define AVIC_INTENABLEH (AVIC_BASE + 0x10) /* int enable reg high */
  31. #define AVIC_INTENABLEL (AVIC_BASE + 0x14) /* int enable reg low */
  32. #define AVIC_INTTYPEH (AVIC_BASE + 0x18) /* int type reg high */
  33. #define AVIC_INTTYPEL (AVIC_BASE + 0x1C) /* int type reg low */
  34. #define AVIC_NIPRIORITY(x) (AVIC_BASE + (0x20 + 4 * (7 - (x)))) /* int priority */
  35. #define AVIC_NIVECSR (AVIC_BASE + 0x40) /* norm int vector/status */
  36. #define AVIC_FIVECSR (AVIC_BASE + 0x44) /* fast int vector/status */
  37. #define AVIC_INTSRCH (AVIC_BASE + 0x48) /* int source reg high */
  38. #define AVIC_INTSRCL (AVIC_BASE + 0x4C) /* int source reg low */
  39. #define AVIC_INTFRCH (AVIC_BASE + 0x50) /* int force reg high */
  40. #define AVIC_INTFRCL (AVIC_BASE + 0x54) /* int force reg low */
  41. #define AVIC_NIPNDH (AVIC_BASE + 0x58) /* norm int pending high */
  42. #define AVIC_NIPNDL (AVIC_BASE + 0x5C) /* norm int pending low */
  43. #define AVIC_FIPNDH (AVIC_BASE + 0x60) /* fast int pending high */
  44. #define AVIC_FIPNDL (AVIC_BASE + 0x64) /* fast int pending low */
  45. #define SYSTEM_PREV_REG IO_ADDRESS(IIM_BASE_ADDR + 0x20)
  46. #define SYSTEM_SREV_REG IO_ADDRESS(IIM_BASE_ADDR + 0x24)
  47. #define IIM_PROD_REV_SH 3
  48. #define IIM_PROD_REV_LEN 5
  49. #ifdef CONFIG_MXC_IRQ_PRIOR
  50. void imx_irq_set_priority(unsigned char irq, unsigned char prio)
  51. {
  52. unsigned int temp;
  53. unsigned int mask = 0x0F << irq % 8 * 4;
  54. if (irq > 63)
  55. return;
  56. temp = __raw_readl(AVIC_NIPRIORITY(irq / 8));
  57. temp &= ~mask;
  58. temp |= prio & mask;
  59. __raw_writel(temp, AVIC_NIPRIORITY(irq / 8));
  60. }
  61. EXPORT_SYMBOL(imx_irq_set_priority);
  62. #endif
  63. #ifdef CONFIG_FIQ
  64. int mxc_set_irq_fiq(unsigned int irq, unsigned int type)
  65. {
  66. unsigned int irqt;
  67. if (irq >= MXC_INTERNAL_IRQS)
  68. return -EINVAL;
  69. if (irq < MXC_INTERNAL_IRQS / 2) {
  70. irqt = __raw_readl(AVIC_INTTYPEL) & ~(1 << irq);
  71. __raw_writel(irqt | (!!type << irq), AVIC_INTTYPEL);
  72. } else {
  73. irq -= MXC_INTERNAL_IRQS / 2;
  74. irqt = __raw_readl(AVIC_INTTYPEH) & ~(1 << irq);
  75. __raw_writel(irqt | (!!type << irq), AVIC_INTTYPEH);
  76. }
  77. return 0;
  78. }
  79. EXPORT_SYMBOL(mxc_set_irq_fiq);
  80. #endif /* CONFIG_FIQ */
  81. /* Disable interrupt number "irq" in the AVIC */
  82. static void mxc_mask_irq(unsigned int irq)
  83. {
  84. __raw_writel(irq, AVIC_INTDISNUM);
  85. }
  86. /* Enable interrupt number "irq" in the AVIC */
  87. static void mxc_unmask_irq(unsigned int irq)
  88. {
  89. __raw_writel(irq, AVIC_INTENNUM);
  90. }
  91. static struct irq_chip mxc_avic_chip = {
  92. .ack = mxc_mask_irq,
  93. .mask = mxc_mask_irq,
  94. .unmask = mxc_unmask_irq,
  95. };
  96. /*
  97. * This function initializes the AVIC hardware and disables all the
  98. * interrupts. It registers the interrupt enable and disable functions
  99. * to the kernel for each interrupt source.
  100. */
  101. void __init mxc_init_irq(void)
  102. {
  103. int i;
  104. /* put the AVIC into the reset value with
  105. * all interrupts disabled
  106. */
  107. __raw_writel(0, AVIC_INTCNTL);
  108. __raw_writel(0x1f, AVIC_NIMASK);
  109. /* disable all interrupts */
  110. __raw_writel(0, AVIC_INTENABLEH);
  111. __raw_writel(0, AVIC_INTENABLEL);
  112. /* all IRQ no FIQ */
  113. __raw_writel(0, AVIC_INTTYPEH);
  114. __raw_writel(0, AVIC_INTTYPEL);
  115. for (i = 0; i < MXC_INTERNAL_IRQS; i++) {
  116. set_irq_chip(i, &mxc_avic_chip);
  117. set_irq_handler(i, handle_level_irq);
  118. set_irq_flags(i, IRQF_VALID);
  119. }
  120. /* Set default priority value (0) for all IRQ's */
  121. for (i = 0; i < 8; i++)
  122. __raw_writel(0, AVIC_NIPRIORITY(i));
  123. /* init architectures chained interrupt handler */
  124. mxc_register_gpios();
  125. #ifdef CONFIG_FIQ
  126. /* Initialize FIQ */
  127. init_FIQ();
  128. #endif
  129. printk(KERN_INFO "MXC IRQ initialized\n");
  130. }