Kconfig 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762
  1. comment "Processor Type"
  2. config CPU_32
  3. bool
  4. default y
  5. # Select CPU types depending on the architecture selected. This selects
  6. # which CPUs we support in the kernel image, and the compiler instruction
  7. # optimiser behaviour.
  8. # ARM610
  9. config CPU_ARM610
  10. bool "Support ARM610 processor" if ARCH_RPC
  11. select CPU_32v3
  12. select CPU_CACHE_V3
  13. select CPU_CACHE_VIVT
  14. select CPU_CP15_MMU
  15. select CPU_COPY_V3 if MMU
  16. select CPU_TLB_V3 if MMU
  17. select CPU_PABRT_NOIFAR
  18. help
  19. The ARM610 is the successor to the ARM3 processor
  20. and was produced by VLSI Technology Inc.
  21. Say Y if you want support for the ARM610 processor.
  22. Otherwise, say N.
  23. # ARM7TDMI
  24. config CPU_ARM7TDMI
  25. bool "Support ARM7TDMI processor"
  26. depends on !MMU
  27. select CPU_32v4T
  28. select CPU_ABRT_LV4T
  29. select CPU_PABRT_NOIFAR
  30. select CPU_CACHE_V4
  31. help
  32. A 32-bit RISC microprocessor based on the ARM7 processor core
  33. which has no memory control unit and cache.
  34. Say Y if you want support for the ARM7TDMI processor.
  35. Otherwise, say N.
  36. # ARM710
  37. config CPU_ARM710
  38. bool "Support ARM710 processor" if ARCH_RPC
  39. select CPU_32v3
  40. select CPU_CACHE_V3
  41. select CPU_CACHE_VIVT
  42. select CPU_CP15_MMU
  43. select CPU_COPY_V3 if MMU
  44. select CPU_TLB_V3 if MMU
  45. select CPU_PABRT_NOIFAR
  46. help
  47. A 32-bit RISC microprocessor based on the ARM7 processor core
  48. designed by Advanced RISC Machines Ltd. The ARM710 is the
  49. successor to the ARM610 processor. It was released in
  50. July 1994 by VLSI Technology Inc.
  51. Say Y if you want support for the ARM710 processor.
  52. Otherwise, say N.
  53. # ARM720T
  54. config CPU_ARM720T
  55. bool "Support ARM720T processor" if ARCH_INTEGRATOR
  56. select CPU_32v4T
  57. select CPU_ABRT_LV4T
  58. select CPU_PABRT_NOIFAR
  59. select CPU_CACHE_V4
  60. select CPU_CACHE_VIVT
  61. select CPU_CP15_MMU
  62. select CPU_COPY_V4WT if MMU
  63. select CPU_TLB_V4WT if MMU
  64. help
  65. A 32-bit RISC processor with 8kByte Cache, Write Buffer and
  66. MMU built around an ARM7TDMI core.
  67. Say Y if you want support for the ARM720T processor.
  68. Otherwise, say N.
  69. # ARM740T
  70. config CPU_ARM740T
  71. bool "Support ARM740T processor" if ARCH_INTEGRATOR
  72. depends on !MMU
  73. select CPU_32v4T
  74. select CPU_ABRT_LV4T
  75. select CPU_PABRT_NOIFAR
  76. select CPU_CACHE_V3 # although the core is v4t
  77. select CPU_CP15_MPU
  78. help
  79. A 32-bit RISC processor with 8KB cache or 4KB variants,
  80. write buffer and MPU(Protection Unit) built around
  81. an ARM7TDMI core.
  82. Say Y if you want support for the ARM740T processor.
  83. Otherwise, say N.
  84. # ARM9TDMI
  85. config CPU_ARM9TDMI
  86. bool "Support ARM9TDMI processor"
  87. depends on !MMU
  88. select CPU_32v4T
  89. select CPU_ABRT_NOMMU
  90. select CPU_PABRT_NOIFAR
  91. select CPU_CACHE_V4
  92. help
  93. A 32-bit RISC microprocessor based on the ARM9 processor core
  94. which has no memory control unit and cache.
  95. Say Y if you want support for the ARM9TDMI processor.
  96. Otherwise, say N.
  97. # ARM920T
  98. config CPU_ARM920T
  99. bool "Support ARM920T processor" if ARCH_INTEGRATOR
  100. select CPU_32v4T
  101. select CPU_ABRT_EV4T
  102. select CPU_PABRT_NOIFAR
  103. select CPU_CACHE_V4WT
  104. select CPU_CACHE_VIVT
  105. select CPU_CP15_MMU
  106. select CPU_COPY_V4WB if MMU
  107. select CPU_TLB_V4WBI if MMU
  108. help
  109. The ARM920T is licensed to be produced by numerous vendors,
  110. and is used in the Maverick EP9312 and the Samsung S3C2410.
  111. More information on the Maverick EP9312 at
  112. <http://linuxdevices.com/products/PD2382866068.html>.
  113. Say Y if you want support for the ARM920T processor.
  114. Otherwise, say N.
  115. # ARM922T
  116. config CPU_ARM922T
  117. bool "Support ARM922T processor" if ARCH_INTEGRATOR
  118. select CPU_32v4T
  119. select CPU_ABRT_EV4T
  120. select CPU_PABRT_NOIFAR
  121. select CPU_CACHE_V4WT
  122. select CPU_CACHE_VIVT
  123. select CPU_CP15_MMU
  124. select CPU_COPY_V4WB if MMU
  125. select CPU_TLB_V4WBI if MMU
  126. help
  127. The ARM922T is a version of the ARM920T, but with smaller
  128. instruction and data caches. It is used in Altera's
  129. Excalibur XA device family and Micrel's KS8695 Centaur.
  130. Say Y if you want support for the ARM922T processor.
  131. Otherwise, say N.
  132. # ARM925T
  133. config CPU_ARM925T
  134. bool "Support ARM925T processor" if ARCH_OMAP1
  135. select CPU_32v4T
  136. select CPU_ABRT_EV4T
  137. select CPU_PABRT_NOIFAR
  138. select CPU_CACHE_V4WT
  139. select CPU_CACHE_VIVT
  140. select CPU_CP15_MMU
  141. select CPU_COPY_V4WB if MMU
  142. select CPU_TLB_V4WBI if MMU
  143. help
  144. The ARM925T is a mix between the ARM920T and ARM926T, but with
  145. different instruction and data caches. It is used in TI's OMAP
  146. device family.
  147. Say Y if you want support for the ARM925T processor.
  148. Otherwise, say N.
  149. # ARM926T
  150. config CPU_ARM926T
  151. bool "Support ARM926T processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB
  152. select CPU_32v5
  153. select CPU_ABRT_EV5TJ
  154. select CPU_PABRT_NOIFAR
  155. select CPU_CACHE_VIVT
  156. select CPU_CP15_MMU
  157. select CPU_COPY_V4WB if MMU
  158. select CPU_TLB_V4WBI if MMU
  159. help
  160. This is a variant of the ARM920. It has slightly different
  161. instruction sequences for cache and TLB operations. Curiously,
  162. there is no documentation on it at the ARM corporate website.
  163. Say Y if you want support for the ARM926T processor.
  164. Otherwise, say N.
  165. # FA526
  166. config CPU_FA526
  167. bool
  168. select CPU_32v4
  169. select CPU_ABRT_EV4
  170. select CPU_PABRT_NOIFAR
  171. select CPU_CACHE_VIVT
  172. select CPU_CP15_MMU
  173. select CPU_CACHE_FA
  174. select CPU_COPY_FA if MMU
  175. select CPU_TLB_FA if MMU
  176. help
  177. The FA526 is a version of the ARMv4 compatible processor with
  178. Branch Target Buffer, Unified TLB and cache line size 16.
  179. Say Y if you want support for the FA526 processor.
  180. Otherwise, say N.
  181. # ARM940T
  182. config CPU_ARM940T
  183. bool "Support ARM940T processor" if ARCH_INTEGRATOR
  184. depends on !MMU
  185. select CPU_32v4T
  186. select CPU_ABRT_NOMMU
  187. select CPU_PABRT_NOIFAR
  188. select CPU_CACHE_VIVT
  189. select CPU_CP15_MPU
  190. help
  191. ARM940T is a member of the ARM9TDMI family of general-
  192. purpose microprocessors with MPU and separate 4KB
  193. instruction and 4KB data cases, each with a 4-word line
  194. length.
  195. Say Y if you want support for the ARM940T processor.
  196. Otherwise, say N.
  197. # ARM946E-S
  198. config CPU_ARM946E
  199. bool "Support ARM946E-S processor" if ARCH_INTEGRATOR
  200. depends on !MMU
  201. select CPU_32v5
  202. select CPU_ABRT_NOMMU
  203. select CPU_PABRT_NOIFAR
  204. select CPU_CACHE_VIVT
  205. select CPU_CP15_MPU
  206. help
  207. ARM946E-S is a member of the ARM9E-S family of high-
  208. performance, 32-bit system-on-chip processor solutions.
  209. The TCM and ARMv5TE 32-bit instruction set is supported.
  210. Say Y if you want support for the ARM946E-S processor.
  211. Otherwise, say N.
  212. # ARM1020 - needs validating
  213. config CPU_ARM1020
  214. bool "Support ARM1020T (rev 0) processor" if ARCH_INTEGRATOR
  215. select CPU_32v5
  216. select CPU_ABRT_EV4T
  217. select CPU_PABRT_NOIFAR
  218. select CPU_CACHE_V4WT
  219. select CPU_CACHE_VIVT
  220. select CPU_CP15_MMU
  221. select CPU_COPY_V4WB if MMU
  222. select CPU_TLB_V4WBI if MMU
  223. help
  224. The ARM1020 is the 32K cached version of the ARM10 processor,
  225. with an addition of a floating-point unit.
  226. Say Y if you want support for the ARM1020 processor.
  227. Otherwise, say N.
  228. # ARM1020E - needs validating
  229. config CPU_ARM1020E
  230. bool "Support ARM1020E processor" if ARCH_INTEGRATOR
  231. select CPU_32v5
  232. select CPU_ABRT_EV4T
  233. select CPU_PABRT_NOIFAR
  234. select CPU_CACHE_V4WT
  235. select CPU_CACHE_VIVT
  236. select CPU_CP15_MMU
  237. select CPU_COPY_V4WB if MMU
  238. select CPU_TLB_V4WBI if MMU
  239. depends on n
  240. # ARM1022E
  241. config CPU_ARM1022
  242. bool "Support ARM1022E processor" if ARCH_INTEGRATOR
  243. select CPU_32v5
  244. select CPU_ABRT_EV4T
  245. select CPU_PABRT_NOIFAR
  246. select CPU_CACHE_VIVT
  247. select CPU_CP15_MMU
  248. select CPU_COPY_V4WB if MMU # can probably do better
  249. select CPU_TLB_V4WBI if MMU
  250. help
  251. The ARM1022E is an implementation of the ARMv5TE architecture
  252. based upon the ARM10 integer core with a 16KiB L1 Harvard cache,
  253. embedded trace macrocell, and a floating-point unit.
  254. Say Y if you want support for the ARM1022E processor.
  255. Otherwise, say N.
  256. # ARM1026EJ-S
  257. config CPU_ARM1026
  258. bool "Support ARM1026EJ-S processor" if ARCH_INTEGRATOR
  259. select CPU_32v5
  260. select CPU_ABRT_EV5T # But need Jazelle, but EV5TJ ignores bit 10
  261. select CPU_PABRT_NOIFAR
  262. select CPU_CACHE_VIVT
  263. select CPU_CP15_MMU
  264. select CPU_COPY_V4WB if MMU # can probably do better
  265. select CPU_TLB_V4WBI if MMU
  266. help
  267. The ARM1026EJ-S is an implementation of the ARMv5TEJ architecture
  268. based upon the ARM10 integer core.
  269. Say Y if you want support for the ARM1026EJ-S processor.
  270. Otherwise, say N.
  271. # SA110
  272. config CPU_SA110
  273. bool "Support StrongARM(R) SA-110 processor" if ARCH_RPC
  274. select CPU_32v3 if ARCH_RPC
  275. select CPU_32v4 if !ARCH_RPC
  276. select CPU_ABRT_EV4
  277. select CPU_PABRT_NOIFAR
  278. select CPU_CACHE_V4WB
  279. select CPU_CACHE_VIVT
  280. select CPU_CP15_MMU
  281. select CPU_COPY_V4WB if MMU
  282. select CPU_TLB_V4WB if MMU
  283. help
  284. The Intel StrongARM(R) SA-110 is a 32-bit microprocessor and
  285. is available at five speeds ranging from 100 MHz to 233 MHz.
  286. More information is available at
  287. <http://developer.intel.com/design/strong/sa110.htm>.
  288. Say Y if you want support for the SA-110 processor.
  289. Otherwise, say N.
  290. # SA1100
  291. config CPU_SA1100
  292. bool
  293. select CPU_32v4
  294. select CPU_ABRT_EV4
  295. select CPU_PABRT_NOIFAR
  296. select CPU_CACHE_V4WB
  297. select CPU_CACHE_VIVT
  298. select CPU_CP15_MMU
  299. select CPU_TLB_V4WB if MMU
  300. # XScale
  301. config CPU_XSCALE
  302. bool
  303. select CPU_32v5
  304. select CPU_ABRT_EV5T
  305. select CPU_PABRT_NOIFAR
  306. select CPU_CACHE_VIVT
  307. select CPU_CP15_MMU
  308. select CPU_TLB_V4WBI if MMU
  309. # XScale Core Version 3
  310. config CPU_XSC3
  311. bool
  312. select CPU_32v5
  313. select CPU_ABRT_EV5T
  314. select CPU_PABRT_NOIFAR
  315. select CPU_CACHE_VIVT
  316. select CPU_CP15_MMU
  317. select CPU_TLB_V4WBI if MMU
  318. select IO_36
  319. # Marvell PJ1 (Mohawk)
  320. config CPU_MOHAWK
  321. bool
  322. select CPU_32v5
  323. select CPU_ABRT_EV5T
  324. select CPU_PABRT_NOIFAR
  325. select CPU_CACHE_VIVT
  326. select CPU_CP15_MMU
  327. select CPU_TLB_V4WBI if MMU
  328. select CPU_COPY_V4WB if MMU
  329. # Feroceon
  330. config CPU_FEROCEON
  331. bool
  332. select CPU_32v5
  333. select CPU_ABRT_EV5T
  334. select CPU_PABRT_NOIFAR
  335. select CPU_CACHE_VIVT
  336. select CPU_CP15_MMU
  337. select CPU_COPY_FEROCEON if MMU
  338. select CPU_TLB_FEROCEON if MMU
  339. config CPU_FEROCEON_OLD_ID
  340. bool "Accept early Feroceon cores with an ARM926 ID"
  341. depends on CPU_FEROCEON && !CPU_ARM926T
  342. default y
  343. help
  344. This enables the usage of some old Feroceon cores
  345. for which the CPU ID is equal to the ARM926 ID.
  346. Relevant for Feroceon-1850 and early Feroceon-2850.
  347. # ARMv6
  348. config CPU_V6
  349. bool "Support ARM V6 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB
  350. select CPU_32v6
  351. select CPU_ABRT_EV6
  352. select CPU_PABRT_NOIFAR
  353. select CPU_CACHE_V6
  354. select CPU_CACHE_VIPT
  355. select CPU_CP15_MMU
  356. select CPU_HAS_ASID if MMU
  357. select CPU_COPY_V6 if MMU
  358. select CPU_TLB_V6 if MMU
  359. # ARMv6k
  360. config CPU_32v6K
  361. bool "Support ARM V6K processor extensions" if !SMP
  362. depends on CPU_V6
  363. default y if SMP && !ARCH_MX3
  364. help
  365. Say Y here if your ARMv6 processor supports the 'K' extension.
  366. This enables the kernel to use some instructions not present
  367. on previous processors, and as such a kernel build with this
  368. enabled will not boot on processors with do not support these
  369. instructions.
  370. # ARMv7
  371. config CPU_V7
  372. bool "Support ARM V7 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB
  373. select CPU_32v6K
  374. select CPU_32v7
  375. select CPU_ABRT_EV7
  376. select CPU_PABRT_IFAR
  377. select CPU_CACHE_V7
  378. select CPU_CACHE_VIPT
  379. select CPU_CP15_MMU
  380. select CPU_HAS_ASID if MMU
  381. select CPU_COPY_V6 if MMU
  382. select CPU_TLB_V7 if MMU
  383. # Figure out what processor architecture version we should be using.
  384. # This defines the compiler instruction set which depends on the machine type.
  385. config CPU_32v3
  386. bool
  387. select TLS_REG_EMUL if SMP || !MMU
  388. select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
  389. config CPU_32v4
  390. bool
  391. select TLS_REG_EMUL if SMP || !MMU
  392. select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
  393. config CPU_32v4T
  394. bool
  395. select TLS_REG_EMUL if SMP || !MMU
  396. select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
  397. config CPU_32v5
  398. bool
  399. select TLS_REG_EMUL if SMP || !MMU
  400. select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
  401. config CPU_32v6
  402. bool
  403. select TLS_REG_EMUL if !CPU_32v6K && !MMU
  404. config CPU_32v7
  405. bool
  406. # The abort model
  407. config CPU_ABRT_NOMMU
  408. bool
  409. config CPU_ABRT_EV4
  410. bool
  411. config CPU_ABRT_EV4T
  412. bool
  413. config CPU_ABRT_LV4T
  414. bool
  415. config CPU_ABRT_EV5T
  416. bool
  417. config CPU_ABRT_EV5TJ
  418. bool
  419. config CPU_ABRT_EV6
  420. bool
  421. config CPU_ABRT_EV7
  422. bool
  423. config CPU_PABRT_IFAR
  424. bool
  425. config CPU_PABRT_NOIFAR
  426. bool
  427. # The cache model
  428. config CPU_CACHE_V3
  429. bool
  430. config CPU_CACHE_V4
  431. bool
  432. config CPU_CACHE_V4WT
  433. bool
  434. config CPU_CACHE_V4WB
  435. bool
  436. config CPU_CACHE_V6
  437. bool
  438. config CPU_CACHE_V7
  439. bool
  440. config CPU_CACHE_VIVT
  441. bool
  442. config CPU_CACHE_VIPT
  443. bool
  444. config CPU_CACHE_FA
  445. bool
  446. if MMU
  447. # The copy-page model
  448. config CPU_COPY_V3
  449. bool
  450. config CPU_COPY_V4WT
  451. bool
  452. config CPU_COPY_V4WB
  453. bool
  454. config CPU_COPY_FEROCEON
  455. bool
  456. config CPU_COPY_FA
  457. bool
  458. config CPU_COPY_V6
  459. bool
  460. # This selects the TLB model
  461. config CPU_TLB_V3
  462. bool
  463. help
  464. ARM Architecture Version 3 TLB.
  465. config CPU_TLB_V4WT
  466. bool
  467. help
  468. ARM Architecture Version 4 TLB with writethrough cache.
  469. config CPU_TLB_V4WB
  470. bool
  471. help
  472. ARM Architecture Version 4 TLB with writeback cache.
  473. config CPU_TLB_V4WBI
  474. bool
  475. help
  476. ARM Architecture Version 4 TLB with writeback cache and invalidate
  477. instruction cache entry.
  478. config CPU_TLB_FEROCEON
  479. bool
  480. help
  481. Feroceon TLB (v4wbi with non-outer-cachable page table walks).
  482. config CPU_TLB_FA
  483. bool
  484. help
  485. Faraday ARM FA526 architecture, unified TLB with writeback cache
  486. and invalidate instruction cache entry. Branch target buffer is
  487. also supported.
  488. config CPU_TLB_V6
  489. bool
  490. config CPU_TLB_V7
  491. bool
  492. endif
  493. config CPU_HAS_ASID
  494. bool
  495. help
  496. This indicates whether the CPU has the ASID register; used to
  497. tag TLB and possibly cache entries.
  498. config CPU_CP15
  499. bool
  500. help
  501. Processor has the CP15 register.
  502. config CPU_CP15_MMU
  503. bool
  504. select CPU_CP15
  505. help
  506. Processor has the CP15 register, which has MMU related registers.
  507. config CPU_CP15_MPU
  508. bool
  509. select CPU_CP15
  510. help
  511. Processor has the CP15 register, which has MPU related registers.
  512. #
  513. # CPU supports 36-bit I/O
  514. #
  515. config IO_36
  516. bool
  517. comment "Processor Features"
  518. config ARM_THUMB
  519. bool "Support Thumb user binaries"
  520. depends on CPU_ARM720T || CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_V6 || CPU_V7 || CPU_FEROCEON
  521. default y
  522. help
  523. Say Y if you want to include kernel support for running user space
  524. Thumb binaries.
  525. The Thumb instruction set is a compressed form of the standard ARM
  526. instruction set resulting in smaller binaries at the expense of
  527. slightly less efficient code.
  528. If you don't know what this all is, saying Y is a safe choice.
  529. config ARM_THUMBEE
  530. bool "Enable ThumbEE CPU extension"
  531. depends on CPU_V7
  532. help
  533. Say Y here if you have a CPU with the ThumbEE extension and code to
  534. make use of it. Say N for code that can run on CPUs without ThumbEE.
  535. config CPU_BIG_ENDIAN
  536. bool "Build big-endian kernel"
  537. depends on ARCH_SUPPORTS_BIG_ENDIAN
  538. help
  539. Say Y if you plan on running a kernel in big-endian mode.
  540. Note that your board must be properly built and your board
  541. port must properly enable any big-endian related features
  542. of your chipset/board/processor.
  543. config CPU_HIGH_VECTOR
  544. depends on !MMU && CPU_CP15 && !CPU_ARM740T
  545. bool "Select the High exception vector"
  546. default n
  547. help
  548. Say Y here to select high exception vector(0xFFFF0000~).
  549. The exception vector can be vary depending on the platform
  550. design in nommu mode. If your platform needs to select
  551. high exception vector, say Y.
  552. Otherwise or if you are unsure, say N, and the low exception
  553. vector (0x00000000~) will be used.
  554. config CPU_ICACHE_DISABLE
  555. bool "Disable I-Cache (I-bit)"
  556. depends on CPU_CP15 && !(CPU_ARM610 || CPU_ARM710 || CPU_ARM720T || CPU_ARM740T || CPU_XSCALE || CPU_XSC3)
  557. help
  558. Say Y here to disable the processor instruction cache. Unless
  559. you have a reason not to or are unsure, say N.
  560. config CPU_DCACHE_DISABLE
  561. bool "Disable D-Cache (C-bit)"
  562. depends on CPU_CP15
  563. help
  564. Say Y here to disable the processor data cache. Unless
  565. you have a reason not to or are unsure, say N.
  566. config CPU_DCACHE_SIZE
  567. hex
  568. depends on CPU_ARM740T || CPU_ARM946E
  569. default 0x00001000 if CPU_ARM740T
  570. default 0x00002000 # default size for ARM946E-S
  571. help
  572. Some cores are synthesizable to have various sized cache. For
  573. ARM946E-S case, it can vary from 0KB to 1MB.
  574. To support such cache operations, it is efficient to know the size
  575. before compile time.
  576. If your SoC is configured to have a different size, define the value
  577. here with proper conditions.
  578. config CPU_DCACHE_WRITETHROUGH
  579. bool "Force write through D-cache"
  580. depends on (CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_FA526) && !CPU_DCACHE_DISABLE
  581. default y if CPU_ARM925T
  582. help
  583. Say Y here to use the data cache in writethrough mode. Unless you
  584. specifically require this or are unsure, say N.
  585. config CPU_CACHE_ROUND_ROBIN
  586. bool "Round robin I and D cache replacement algorithm"
  587. depends on (CPU_ARM926T || CPU_ARM946E || CPU_ARM1020) && (!CPU_ICACHE_DISABLE || !CPU_DCACHE_DISABLE)
  588. help
  589. Say Y here to use the predictable round-robin cache replacement
  590. policy. Unless you specifically require this or are unsure, say N.
  591. config CPU_BPREDICT_DISABLE
  592. bool "Disable branch prediction"
  593. depends on CPU_ARM1020 || CPU_V6 || CPU_MOHAWK || CPU_XSC3 || CPU_V7 || CPU_FA526
  594. help
  595. Say Y here to disable branch prediction. If unsure, say N.
  596. config TLS_REG_EMUL
  597. bool
  598. help
  599. An SMP system using a pre-ARMv6 processor (there are apparently
  600. a few prototypes like that in existence) and therefore access to
  601. that required register must be emulated.
  602. config HAS_TLS_REG
  603. bool
  604. depends on !TLS_REG_EMUL
  605. default y if SMP || CPU_32v7
  606. help
  607. This selects support for the CP15 thread register.
  608. It is defined to be available on some ARMv6 processors (including
  609. all SMP capable ARMv6's) or later processors. User space may
  610. assume directly accessing that register and always obtain the
  611. expected value only on ARMv7 and above.
  612. config NEEDS_SYSCALL_FOR_CMPXCHG
  613. bool
  614. help
  615. SMP on a pre-ARMv6 processor? Well OK then.
  616. Forget about fast user space cmpxchg support.
  617. It is just not possible.
  618. config OUTER_CACHE
  619. bool
  620. default n
  621. config CACHE_FEROCEON_L2
  622. bool "Enable the Feroceon L2 cache controller"
  623. depends on ARCH_KIRKWOOD || ARCH_MV78XX0
  624. default y
  625. select OUTER_CACHE
  626. help
  627. This option enables the Feroceon L2 cache controller.
  628. config CACHE_FEROCEON_L2_WRITETHROUGH
  629. bool "Force Feroceon L2 cache write through"
  630. depends on CACHE_FEROCEON_L2
  631. default n
  632. help
  633. Say Y here to use the Feroceon L2 cache in writethrough mode.
  634. Unless you specifically require this, say N for writeback mode.
  635. config CACHE_L2X0
  636. bool "Enable the L2x0 outer cache controller"
  637. depends on REALVIEW_EB_ARM11MP || MACH_REALVIEW_PB11MP || MACH_REALVIEW_PB1176 || \
  638. REALVIEW_EB_A9MP || ARCH_MX35 || ARCH_MX31
  639. default y
  640. select OUTER_CACHE
  641. help
  642. This option enables the L2x0 PrimeCell.
  643. config CACHE_XSC3L2
  644. bool "Enable the L2 cache on XScale3"
  645. depends on CPU_XSC3
  646. default y
  647. select OUTER_CACHE
  648. help
  649. This option enables the L2 cache on XScale3.